## **Electronic Line Switch**

#### **Features**

- 15Ω maximum switch resistance
- Current limiting protection
- 4 logic control inputs
- Operates at 2.0V input
- 2.0µA maximum quiescent current at 100V

## **Applications**

- Telephone handsets
- Fax machines
- Answering machines
- ► Auto-dial alarm systems

### **General Description**

The Supertex HT0638 is an integrated, electronic line switch controllable from four logic-level inputs. This device is intended as a replacement for mechanical hook switches and relays in telephones, answering machines, and similar telecommunications equipment. It switches the positive (TIP) side of the telephone line using control inputs that are referenced to the negative (RING) side of the line. In the off state, it can hold-off 375V. In the on state, the series resistance is  $15\Omega$  maximum. This device provides adjustable current limiting via an external sense resistor. Three of the control inputs are general purpose and one is an override input that forces the switch to an off state regardless of the state of the other inputs. This override input is useful for 'flash' and pulse dialing purposes. Internal pull-up/down resistors allow the inputs to be driven from single-ended sources, push-pull sources, or left unconnected.

The HT0638 is powered by the telephone line, and so it is especially useful in applications where external power is not available. Due to its low quiescent current, this device exceeds the on-hook resistance requirements of the telecom standard EIA-470-A.

For additional information, refer to application note AN-H32.

# **Typical Application Circuit**



### **Ordering Information**

|        | Package Option                                                              |
|--------|-----------------------------------------------------------------------------|
| Device | 8-Lead SOIC (Narrow Body) 4.90x3.90mm body 1.75mm height (max) 1.27mm pitch |
| HT0638 | HT0638LG-G                                                                  |

<sup>-</sup>G indicates package is RoHS compliant ('Green')

# **Absolute Maximum Ratings**

| Value           |
|-----------------|
| +375V           |
| +18V            |
| $V_{TPG}$       |
| +20V            |
| +5V             |
| -65°C to +150°C |
| 300°C           |
|                 |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.





# **Pin Configuration**



8-Lead SOIC (Narrow Body) (LG) (top view)

### **Product Marking**



YY = Year Sealed
WW = Week Sealed
L = Lot Number
\_\_\_\_\_ = "Green" Packaging

Package may or may not include the following marks: Si or

8-Lead SOIC (Narrow Body) (LG)

### **Electrical Characteristics** ( $T_A = -40$ °C to +85°C unless otherwise specified)

| Sym                                | Parameter                         | Min | Тур | Max       | Units | Conditions                                                                    |
|------------------------------------|-----------------------------------|-----|-----|-----------|-------|-------------------------------------------------------------------------------|
| $V_{TPG}$                          | High voltage positive supply      | -   | -   | 375       | V     | I <sub>TP</sub> = 10μA, HKS, LS1, LS2, DP = open circuit                      |
|                                    | Input lookage ourrent             | -   | -   | 2.0       |       | V <sub>TPG</sub> = 100V, HKS, LS1, LS2, $\overline{\text{DP}}$ = open circuit |
| TPQ                                | Input leakage current             | -   | -   | 10        | μA    | $V_{TPG}$ = 375V, HKS, LS1, LS2, $\overline{DP}$ = open circuit               |
| V <sub>TP</sub>                    | Output voltage                    | 16  | 18  | 20        | V     | V <sub>TPG</sub> = 50V, No Load                                               |
|                                    |                                   | 1   | ı   | 15        |       | $V_{TPG} = 4.3V$ , $I_{TPG} = 180mA$ , SW = ON                                |
| R <sub>sw</sub>                    | TPG to TP switch resistance       | -   | -   | 15        | Ω     | $V_{TPG} = 3.0V, I_{TPG} = 20mA, SW = ON, T_A = 0°C to 50°C$                  |
|                                    |                                   | -   | -   | - 30      |       | $V_{TPG} = 2.0V$ , $I_{TPG} = 5.0$ mA, SW = ON,<br>$T_A = 0$ °C to 50°C       |
|                                    | Dies surrent                      | -   | -   | 50        |       | V <sub>TPG</sub> = 5.0V, SW = ON                                              |
| I <sub>TPG</sub> - I <sub>TP</sub> | Bias current                      | -   | -   | 100       | μA    | V <sub>TPG</sub> = 10V, SW = ON                                               |
| I <sub>LIM</sub>                   | I <sub>TPG</sub> current limiting | 200 | -   | 300       | mA    | $R_{EXT} = 430\Omega$                                                         |
| I <sub>HKS</sub>                   | HKS input current                 | -   | -   | 200       | μΑ    | V <sub>HKS</sub> = 50V                                                        |
| I <sub>LS1</sub>                   | LS1 input current                 | -   | -   | 136       | μΑ    | $V_{LS1} = 3.0V, V_{DP} = 0V$                                                 |
| I <sub>LS2</sub>                   | LS2 input current                 | -   | -   | 136       | μΑ    | $V_{LS2} = 3.0V, V_{DP} = 0V$                                                 |
| I <sub>DP</sub>                    | DP output current                 | _   | -   | 500       | μΑ    | $V_{DP} = 0V, V_{HKS} = 50V, V_{LS1} = V_{LS2} = 3.0V$                        |
| V <sub>IL(HKS)</sub>               | HKS input low                     | 0   | -   | 0.2       | V     |                                                                               |
| V <sub>IH(HKS)</sub>               | HKS input high                    | 2.0 | -   | $V_{TPG}$ | V     |                                                                               |

<sup>\*</sup> Distance of 1.6mm from case for 10 seconds.

# **Electrical Characteristics** (cont.)

| Sym                                            | Parameter              | Min | Тур | Max | Units | Conditions              |
|------------------------------------------------|------------------------|-----|-----|-----|-------|-------------------------|
| V <sub>IL(LS1)</sub> , V <sub>IL(LS2)</sub>    | LS1 and LS2 input low  | 0   | -   | 0.2 | V     |                         |
| V <sub>IH(LS1)</sub> ,<br>V <sub>IH(LS2)</sub> | LS1 and LS2 input high | 1.0 | -   | 20  | V     |                         |
| $V_{IL(DP)}$                                   | DP input low           | 0   | -   | 0.2 | V     |                         |
| V <sub>IH(DP)</sub>                            | DP input high          | 1.0 | -   | 5.0 | V     |                         |
| T <sub>on</sub>                                | Turn on time           | -   | -   | 1.0 | ms    | V <sub>TPG</sub> = 4.5V |
| T <sub>OFF</sub>                               | Turn off time          | -   | -   | 1.0 | ms    | V <sub>TPG</sub> = 4.5V |

# **Logic Truth Table**

| HKS    | LS1    | LS2    | DP     | Switch State |
|--------|--------|--------|--------|--------------|
| X      | X      | Н      | H or Z | ON           |
| X      | Н      | X      | H or Z | ON           |
| Н      | X      | X      | H or Z | ON           |
| L or Z | L or Z | L or Z | X      | OFF          |
| X      | X      | X      | L      | OFF          |

Z = high impedance, open circuit, X = don't care, L = logic, level low, H = logic level high.

# **Typical Performance Curve**



# **Pin Description**

| Pin | Name | Description                                                                                                                                   |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | TPG  | Positive input side of a telephone line, typically tip side.                                                                                  |
| 2   | HKS  | Hookswitch input. Connect HKS to TPG to turn on the electronic switch. Internally pulled low.                                                 |
| 3   | GND  | Device ground. Negative side of a telephone line, typically ring side.                                                                        |
| 4   | LS2  | Line switch 2 input. Positive input turns on the electronic switch. Internally pulled low.                                                    |
| 5   | LS1  | Line switch 1 input. Positive input turns on the electronic switch. Internally pulled low.                                                    |
| 6   | DР   | Dial pulse input. A low input turns off the electronic switch. Use for pulse dialing. Internally pulled high.                                 |
| 7   | CS   | Current sense input. An external resistor connected between CS and TP sets the current limit. Short CS to TP if current limiting is not used. |
| 8   | TP   | Positive output side of a telephone line.                                                                                                     |

# 8-Lead SOIC (Narrow Body) Package Outline (LG)

4.90x3.90mm body, 1.75mm height (max), 1.27mm pitch



#### Note:

1. This chamfer feature is optional. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbol         |     | Α     | A1   | A2    | b    | D     | E     | E1    | е           | h    | L    | L1          | L2          | θ          | θ1         |
|----------------|-----|-------|------|-------|------|-------|-------|-------|-------------|------|------|-------------|-------------|------------|------------|
| Dimension (mm) | MIN | 1.35* | 0.10 | 1.25  | 0.31 | 4.80* | 5.80* | 3.80* |             | 0.25 | 0.40 |             |             | <b>0</b> º | <b>5</b> ° |
|                | NOM | -     | -    | -     | -    | 4.90  | 6.00  | 3.90  | 1.27<br>BSC | -    | -    | 1.04<br>REF | 0.25<br>BSC | -          | -          |
|                | MAX | 1.75  | 0.25 | 1.65* | 0.51 | 5.00* | 6.20* | 4.00* |             | 0.50 | 1.27 |             |             | <b>8</b> º | 15°        |

JEDEC Registration MS-012, Variation AA, Issue E, Sept. 2005.

Drawings are not to scale.

Supertex Doc. #: DSPD-8SOLGTG, Version 1041309.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2009 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited.



<sup>\*</sup> This dimension is not specified in the JEDEC drawing.