# **Motor Control MCUs** # **Z16FMC Series** **Product Specification** PS028702-1210 **PRELIMINARY** Copyright ©2010 Zilog<sup>®</sup> Inc. All rights reserved. www.zilog.com ii Warning: DO NOT USE IN LIFE SUPPORT #### LIFE SUPPORT POLICY ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUN-SEL OF ZILOG CORPORATION. #### As used herein Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. #### **Document Disclaimer** ©2010 by Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGE-MENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering. Z8, Z8 Encore!, ZNEO and Z16FMC are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners. ISO 9001:2000 FS 507510 Zilog products are designed and manufactured under an ISO registered 9001:2000 Quality Management System. For more details, please visit www.zilog.com/quality. PS028702-1210 PRELIMINARY Disclaimer # **Revision History** Each instance in Revision History reflects a change to this document from its previous version. For more details, refer to the corresponding pages or appropriate links listed in the table below. | Date | <b>Revision Level</b> | Section | Description | Page No. | |------------------|-----------------------|-----------|---------------------------------------------------------------------------------------------------|-----------------| | December<br>2010 | 02 | Packaging | Minor corrections to the Zilog Part Numbers table and to the Part Number Suffix Designations map. | <u>311, 312</u> | | November<br>2010 | 01 | | Original issue | N/A | PS028702-1210 PRELIMINARY Revision History # **Table of Contents** | Revision History | |-----------------------------------------------------------------------------------------| | List of Figuresxiv | | List of Tables | | Introduction | | Signal and Pin Descriptions6Pin Configuration6Signal Descriptions8Pin Characteristics10 | | Address Space | | Memory Map12Internal Non-Volatile Memory13Internal RAM14Input/Output Memory14 | | Input/Output Memory Precautions | | CPU Control Registers | | n Life | | |--------|--| | | | | Endianness Bus Widths | | |-----------------------------------------------------|------| | Peripheral Address Map | . 17 | | Reset and Stop Mode Recovery | | | Reset Types | | | System Reset | | | Power-On Reset | | | Voltage Brownout Reset | | | Watchdog Timer Reset | | | External Pin Reset | | | External Reset Indicator | . 33 | | User Reset | . 33 | | Fault Detect Logic Reset | | | Stop Mode Recovery | | | Stop Mode Recovery Using WDT Timeout | | | Stop Mode Recovery Using a GPIO Port Pin Transition | | | Reset Status and Control Register | | | Low-Power Modes | . 36 | | STOP Mode | | | HALT Mode | | | Peripheral-Level Power Control | | | Power Control Option Bits | | | General-Purpose Input/Output | . 38 | | GPIO Port Availability | | | Architecture | | | GPIO Alternate Functions | | | GPIO Interrupts | | | GPIO Control Register Definitions | | | Port A–H Input Data Registers | | | Port A–H Output Data Registers | . 42 | | Port A–H Data Direction Registers | | | Port A–H High Drive Enable Registers | | | Port A–H Alternate Function High and Low Registers | | | Port A–H Output Control Registers | | | Port A–H Pull-Up Enable Registers | | | Port A–H Stop Mode Recovery Source Enable Registers | | | Port A IRQ MUX1 Register | | | Port A IRQ MUX Register | . 47 | | Port A IRO Edge Register | . 47 | PS028702-1210 PRELIMINARY **Table of Contents** | Port C IRQ MUX Register | . 48 | |-------------------------------------------------|------| | Interrupt Controller | . 49 | | Interrupt Vector Listing | . 49 | | Architecture | . 51 | | Operation | . 51 | | Master Interrupt Enable | . 52 | | Interrupt Vectors and Priority | . 52 | | System Exceptions | . 52 | | Interrupt Assertion | . 53 | | System Exception Status Registers | . 53 | | Last IRQ Register | . 54 | | Interrupt Request 0 Register | . 55 | | Interrupt Request 1 Register | | | Interrupt Request 2 Register | | | IRQ0 Enable High and Low Bit Registers | | | IRQ1 Enable High and Low Bit Registers | | | IRQ2 Enable High and Low Bit Registers | . 61 | | Timers | . 64 | | Architecture | . 64 | | Operation | . 65 | | Timer Operating Modes | | | Reading Timer Count Values | . 75 | | Timer Control Register Definitions | . 75 | | Timer 0–2 High and Low Byte Registers | . 75 | | Timer X Reload High and Low Byte Registers | . 76 | | Timer 0–2 PWM High and Low Byte Registers | . 77 | | Timer 0–2 Control Registers | . 78 | | Multi-Channel PWM Timer | 84 | | Architecture | | | Operation | | | PWM Option Bits | | | PWM Reload Event | | | PWM Prescaler | | | PWM Period and Count Resolution | | | PWM Duty Cycle Registers | | | Independent and Complementary PWM Outputs | | | Manual Off-state Control of PWM Output Channels | | | Deadband Insertion | | | Minimum PWM Pulse Width Filter | | | Synchronization of PWM and ADC | | | | | PRELIMINARY PS028702-1210 **Table of Contents** | Synchronized Current-Sense Sample and Hold | . 90 | |---------------------------------------------------|------| | PWM Timer and Fault Interrupts | | | Fault Detection and Protection | . 90 | | PWM Operation in CPU HALT Mode | . 91 | | PWM Operation in CPU STOP Mode | . 91 | | Observing the State of PWM Output Channels | . 91 | | PWM Control Register Definitions | . 91 | | PWM High and Low Byte Registers | . 91 | | PWM Reload High and Low Byte Registers | . 92 | | PWM 0–2 Duty Cycle High and Low Byte Registers | . 94 | | PWM Control 0 Register | . 95 | | PWM Control 1 Register | . 96 | | PWM Deadband Register | . 97 | | PWM Minimum Pulse Width Filter | . 97 | | PWM Fault Mask Register | . 98 | | PWM Fault Status Register | . 99 | | PWM Fault Control Register | 100 | | PWM Input Sample Register | 101 | | PWM Output Control Register | 101 | | Current-Sense Sample and Hold Control Registers | 102 | | Watchdog Timer | 104 | | Operation | 104 | | Watchdog Timer Refresh | 105 | | Watchdog Timer Timeout Response | 105 | | Watchdog Timer Reload Unlock Sequence | | | Watchdog Timer Register Definitions | 106 | | Watchdog Timer Reload High and Low Byte Registers | 106 | | LIN-UART | 108 | | Architecture | 108 | | Operation | 109 | | Data Format for Standard UART Modes | 109 | | Transmitting Data using the Polled Method | 110 | | Transmitting Data Using Interrupt-Driven Method | | | Receiving Data Using Polled Method | 112 | | Receiving Data using the Interrupt-Driven Method | 113 | | Clear To Send Operation | | | External Driver Enable | 114 | | LIN-UART Special Modes | 115 | | MULTIPROCESSOR (9-bit) Mode | | | LIN Protocol Mode | 117 | | | | PRELIMINARY PS028702-1210 **Table of Contents** | LIN-UART Interrupts | 120 | |-------------------------------------------------------|-------| | LIN-UART DMA Interface | . 123 | | LIN-UART Baud Rate Generator | . 123 | | Noise Filter | . 124 | | Architecture | . 124 | | Operation | 125 | | LIN-UART Control Register Definitions | . 126 | | LIN-UART Transmit Data Register | . 126 | | LIN-UART Receive Data Register | . 127 | | LIN-UART Status 0 Register | . 127 | | LIN-UART Mode Select and Status Register | . 130 | | LIN-UART Control 0 Register | . 132 | | LIN-UART Control 1 Registers | . 133 | | LIN-UART Address Compare Register | . 137 | | LIN-UART Baud Rate High and Low Byte Registers | . 137 | | Infrared Encoder/Decoder | 141 | | Architecture | | | Operation | | | Transmitting IrDA Data | | | Receiving IrDA Data | | | Infrared Encoder/Decoder Control Register Definitions | | | · · | | | Enhanced Serial Peripheral Interface | | | Architecture | | | ESPI Signals | | | Master-In/Slave-Out | | | Master-Out/Slave-In | | | Serial Clock | | | Slave Select | | | ESPI Register Overview | | | Comparison with Basic SPI Block | | | Operation | | | Throughput | | | ESPI Clock Phase and Polarity Control | | | Modes of Operation | | | SPI Protocol Configuration | | | Error Detection | | | ESPI Interrupts | | | DMA Interface | | | ESPI Baud Rate Generator | | | ESPI Control Register Definitions | . 161 | | ESPI Data Register | 161 | |-------------------------------------------------|-----| | ESPI Transmit Data Command Register | 162 | | ESPI Control Register | 163 | | ESPI Mode Register | 165 | | ESPI Status Register | 166 | | ESPI State Register | 167 | | ESPI Baud Rate High and Low Byte Registers | 169 | | I2C Master/Slave Controller | 171 | | Architecture | 171 | | I2C Master/Slave Controller Registers | 172 | | Comparison with Master Mode only I2C Controller | 173 | | Operation | 174 | | SDA and SCL Signals | 174 | | I2C Interrupts | 174 | | Start and Stop Conditions | 176 | | Software Control of I2C Transactions | 177 | | Master Transactions | 177 | | Slave Transactions | 185 | | DMA Control of I2C Transactions | 192 | | I2C Control Register Definitions | 195 | | I2C Data Register | 195 | | I2C Interrupt Status Register | 195 | | I2C Control Register | 197 | | I2C Baud Rate High and Low Byte Registers | 198 | | I2C State Register | 199 | | I2C Mode Register | 202 | | I2C Slave Address Register | 204 | | Analog Functions | 205 | | ADC Overview | 206 | | Architecture | 206 | | Operation | 206 | | ADC Timing | 207 | | ADC Interrupts | 208 | | ADC0 Timer0 Capture | 208 | | ADC Convert on Read | 208 | | Reference Buffer, RBUF | 208 | | Internal Voltage Reference Generator | | | ADC Control Register Definitions | 208 | | ADC0 Control Register 0 | 208 | | ADC0 Data High Byte Register | | PS028702-1210 PRELIMINARY **Table of Contents** | Z | ĺ | l | 0 | g | |---|---|---|---------|---| | | | | ed in I | | X | ADC0 Data Low Bits Register | . 210 | |-------------------------------------------------------|-------| | Sample Settling Time Register | . 211 | | Sample Time Register | . 211 | | ADC Clock Prescale Register | . 212 | | ADC0 Max Register | . 213 | | ADC Timer0 Capture Register | . 213 | | Comparator and Operational Amplifier Overview | . 214 | | Comparator Operation | . 215 | | Operational Amplifier Operation | . 215 | | Interrupts | . 215 | | Comparator Control Register Definitions | . 216 | | Comparator and Operational Amplifier Control Register | . 216 | | DMA Controller | . 217 | | DMA Features | | | DMA Block Diagram | . 218 | | DMA Description | | | DMA Register Description | | | DMA Control Bit Definitions | | | DMA Water Mark | . 223 | | DMA Peripheral Interface signals | . 224 | | Buffer Closure | . 224 | | DMA Modes | . 225 | | Linked List Mode | . 227 | | DMA Priority | . 230 | | DMA Interrupts | . 231 | | DMA Request Select Register | . 232 | | DMA Control Registers | . 235 | | DMA Control Register | . 235 | | DMA X Transfer Length Register | . 237 | | DMA Destination Address | . 237 | | DMA Source Address Registers | . 238 | | DMA List Address Register | . 239 | | Flash Memory | . 240 | | Information Area | . 241 | | Operation | | | Flash Read Protection | | | Flash Write/Erase Protection | . 242 | | Programming | | | Page Erase | | | Mass Erase | | PRELIMINARY PS028702-1210 **Table of Contents** | Flash Controller Bypass | . 244 | |---------------------------------------------------------------|-------| | Flash Controller Behavior using the On-Chip Debugger | | | Flash Control Register Definitions | | | Flash Command Register | . 245 | | Flash Status Register | . 245 | | Flash Control Register | | | Flash Sector Protect Register | . 247 | | Flash Page Select Register | . 247 | | Option Bits | 249 | | Option Bit Configuration By Reset | | | Option Bit Address Space | | | Program Memory Address 0000H | | | Program Memory Address 0001H | | | Program Memory Address 0002H | | | Program Memory Address 0003H | | | Information Area | | | IPO Trim registers (Information Area Address 0021H and 0022H) | | | ADC Reference Voltage Trim (Information Area Address 0023H) | | | On-Chip Debugger | 255 | | Architecture | | | Operation | | | On-Chip Debug Enable | | | Serial Interface | | | Serial Data Format | | | Baud Rate Generator | | | Auto-Baud Detector | | | Line Control | | | 9-Bit Mode | | | Start Bit Flow Control | | | Initialization | | | Initialization during Reset | . 261 | | Debug Lock | . 262 | | Error Reset | . 262 | | DEBUG HALT Mode | . 263 | | Reading and Writing Memory | . 263 | | Reading Memory CRC | . 264 | | Breakpoints | . 264 | | Instruction Trace | . 265 | | On-Chip Debugger Commands | . 266 | | Cyclic Redundancy Check | . 270 | PS028702-1210 PRELIMINARY **Table of Contents** | | Memory Cyclic Redundancy Check | 270 | |----------|-----------------------------------------------|-------------| | | UART Mode | 270 | | | Serial Errors | 271 | | | Interrupts | 271 | | | DBG pin used as a GPIO pin | 271 | | Con | trol Register Definitions | 272 | | | Receive Data Register | 272 | | | Transmit Data Register | 272 | | | Baud Rate Reload Register | 273 | | | Line Control Register | 273 | | | Status Register | 275 | | | Debug Control Register | 276 | | | OCD Control Register | | | | OCD Status Register | | | | Hardware Breakpoint Registers | | | | Trace Control Register | | | | Trace Address Register | 281 | | On-Chip | Oscillator | 282 | | Ope | rating Modes | 282 | | Crys | stal Oscillator Operation | 282 | | Osc | illator Operation with an External RC Network | 284 | | Internal | Precision Oscillator | 286 | | | ration | | | • | | | | | or Control | | | _ | ration | | | | System Clock Selection | | | | Clock Failure Detection and Recovery | | | | illator Control Register Definitions | | | | Oscillator Control Register | | | | Oscillator Divide Register | | | | - | | | | al Characteristics | | | | olute Maximum Ratings | | | | Characteristics | | | | 1 1 | 297 | | | Characteristics | | | | | 303 | | | 6 | 303 | | | SPI Master Mode Timing | <i>5</i> 04 | | SPI Slave Mode Timing | 05 | |---------------------------------|----| | I2C Timing | 06 | | UART Timing | 06 | | Packaging 3 | 09 | | Ordering Information | 10 | | Part Number Suffix Designations | 12 | | Precharacterization Product | 12 | | Index | 13 | | Customer Support 3 | 19 | # List of Figures | Figure 1. | Z16FMC Series Block Diagram | 2 | |------------|----------------------------------------------------------------------|-------| | Figure 2. | Z16FMC in the 64-Pin Low-Profile Quad Flat Package (LQFP) | 7 | | Figure 3. | Physical Memory Map | 13 | | Figure 4. | Endianness of Words and Quads | 15 | | Figure 5. | Alignment of Word and Quad Operations on 16-bit Memories | . 16 | | Figure 6. | Power-On reset Operation | 31 | | Figure 7. | Voltage Brownout Reset Operation | 32 | | Figure 8. | GPIO Port Pin Block Diagram | 39 | | Figure 9. | Interrupt Controller Block Diagram | 51 | | Figure 10. | Timer Block Diagram | 65 | | Figure 11. | PWM Block Diagram | 85 | | Figure 12. | Edge-Aligned PWM Output | 87 | | Figure 13. | Center-Aligned PWM Output | 87 | | Figure 14. | LIN-UART Block Diagram | . 109 | | Figure 15. | LIN-UART Asynchronous Data Format without Parity | . 110 | | Figure 16. | LIN-UART Asynchronous Data Format with Parity | . 110 | | Figure 17. | LIN-UART Driver Enable Signal Timing (shown with 1 Stop Bit | | | | and Parity) | | | Figure 18. | LIN-UART Asynchronous MULTIPROCESSOR Mode Data Format | | | Figure 19. | LIN-UART Receiver Interrupt Service Routine Flow | . 122 | | Figure 20. | Noise Filter System Block Diagram | . 125 | | Figure 21. | Noise Filter Operation | . 126 | | Figure 22. | Infrared Data Communication System Block Diagram | . 141 | | Figure 23. | Infrared Data Transmission | . 142 | | Figure 24. | Infrared Data Reception | . 143 | | Figure 25. | ESPI Block Diagram | . 146 | | Figure 26. | ESPI Timing When PHASE = 0 | . 151 | | Figure 27. | ESPI Timing when PHASE = 1 | . 152 | | Figure 28. | SPI mode (SSMD = 000) | . 154 | | Figure 29. | I2S mode (SSMD = 010) | . 155 | | Figure 30. | ESPI Configured as an SPI Master in a Single Master and Single Slave | | | | System | . 156 | PS028702-1210 PRELIMINARY List of Figures | Figure 31. | ESPI Configured as an SPI Master in a Single Master and Multiple Slave System | | |------------|------------------------------------------------------------------------------------------------------|-----| | Figure 32. | ESPI Configured as an SPI Slave | | | Figure 33. | | | | Figure 34. | Data Transfer Format – Master Write Transaction with a 7-Bit Address. | | | Figure 35. | Data Transfer Format – Master Write Transaction with 10-Bit Address . | | | Figure 36. | Data Transfer Format – Master Read Transaction with 7-Bit Address | 182 | | Figure 37. | Data Transfer Format – Master Read Transaction with 10-Bit Address | | | Figure 38. | Data Transfer Format – Slave Receive Transaction with 7-Bit Address | | | Figure 39. | Data Transfer Format – Slave Receive Transaction with 10-Bit Address. | 187 | | Figure 40. | Data Transfer Format – Slave Transmit Transaction with 7-bit Address . | 189 | | Figure 41. | Data Transfer Format – Slave Transmit Transaction with 10-Bit Address | 190 | | Figure 42. | Analog Functions Block Diagram | 205 | | Figure 43. | ADC Timing Diagram | 207 | | Figure 44. | ADC Convert Timing | 207 | | Figure 45. | DMA Block Diagram | 218 | | Figure 46. | DMA Channel Registers | 219 | | Figure 47. | Direct DMA Diagram | 226 | | Figure 48. | Linked List Diagram | 228 | | Figure 49. | Flash Memory Arrangement | 241 | | Figure 50. | On-Chip Debugger Block Diagram | 255 | | Figure 51. | Interfacing the serial pin with an RS-232 Interface (1) | 256 | | Figure 52. | Interfacing the serial pin with an RS-232 Interface (2) | 257 | | Figure 53. | OCD Serial Data Format | 257 | | Figure 54. | Output Driver when Drive High and Open Drain enabled | 260 | | Figure 55. | 9-Bit Mode | 260 | | Figure 56. | Start Bit Flow Control | 261 | | Figure 57. | Initialization during Reset | 262 | | Figure 58. | Recommended 20 MHz Crystal Oscillator Configuration | 283 | | Figure 59. | Connecting the On-Chip Oscillator to an External RC Network | 284 | | Figure 60. | Typical RC Oscillator Frequency as a Function of the External Capacitan with a 15 $k\Omega$ Resistor | | | Figure 61. | Typical Idd Versus System Clock Frequency | 295 | | Figure 62. | Typical HALT Mode Idd Versus System Clock Frequency | 296 | | Figure 63. | Stop Mode Current Versus Vdd | 297 | | Figure 64. | Port Input Sample Timing | 303 | List of Figures PRELIMINARY PS028702-1210 | Figure 65. | SPI Master Mode Timing | 304 | |------------|---------------------------------------------|-----| | Figure 66. | SPI Slave Mode Timing | 305 | | Figure 67. | I2C Timing | 306 | | Figure 68. | UART Timing with CTS | 307 | | Figure 69. | UART Timing without CTS | 308 | | Figure 70. | 64-Pin Low-Profile Quad Flat Package (LQFP) | 309 | # List of Tables | Table 1. | Signal Descriptions | 8 | |-----------|------------------------------------------------------------------------------------|------| | Table 2. | Pin Characteristics of the Z16FMC | . 1 | | Table 3. | Reserved Memory Map Example | . 14 | | Table 4. | ZNeo CPU Control Registers | . 1: | | Table 5. | Register File Address Map | . 17 | | Table 6. | Reset and Stop Mode Recovery Characteristics and Latency | . 29 | | Table 7. | System Reset Sources and Resulting Reset Action | . 30 | | Table 8. | Stop Mode Recovery Sources and Resulting Action | . 34 | | Table 9. | Reset Status and Control Register (RSTSCR) | . 3: | | Table 10. | Reset Status Register Values Following Reset | . 3: | | Table 11. | GPIO Port Availability by Device | . 38 | | Table 12. | Port Alternate Function Mapping | . 40 | | Table 13. | Port A–H Input Data Registers (PxIN) | . 42 | | Table 14. | Port A–H Output Data Registers (PxOUT) | . 42 | | Table 15. | Port A–H Data Direction Registers (PxDD) | . 4. | | Table 16. | Port A–H High Drive Enable Registers (PxHDE) | . 43 | | Table 17. | Port A–H Alternate Function High Registers (PxAFH) | . 44 | | Table 18. | Port A–H Alternate Function Low Registers (PxAFL) | . 44 | | Table 19. | Alternate Function Enabling | . 44 | | Table 20. | Port A–H Output Control Registers (PxOC) | . 4: | | Table 21. | Port A–H Pull-Up Enable Registers (PxPUE) | . 4: | | Table 22. | Port A–H Stop Mode Recovery Source Enable Registers (PxSMRE) | . 40 | | Table 23. | Port A IRQ MUX1 Register (PAIMUX1) | . 40 | | Table 24. | Port A IRQ MUX Register (PAIMUX) | . 4′ | | Table 25. | Port A IRQ Edge Register (PAIEDGE) | . 4′ | | Table 26. | Port C IRQ MUX Register (PCIMUX) | . 48 | | Table 27. | Interrupt Vectors in Order of Priority | . 49 | | Table 28. | Interrupt Vector placement | . 5 | | Table 29. | System Exception Register High (SYSEXCPH) | . 5. | | Table 30. | System Exception Register Low (SYSEXCPL) | . 54 | | Table 31. | Last IRQ Register (LASTIRQ) | . 5: | | Table 32. | Interrupt Request 0 Register (IRQ0) and Interrupt Request 0 Set Register (IRO0SET) | . 55 | | Table 33. | Interrupt Request 1 Register (IRQ1) and Interrupt Request 1 Set Register (IRQ1SET) | 57 | |-----------|------------------------------------------------------------------------------------|----| | Table 34. | Interrupt Request 2 Register (IRQ2) and Interrupt Request 2 Set Register (IRQ2SET) | 58 | | Table 35. | IRQ0 Enable and Priority Encoding | 59 | | Table 36. | IRQ0 Enable High Bit Register (IRQ0ENH) | 59 | | Table 37. | IRQ0 Enable Low Bit Register (IRQ0ENL) | | | Table 38. | IRQ1 Enable and Priority Encoding | 60 | | Table 39. | IRQ1 Enable High Bit Register (IRQ1ENH) | 61 | | Table 40. | IRQ1 Enable Low Bit Register (IRQ1ENL) | 61 | | Table 41. | IRQ2 Enable and Priority Encoding | 61 | | Table 42. | IRQ2 Enable High Bit Register (IRQ2ENH) | 62 | | Table 43. | IRQ2 Enable Low Bit Register (IRQ2ENL) | 62 | | Table 44. | Timer 0–2 High Byte Register (TxH) | 75 | | Table 45. | Timer 0–2 Low Byte Register (TXL) | 76 | | Table 46. | Timer 0–2 Reload High Byte Register (TxRH) | 76 | | Table 47. | Timer 0–2 PWM High Byte Register (TxPWMH) | 77 | | Table 48. | Timer 0–2 Reload Low Byte Register (TxRL) | 77 | | Table 49. | Timer 0–2 Control 0 Register (TxCTL0) | 78 | | Table 50. | Timer 0–2 PWM Low Byte Register (TxPWML) | 78 | | Table 51. | Timer 0–2 Control 1 Register (TxCTL1) | 80 | | Table 52. | PWM High Byte Register (PWMH) | 92 | | Table 53. | PWM Low Byte Register (PWML) | 92 | | Table 54. | PWM Reload High Byte Register (PWMRH) | 93 | | Table 55. | PWM Reload Low Byte Register (PWMRL) | 93 | | Table 56. | PWM 0–2 H/L Duty Cycle High Byte Register (PWMHxDH, PWMLxDH) | 94 | | Table 57. | PWM 0–2 H/L Duty Cycle Low Byte Register (PWMHxDL, PWMLxDL) | | | Table 58. | PWM Control 0 Register (PWMCTL0) | 95 | | Table 59. | PWM Control 1 Register (PWMCTL1) | | | Table 60. | PWM Deadband Register (PWMDB) | 97 | | Table 61. | PWM Minimum Pulse Width Filter (PWMMPF) | | | Table 62. | PWM Fault Mask Register (PWMFM) | 98 | | Table 63. | PWM Fault Status Register (PWMFSTAT) | | | Table 64. | PWM Fault Control Register (PWMFCTL) | | | Table 65. | PWM Input Sample Register (PWMIN) | | | Table 66. | PWM Output Control Register (PWMOUT) | . 102 | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | Table 67. | Current-Sense Sample and Hold Control Register (CSSHR0 and CSSHR1) | . 102 | | Table 68. | Watchdog Timer Approximate Timeout Delays | | | Table 69. | Watchdog Timer Reload High Byte Register (WDTH) | | | Table 70. | Watchdog Timer Reload Low Byte Register (WDTL) | | | Table 71. | LIN-UART Transmit Data Register (UxTXD) | | | Table 72. | LIN-UART Receive Data Register (UxRXD) | | | Table 73. | LIN-UART Status 0 Register – Standard UART Mode (UxSTAT0) | | | Table 74. | LIN-UART Status 0 Register – LIN Mode (UxSTAT0) | . 129 | | Table 75. | LIN-UART Mode Select and Status Register (UxMDSTAT) | . 130 | | Table 76. | LIN-UART Control 0 Register (UxCTL0) | | | Table 77. | | | | Table 78. | - ' | | | Table 79. | LIN Control Register (UxCTL1 with MSEL = 010b) | . 136 | | Table 80. | LIN-UART Address Compare Register (UxADDR) | . 137 | | Table 81. | | | | Table 82. | LIN-UART Baud Rate Low Byte Register (UxBRL) | . 137 | | Table 83. | LIN-UART Baud Rates | . 139 | | Table 84. | ESPI Registers | . 148 | | Table 85. | ESPI Clock Phase (PHASE) and Clock Polarity (CLKPOL) Operation . | . 150 | | Table 86. | ESPI Tx DMA Descriptor Command Field | . 160 | | Table 87. | ESPI Tx DMA Descriptor Status field | . 160 | | Table 88. | ESPI Rx DMA Descriptor Status field | . 160 | | Table 89. | ESPI Data Register (ESPIDATA) | . 162 | | Table 90. | ESPI Transmit Data Command Register (ESPITDCR) | . 162 | | Table 91. | ESPI Control Register (ESPICTL) | . 163 | | Table 92. | ESPI Mode Register (ESPIMODE) | . 165 | | Table 93. | ESPI Status Register (ESPISTAT) | . 166 | | Table 94. | ESPI State Register (ESPISTATE) | . 167 | | Table 95. | ESPISTATE Values and Description | . 168 | | Table 96. | ESPI Baud Rate High Byte Register (ESPIBRH) | . 170 | | Table 97. | ESPI Baud Rate Low Byte Register (ESPIBRL) | . 170 | | Table 98. | I2C Master/Slave Controller Registers | . 173 | | Table 99. | I2C Data Register (I2CDATA) | . 195 | | Table 100. | I2C Interrupt Status Register (I2CISTAT) | . 195 | | | Table 78. Table 80. Table 81. Table 82. Table 83. Table 84. Table 85. Table 86. Table 87. Table 89. Table 90. Table 91. Table 92. Table 93. Table 94. Table 95. Table 96. Table 97. Table 98. Table 99. | Table 77. MultiProcessor Control Register (UxCTL1 with MSEL = 000b) | | Table 101. | I2C Control Register (I2CCTL) | 197 | |------------|-------------------------------------------------------------------|-----| | Table 102. | I2C Baud Rate High Byte Register (I2CBRH) | 198 | | Table 103. | I2C Baud Rate Low Byte Register (I2CBRL) | 199 | | Table 104. | I2C State Register (I2CSTATE) – Description when DIAG = $0 \dots$ | 199 | | Table 105. | I2C State Register (I2CSTATE) – Description when DIAG = 1 | 200 | | Table 106. | I2CSTATE_H | 201 | | Table 107. | I2CSTATE_L | 202 | | Table 108. | I2C Mode Register (I2CMODE) | 203 | | Table 109. | I2C Slave Address Register (I2CSLVAD) | 204 | | Table 110. | ADC0 Control Register 0 (ADC0CTL) | 209 | | Table 111. | ADC0 Data High Byte Register (ADC0D_H) | 210 | | Table 112. | ADC0 Data Low Bits Register (ADC0D_L) | 210 | | Table 113. | Sample and Settling Time (ADCSST) | 211 | | Table 114. | Sample Time (ADCST) | 212 | | Table 115. | ADC Clock Prescale Register (ADCCP) | 212 | | Table 116. | ADC0 MAX Register (ADC0MAX) | 213 | | Table 117. | ADC Timer0 Capture Register, high byte (ADCTCAP_H) | 213 | | Table 118. | ADC Timer0 Capture Register, low byte (ADCTCAP_L) | 214 | | Table 119. | Comparator and Op Amp Control Register (CMPOPC) | 216 | | Table 120. | Linked list Descriptor | 221 | | Table 121. | DMA Priority | 230 | | Table 122. | DMA Bandwidth Selection | 231 | | Table 123. | DMA Select Register (DMAxREQSEL) | 232 | | Table 124. | DMA Control Register A (DMAxCTL) | 235 | | Table 125. | DMA X Transfer Length High Register (DMAxTXLNH) | 237 | | Table 126. | DMA X Transfer Length Low Register (DMAxTXLNL) | 237 | | Table 127. | DMA X Destination Address Register Upper (DMAxDARU) | 237 | | Table 128. | DMA X Destination Address Register High (DMAxDARH) | 237 | | Table 129. | DMA X Destination Address Register Low (DMAxDARL) | 238 | | Table 130. | DMA X Source Address Register Upper DMAxSARU | 238 | | Table 131. | DMA X Source Address Register High (DMAxSARH) | 238 | | Table 132. | DMA X Source Address Register Low (DMAxSARL) | 238 | | Table 133. | DMA X List Address Register Upper DMAxLARU | 239 | | Table 134. | DMA X List Address Register High (DMAxLARH) | 239 | | Table 135. | DMA X List Address Register Low (DMAxLARL) | 239 | | Table 136. | Flash Memory Configurations | 240 | | Table 137. | Flash Memory Sector Addresses | . 240 | |------------|------------------------------------------------------------------|-------| | Table 138. | Information Area Map | . 242 | | Table 139. | Flash Command Register (FCMD) | . 245 | | Table 140. | Flash Status Register (FSTAT) | . 246 | | Table 141. | Flash Control Register (FCTL) | . 246 | | Table 142. | Flash Sector Protect Register (FSECT) | . 247 | | Table 143. | Flash Page Select Register (FPAGE) | . 247 | | Table 144. | Option Bits At Program Memory Address 0000H | . 250 | | Table 145. | Options Bits at Program Memory Address 0001H | . 251 | | Table 146. | Options Bits at Program Memory Address 0002H | . 252 | | Table 147. | Options Bits at Program Memory Address 0003H | . 252 | | Table 148. | IPO Trim 1 (IPOTRIM1) | . 253 | | Table 149. | IPO Trim 2 (IPOTRIM2) | . 253 | | Table 150. | ADC Reference Voltage Trim (ADCTRIM) | . 254 | | Table 151. | OCD Baud Rate Limits | . 259 | | Table 152. | On-Chip Debugger Commands | . 269 | | Table 153. | Receive Data Register (DBGRXD) | . 272 | | Table 154. | Transmit Data Register (DBGTXD) | . 272 | | Table 155. | Baud Rate Reload Register (DBGBR) | . 273 | | Table 156. | Line Control Register (DBGLCR) | . 273 | | Table 157. | Status Register (DBGSTAT) | . 275 | | Table 158. | Debug Control Register (DBGCTL) | . 276 | | Table 159. | OCD Control Register (OCDCTL) | . 277 | | Table 160. | OCD Status Register (OCDSTAT) | . 278 | | Table 161. | Hardware Breakpoint Register (HWBPn) | . 279 | | Table 162. | Trace Control Register (TRACECTL) | . 280 | | Table 163. | Trace Address (TRACEADDR) | . 281 | | Table 164. | Recommended Crystal Oscillator Specifications (20 MHz Operation) | . 283 | | Table 165. | Oscillator Configuration and Selection | . 288 | | Table 166. | Oscillator Control Register (OSCCTL) | . 290 | | Table 167. | Oscillator Divide Register (OSCDIV) | . 291 | | Table 168. | Absolute Maximum Ratings | . 292 | | Table 169. | DC Characteristics | . 293 | | Table 170. | POR and VBO Electrical Characteristics and Timing | . 297 | | Table 171. | Reset and Stop Mode Recovery Pin Timing | . 298 | | Table 172. | Flash Memory Electrical Characteristics and Timing | . 298 | | | | | | Table 173. | Watchdog Timer Electrical Characteristics and Timing | 299 | |------------|------------------------------------------------------|-----| | Table 174. | ADC Electrical Characteristics and Timing | 299 | | Table 175. | Comparator Electrical Characteristics | 300 | | Table 176. | Operational Amplifier Electrical Characteristics | 301 | | Table 177. | AC Characteristics | 302 | | Table 178. | GPIO Port Input Timing | 303 | | Table 179. | On-Chip Debugger Timing | 303 | | Table 180. | SPI Master Mode Timing | 304 | | Table 181. | SPI Slave Mode Timing | 305 | | Table 182. | I2C Timing | 306 | | Table 183. | UART Timing with CTS | 307 | | Table 184. | UART Timing without CTS | 308 | | Table 185. | Z16FMC Part Selection Guide | 310 | | Table 186. | Zilog Part Numbers | 311 | # Introduction Zilog's Z16FMC Series of products is optimized for motor control applications. The Z16FMC is a 16-bit microcontroller with a ZNeo<sup>TM</sup> CPU and is the most powerful member of Zilog's Motor Control Family of MCUs. #### **Features** The Z16FMC Series of products includes the following features: - 20MHz ZNeo<sup>TM</sup> CPU - 128KB internal Flash memory with 16-bit access and In-Circuit Programming (ICP) - 4KB internal RAM with 16-bit access - 12-channel, 10-bit Analog-to-Digital Converter (ADC) - Operational Amplifier - Analog Comparator - 4-channel Direct Memory Access (DMA) controller - Two full-duplex 9-bit Universal Asynchronous Receiver/Transmitters (UARTs) with support for Local Interconnect Network (LIN) and Infrared Data Association (IrDA) - Internal Precision Oscillator (IPO) - Inter-Integrated Circuit (I<sup>2</sup>C) master/slave controller - Enhanced Serial Peripheral Interface (ESPI) - 12-bit Pulse Width Modulation (PWM) module with three complementary pairs or six independent PWM outputs with deadband generation and fault trip input - Three standard 16-bit timers with Capture, Compare and PWM capability - Watchdog Timer (WDT) with internal RC oscillator - 46 General-Purpose Input/Output (GPIO) pins - 24 interrupts with programmable priority - On-Chip Debugger (OCD) - Voltage Brownout (VBO) protection - Power-On Reset (POR) - 2.7V to 3.6V operating voltage with 5 V-tolerant inputs • 0°C to +70°C standard temperature and -40°C to +105°C extended temperature operating ranges ## **Block Diagram** Figure 1 displays the architecture of the Z16FMC Series. Figure 1. Z16FMC Series Block Diagram #### **ZNEO CPU Features** Zilog's Z16FMC is powered by the ZNeo<sup>TM</sup> CPU, which meets the continuing demand for faster and more code-efficient microcontrollers. The ZNeo<sup>TM</sup> CPU features: - 8-bit, 16-bit and 32-bit ALU operations - 24-bit stack with overflow protection - Direct register-to-register architecture allows each memory address to function as an accumulator to improve execution time and decreases the required program memory - New instructions improve execution efficiency for code developed using higher-level programming languages including 'C' - Pipelined instructions: Fetch, Decode and Execute For more information about the Z16FMC CPU, refer to the ZNEO CPU User Manual (UM0188), available for download at <a href="https://www.zilog.com">www.zilog.com</a>. #### Flash Z16FMC Controller The Z16FMC products contain up to 128 KB of internal Flash memory. The Flash controller programs and erases the Flash memory. The ZNEO CPU simultaneously accesses 16 bits of internal Flash memory to improve the processor throughput. A sector protection scheme allows flexible protection of user code. #### Random Access Memory An internal RAM of 4 KB provides storage space for data, variables and stack operations. Like Flash memory, the ZNEO CPU simultaneously accesses 16 bits of internal RAM to improve processor performance. ### **Motor Control Peripherals Overview** Zilog's motor control peripherals are briefly described in this section. # 10-Bit Analog-to-Digital Converter with Programmable Gain Amplifier The ADC converts an analog input signal to a 10-bit binary number. The ADC accepts inputs from 12 different analog input sources. ### **Analog Comparator** It features an on-chip analog comparator with external input pins. ### **Operational Amplifier** It features a two-input, one-output operational amplifier. #### **General-Purpose Input/Output** The Motor Control MCUs features 46 GPIO pins. Each pin is individually programmable. #### **Universal Asynchronous Receiver/Transmitter** The Z16FMC MCU contains two fully-featured UARTs with LIN protocol support. UART communication is full-duplex and capable of handling asynchronous data transfers. These UARTs support 8-bit and 9-bit data modes, selectable parity and an efficient bus transceiver driver enable signal for controlling a multi-transceiver bus, such as RS-485. #### Infrared Encoder/Decoders The Z16FMC Series products contain two fully-functional, high-performance UARTs to Infrared Encoder/Decoders (Endecs). The infrared endec is integrated with an on-chip UART to allow easy communication between the Z16FMC Series device and IrDA physical layer specification Version 1.3-compliant infrared transceivers. Infrared communication provides secure, reliable, low-cost and point-to-point communication between PCs, PDAs, cell phones, printers and other infrared enabled devices. #### Inter-Integrated Circuit Master/Slave Controller The I<sup>2</sup>C controller makes the Motor Control MCUs compatible with the I<sup>2</sup>C protocol. It consists of two bidirectional bus lines, a serial data (SDA) line and a serial clock (SCL) line. The I<sup>2</sup>C operates as a Master and/or Slave and supports multi-master bus arbitration. ### **Enhanced Serial Peripheral Interface** The ESPI allows the data exchange between Z16FMC Series and other peripheral devices such as electrically erasable programmable read-only memory (EEPROMs), ADCs and integrated service digital network (ISDN) devices. The SPI is a full-duplex, synchronous, character-oriented channel which supports a four-wire interface. #### DMA Controller The Motor Control MCUs features a 4-channel DMA for efficient transfer of data between peripherals and/or memories. #### **Pulse Width Modulator** The Motor Control MCUs features a flexible PWM module with three complementary pairs or six independent PWM outputs supporting deadband operation and fault protection trip input. These features provide multiphase control capability for a variety of motor types and ensure safe operation of the motor by providing immediate shutdown of the PWM pins during Fault condition. #### Standard Timers Three 16-bit reloadable timers are used for timing/counting events and PWM signal generation. These timers provide a 16-bit programmable reload counter and operate in ONE-SHOT, CONTINUOUS, GATED, CAPTURE, COMPARE, CAPTURE and COMPARE and PWM modes. The PWM function provides two complementary output signals with programmable dead-time insertion. #### **Interrupt Controller** The Motor Control MCUs products support three levels of programmable interrupt priority. The interrupt sources include internal peripherals, GPIO pins and system fault detection. #### **Crystal Oscillator** The on-chip crystal oscillator features programmable gain to support crystals and ceramic resonators from 32 kHz to 20 MHz. The oscillator is also used with external RC networks or clock drivers. #### Reset Controller The Motor Control MCUs is reset using the RESET pin, POR, WDT, Stop Mode Recovery, or **VBO** warning signal. The bidirectional RESET pin also provides a system RESET output indicator. ### **On-Chip Debugger** The Motor Control MCUs features an integrated OCD. The OCD provides a rich-set of debugging capabilities, such as reading and writing memory, programming the Flash, setting breakpoints and executing code. A single-pin interface provides communication to the OCD. # Signal and Pin Descriptions The Motor Control MCUs products are available in a 64 pin LQFP package. This chapter describes the signals and pin configuration for the LQFP package style. For more information about the physical package specification, see the <u>Packaging chapter on page 309</u>. ## **Pin Configuration** Figure 2 displays the configuration of the LQFP package. For a description of each signal, see <u>Table 1</u> on page 8. Figure 2. Z16FMC in the 64-Pin Low-Profile Quad Flat Package (LQFP) # **Signal Descriptions** Table 1 describes the Motor Control MCUs signals. To determine the signals available for the LQFP package, see the <u>Pin Configuration</u> chapter on page 6. Most of the signals described in Table 1 are multiplexed with GPIO pins. These signals are available as alternate functions on the GPIO pins. For more details about GPIO alternate functions, see the <u>General-Purpose Input/Output</u> chapter on page 38. **Table 1. Signal Descriptions** | Signal Mnemonic | I/O | Description | | |-------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | General-Purpose Inpu | General-Purpose Input/Output Ports A-H | | | | PA[7:0] | I/O | Port A[7:0]: These pins are used for GPIO | | | PB[7:0] | I/O | Port B[7:0]: These pins are used for GPIO | | | PC[7:0] | I/O | Port C[7:0]: These pins are used for GPIO | | | PD[7:0] | I/O | Port D[7:0]: These pins are used for GPIO | | | PE[7:0] | I/O | Port E[7:0]: These pins are used for GPIO | | | PF[7] | I/O | Port F[7]: This pin is used for GPIO | | | PG[3] | I/O | Port G[3]: This pin is used for GPIO | | | PH[3:0] | I/O | Port H[3:0]: These pins are used for GPIO | | | Inter-Integrated Circu | it Controlle | r | | | SCL | I/O | <b>Serial clock</b> : An input or an output clock for the I <sup>2</sup> C. When the GPIO pin is configured for alternate function to enable the SCL function, this pin is open-drain. | | | SDA | I/O | <b>Serial data</b> : This open-drain pin transfers data between the I <sup>2</sup> C and a slave. When the GPIO pin is configured for alternate function to enable the SDA function, this pin is open-drain. | | | Enhanced Serial Perip | pheral Inter | face Controller | | | SS | I/O | Slave select: This signal is an output or an input. If the Z16FMC is the SPI master, this pin is configured as the slave select output. If the Z16FMC is the SPI slave, this pin is an input slave select. | | | SCK | I/O | SPI serial clock: The SPI master supplies this pin. If the Z16FMC device is the SPI master, this pin is an output. If the Z16FMC device is the SPI slave, this pin is an input. | | | MOSI | I/O | Master-Out/Slave-In: This signal is the data output from the SPI master device and the data input to the SPI slave device. | | | MISO | I/O | Master-In/Slave-Out: This pin is the data input to the SPI master device and the data output from the SPI slave device. | | | <b>UART Controllers</b> | _ | | | | TXD0 | 0 | Transmit data: These signals transmit outputs from the UARTs. | | **Table 1. Signal Descriptions (Continued)** | Signal Mnemonic | I/O | Description | |-------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RXD0 | I | <b>Receive data</b> : These signals receives inputs for the UARTs and IrDAs. | | CTS0 | I | Clear to Send: These signals are control inputs for the UARTs. | | DE0 | 0 | <b>Driver enable (DE)</b> : This signal allows automatic control of external RS-485 driver. This signal is approximately the inverse of the Transmit Empty (TXE) bit in the UART Status 0 Register. The DE signal is used to ensure an external RS-485 driver is enabled when data is transmitted by the UARTs. | | General-Purpose Tim | ers | | | T00UT/T00UT<br>T10UT/T10UT<br>T20UT/T20UT | 0 | <b>General-purpose timer outputs</b> : These signals are output pins from the timers. | | T0IN/T0IN1/T0IN2<br>/T1IN/T2IN | I | <b>General-purpose timer inputs</b> : These signals are used as the capture, gating and counter inputs. | | Pulse-Width Modulate | or for Moto | r Control | | PWMH0/PWMH1/<br>PWMH2 | 0 | PWM High output. | | PWML0/PWML1/<br>PWML2 | 0 | PWM Low output. | | FAULTO/FAULTY | I | <b>PWM Fault condition input:</b> FAULT0 and FAULTY are active Low. | | Analog | | | | ANA[11:0] | ĺ | Analog input: These signals are inputs to the ADC. | | VREF | I | ADC reference voltage input or internal reference output: | | Caution: | | The VREF pin must be capacitively coupled to analog ground, if<br>the internal voltage reference is selected as the ADC reference<br>voltage. A 10 mF capacitor is recommended. | | CINP | I | Comparator positive input | | CINN | I | Comparator negative input | | COMPOUT | 0 | Comparator output | | OPINP | I | Operational amplifier positive input | | OPINN | I | Operational amplifier negative input | | OPOUT | 0 | Operational amplifier output | | Oscillators | | | **Table 1. Signal Descriptions (Continued)** | Signal Mnemonic | I/O | Description | | |------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | XIN | I | <b>External crystal input</b> : The input pin to the crystal oscillator. A crystal is connected between it and the XOUT pin to form the oscillator. In addition, this pin is used with external RC networks or external clock drivers to provide the system clock to the system. | | | XOUT | 0 | External crystal output: This pin is the output of crystal oscillator. A crystal is connected between it and the XIN pin to form the oscillator. This pin must be left unconnected when not using a crystal. | | | On-Chip Debugger | | | | | DBG | I/O | <b>Debug</b> : This pin is the control and data input and output to and from the OCD. | | | Caution: | | For operation of the OCD, all power pins (VDD and AVDD) must<br>be supplied with power and all ground pins (VSS and AVSS) must<br>be grounded. This pin is open-drain and must have an external<br>pull-up resistor to ensure proper operation. | | | Reset | | | | | RESET | I/O | RESET: Bidirectional RESET signals generates a Reset when asserted (driven Low) and drives a Low output when the Z16FMC is in Reset. | | | Power Supply | | | | | VDD | I | Power supply | | | AVDD | Į | Analog power supply | | | VSS | I | Ground | | | AVSS | 1 | Analog ground | | ### **Pin Characteristics** Table 2 lists information about the characteristics of each pin available on the Z16FMC products. Data is sorted alphabetically by pin symbol mnemonic. Table 2. Pin Characteristics of the Z16FMC | Symbol<br>Mnemonic | Direction | Reset<br>Direction | Active<br>Low/High | Tri-State<br>Output | Internal<br>Pull-up or<br>Pull-down | Schmitt<br>Trigger<br>Input | Open Drain<br>Output | |--------------------|-----------|--------------------|--------------------|---------------------|-------------------------------------|-----------------------------|----------------------| | AVDD | N/A | N/A | N/A | N/A | No | No | N/A | | AVSS | N/A | N/A | N/A | N/A | No | No | N/A | | DBG | I/O | I | N/A | Yes | Pull-up | Yes | Yes | | PA[7:0] | I/O | I | N/A | Yes | Pull-up,<br>Programmable | Yes | Yes,<br>Programmable | | PB[7:0] | I/O | I | N/A | Yes | Pull-up,<br>Programmable | Yes | Yes,<br>Programmable | | PC[7:0] | I/O | I | N/A | Yes | Pull-up,<br>Programmable | Yes | Yes,<br>Programmable | | PD[7:0] | I/O | I | N/A | Yes | Pull-up,<br>Programmable | Yes | Yes,<br>Programmable | | PE[7:0] | I/O | I | N/A | Yes | Pull-up,<br>Programmable | Yes | Yes,<br>Programmable | | PF[7:0] | I/O | I | N/A | Yes | Pull-up,<br>Programmable | Yes | Yes,<br>Programmable | | PG[7:0] | I/O | I | N/A | Yes | Pull-up,<br>Programmable | Yes | Yes,<br>Programmable | | PH[3:0] | I/O | I | N/A | Yes | Pull-up,<br>Programmable | Yes | Yes,<br>Programmable | | RESET | I/O | I | Low | N/A | Pull-up | Yes | Yes | | VREF | I/O | I | N/A | Yes | N/A | No | No | | VDD | N/A | N/A | N/A | N/A | No | No | N/A | | VSS | N/A | N/A | N/A | N/A | No | No | N/A | | XIN | I | I | N/A | N/A | No | No | N/A | | XOUT | 0 | 0 | N/A | N/A | No | No | No | Note: X represents integers 0, 1,... to indicate multiple pins with symbol mnemonics which differ only by an integer. # Address Space The Z16FMC CPU offers a unique architecture with a single, unified 24-bit address space. It supports up to three memory areas: - Internal non-volatile memory (Flash, EEPROM, EPROM, or ROM). - Internal RAM. - Internal I/O memory (internal peripherals). The Z16FMC CPU supports three different data widths: - Byte (8-bit) - Word (16-bit) - Quad (32-bit) The Z16FMC CPU accesses memories of differing bus width: - 8-bit-wide memories - 16-bit-wide memories ## **Memory Map** A memory map of the Z16FMC, including the location of internal non-volatile memory, internal RAM and internal I/O memory, is illustrated in Figure 3. Figure 3. Physical Memory Map To determine the amount of internal RAM and internal non-volatile memory available for the specific device, see the <u>Ordering Information</u> section on page 310. ### **Internal Non-Volatile Memory** Internal non-volatile memory contains executable program code, constants and data. For each product within the Z16FMC family, a memory block beginning at address 00\_0000H is reserved for user option bits and system vectors (for example, RESET, Trap, Interrupts and System Exceptions, etc.). Table 3 provides an example of a reserved memory map for a Z16FMC product with 24 interrupt vectors. **Table 3. Reserved Memory Map Example** | Memory Address (Hex) | Description | | | |----------------------|-------------------------|--|--| | 00_0000 - 00_0003 | Option bits | | | | 00_0004 - 00_0007 | RESET vector | | | | 00_0008 - 00_000B | System exception vector | | | | 00_000C - 00_000F | Privileged trap vector | | | | 00_0010 - 00_006F | Interrupt vectors | | | #### Internal RAM Internal RAM is mainly employed for data and stacks. However, internal RAM also contains program code for execution. Most Z16FMC devices contain some internal RAM. The top (highest address) of internal RAM is always located at address FF\_BFFFH. The bottom (lowest address) of internal RAM is a function of the amount of internal RAM available. To determine the amount of internal RAM available, see the <a href="Ordering Information">Ordering Information</a> section on page 310. ### **Input/Output Memory** The Z16FMC supports 8 KB (8,192 bytes) of I/O memory space located at addresses FF\_E000H through FF\_FFFFH. The I/O memory addresses are reserved for control of the Z16FMC, the on-chip peripherals and the I/O ports. Refer to the device-specific Product Specification for descriptions of the peripheral and I/O control registers. Attempts to read or execute from unavailable I/O memory addresses returns FFH. Attempts to write to unavailable I/O memory addresses produce no effect. #### **Input/Output Memory Precautions** Some control registers within the I/O memory provide read-only or write-only access. When accessing these read-only or write-only registers, ensure that the instructions do not attempt to read from a write-only register, or conversely write to a read-only register. ### **CPU Control Registers** Some control registers are reserved in 8 KB of I/O memory for the Z16FMC control. These registers are listed in Table 4. For detailed information about the operation of the Z16FMC control registers, refer to the ZNEO CPU User Manual (UM0188), available for download at <a href="https://www.zilog.com">www.zilog.com</a>. **Table 4. ZNeo CPU Control Registers** | Address (Hex) | Register Description | Register Mnemonic | |-----------------|--------------------------|-------------------| | FF_E004-FF_E007 | Program counter overflow | PCOV | | FF_E00C-FF_E00F | Stack pointer overflow | SPOV | | FF_E010 | Flags | FLAGS | | FF_E012 | CPU control | CPUCTL | ## **Endianness** The Z16FMC CPU accesses data in big endian order, i.e., the address of a multi-byte word or quad points to the most significant byte. Figure 4 displays the Endianness of the CPU. Figure 4. Endianness of Words and Quads # **Bus Widths** The ZNeo CPU accesses 8-bit or 16-bit memories. The data buses of the internal non-volatile memory and internal RAM are 16-bit wide. The internal peripherals are a mix of 8-bit and 16-bit peripherals. If a Word or Quad operation occurs on a 16-bit wide memory, the number of memory accesses depends on the alignment of the address. If the address is aligned on an even boundary, a Word operation takes one memory access and a Quad operation takes two memory accesses. If the address is on an odd boundary (unaligned), a Word operation takes two memory accesses and a Quad operation takes three memory accesses. Figure 5 displays the alignment Word and Quad operations on 16-bit memories. Figure 5. Alignment of Word and Quad Operations on 16-bit Memories # Peripheral Address Map Table 5 provides the address map for the peripheral space of the Z16FMC Series of products. Not all devices and package styles in the Z16FMC Series support all peripherals or all GPIO ports. Registers for unimplemented peripherals are considered reserved. **Table 5. Register File Address Map** | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |-------------------------|------------------------------|-----------|-------------|----------------| | CPU Base Address = F | F_E000 | | | | | FF_E004-FF_E007 | Program Counter Overflow | PCOV | 00FFFFFF | Refer to | | FF_E00C-FF_E00F | Stack Pointer Overflow | SPOV | 00000000 | ─the<br>ZNeo | | FF_E010 | Flags | FLAGS | XX | -Ziveo<br>CPU | | FF_E012 | CPU Control | CPUCTL | 00 | User<br>Manual | | Trace Address = FF_E | 014 | | | | | FF_E013 | Trace Control | TRACECTL | 00 | <u>280</u> | | FF_E014-FF_E017 | Trace Address | TRACEADDR | XXXXXXXX | <u>281</u> | | Interrupt Controller Ba | se Address = FF_E020 | | | | | FF_E020 | System Exception Status High | SYSEXCPH | 0000 | <u>53</u> | | FF_E021 | System Exception Status Low | SYSEXCPL | 0000 | <u>53</u> | | FF_E022 | Reserved | _ | XX | _ | | FF_E023 | Last IRQ Register | LASTIRQ | 02 | <u>54</u> | | FF_E024-FF_E02F | Reserved | _ | _ | _ | | FF_E030 | Interrupt Request 0 | IRQ0 | 00 | <u>55</u> | | FF_E031 | Interrupt Request 0 Set | IRQ0SET | xx | <u>55</u> | | FF_E032 | IRQ0 Enable High Bit | IRQ0ENH | 00 | <u>59</u> | | FF_E033 | IRQ0 Enable Low Bit | IRQ0ENL | 00 | <u>59</u> | | FF_E034 | Interrupt Request 1 | IRQ1 | 00 | <u>56</u> | | FF_E035 | Interrupt Request 1Set | IRQ1SET | XX | <u>56</u> | | FF_E036 | IRQ1 Enable High Bit | IRQ1ENH | 00 | <u>60</u> | | FF_E037 | IRQ1 Enable Low Bit | IRQ1ENL | 00 | <u>60</u> | | FF_E038 | Interrupt Request 2 | IRQ2 | 00 | <u>57</u> | | FF_E039 | Interrupt Request 2 Set | IRQ2SET | xx | <u>58</u> | | FF_E03A | IRQ2 Enable High Bit | IRQ2ENH | 00 | <u>61</u> | Table 5. Register File Address Map (Continued) | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |-----------------------|------------------------------------|----------|-------------|------------| | FF_E03B | IRQ2 Enable Low Bit | IRQ2ENL | 00 | <u>61</u> | | FF_E03C-FF_E03F | Reserved | _ | XX | _ | | Watchdog Timer Base | Address = FF_E040 | | | | | FF_E040-FF_E041 | Reserved | _ | _ | _ | | FF_E042 | Watchdog Timer Reload<br>High Byte | WDTH | 04 | <u>107</u> | | FF_E043 | Watchdog Timer Reload<br>Low Byte | WDTL | 00 | <u>107</u> | | FF_E044-FF_E04F | Reserved | _ | _ | - | | Reset Base Address = | : FF_E050 | | | | | FF_E050 | Reset Status and Control Register | RSTSCR | XX | <u>35</u> | | FF_E051-FF_E06F | Reserved | _ | XX | _ | | Flash Controller Base | Address = FF_E060 | | | | | FF_E060 | Flash Command Register | FCMD | XX | <u>245</u> | | FF_E060 | Flash Status Register | FSTAT | 00 | <u>246</u> | | FF_E061 | Flash Control Register | FCTL | 00 | <u>246</u> | | FF_E062 | Flash Sector Protect Register | FSECT | 00 | <u>247</u> | | FF_E063 | Reserved | _ | XX | _ | | FF_E064-FF_E065 | Flash Page Select Register | FPAGE | 0000 | <u>247</u> | | On Chip Debugger = F | F_E080 | | | | | FF_E080 | Debug Receive Data | DBGRXD | XX | <u>272</u> | | FF_E081 | Debug Transmit Data | DBGTXD | XX | <u>272</u> | | FF_E082-FF_E083 | Debug Baud Rate | DBGBR | XXXX | <u>273</u> | | FF_E084 | Debug Line Control | DBGLCR | XX | <u>273</u> | | FF_E085 | Debug Status | DBGSTAT | XX | <u>275</u> | | FF_E086 | Debug Control | DBGCTL | XX | <u>276</u> | | Hardware Breakpoints | s = FF_E090 | | | | | FF_E090-FF_E093 | Hardware Breakpoint 0 | HWBP0 | 0000000 | <u>279</u> | | FF_E094-FF_E097 | Hardware Breakpoint 1 | HWBP1 | 0000000 | <u>279</u> | | FF_E098-FF_E09B | Hardware Breakpoint 2 | HWBP2 | 0000000 | <u>279</u> | | FF_E09C-FF_E09F | Hardware Breakpoint 3 | HWBP3 | 0000000 | <u>279</u> | Oscillator Control Base Address = FF\_E0A0 Table 5. Register File Address Map (Continued) | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |----------------------|-------------------------------------|----------|-------------|------------| | FF_E0A0 | Oscillator Control | OSCCTL | A0 | <u>290</u> | | FF_E0A1 | Oscillator Divide | OSCDIV | 00 | <u>291</u> | | GPIO Base Address = | FF_E100 | | | | | GPIO Port A Base Add | ress = FF_E100 | | | | | FF_E100 | Port A Input Data | PAIN | XX | <u>42</u> | | FF_E101 | Port A Output Data | PAOUT | 00 | <u>42</u> | | FF_E102 | Port A Data Direction | PADD | 00 | <u>43</u> | | FF_E103 | Port A High Drive Enable | PAHDE | 00 | <u>43</u> | | FF_E104 | Port A Alternate Function High | PAAFH | 00 | <u>44</u> | | FF_E105 | Port A Alternate Function Low | PAAFL | 00 | <u>44</u> | | FF_E106 | Port A Output Control | PAOC | 00 | <u>45</u> | | FF_E107 | Port A Pull-Up Enable | PAPUE | 00 | <u>45</u> | | FF_E108 | Port A Stop Mode Recovery<br>Enable | PASMRE | 00 | <u>46</u> | | FF_E109-FF_E10B | Port A Reserved | _ | _ | - | | FF_E10C | Port A Irq Mux1 | PAIMUX1 | 00 | <u>46</u> | | FF_E10D | Port A Reserved | _ | _ | _ | | FF_E10E | Port A Irq Mux | PAIMUX | 00 | <u>47</u> | | FF_E10F | Port A Irq Edge | PAIEDGE | 00 | <u>47</u> | | GPIO Port B Base Add | lress = FF_E110 | | | | | FF_E110 | Port B Input Data | PBIN | XX | <u>42</u> | | FF_E111 | Port B Output Data | PBOUT | 00 | <u>42</u> | | FF_E112 | Port B Data Direction | PBDD | 00 | <u>43</u> | | FF_E113 | Port B High Drive Enable | PBHDE | 00 | <u>43</u> | | FF_E114 | Reserved | _ | _ | - | | FF_E115 | Port B Alternate Function Low | PBAFL | 00 | <u>44</u> | | FF_E116 | Port B Output Control | PBOC | 00 | <u>45</u> | | FF_E117 | Port B Pull-Up Enable | PBPUE | 00 | <u>45</u> | | FF_E118 | Port B Stop Mode Recovery<br>Enable | PBSMRE | 00 | <u>46</u> | | FF_E119-FF_E11F | Port B Reserved | _ | _ | _ | | GPIO Port C Base Add | lress = FF_E120 | | | | | FF_E120 | Port C Input Data | PCIN | XX | <u>42</u> | **Table 5. Register File Address Map (Continued)** | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |----------------------|-------------------------------------|----------|-------------|------------| | FF_E121 | Port C Output Data | PCOUT | 00 | <u>42</u> | | FF_E122 | Port C Data Direction | PCDD | 00 | <u>43</u> | | FF_E123 | Port C High Drive Enable | PCHDE | 00 | <u>43</u> | | FF_E124 | Port C Alternate Function High | PCAFH | 00 | <u>44</u> | | FF_E125 | Port C Alternate Function Low | PCAFL | 00 | <u>45</u> | | FF_E126 | Port C Output Control | PCOC | 00 | <u>45</u> | | FF_E127 | Port C Pull-Up Enable | PCPUE | 00 | <u>45</u> | | FF_E128 | Port C Stop Mode Recovery<br>Enable | PCSMRE | 00 | <u>46</u> | | FF_E129-FF_E12D | Port C Reserved | _ | _ | - | | FF_E12E | Port C Irq Mux | PCIMUX | 00 | <u>48</u> | | FF_E12F | Port C Reserved | _ | _ | _ | | GPIO Port D Base Add | lress = FF_E130 | | | | | FF_E130 | Port D Input Data | PDIN | XX | <u>42</u> | | FF_E131 | Port D Output Data | PDOUT | 00 | <u>42</u> | | FF_E132 | Port D Data Direction | PDDD | 00 | <u>43</u> | | FF_E133 | Port D High Drive Enable | PDHDE | 00 | <u>43</u> | | FF_E134 | Port D Alternate Function High | PDAFH | 00 | <u>44</u> | | FF_E135 | Port D Alternate Function Low | PDAFL | 00 | <u>45</u> | | FF_E136 | Port D Output Control | PDOC | 00 | <u>45</u> | | FF_E137 | Port D Pull-Up Enable | PDPUE | 00 | <u>45</u> | | FF_E138 | Port D Stop Mode Recovery<br>Enable | PDSMRE | 00 | <u>46</u> | | FF_E139-FF_E13F | Port D Reserved | _ | _ | _ | | GPIO Port E Base Add | ress = FF_E140 | | | | | FF_E140 | Port E Input Data | PEIN | XX | <u>42</u> | | FF_E141 | Port E Output Data | PEOUT | 00 | <u>42</u> | | FF_E142 | Port E Data Direction | PEDD | 00 | <u>43</u> | | FF_E143 | Port E High Drive Enable | PEHDE | 00 | <u>43</u> | | FF_E144 | Reserved | _ | _ | _ | | FF_E145 | Reserved | _ | - | _ | | FF_E146 | Port E Output Control | PEOC | 00 | <u>45</u> | | FF_E147 | Port E Pull-Up Enable | PEPUE | 00 | <u>45</u> | Table 5. Register File Address Map (Continued) | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |----------------------|-------------------------------------|----------|-------------|------------| | FF_E148 | Port E Stop Mode Recovery<br>Enable | PESMRE | 00 | <u>46</u> | | FF_E149-FF_E14F | Port E Reserved | _ | - | _ | | GPIO Port F Base Add | Iress = FF_E150 | | | | | FF_E150 | Port F Input Data | PFIN | XX | <u>42</u> | | FF_E151 | Port F Output Data | PFOUT | 00 | <u>42</u> | | FF_E152 | Port F Data Direction | PFDD | 00 | <u>43</u> | | FF_E153 | Port F High Drive Enable | PFHDE | 00 | <u>43</u> | | FF_E154 | Reserved | _ | _ | _ | | FF_E155 | Port F Alternate Function Low | PFAFL | 00 | <u>45</u> | | FF_E156 | Port F Output Control | PFOC | 00 | <u>45</u> | | FF_E157 | Port F Pull-Up Enable | PFPUE | 00 | <u>45</u> | | FF_E158 | Port F Stop Mode Recovery<br>Enable | PFSMRE | 00 | <u>46</u> | | FF_E159-FF_E15F | Port F Reserved | _ | _ | - | | GPIO Port G Base Add | dress = FF_E160 | | | | | FF_E160 | Port G Input Data | PGIN | XX | <u>42</u> | | FF_E161 | Port G Output Data | PGOUT | 00 | <u>42</u> | | FF_E162 | Port G Data Direction | PGDD | 00 | <u>43</u> | | FF_E163 | Port G High Drive Enable | PGHDE | 00 | <u>43</u> | | FF_E164 | Reserved | _ | _ | _ | | FF_E165 | Port G Alternate Function Low | PGAFL | 00 | <u>45</u> | | FF_E166 | Port G Output Control | PGOC | 00 | <u>45</u> | | FF_E167 | Port G Pull-Up Enable | PGPUE | 00 | <u>45</u> | | FF_E168 | Port G Stop Mode Recovery<br>Enable | PGSMRE | 00 | <u>46</u> | | FF_E169-FF_E16F | Port G Reserved | _ | _ | _ | | GPIO Port H Base Add | dress = FF_E170 | | | | | FF_E170 | Port H Input Data | PHIN | XX | <u>42</u> | | FF_E171 | Port H Output Data | PHOUT | 00 | <u>42</u> | | FF_E172 | Port H Data Direction | PHDD | 00 | <u>43</u> | | FF_E173 | Port H High Drive Enable | PHHDE | 00 | <u>43</u> | | FF_E174 | Port H Alternate Function High | PHAFH | 00 | 44 | **Table 5. Register File Address Map (Continued)** | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |----------------------|----------------------------------------|----------|-------------|------------| | FF_E175 | Port H Alternate Function Low | PHAFL | 00 | <u>45</u> | | FF_E176 | Port H Output Control | PHOC | 00 | <u>45</u> | | FF_E177 | Port H Pull-Up Enable | PHPUE | 00 | <u>45</u> | | FF_E178 | Port H Stop Mode Recovery<br>Enable | PHSMRE | 00 | <u>46</u> | | FF_E179-FF_E17F | Port H Reserved | _ | _ | _ | | Serial Channels Base | Address = FF_E200 | | | | | LIN-UART 0 Base Add | ress = FF_E200 | | | | | FF_E200 | LIN-UART 0 Transmit Data | U0TXD | XX | 127 | | | LIN-UART 0 Receive Data | U0RXD | XX | <u>127</u> | | FF_E201 | LIN-UART 0 Status 0 | U0STAT0 | 0000011Xb | <u>128</u> | | FF_E202 | LIN-UART 0 Control 0 | U0CTL0 | 00 | <u>132</u> | | FF_E203 | LIN-UART 0 Control 1 | U0CTL1 | 00 | <u>135</u> | | FF_E204 | LIN-UART 0 Mode Select and Status | UOMDSTAT | 00 | <u>133</u> | | FF_E205 | LIN-UART 0 Address Compare<br>Register | U0ADDR | 00 | <u>137</u> | | FF_E206 | LIN-UART 0 Baud Rate High Byte | U0BRH | FF | <u>137</u> | | FF_E207 | LIN-UART 0 Baud Rate Low Byte | U0BRL | FF | <u>137</u> | | FF_E208-FF_E20F | Reserved | _ | XX | - | | LIN-UART 1 Base Add | ress = FF_E210 | | | | | FF_E210 | LIN-UART 1 Transmit Data | U1TXD | XX | <u>127</u> | | | LIN-UART 1 Receive Data | U1RXD | XX | <u>127</u> | | FF_E211 | LIN-UART 1 Status 0 | U1STAT0 | 0000011Xb | <u>128</u> | | FF_E212 | LIN-UART 1 Control 0 | U1CTL0 | 00 | <u>132</u> | | FF_E213 | LIN-UART 1 Control 1 | U1CTL1 | 00 | <u>135</u> | | FF_E214 | LIN-UART 1 Mode Select and Status | U1MDSTAT | 00 | <u>133</u> | | FF_E215 | LIN-UART 1 Address Compare<br>Register | U1ADDR | 00 | <u>137</u> | | FF_E216 | LIN-UART 1 Baud Rate High Byte | U1BRH | FF | <u>137</u> | | FF_E217 | LIN-UART 1 Baud Rate Low Byte | U1BRL | FF | <u>137</u> | | FF_E218-FF_E23F | Reserved | _ | XX | _ | Table 5. Register File Address Map (Continued) | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |------------------------------------|--------------------------------------|-------------|-------------|------------| | I <sup>2</sup> C Base Address = FI | E_E240 | | | | | FF_E240 | I <sup>2</sup> C Data | I2CDATA | 00 | <u>195</u> | | FF_E241 | I <sup>2</sup> C Interrupt Status | I2CISTAT | 80 | <u>195</u> | | FF_E242 | I <sup>2</sup> C Control | I2CCTL | 00 | <u>197</u> | | FF_E243 | I <sup>2</sup> C Baud Rate High Byte | I2CBRH | FF | <u>198</u> | | FF_E244 | I <sup>2</sup> C Baud Rate Low Byte | I2CBRL | FF | <u>199</u> | | FF_E245 | I <sup>2</sup> C State | 12CSTATE | C0 | <u>199</u> | | FF_E246 | I <sup>2</sup> C Mode | I2CMODE | 00 | <u>203</u> | | FF_E247 | I <sup>2</sup> C Slave Address | I2CSLVAD | 00 | <u>204</u> | | FF_E248-FF_E25F | Reserved | - | XX | _ | | Enhanced Serial Perip | heral Interface Base Address = | FF_E260 | | | | FF_E260 | ESPI Data | ESPIDATA | XX | <u>162</u> | | FF_E261 | Reserved | _ | XX | | | FF_E262 | ESPI Control | ESPICTL | 00 | <u>163</u> | | FF_E263 | ESPI Mode | ESPIMODE | 00 | <u>165</u> | | FF_E264 | ESPI Status | ESPISTAT | 01 | <u>166</u> | | FF_E265 | ESPI State | ESPISTATE | 00 | <u>167</u> | | FF_E266 | ESPI Baud Rate High Byte | ESPIBRH | FF | <u>170</u> | | FF_E267 | ESPI Baud Rate Low Byte | ESPIBRL | FF | <u>170</u> | | Timers – Base Addres | s = FFF_E300 | | | | | Timer 0 (General-Purp | ose Timer) Base Address = FF_I | <b>E300</b> | | | | FF_E300 | Timer 0 High Byte | T0H | 00 | <u>75</u> | | FF_E301 | Timer 0 Low Byte | T0L | 01 | <u>76</u> | | FF_E302 | Timer 0 Reload High Byte | T0RH | FF | <u>76</u> | | FF_E303 | Timer 0 Reload Low Byte | T0RL | FF | <u>77</u> | | FF_E304 | Timer 0 PWM High Byte | TOPWMH | 00 | <u>77</u> | | FF_E305 | Timer 0 PWM Low Byte | T0PWML | 00 | <u>78</u> | | FF_E306 | Timer 0 Control 0 | T0CTL0 | 00 | <u>78</u> | | FF_E307 | Timer 0 Control 1 | T0CTL1 | 00 | <u>80</u> | | Timer 1 (General-Purp | ose Timer) Base Address = FF_I | E310 | | | | FF_E310 | Timer 1 High Byte | T1H | 00 | <u>75</u> | | FF_E311 | Timer 1 Low Byte | T1L | 01 | <u>76</u> | **Table 5. Register File Address Map (Continued)** | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |---------------------|-----------------------------------------|----------|-------------|------------| | FF_E312 | Timer 1 Reload High Byte | T1RH | FF | <u>76</u> | | FF_E313 | Timer 1 Reload Low Byte | T1RL | FF | <u>77</u> | | FF_E314 | Timer 1 PWM High Byte | T1PWMH | 00 | <u>77</u> | | FF_E315 | Timer 1 PWM Low Byte | T1PWML | 00 | <u>78</u> | | FF_E316 | Timer 1 Control 0 | T1CTL0 | 00 | <u>78</u> | | FF_E317 | Timer 1 Control 1 | T1CTL1 | 00 | <u>80</u> | | Timer 2 (General-Pu | rpose Timer) Base Address = FF_E32 | 20 | | | | FF_E320 | Timer 2 High Byte | T2H | 00 | <u>75</u> | | FF_E321 | Timer 2 Low Byte | T2L | 01 | <u>76</u> | | FF_E322 | Timer 2 Reload High Byte | T2RH | FF | <u>76</u> | | FF_E323 | Timer 2 Reload Low Byte | T2RL | FF | <u>77</u> | | FF_E324 | Timer 2 PWM High Byte | T2PWMH | 00 | <u>77</u> | | FF_E325 | Timer 2 PWM Low Byte | T2PWML | 00 | <u>78</u> | | FF_E326 | Timer 2 Control 0 | T2CTL0 | 00 | <u>78</u> | | FF_E327 | Timer 2 Control 1 | T2CTL1 | 00 | <u>80</u> | | Pulse Width Modula | tor (PWM) Base Address = FF_E380 | | | | | FF_E380 | PWM Control 0 | PWMCTL0 | 00 | <u>95</u> | | FF_E381 | PWM Control 1 | PWMCTL1 | 00 | <u>96</u> | | FF_E382 | PWM Deadband | PWMDB | 00 | <u>97</u> | | FF_E383 | PWM Minimum Pulse Width Filter | PWMMPF | 00 | <u>97</u> | | FF_E384 | PWM Fault Mask | PWMFM | 00 | <u>98</u> | | FF_E385 | PWM Fault Status | PWMFSTAT | 00 | 99 | | FF_E386 | PWM Input Sample Register | PWMIN | 00 | <u>101</u> | | FF_E387 | PWM Output Control | PWMOUT | 00 | 102 | | FF_E388 | PWM Fault Control | PWMFCTL | 00 | 100 | | FF_E389 | Reserved | _ | _ | _ | | FF_E38A | Current-Sense Sample and Hold Control 0 | CSSHR0 | 00 | <u>102</u> | | FF_E38B | Current-Sense Sample and Hold Control 1 | CSSHR1 | 00 | <u>102</u> | | FF_E38C-FF_E38B | Reserved | _ | _ | - | | FF_E38C | PWM High Byte | PWMH | XX | <u>92</u> | | FF_E38D | PWM Low Byte | PWML | XX | <u>92</u> | **Table 5. Register File Address Map (Continued)** | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |-----------------------|-----------------------------------------|------------|-------------|------------| | FF_E38E | PWM Reload High Byte | PWMRH | FF | 93 | | FF_E38F | PWM Reload Low Byte | PWMRL | FF | <u>93</u> | | FF_E390 | PWM 0 High Side Duty Cycle<br>High Byte | PWMH0DH | 00 | <u>94</u> | | FF_E391 | PWM 0 High Side Duty Cycle<br>Low Byte | PWMH0DL | 00 | <u>94</u> | | FF_E392 | PWM 0 Low Side Duty Cycle<br>High Byte | PWML0DH | 00 | <u>94</u> | | FF_E393 | PWM 0 Low Side Duty Cycle<br>Low Byte | PWML0DL | 00 | <u>94</u> | | FF_E394 | PWM 1 High Side Duty Cycle<br>High Byte | PWMH1DH | 00 | <u>94</u> | | FF_E395 | PWM 1 High Side Duty Cycle<br>Low Byte | PWMH1DL | 00 | <u>94</u> | | FF_E396 | PWM 1 Low Side Duty Cycle<br>High Byte | PWML1DH | 00 | <u>94</u> | | FF_E397 | PWM 1 Low Side Duty Cycle<br>Low Byte | PWML1DL | 00 | <u>94</u> | | FF_E398 | PWM 2 High Side Duty Cycle<br>High Byte | PWMH2DH | 00 | <u>94</u> | | FF_E399 | PWM 2 High Side Duty Cycle<br>Low Byte | PWMH2DL | 00 | <u>94</u> | | FF_E39A | PWM 2 Low Side Duty Cycle<br>High Byte | PWML2DH | 00 | <u>94</u> | | FF_E39B | PWM 2 Low Side Duty Cycle<br>Low Byte | PWML2DL | 00 | <u>94</u> | | FF_E39C-FF_E3BF | Reserved for PWM | _ | _ | _ | | DMA Block Base Addr | ess = FF_E400 | | | | | DMA Request Selection | n Control | | | | | FF_E400 | DMA0 Request Select | DMA0REQSEL | 00 | <u>232</u> | | FF_E401 | DMA1 Request Select | DMA1REQSEL | 00 | <u>232</u> | | FF_E402 | DMA2 Request Select | DMA2REQSEL | 00 | <u>232</u> | | FF_E403 | DMA3 Request Select | DMA3REQSEL | 00 | 232 | | FF_E404-F | Reserved | - | _ | _ | DMA Channel 0 Base Address = FF\_E410 Table 5. Register File Address Map (Continued) | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |-------------------|--------------------------------|-----------|-------------|------------| | FF_E410 | DMA0 Control0 | DMA0CTL0 | 00 | <u>235</u> | | FF_E411 | DMA0 Control1 | DMA0CTL1 | 00 | <u>235</u> | | FF_E412 | DMA0 Transfer Length High | DMA0TXLNH | 00 | <u>237</u> | | FF_E413 | DMA0 Transfer Length Low | DMA0TXLNL | 00 | <u>237</u> | | FF_E414 | Reserved | _ | _ | - | | FF_E415 | DMA0 Destination Address Upper | DMA0DARU | 00 | <u>237</u> | | FF_E416 | DMA0 Destination Address High | DMA0DARH | 00 | <u>237</u> | | FF_E417 | DMA0 Destination Address Low | DMA0DARL | 00 | <u>238</u> | | FF_E418 | Reserved | _ | _ | _ | | FF_E419 | DMA0 Source Address Upper | DMA0SARU | 00 | <u>238</u> | | FF_E41A | DMA0 Source Address High | DMA0SARH | 00 | <u>238</u> | | FF_E41B | DMA0 Source Address Low | DMA0SARL | 00 | <u>238</u> | | FF_E41C | Reserved | - | _ | _ | | FF_E41D | DMA0 List Address Upper | DMA0LARU | 00 | 239 | | FF_E41E | DMA0 List Address High | DMA0LARH | 00 | <u>239</u> | | FF_E41F | DMA0 List Address Low | DMA0LARL | 00 | <u>239</u> | | DMA Channel 1 Bas | se Address = FF_E420 | | | | | FF_E420 | DMA1 Control0 | DMA1CTL0 | 00 | <u>235</u> | | FF_E421 | DMA1 Control1 | DMA1CTL1 | 00 | <u>235</u> | | FF_E422 | DMA1 Transfer Length High | DMA1TXLNH | 00 | <u>237</u> | | FF_E423 | DMA1 Transfer Length Low | DMA1TXLNL | 00 | <u>237</u> | | FF_E424 | Reserved | _ | _ | _ | | FF_E425 | DMA1 Destination Address Upper | DMA1DARU | 00 | 237 | | FF_E426 | DMA1 Destination Address High | DMA1DARH | 00 | <u>237</u> | | FF_E427 | DMA1 Destination Address Low | DMA1DARL | 00 | 238 | | FF_E428 | Reserved | _ | _ | _ | | FF_E429 | DMA1 Source Address Upper | DMA1SARU | 00 | <u>238</u> | | FF_E42A | DMA1 Source Address High | DMA1SARH | 00 | <u>238</u> | | FF_E42B | DMA1 Source Address Low | DMA1SARL | 00 | 238 | | FF_E42C | Reserved | _ | _ | _ | | FF_E42D | DMA1 List Address Upper | DMA1LARU | 00 | <u>239</u> | | FF_E42E | DMA1 List Address High | DMA1LARH | 00 | 239 | | FF_E42F | DMA1 List Address Low | DMA1LARL | 00 | <u>239</u> | PS028702-1210 PRELIMINARY Peripheral Address Map Table 5. Register File Address Map (Continued) | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |-------------------|--------------------------------|-----------|-------------|------------| | DMA Channel 2 Bas | se Address = FF_E430 | | | | | FF_E430 | DMA2 Control0 | DMA2CTL0 | 00 | <u>235</u> | | FF_E431 | DMA2 Control1 | DMA2CTL1 | 00 | <u>235</u> | | FF_E432 | DMA2 Transfer Length High | DMA2TXLNH | 00 | <u>237</u> | | FF_E433 | DMA2 Transfer Length Low | DMA2TXLNL | 00 | <u>237</u> | | FF_E434 | Reserved | _ | _ | _ | | FF_E435 | DMA2 Destination Address Upper | DMA2DARU | 00 | <u>237</u> | | FF_E436 | DMA2 Destination Address High | DMA2DARH | 00 | <u>237</u> | | FF_E437 | DMA2 Destination Address Low | DMA2DARL | 00 | <u>238</u> | | FF_E438 | Reserved | _ | _ | _ | | FF_E439 | DMA2 Source Address Upper | DMA2SARU | 00 | <u>238</u> | | FF_E43A | DMA2 Source Address High | DMA2SARH | 00 | <u>238</u> | | FF_E43B | DMA2 Source Address Low | DMA2SARL | 00 | <u>238</u> | | FF_E43C | Reserved | | | | | FF_E43D | DMA2 List Address Upper | DMA2LARU | 00 | <u>239</u> | | FF_E43E | DMA2 List Address High | DMA2LARH | 00 | <u>239</u> | | FF_E43F | DMA2 List Address Low | DMA2LARL | 00 | <u>239</u> | | DMA Channel 3 Bas | se Address = FF_E440 | | | | | FF_E440 | DMA3 Control0 | DMA3CTL0 | 00 | <u>235</u> | | FF_E441 | DMA3 Control1 | DMA3CTL1 | 00 | <u>235</u> | | FF_E442 | DMA3 Transfer Length High | DMA3TXLNH | 00 | <u>237</u> | | FF_E443 | DMA3 Transfer Length Low | DMA3TXLNL | 00 | <u>237</u> | | FF_E444 | Reserved | _ | _ | _ | | FF_E445 | DMA3 Destination Address Upper | DMA3DARU | 00 | <u>237</u> | | FF_E446 | DMA3 Destination Address High | DMA3DARH | 00 | <u>237</u> | | FF_E447 | DMA3 Destination Address Low | DMA3DARL | 00 | <u>238</u> | | FF_E448 | Reserved | _ | _ | _ | | FF_E449 | DMA3 Source Address Upper | DMA3SARU | 00 | <u>238</u> | | FF_E44A | DMA3 Source Address High | DMA3SARH | 00 | <u>238</u> | | FF_E44B | DMA3 Source Address Low | DMA3SARL | 00 | <u>238</u> | | FF_E44C | Reserved | _ | _ | _ | | FF_E44D | DMA3 List Address Upper | DMA3LARU | 00 | <u>239</u> | Table 5. Register File Address Map (Continued) | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page<br>No | |---------------------------|----------------------------------------------|----------|-------------|------------| | · | DMA3 List Address High | DMA3LARH | 00 | 239 | | FF_E44E | | | | | | FF_E44F | DMA3 List Address Low | DMA3LARL | 00 | <u>239</u> | | Analog Block Base Add | ress = FF_E500 | | | | | ADC Base Address = FF | _E500 | | | | | FF_E500 | ADC0 Control Register | ADC0CTL | 00 | 209 | | FF_E501 | Reserved | - | - | _ | | FF_E502 | ADC0 Data High Byte Register | ADC0D_H | XX | <u>210</u> | | FF_E503 | ADC0 Data Low Bits Register | ADC0D_L | XX | <u>210</u> | | FF_E504 | ADC Sample and Settling Time Register | ADCSST | OF | <u>211</u> | | FF_E505 | ADC Sample Hold Time | ADCST | 3F | <u>212</u> | | FF_E506 | ADC Clock Prescale Register | ADCCP | 00 | <u>212</u> | | FF_E507 | ADC0 MAX Register | ADC0MAX | 00 | <u>213</u> | | FF_E508-FF_E50F | Reserved | _ | _ | _ | | FF_E510 | Comparator and Op-Amp Control | CMPOPC | 00 | <u>216</u> | | FF_E511 | Reserved | _ | _ | _ | | FF_E512 | ADC Sample Timer Capture High | ADCTCAPH | XX | <u>213</u> | | FF_E513 | ADC Sample Timer Capture Low | ADCTCAPL | XX | <u>214</u> | | Option Trim Registers Bas | se Address = FF_FF00 | | | | | FF_FF00-FF_FF24 | Reserved for internal Zilog <sup>®</sup> use | _ | _ | _ | | FF_FF25 | IPO Trim 1 | IPOTRIM1 | XX | <u>253</u> | | FF_FF26 | IPO Trim 2 | IPOTRIM2 | XX | <u>253</u> | | FF_FF27 | ADC Reference Voltage Trim | ADCTRIM | XX | <u>254</u> | | Note: XX=Undefined. | | | | | # Reset and Stop Mode Recovery The reset controller within the Z16FMC Series controls the RESET and Stop Mode Recovery operations. In a typical operation, the following events cause a Reset to occur: - Power-On Reset - Voltage Brownout - WDT timeout (when configured through the WDT\_RES option bit to initiate a Reset) - External RESET pin assertion - OCD initiated Reset (OCDCTL[0] set to 1) - Fault detect logic When the Z16FMC is in STOP mode, a Stop Mode Recovery is initiated by either of the following: - WDT timeout - GPIO port input pin transition on an enabled Stop Mode Recovery source # **Reset Types** The Z16FMC provides two different types of Reset operation (System Reset and Stop Mode Recovery). The type of Reset is a function of both the current operating mode of the Z16FMC device and the source of the Reset. Table 6 lists the types of Reset and their operating characteristics. Table 6. Reset and Stop Mode Recovery Characteristics and Latency | | Reset Characteristics and Latency | | | | | | |--------------------|----------------------------------------------------------|-------|-------------------------------------------------------|--|--|--| | Reset Type | Peripheral<br>Control Registers | СРИ | Reset Latency (Delay) | | | | | System Reset | Reset (as applicable) | Reset | A minimum of 66 internal precision oscillator cycles. | | | | | Stop Mode Recovery | Unaffected, except RST-<br>SRC and OSCCTL regis-<br>ters | Reset | A minimum of 66 internal precision oscillator cycles. | | | | # **System Reset** During a System Reset, the Z16FMC device is held in Reset for 66 cycles of the IPO. At the beginning of Reset, all GPIO pins are configured as inputs. All GPIO programmable pull-ups are disabled. At the start of a System Reset, the motor control PWM outputs are forced to high-impedance momentarily. When the option bits that control the off-state have been properly evaluated, the PWM outputs are forced to the programmed off-state. During Reset, the Z16FMC CPU and on-chip peripherals are non-active; however, the IPO and WDT oscillator continue to run. During the first 50 clock cycles, the internal option bit registers are initialized, after which the system clock for the core and peripherals begins operating. The Z16FMC CPU and on-chip peripherals remain non-active through the next 16 cycles of the system clock, after which the internal reset signal is deasserted. On Reset, control registers within the register file that have a defined reset value are loaded with their reset values. Other control registers (including the Flags) and generalpurpose RAM are undefined following Reset. The CPU fetches the Reset vector at program memory address 0004H and loads that value into the program counter. Program execution begins at the Reset vector address. Table 7 lists the System Reset sources as a function of the operating mode. The following text provides more detailed information about the individual Reset sources. **Note:** A POR/VBO event always maintains priority over all other possible reset sources to ensure that a full System Reset occurs. Table 7. System Reset Sources and Resulting Reset Action | Operating Mode | System Reset Source | Action | |----------------------|---------------------------------------|--------------| | NORMAL or HALT modes | POR/VBO | System Reset | | | WDT timeout when configured for Reset | System Reset | | | RESET pin assertion | System Reset | | | Write RSTSCR[0] to 1 | System Reset | | | Fault detect logic reset | System Reset | | STOP mode | POR/VBO | System Reset | | | RESET pin assertion | System Reset | | | Fault detect logic reset | System Reset | ## **Power-On Reset** Each device in the Z16FMC Series contains an internal POR circuit. The POR circuit monitors the supply voltage and holds the device in the Reset state until the supply voltage reaches a safe operating level. After the supply voltage exceeds the POR voltage threshold (V<sub>POR</sub>) and has stabilized, the POR counter is enabled and counts 50 cycles of the IPO. At this point, the system clock is enabled and the POR counter counts a total of 16 system clock pulses. The device is held in the Reset state until the second POR counter sequence has timed out. After the Z16FMC exits the POR state, the CPU fetches the Reset vector. Following POR, the POR status bit in the Reset Status and Control Register (see page 35) is set to 1. Figure 6 displays Power-on reset operation. For POR threshold voltage ( $V_{POR}$ ), see Table 63 on page 297. Figure 6. Power-On reset Operation # **Voltage Brownout Reset** The Z16FMC provides Low Voltage Brownout (VBO) protection. The VBO circuit senses the supply voltage when it drops to an unsafe level (below the VBO threshold voltage) and forces the device into the Reset state. While the supply voltage remains below the POR voltage threshold ( $V_{POR}$ ), the VBO holds the device in the Reset state. When the supply voltage exceeds the $V_{POR}$ and is stabilized, the device progresses through a full System Reset sequence, as described in the <u>Power-On Reset</u> section on page 31. Following Power-On Reset, the POR status bit in the reset source register is set to 1. Figure 7 displays Voltage Brownout operation. For VBO and POR threshold voltages $(V_{VBO})$ and $V_{POR}$ , see the <u>Stop Mode Current Versus Vdd section on page 297</u>. The VBO circuit is either enabled or disabled during STOP mode. Operation during STOP mode is controlled by the VBO\_AO option bit. For information about configuring VBO\_AO, see the Option Bits chapter on page 249. Figure 7. Voltage Brownout Reset Operation ## **Watchdog Timer Reset** If the device is in NORMAL or HALT mode, the WDT initiates a System Reset at timeout if the WDT\_RES option bit is set to 1. This setting is the default (unprogrammed) setting of the WDT\_RES option bit. The WDT status bit in the Reset Status and Control Register (see page 35) is set to signify that the reset was initiated by the WDT. ## **External Pin Reset** The input-only $\overline{RESET}$ pin has a schmitt-triggered input, an internal pull-up, an analog filter and a digital filter to reject noise. After the $\overline{RESET}$ pin is asserted for at least four system clock cycles, the device progresses through the System Reset sequence. While the $\overline{RESET}$ input pin is asserted Low, the Z16FMC device continues to be held in the Reset state. If the $\overline{RESET}$ pin is held Low beyond the System Reset timeout, the device exits the Reset state 16 system clock cycles following $\overline{RESET}$ pin deassertion. If the $\overline{RESET}$ pin is released before the System Reset timeout, the $\overline{RESET}$ pin is driven Low by the chip until the completion of the timeout as described in the next section. In STOP mode, the digital filter is bypassed as the system clock is disabled. Following a System Reset initiated by the external RESET pin, the EXT status bit in the the Reset Status and Control Register (see page 35) is set to 1. #### **External Reset Indicator** During System Reset, the $\overline{RESET}$ pin functions as an open drain (active Low) RESET mode indicator in addition to the input functionality. This Reset output feature allows a Z16FMC device to Reset other components to which it is connected, even if the Reset is caused by internal sources such as POR, VBO, or WDT events and as an indication of when the reset sequence completes. After an internal reset event occurs, the internal circuitry begins driving the RESET pin Low. The RESET pin is held Low by the internal circuitry until the appropriate delay listed in Table 6 on page 29 has elapsed. ## **User Reset** A System Reset is initiated by setting RSTSCR[0]. If the Write was caused by the OCD, the OCD is not Reset. # **Fault Detect Logic Reset** Fault detect circuitry exists to detect *Illegal* state changes which is caused by transient power or electrostatic discharge events. When such a fault is detected, a system reset is forced. Following the system reset, the FLTD bit in the the <u>Reset Status and Control Register (see page 35)</u> is set. # **Stop Mode Recovery** STOP mode is entered by execution of a STOP instruction by the CPU. For detailed information about STOP mode, see the <u>Low-Power Modes</u> chapter on page 36. During Stop Mode Recovery, the device is held in Reset for 66 cycles of the internal precision oscillator. Stop Mode Recovery only affects the contents of the <u>Reset Status and Control Register</u> (see page 35) and the <u>Oscillator Control Register</u> (see page 289). Stop Mode Recovery does not affect any other values in the register file, including the stack pointer, register pointer, flags, peripheral control registers and general-purpose RAM. The Z16FMC CPU fetches the Reset vector at program memory addresses 0004H–0007H and loads that value into the program counter. Program execution begins at the Reset vector address. Following Stop Mode Recovery, the STOP bit in the Reset Status and Control Register (see page 35) is set to 1. Table 8 lists the Stop Mode Recovery sources and resulting actions. The following text provides more detailed information about each of the Stop Mode Recovery sources. **Table 8. Stop Mode Recovery Sources and Resulting Action** | Operating Mode | Stop Mode Recovery Source | Action | |----------------|-----------------------------------------------------------------------------|--------------------------------------------------------| | STOP mode | WDT timeout when configured for Reset | Stop Mode Recovery | | | WDT timeout when configured for<br>System Exception | Stop Mode Recovery followed by WDT<br>System Exception | | | Data transition on any GPIO Port pin enabled as a Stop Mode Recovery source | Stop Mode Recovery | # Stop Mode Recovery Using WDT Timeout If the WDT times out during STOP mode, the device undergoes a Stop Mode Recovery sequence. In the Reset Status and Control Register (see page 35), the WDT and STOP bits are set to 1. If the WDT is configured to generate a System Exception on timeout, the ZNeo CPU services the WDT System Exception following the normal Stop Mode Recovery sequence. ## Stop Mode Recovery Using a GPIO Port Pin Transition Each of the GPIO port pins is configured as a Stop Mode Recovery input source. If any GPIO pin enabled as a Stop Mode Recovery source, a change in the input pin value (from High to Low or from Low to High) initiates Stop Mode Recovery. The GPIO Stop Mode Recovery signals are filtered to reject pulses less than 10 ns (typical) in duration. In the Reset Status and Control Register (see page 35), the STOP bit is set to 1. **Caution:** Short pulses on the port pin initiate Stop Mode Recovery without initiating interrupts (if enabled for the pin). PS028702-1210 PRELIMINARY Reset and Stop Mode Recovery # **Reset Status and Control Register** The Reset Status and Control Register (RSTSCR, Table 9) records the cause of the most recent RESET or Stop Mode Recovery. All status bits are updated on each RESET or Stop Mode Recovery event. Table 10 indicates the possible states of the Reset status bits following a RESET or Stop Mode Recovery event. Table 9. Reset Status and Control Register (RSTSCR) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|------|--------------|-----|-------|-----|----------|----------| | Field | POR | STOP | WDT | EXT | FLT | USR | Reserved | USER_RST | | RESET | | ; | See Table 10 | ) | | | | | | R/W | R | R | R | R | R | R | R | W | | ADDR | | | | FF_ | E050H | | | | The USER\_RST bit in this register allows a software-controlled RESET of the part pin. It is a Write-only bit that causes a System Reset, with the result identified by the USR bit after being executed. 0 = No action. 1 = Causes System Reset. Table 10. Reset Status Register Values Following Reset | Reset or Stop Mode Recovery Event | POR | STOP | WDT | EXT | FLT | USR | |------------------------------------------------------------------|-----|------|-----|-----|-----|-----| | Power-on reset | 1 | 0 | 0 | 0 | 0 | 0 | | Reset using RESET pin assertion | 0 | 0 | 0 | 1 | 0 | 0 | | Reset using WDT timeout | 0 | 0 | 1 | 0 | 0 | 0 | | Reset from Fault detect logic | 0 | 0 | 0 | 0 | 1 | 0 | | Stop Mode Recovery using GPIO pin transition | 0 | 1 | 0 | 0 | 0 | 0 | | Stop Mode Recovery using WDT timeout | 0 | 1 | 1 | 0 | 0 | 0 | | Reset using software control – write 1 to bit 0 of this register | 0 | 0 | 0 | 0 | 0 | 1 | # Low-Power Modes Z16FMC products contain advanced integrated power-saving features. Power management functions are divided into three categories to include CPU operating modes, peripheral power control and programmable option bits. The highest level of power reduction is provided through a combination of all functions. ## **STOP Mode** Execution of the CPU's STOP instruction places the device into STOP mode. In STOP mode, the operating characteristics are: - IPO is stopped; XIN and XOUT pins are driven to V<sub>SS</sub> - System clock is stopped - The CPU is stopped - Program counter (PC) stops incrementing - If enabled for operation during STOP mode, the WDT and its internal RC oscillator continue to operate - If enabled for operation in STOP mode through the associated option bit, the VBO protection circuit continues to operate - All other on-chip peripherals are non-active To minimize current in STOP mode, all GPIO pins that are configured as digital inputs must be driven to one of the supply rails ( $V_{DD}$ or $V_{SS}$ ), the VBO protection must be disabled and WDT must be disabled. The device is brought out of STOP mode using Stop Mode Recovery. For detailed information about Stop Mode Recovery, see the Reset and Stop Mode Recovery chapter on page 29. **Caution:** To prevent excess current consumption when using an external clock source in STOP Mode, the external clock must be disabled. ## **HALT Mode** Execution of the CPU's HALT instruction places the device into HALT mode, which demonstrates the following operating characteristics: - The System Clock is enabled and continues to operate - The CPU is stopped - The PC stops incrementing - The WDT's internal RC oscillator continues to operate - If enabled, the WDT continues to operate - All other on-chip peripherals continue to operate Any of the following operations can cause the CPU to exit HALT mode: - An Interrupt or System Exception - A WDT timeout (System Exception or Reset) - A Power-On reset - A VBO reset - An external RESET pin assertion - An instantaneous HALT mode recovery To minimize current in HALT mode, all GPIO pins which are configured as inputs must be driven to one of the supply rails ( $V_{DD}$ or $V_{SS}$ ). # **Peripheral-Level Power Control** On-chip peripherals in Z16FMC parts automatically enter a low power mode after Reset and whenever the peripheral is disabled. To minimize power consumption, unused peripherals must be disabled. See the individual peripheral chapters for specific register settings to enable or disable the peripheral. # **Power Control Option Bits** User programmable option bits are available in some versions of the Z16FMC devices that enable very low power STOP mode operation. These options include disabling the VBO protection circuits and disabling the WDT oscillator. For detailed description of the user options that affect power management, see the Option Bits chapter on page 249. # General-Purpose Input/Output The Z16FMC products contain general-purpose input/output (GPIO) pins arranged as Ports A–H. Each port contains control and data registers. The GPIO control registers are used to determine data direction, open-drain, output drive current and alternate pin functions. Each port pin is individually programmable. # **GPIO Port Availability** Table 11 lists the available GPIO port pins. Table 11. GPIO Port Availability by Device | Device | Pin Count | Port A | Port B | Port C | Port D | Port E | Port F | Port G | Port H | |--------|-----------|--------|--------|--------|--------|--------|--------|--------|--------| | Z16FMC | 64-pin | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [1] | [1] | [3:0] | ## **Architecture** Figure 8 displays a simplified block diagram of a GPIO port pin. The figure does not, however, display the ability to accommodate alternate functions or variable port current drive strength. Figure 8. GPIO Port Pin Block Diagram # **GPIO Alternate Functions** Many GPIO port pins are used for GPIO and to provide access to the on-chip peripheral functions such as timers and serial communication devices. The Port A–H alternate function registers configure these pins for either GPIO or alternate function operation. When a pin is configured for alternate function, control of the port pin direction (I/O) is passed from the Port A–H data direction registers to the alternate function assigned to this pin. Table 12 lists the alternate functions associated with each port pin. **Table 12. Port Alternate Function Mapping** | Port | Pin | Alternate Function 1 | Alternate Function 2 | Alternate Function 3 | |--------|-----------|----------------------|----------------------|----------------------| | Port A | PA0 | T0IN/T0OUT | | T0INPB | | | PA1 | T0OUT | | | | | PA2 | DE0 | FAULTY | | | | PA3 | CTS0 | FAULT0 | | | | PA4 | RXD0 | | | | | PA5 | TXD0 | | | | | PA6 | SCL | | | | | PA7 | SDA | | | | Port B | PB0/T0IN0 | ANA0 | | | | | PB1/T0IN1 | ANA1 | | | | | PB2/T0IN2 | ANA2 | | | | | PB3 | ANA3/OPOUT | | | | | PB4 | ANA4 | | | | | PB5 | ANA5 | | | | | PB6 | ANA6/OPINP/CINN | | | | | PB7 | ANA7/OPINN | | | | Port C | PC0 | T1IN/T1OUT | | CINN | | | PC1 | T1OUT | | COMPOUT | | | PC2 | SS | | | | | PC3 | SCK | | | | | PC4 | MOSI | | | | | PC5 | MISO | | | | | PC6 | T2IN/T2OUT | PWMH0 | | | | PC7 | T2OUT | PWML0 | | | Port D | PD0 | PWMH1 | | | | | PD1 | PWML1 | | | | | PD2 | PWMH2 | | | | | PD3 | DE1 | | <del></del> | | | PD4 | RXD1 | | | | | PD5 | TXD1 | | | | | PD6 | CTS1 | | | | | PD7 | PWML2 | | | **Table 12. Port Alternate Function Mapping (Continued)** | Port | Pin | Alternate Function 1 | Alternate Function 2 | Alternate Function 3 | |--------|-----|----------------------|----------------------|----------------------| | Port E | PE0 | | | | | | PE1 | | | | | | PE2 | | | | | | PE3 | | | | | | PE4 | | | | | | PE5 | | | | | | PE6 | | | | | | PE7 | | | | | Port F | PF7 | | | | | Port G | PG3 | | | | | Port H | PH0 | ANA8 | | | | | PH1 | ANA9 | | | | | PH2 | ANA10 | | | | | PH3 | ANA11/CPINP | | | # **GPIO Interrupts** Many of the GPIO port pins are used as interrupt sources. Some port pins are configured to generate an interrupt request on either the rising edge or falling edge of the pin input signal. Other port pin interrupts generate an interrupt when any edge occurs (both rising and falling). For more information about interrupts using the GPIO pins, see the Interrupt Controller chapter on page 49. # **GPIO Control Register Definitions** The section that follows describes the functions of the GPIO control registers. # Port A-H Input Data Registers Reading from the Port A–H input data registers (see Table 13) returns the sampled values from the corresponding port pins. These Port A–H input data registers are Read Only. Table 13. Port A-H Input Data Registers (PxIN) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|------|------------------------------------------------------------------------------------------|------|------|------|------|------|------|--| | Field | PIN7 | PIN6 | PIN5 | PIN4 | PIN3 | PIN2 | PIN1 | PIN0 | | | RESET | Х | Х | Х | Х | Х | Х | Х | Х | | | R/W | R | R | R | R | R | R | R | R | | | ADDR | | FF_E100, FF_E110, FF_E120, FF_E130, FF_E140, FF_E150, FF_E160, FF_E170, FF_E180, FF_E190 | | | | | | | | #### PIN[7:0] - Port Input Data Sampled data from the corresponding port pin input. 0 = Input data is logical 0 (Low). 1 = Input data is logical 1 (High). ## Port A–H Output Data Registers The Port A–H output data registers (see Table 14) write output data to the pins. Table 14. Port A-H Output Data Registers (PxOUT) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-------|------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--| | Field | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R/W | | | ADDR | | FF_E101, FF_E111, FF_E121, FF_E131, FF_E141, FF_E151, FF_E161, FF_E171, FF_E181, FF_E191 | | | | | | | | | #### POUT[7:0] - Port Output Data These bits contain the data to be driven out from the port pins. The values are only driven if the corresponding pin is configured as an output and the pin is not configured for alternate function operation. 0 = Drive a logical 0 (Low). 1= Drive a logical 1 (High). High value is not driven if the drain has been disabled by setting the corresponding port output control register bit to 1. # Port A-H Data Direction Registers The Port A–H data direction registers (see Table 15) configure the specified port pins as either inputs or outputs. PS028702-1210 PRELIMINARY Table 15. Port A-H Data Direction Registers (PxDD) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|-----|------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|--| | Field | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | | RESET | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | R/W | | ADDR | | FF_E102, FF_E112, FF_E132, FF_E142,<br>FF_E152, FF_E162, FF_E172, FF_E182, FF_E192 | | | | | | | | DD[7:0] -Data Direction These bits control the direction of the associated port pin. Port alternate function operation overrides the data direction register setting. 0 = Output Data in the Port A–H output data register is driven onto the port pin. 1 = Input The port pin is sampled and the value written into the Port A–H input data register. The output driver is high impedance. # Port A-H High Drive Enable Registers Setting the bits in the Port A–H high drive enable registers (see Table 16) to 1, configures the specified port pins for high current output drive operation. The Port A–H high drive enable registers affect the pins directly and as a result, alternate functions are also affected. Table 16. Port A-H High Drive Enable Registers (PxHDE) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|----------------------------|-------|-------|-------|-------|-------| | Field | PHDE7 | PHDE6 | PHDE5 | PHDE4 | PHDE3 | PHDE2 | PHDE1 | PHDE0 | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | F_E103, FF_<br>F_E153, FF_ | | | | | | #### PHDE[7:0] - Port High Drive Enabled 0 = The port pin is configured for standard output current drive. 1 = The port pin is configured for high output current drive. # Port A-H Alternate Function High and Low Registers The Port A–H alternate function high and low registers (see Tables 17 and 18) select the alternate functions for the selected pins. To determine the alternate function associated PS028702-1210 PRELIMINARY General-Purpose Input/Output with each port pin, see the <u>GPIO Alternate Functions</u> section on page 39. When changing alternate functions, it is recommended to use word data mode instructions to perform simultaneous Writes to the port alternate function high and low registers. **Caution:** Do not enable alternate functions for GPIO port pins which do not also offer an associated alternate function. Failure to follow this guideline will result in undefined operation. Table 17. Port A-H Alternate Function High Registers (PxAFH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------|--------|--------|-------------|------------|--------|--------|--------| | Field | AFH[7] | AFH[6] | AFH[5] | AFH[4] | AFH[3] | AFH[2] | AFH[1] | AFH[0] | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | FF_E10 | 4, FF_E124, | FF_E134, F | F_E174 | | | Table 18. Port A–H Alternate Function Low Registers (PxAFL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------|------------|-------------|-------------|------------|------------|------------|--------| | Field | AFL[7] | AFL[6] | AFL[5] | AFL[4] | AFL[3] | AFL[2] | AFL[1] | AFL[0] | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | FF_E | 105, FF_E1 | 15, FF_E125 | 5, FF_E135, | FF_E155, F | F_E165, FF | _E175, FF_ | E195 | **Table 19. Alternate Function Enabling** | AFH[x] | AFL[x] | Priority | |-------------|-------------|---------------------------------| | 0 | 0 | No Alternate Function Enabled | | 0 | 1 | Alternate Function 1 Enabled | | 1 | 0 | Alternate Function 2 Enabled | | 1 | 1 | Alternate Function 3 Enabled | | Note: x inc | dicates the | register bits from 0 through 7. | # Port A-H Output Control Registers Setting the bits in the Port A–H output control registers (see Table 20) to 1 configures the specified port pins for open-drain operation. These registers affect the pins directly and as a result, alternate functions are also affected. Enabling the I<sup>2</sup>C controller automatically configures the SCL and SDA pins as open-drain; independent of the setting in the output control registers that have the SCL and SDA alternate functions. PS028702-1210 PRELIMINARY General-Purpose Input/Output Table 20. Port A-H Output Control Registers (PxOC) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|------|----------------------------------------|------|------|------|------|------| | Field | POC7 | POC6 | POC5 | POC4 | POC3 | POC2 | POC1 | POC0 | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | F_E106, FF_<br>F_E156, FF <sub>_</sub> | | | | | | #### POC[7:0] - Port Output Control These bits function independently of the alternate function bits and disable the drains if set to 1. 0 = The drains are enabled for any output mode. 1 = The drain of the associated pin is disabled (open-drain mode). # Port A-H Pull-Up Enable Registers Setting the bits in the Port A–H pull-up enable registers (see Table 21) to 1 enables a weak internal resistive pull-up on the specified port pins. These registers affect the pins directly and as a result, alternate functions are also affected. Table 21. Port A-H Pull-Up Enable Registers (PxPUE) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|------|----------------------------|------|------|------|------|------| | Field | PUE7 | PUE6 | PUE5 | PUE4 | PUE3 | PUE2 | PUE1 | PUE0 | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | F_E107, FF_<br>F_E157, FF_ | — | . – | . – | • | | ## PUE[7:0] - Port Pull-Up Enable These bits function independently of the alternate function bit and enable the weak pull-up if set to 1. 0 = The weak pull-up on the port pin is disabled. 1 = The weak pull-up on the port pin is enabled. # Port A-H Stop Mode Recovery Source Enable Registers Setting the bits in the Port A–H Stop Mode Recovery source enable registers (see Table 22) to 1 configures the specified port pins as a Stop Mode Recovery source. During PS028702-1210 PRELIMINARY General-Purpose Input/Output STOP mode, any logic transition on a port pin enabled as a Stop Mode Recovery source initiates Stop Mode Recovery. Table 22. Port A-H Stop Mode Recovery Source Enable Registers (PxSMRE) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------|--------|----------------------------|--------|--------|--------|--------|--------| | Field | PSMRE7 | PSMRE6 | PSMRE5 | PSMRE4 | PSMRE3 | PSMRE2 | PSMRE1 | PSMRE0 | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | F_E108, FF_<br>F_E158, FF_ | | | | • | | #### PSMRE[7:0] - Port Stop Mode Recovery Source Enabled 0 = The port pin is not configured as a Stop Mode Recovery source. Transitions on this pin during STOP mode do not initiate Stop Mode Recovery. ## Port A IRQ MUX1 Register The Port IRQ MUX1 register (see Table 23) selects either Port A/D pins or the comparator/DBG channel as interrupt sources. Table 23. Port A IRQ MUX1 Register (PAIMUX1) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------|-----|---|------|-------|---|---|---------| | Field | CPIMUX | | • | Rese | erved | • | • | DBGIMUX | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R | R | R | R | R | R/W | | ADDR | | | | FF_E | 10C | | | | #### **CPIMUX – Comparator Interrupt MUX** 0 = Select Port A7/D7 based upon the Port A IRQ edge register as the interrupt source. 1 = Select the comparator as the interrupt source. ## **DBGIMUX – Debug Interrupt MUX** 0 = Select Port A0/D0 based on the Port A IRQ edge register as the interrupt source. 1 = Select the DBG as the interrupt source. <sup>1 =</sup> The port pin is configured as a Stop Mode Recovery source. Any logic transition on this pin during STOP mode initiates Stop Mode Recovery. ## Port A IRQ MUX Register The Port IRQ MUX register (see Table 24) selects either Port A or Port D pins as interrupt sources. ## Table 24. Port A IRQ MUX Register (PAIMUX) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---------|---------|---------|---------|---------|---------|---------|---------| | Field | PAIMUX7 | PAIMUX6 | PAIMUX5 | PAIMUX4 | PAIMUX3 | PAIMUX2 | PAIMUX1 | PAIMUX0 | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | | FF_E | 10E | | | | #### PAIMUX[7:0] - Port A/D Interrupt Source 0 =Select Port Ax as interrupt source. 1 =Select Port Dx as interrupt source. ## Port A IRQ Edge Register The Port IRQ Edge register (see Table 25) selects either positive or negative edge as the port pin interrupt sources. ## Table 25. Port A IRQ Edge Register (PAIEDGE) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|----------|----------|----------|----------|----------|----------|----------| | Field | PAIEDGE7 | PAIEDGE6 | PAIEDGE5 | PAIEDGE4 | PAIEDGE3 | PAIEDGE2 | PAIEDGE1 | PAIEDGE0 | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | | FF_E | 10F | | | | #### PAIEDGE[7:0] - Port A/D Interrupt Edge 0 = Select Port A/D pin negedge as interrupt source. 1 = Select Port A/D pins posedge as interrupt source. ## **Port C IRQ MUX Register** The Port C IRQ MUX register (see Table 26) selects either Port C pins or the DMA channels as interrupt sources. ## Table 26. Port C IRQ MUX Register (PCIMUX) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|------|-------|------|---------|---------|---------|---------| | Field | | Rese | erved | | PCIMUX3 | PCIMUX2 | PCIMUX1 | PCIMUX0 | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R/W | R/W | R/W | R/W | | ADDR | | | | FF_E | 12E | | | | PCIMUX[7:5] These bits are reserved. ## PCIMUX[3:0] - Port C Interrupt MUX 0 = Select DMA Chan[3:0] as interrupt source. 1 = Select port C pins as interrupt source. # Interrupt Controller The interrupt controller on the Z16FMC products prioritize interrupt requests from onchip peripherals and the GPIO port pins. The features of the interrupt controller includes: - Flexible GPIO interrupts: - Eight selectable rising and falling edge GPIO interrupts - Four dual-edge interrupts - Three levels of individually programmable interrupt priority - Software Interrupt Requests (IRQ) assertion The IRQs allow peripheral devices to suspend CPU operation in an orderly manner and force the CPU to start an ISR. Usually this service routine is involved with exchange of data, status information, or control information between the CPU and the interrupting peripheral. When the service routine is completed, the CPU returns to the operation from which it was interrupted. System exceptions are non-maskable requests which allow critical system functions to suspend CPU operation in an orderly manner and force the CPU to start a service routine. Usually this service routine tries to determine how critical the exception is. When the service routine is complete, the CPU returns to the operation from which it was interrupted. The Z16FMC supports both vectored and polled interrupt handling. For polled interrupts, the interrupt control has no effect on operation. For more information about interrupt servicing by the Z16FMC's ZNeo<sup>™</sup> CPU core, refer to the <u>ZNEO CPU User Manual (UM0188)</u>, which is available for download from the Zilog website. # **Interrupt Vector Listing** Table 27 lists all of the available interrupts in order of priority. Table 27. Interrupt Vectors in Order of Priority | Priority | Program Memory<br>Vector Address | Programmable Priority? | Interrupt Source | |----------|----------------------------------|------------------------|--------------------------| | Highest | 0004H | No | Reset (not an interrupt) | | | 0008H | No | System Exceptions | | | 000CH | No | Reserved | | | 0010H | Yes | Timer 2 | | | 0014H | Yes | Timer 1 | Table 27. Interrupt Vectors in Order of Priority (Continued) | Priority | Program Memory<br>Vector Address | Programmable Priority? | Interrupt Source | |----------|----------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | | 0018H | Yes | Timer 0 | | | 001CH | Yes | UART 0 receiver | | | 0020H | Yes | UART 0 transmitter | | | 0024H | Yes | I <sup>2</sup> C | | | 0028H | Yes | SPI | | | 002CH | Yes | ADC0 | | | 0030H | Yes | Port A7 or Port D7, rising or falling input edge or Comparator output rising and falling edge (source selected in PortA Irq Mux registers) | | | 0034H | Yes | Port A6 or Port D6, rising or falling input edge | | | 0038H | Yes | Port A5 or Port D5, rising or falling input edge | | | 003CH | Yes | Port A4 or Port D4, rising or falling input edge | | | 0040H | Yes | Port A3 or Port D3, rising or falling input edge | | | 0044H | Yes | Port A2 or Port D2, rising or falling input edge | | | 0048H | Yes | Port A1 or Port D1, rising or falling input edge | | | 004CH | Yes | Port A0 or Port D0, rising or falling input edge or OCD Interrupt (source selected in PortA Irq Mux registers) | | | 0050H | Yes | PWM Timer | | | 0054H | Yes | UART 1 Receiver | | | 0058H | Yes | UART 1 Transmitter | | | 005CH | Yes | PWM Fault | | | 0060H | Yes | Port C3, both input edges/DMA 3 | | | 0064H | Yes | Port C2, both input edges/DMA 2 | | | 0068H | Yes | Port C1, both input edges/DMA 1 | | Lowest | 006CH | Yes | Port C0, both input edges/DMA 0 | The most significant byte (MSB) of the four-byte interrupt vector is not used. The vector is stored in the three least significant bytes (LSB) of the vector, as shown in Table 28. **Table 28. Interrupt Vector placement** | Vector Byte | Data | |-------------|-------------------| | 0 | Reserved | | 1 | IRQ Vector[23:16] | | 2 | IRQ Vector[15:8] | | 3 | IRQ Vector[7:0] | # **Architecture** Figure 9 displays a block diagram of the interrupt controller. Figure 9. Interrupt Controller Block Diagram # **Operation** ## **Master Interrupt Enable** The master interrupt enable bit in the flag register globally enables or disables interrupts. This bit has been moved to the flag register (bit 0). Thus, anytime the register is loaded, it changes the state of the IRQE bit. For the IRET instruction the bit is set based on what has been pushed on the stack. Interrupts are globally enabled by any of the following actions: - Execution of an Enable Interrupt (EI) instruction - Writing 1 to the IRQE bit in the flag register Interrupts are globally disabled by any of the following actions: - Execution of a Disable Interrupt (DI) instruction - CPU acknowledgement of an interrupt service request from the interrupt controller - Writing 0 to the IRQE bit in the flag register - Reset - Execution of a TRAP instruction - All System Exceptions # **Interrupt Vectors and Priority** The interrupt controller supports three levels of interrupt priority. Level 3 is the highest priority, Level 2 is the second highest priority, and Level 1 is the lowest priority. If all the interrupts are enabled with identical interrupt priority (for example, all interrupts enabled as Level 2 interrupts), the interrupt priority is assigned from highest to lowest as specified in <u>Table 27</u> on page 49. Level 3 interrupts always have higher priority than Level 2 interrupts, which in turn, always have higher priority than Level 1 interrupts. Within each interrupt priority levels (Level 1, Level 2, or Level 3), priority is assigned as specified in Table 27. Reset and System Exceptions have the highest priority. ## **System Exceptions** System Exceptions are generated for stack overflow, illegal instructions, divide-by-zero, and divide overflow, etc. The System Exceptions are not affected by the IRQE and share a single vector. Each exception has a bit in the system exception status register. When a system exception occurs it pushes the program counter and the flags on the stack, fetches the system exception vector from 000008H (similar to a IRQ) and the bit associated with that exception is set in the status register. Additional exceptions from the same source are blocked until the status bit of the particular exception is cleared by writing 1 to that status bit. Other types of exceptions occur while servicing an exception. When this happens the processor again vectors to the system exception vector and sets the associated exception status bit. The service routine would then have to respond to the new exception. **Note:** Upon illegal instruction, the program counter and flags are pushed onto the stack only once. If the associated exception bit is not reset, the program counter and flags are not pushed a second time. ## Interrupt Assertion Interrupt sources assert their interrupt requests for only a single system clock period (single pulse). When the interrupt request is acknowledged by the CPU, the corresponding bit in the Interrupt Request Register is cleared until the next interrupt occurs. Writing 1 to the corresponding bit in the Interrupt Request Register clears the interrupt request. Program code generates interrupts directly. Writing a 1 to the appropriate bit in the Interrupt Request Set Register triggers an interrupt (assuming that interrupts are enabled). When the interrupt request is acknowledged by the CPU, the bit in the Interrupt Request Register is automatically cleared to 0. # System Exception Status Registers When a System Exception occurs the system exception status registers is read to determine which system exception occurred. These registers are read individually or read as a 16-bit quantity. Table 29. System Exception Register High (SYSEXCPH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|-------|-------|--------|-------|----------|-------|-------| | Field | SPOVF | PCOVF | DIV0 | DIVOVF | ILL | Reserved | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W1C | ADDR | FF_E020H | | | | | | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SPOVF – Stack Pointer Overflow If this bit is 1, a stack pointer overflow exception occurred. Writing a 1 to this bit clears it to 0. | | 6 | PCOVF – Program Counter Overflow If this bit is 1, a program counter overflow exception occurred. Writing a 1 to this bit clears it to 0. | | 5 | DIV0 – Divide by Zero If this bit is 1, a divide operation was executed where the denominator was zero. Writing a 1 to this bit clear it to 0. | | Bits | Description (Continued) | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | DIVOVF – Divide Over Flow If this bit is 1, a divide overflow occurred. A divide overflow happens when the result is greater than FFFFFFFH. Writing a 1 to this bit clears it to 0. | | 3 | ILL – Illegal Instruction If this bit is 1, an illegal instruction occurred. Writing a 1 to this bit clears it to 0. | | 2:0 | These bits are reserved. | ### Table 30. System Exception Register Low (SYSEXCPL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|-------|----------|--------|--------|-------|-------|-------| | Field | | | Reserved | WDTOSC | PRIOSC | WDT | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W1C | ADDR | FF_E021H | | | | | | | | | Bits | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------| | [7:3] | These bits are reserved. | | 2 | WDTOSC – WDT Oscillator Fail If this bit is 1, a WDT oscillator fail exception occurred. Writing a 1 to this bit clears it to 0. | | 1 | PRIOSC – Primary Oscillator Fail If this bit is 1, a primary oscillator fail exception occurred. Writing a 1 to this bit clears it to 0. | | 0 | WDT – Watchdog Timer Interrupt If this bit is 1, a WDT exception occurred. Writing a 1 to this bit clears it to 0. | # **Last IRQ Register** When an interrupt occurs, the 5th bit value of the interrupt vector is stored in the register. This register allows the software to determine which interrupt source was last serviced. It is used by RTOS which have a single interrupt entry point. To implement this the software must set all interrupt vectors to the entry point address. The entry point service routine then reads this register to determine which source caused the interrupt or exception and respond accordingly. Table 31. Last IRQ Register (LASTIRQ) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|-----|-----|-----------|-----|-----|---|---| | Field | Always 0 | | | Always 00 | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R/W | R | R/W | R/W | R/W | R/W | R/W | R | R | | ADDR | FF_E023H | | | | | | | | ## **Interrupt Request 0 Register** The Interrupt Request 0 (IRQ0) Register, shown in Table 32, stores the interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ0 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the CPU. If interrupts are globally disabled (polled interrupts), the CPU reads the Interrupt Request 0 Register to determine if any interrupt requests are pending. Writing 1 to the bits in this register clears the interrupt. The bits of this register are set by writing 1 to the interrupt request 0 set regsiter (IRQ0SET) at address FF\_E031H. Table 32. Interrupt Request 0 Register (IRQ0) and Interrupt Request 0 Set Register (IRQ0SET) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|--------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--| | Field | T2I | T1I | TOI | U0RXI | U0TXI | I2CI | SPII | ADCI | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R/W1C | | ADDR | | | | FF_E | 030H | | | | | | | | | | | | | | | | | Field | T2I | T1I | TOI | U0RXI | U0TXI | I2CI | SPII | ADCI | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | W | W | W | W | W | W | W | W | | | ADDR | FF_E031H | | | | | | | | | | Note: IRQ | Note: IRQ0SET at address FF_E031H is write only and used to set the interrupts identified. | | | | | | | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | T2I – Timer 2 Interrupt Request 0 = No interrupt request is pending for timer 2. | | | 1 = An interrupt request from timer 2 is awaiting service. Writing a 1 to this bit resets it to 0. | | 6 | T1I – Timer 1 Interrupt Request 0 = No interrupt request is pending for timer 1. 1 = An interrupt request from timer 1 is awaiting service. Writing a 1 to this bit resets it to 0. | | Bits | Description (Continued) | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | T0I – Timer 0 Interrupt Request 0 = No interrupt request is pending for timer 0. 1 = An interrupt request from timer 0 is awaiting service. Writing a 1 to this bit Resets it to 0. | | 4 | U0RXI – UART 0 Receiver Interrupt Request 0 = No interrupt request is pending for the UART 0 receiver. 1 = An interrupt request from the UART 0 receiver is awaiting service. Writing a 1 to this bit resets it to 0. | | 3 | U0TXI – UART 0 Transmitter Interrupt Request 0 = No interrupt request is pending for the UART 0 transmitter. 1 = An interrupt request from the UART 0 transmitter is awaiting service. Writing a 1 to this bit resets it to 0. | | 2 | I2CI – I <sup>2</sup> C Interrupt Request<br>$0 = \text{No interrupt request is pending for the I}^2\text{C}$ .<br>$1 = \text{An interrupt request from the I}^2\text{C}$ is awaiting service. Writing a 1 to this bit resets it to 0. | | 1 | SPII – SPI Interrupt Request 0 = No interrupt request is pending for the SPI. 1 = An interrupt request from the SPI is awaiting service. Writing a 1 to this bit resets it to 0. | | 0 | ADCI – ADC Interrupt Request 0 = No interrupt request is pending for ADC. 1 = An interrupt request from ADC is awaiting service. Writing a 1 to this bit resets it to 0. | ## **Interrupt Request 1 Register** The Interrupt Request 1 (IRQ1) Register (see Table 33) stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ1 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the CPU. If interrupts are globally disabled (polled interrupts), the CPU reads the Interrupt Request 1 Register to determine, if any interrupt requests are pending. Writing 1 to the bits in this register clears the interrupt. The bits of this register are set by writing 1 to the interrupt request 1 set regsiter (IRQ1SET) at address FF\_E035H. Table 33. Interrupt Request 1 Register (IRQ1) and Interrupt Request 1 Set Register (IRQ1SET) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|--------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--| | Field | PAD7I | PAD6I | PAD5I | PAD4I | PAD3I | PAD2I | PAD1I | PAD0I | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R/W1C | | ADDR | | | | FF_E | 034H | | | | | | | | | | | | | | | | | Field | PAD7I | PAD6I | PAD5I | PAD4I | PAD3I | PAD2I | PAD1I | PAD0I | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | W | W | W | W | W | W | W | W | | | ADDR | FF_E035H | | | | | | | | | | Note: IRQ | Note: IRQ1SET at address FF_E035H is write only and used to set the interrupts identified. | | | | | | | | | #### Bits Description ### 7:0 PADxl – Port A/D Pin x Interrupt Request 0 = No interrupt request is pending for GPIO port A/D pin x. 1 = An interrupt request from GPIO port A/D pin x is awaiting service. Writing 1 to these bits resets them to 0. Here *x* indicates the specific GPIO port pin number (0 through 7). PAD7I and PAD0I have interrupt sources other than Port A and Port D as selected by the Port A Irq Mux registers. PAD7I is configured to provide the comparator interrupt. PAD0I is configured to provide the OCD interrupt. **Note:** These bits are set any time the selected port is toggled. The setting of these bits are not affected by the associated interrupt enable bits. ## **Interrupt Request 2 Register** The interrupt request 2 (IRQ2) Register (see Table 34) stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ2 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the CPU. If interrupts are globally disabled (polled interrupts), the CPU reads the Interrupt Request 1 Register to determine, if any interrupt requests are pending. Writing 1 to the bits in this register clears the interrupt. The bits of this register are set by writing 1 to the interrupt request 2 set regsiter (IRQ2SET) at address FF\_E039H. Table 34. Interrupt Request 2 Register (IRQ2) and Interrupt Request 2 Set Register (IRQ2SET) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|--------------------------------------------------------------------------------------------|-------|-------|-------|----------------|----------------|----------------|----------------|--|--| | Field | PWMTI | U1RXI | U1TXI | PWMFI | PC3I/<br>DMA3I | PC2I/<br>DMA2I | PC1I/<br>DMA1I | PC0I/<br>DMA0I | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R/W | R/W1C | | | ADDR | | | | FF_E | 038H | | | | | | | | | | | | | | | | | | | Field | PWMTI | U1RXI | U1TXI | PWMFI | PC3I/<br>DMA3I | PC2I/<br>DMA2I | PC1I/<br>DMA1I | PC0I/<br>DMA0I | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R/W | W | W | W | W | W | W | W | W | | | | ADDR | FF_E039H | | | | | | | | | | | Note: IRQ | Note: IRQ2SET at address FF_E039H is write only and used to set the interrupts identified. | | | | | | | | | | | Bits | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PWMTI – PWM Timer Interrupt Request 0 = No interrupt request is pending for the PWM timer. 1 = An interrupt request from the PWM timer is awaiting service. Writing a 1 to this bit resets it to 0. | | 6 | U1RXI—UART 1 Receiver Interrupt Request 0 = No interrupt request is pending for the UART 1 receiver. 1 = An interrupt request from the UART 1 receiver is awaiting service. Writing a 1 to this bit resets it to 0. | | 5 | U1TXI—UART 1 Transmitter Interrupt Request 0 = No interrupt request is pending for the UART 1 transmitter. 1 = An interrupt request from the UART 1 transmitter is awaiting service. Writing a 1 to this bit resets it to 0. | | 4 | PWMFI – PWM Fault Interrupt Request 0 = No interrupt request is pending for the PWM fault. 1 = An interrupt request from the PWM fault is awaiting service. Writing a 1 to this bit resets it to 0. | | 3:0 | PCxI/DMAxI – Port C Pin x or DMA x Interrupt Request 0 = No interrupt request is pending for GPIO port C pin x or DMA x. 1 = An interrupt request from GPIO port C pin x or DMAx is awaiting service. Writing a 1 to this bit resets it to 0. Where x indicates the specific GPIO port C pin or DMA number (0 through 3). | ## **IRQ0 Enable High and Low Bit Registers** The IRQ0 enable high and low bit registers (shown in Tables 36 and 37) form a priority encoded enabling for interrupts in the Interrupt Request 0 Register. Priority is generated by setting bits in each register. Table 35 describes the priority control for IRQ0. Table 35. IRQ0 Enable and Priority Encoding | IRQ0ENH[x] | IRQ0ENL[x] | Priority | Description | | | | | |--------------------------------------------------------------|------------|----------|-------------|--|--|--|--| | 0 | 0 | Disabled | Disabled | | | | | | 0 | 1 | Level 1 | Low | | | | | | 1 | 0 | Level 2 | Nominal | | | | | | 1 | 1 | Level 3 | High | | | | | | Note: <i>x</i> indicates the register bits from 0 through 7. | | | | | | | | Table 36. IRQ0 Enable High Bit Register (IRQ0ENH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------------------------|-------|--------|--------|--------|--------|--------| | Field | T2ENH | T1ENH | T0ENH | U0RENH | U0TENH | I2CENH | SPIENH | ADCENH | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W R/W R/W R/W R/W R/W | | | | | | | | ADDR | | FF_E032H | | | | | | | | Bits | Description | |------|-----------------------------------------------------| | 7 | T2ENH | | | Timer 2 Interrupt Request Enable High Bit. | | 6 | T1ENH | | | Timer 0 Interrupt Request Enable High Bit. | | 5 | T0ENH | | | Timer 0 Interrupt Request Enable High Bit. | | 4 | UORENH | | | UART 0 Receive Interrupt Request Enable High Bit. | | 3 | UOTENH | | | UART 0 Transmit Interrupt Request Enable High Bit. | | 2 | I2CENH | | | I <sup>2</sup> C Interrupt Request Enable High Bit. | | 1 | SPIENH | | | SPI Interrupt Request Enable High Bit. | | 0 | ADCENH | | | ADC Interrupt Request Enable High Bit. | Table 37. IRQ0 Enable Low Bit Register (IRQ0ENL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|-------------------------|-------|--------|--------|--------|--------|--------| | Field | T2ENL | T1ENL | T0ENL | U0RENL | U0TENL | I2CENL | SPIENL | ADCENL | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W R/W R/W R/W R/W R/W | | | | | | | | ADDR | FF_E033H | | | | | | | | | Bits | Description | |------|----------------------------------------------------------| | 7 | T2ENL Timer 2 Interrupt Request Enable Low Bit | | 6 | T1ENL Timer 1 Interrupt Request Enable Low Bit | | 5 | T0ENL Timer 0 Interrupt Request Enable Low Bit | | 4 | U0RENL UART 0 Receive Interrupt Request Enable Low Bit | | 3 | U0TENL UART 0 Transmit Interrupt Request Enable Low Bit | | 2 | I2CENL I <sup>2</sup> C Interrupt Request Enable Low Bit | | 1 | SPIENL SPI Interrupt Request Enable Low Bit | | 0 | ADCENL ADC Interrupt Request Enable Low Bit | ## **IRQ1 Enable High and Low Bit Registers** The IRQ1 enable high and low bit registers (see Tables 39 and 40) form a priority-encoded enabling for interrupts in the Interrupt Request 1 Register. Priority is generated by setting bits in each register. Table 38 describes the priority control for IRQ1. Table 38. IRQ1 Enable and Priority Encoding | IRQ1ENH[x] | IRQ1ENL[x] | Priority | Description | | | | | |-------------------------------------------------------|------------|----------|-------------|--|--|--|--| | 0 | 0 | Disabled | Disabled | | | | | | 0 | 1 | Level 1 | Low | | | | | | 1 | 0 | Level 2 | Nominal | | | | | | 1 | 1 | Level 3 | High | | | | | | Note: x indicates the register bits from 0 through 7. | | | | | | | | Table 39. IRQ1 Enable High Bit Register (IRQ1ENH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------------------------------------------|----------|---------|---------|---------|---------|---------|---------|---------| | Field | PAD7ENH | PAD6ENH | PAD5ENH | PAD4ENH | PAD3ENH | PAD2ENH | PAD1ENH | PAD0ENH | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | FF_E036H | | | | | | | | | Note: PADxENH = Port A/D Bit[x] Interrupt Request Enable High Bit | | | | | | | | | #### Table 40. IRQ1 Enable Low Bit Register (IRQ1ENL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------------------------------------------------|----------|-----------------------------|---------|---------|---------|---------|---------|---------| | Field | PAD7ENL | PAD6ENL | PAD5ENL | PAD4ENL | PAD3ENL | PAD2ENL | PAD1ENL | PAD0ENL | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W R/W R/W R/W R/W R/W R/W | | | | | | R/W | | ADDR | FF_E037H | | | | | | | | | Note: PAxENL – Port A/D Bit[x] Interrupt Request Enable Low Bit. | | | | | | | | | # IRQ2 Enable High and Low Bit Registers The IRQ2 enable high and low bit registers (see Tables 42 and 43) form a priority-encoded enabling for interrupts in the Interrupt Request 2 Register. Priority is generated by setting bits in each register. Table 41 describes the priority control for IRQ2. Table 41. IRQ2 Enable and Priority Encoding | IRQ2ENH[x] | IRQ2ENL[x] | Priority | Description | | | | |-------------------------------------------------------|------------|----------|-------------|--|--|--| | 0 | 0 | Disabled | Disabled | | | | | 0 | 1 | Level 1 | Low | | | | | 1 | 0 | Level 2 | Nominal | | | | | 1 | 1 | Level 3 | High | | | | | Note: x indicates the register bits from 0 through 7. | | | | | | | Table 42. IRQ2 Enable High Bit Register (IRQ2ENH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|--------|--------|---------|-----|-------------------|-------------------|-------------------| | Field | PWMTENH | U1RENH | U1TENH | PWMFENH | | C2ENH/<br>DMA2ENH | C1ENH/<br>DMA1ENH | C0ENH/<br>DMA0ENH | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | FF_E03AH | | | | | | | | | Bits | Description | |------|----------------------------------------------------| | 7 | PWMTENH | | | PWM Timer Interrupt Request Enable High Bit. | | 6 | U1RENH | | | UART 1 Receive Interrupt Request Enable High Bit. | | 5 | U1TENH | | | UART 1 Transmit Interrupt Request Enable High Bit. | | 4 | PWMFENH | | | PWM Fault Interrupt Request Enable High Bit. | | 3:0 | CxENH/DMAxENH | | | Port Cx or DMAx Interrupt Request Enable High Bit. | ## Table 43. IRQ2 Enable Low Bit Register (IRQ2ENL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|--------|--------|---------|-------------------|-------------------|-------------------|-------------------| | Field | PWMTENL | U1RENL | U1TENL | PWMFENL | C3ENL/<br>DMA3ENL | C2ENL/<br>DMA2ENL | C1ENL/<br>DMA1ENL | C0ENL/<br>DMA0ENL | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | FF_E03BH | | | | | | | | | Bits | Description | |------|---------------------------------------------------------| | 7 | PWMTENL PWM Timer Interrupt Request Enable Low Bit | | 6 | U1RENL UART 1 Receive Interrupt Request Enable Low Bit | | 5 | U1TENL UART 1 Transmit Interrupt Request Enable Low Bit | ## **Z16FMC Series Motor Control MCUs Product Specification** | Bits | Description (Continued) | |------|-----------------------------------------------------------------| | 4 | PWMFENL PWM Fault Interrupt Request Enable Low Bit | | 3:0 | CxENL/DMAxENL Port Cx or DMAx Interrupt Request Enable Low Bit. | 64 # **Timers** The Z16FMC contains three 16-bit reloadable timers used for timing, event counting, or generation of pulse width modulated (PWM) signals. #### **Features** The timers include the following features: - 16-bit reload counter - Programmable prescaler with values ranging from 1 to 128 - PWM output generation (single or differential) - Capture and compare capability - External input pin for event counting, clock gating, or capture signal - Complementary timer output pins - Timer interrupt ## **Architecture** Capture and compare capability measures the velocity from a tachometer wheel or reads sensor outputs for rotor position for brushless DC motor commutation. Figure 10 displays the architecture of the timer. Figure 10. Timer Block Diagram # **Operation** The general-purpose timer is a 16-bit up-counter. In normal operation, the timer is initialized to 0001H. When the timer is enabled, it counts up to the value contained in the reload high and low byte registers, then resets to 0001H. The counter either halts or continues depending on the mode. Minimum timeout delay (**1 system clock**) is set by loading the value 0001H into the Timer Reload High and Low byte registers and setting the prescale value to 1. Maximum timeout delay ( $2^{16} * 2^7$ system clocks) is set by loading the value 0000H into the Timer Reload High and Low byte registers and setting the prescale value to 128. When the timer reaches FFFFH, the timer rolls over to 0000H. If the reload register is set to a value less than the current counter value, the counter continues counting until it reaches FFFFH and then resets to 0000H. Then the timer continues to count until it reaches the reload value and it resets to 0001H. Note: When T0IN0, T0IN1 and T0IN2 functions are enabled on the PB0, PB1 and PB2 pins, each Timer0 input will have the same effect as the single Timer0 Input pin T0IN. For example, if the Timer 0 is in Capture Mode, any transitions on any of the PB0, PB1 and PB2 pins will cause a Capture. PS028702-1210 PRELIMINARY Timers ## **Timer Operating Modes** The timers are configured to operate in the following modes: #### **ONE-SHOT Mode** In ONE-SHOT mode, the timer counts up to the 16-bit reload value stored in the Timer Reload High and Low byte registers. The timer input is the system clock. When the timer reaches the reload value, it generates an interrupt and the count value in the Timer High and Low byte registers is reset to 0001H. The timer is automatically disabled and stops counting. If the timer output alternate function is enabled, the timer output pin changes state for one system clock cycle (from Low to High then back to Low if TPOL = 0) at timer Reload. If the timer output is required to make a permanent state change on ONE-SHOT timeout, first set the TPOL bit in the Timer Control 1 Register to the start value before beginning ONE-SHOT mode. Then, after starting the timer, set TPOL to the opposite value. Observe the following steps to configure a timer for ONE-SHOT mode and initiate the count. - 1. Write to the timer control registers to: - Disable the timer - Configure the timer for ONE-SHOT mode - Set the prescale value - Set the initial output level (High or Low) using the TPOL bit for the timer output alternate function - Set the INTERRUPT mode - 2. Write to the timer high and low byte registers to set the starting count value. - 3. Write to the timer reload high and low byte registers to set the reload value. - 4. Enable the timer interrupt, if required and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. When using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 6. Write to the Timer Control 1 Register to enable the timer and initiate counting. The timer period is calculated by the following equation (start value = 1): One-Shot Mode Time-Out Period(s) = $$\frac{(Reload\ Value - Start\ Value + 1)\ x\ Prescale}{System\ Clock\ Frequency\ (Hz)}$$ #### TRIGGERED ONE-SHOT Mode In TRIGGERED ONE-SHOT mode, the timer operates as follows: - 1. The timer is non-active until a trigger is received. The timer trigger is taken from the timer input pin. The TPOL bit in the Timer Control 1 Register selects whether the trigger occurs on the rising edge or the falling edge of the timer input signal. - 2. Following the trigger event, the timer counts system clocks up to the 16-bit Reload value stored in the timer reload high and low byte registers. - 3. After reaching the Reload value, the timer outputs a pulse on the timer output pin, generates an interrupt and resets the count value in the timer high and low byte registers to 0001H. The duration of the output pulse is a single system clock. The TPOL bit also sets the polarity of the output pulse. - 4. The timer now idles until the next trigger event. Trigger events, which occur while the timer is responding to a previous trigger is ignored. Observe the following steps to configure timer 0 in TRIGGERED ONE-SHOT mode and initiate operation: - 1. Write to the timer control registers to: - Disable the timer - Configure the timer for TRIGGERED ONE-SHOT mode - Set the prescale value - Set the initial output level (High or Low) via the TPOL bit for the timer output alternate function - Set the INTERRUPT mode - 2. Write to the timer high and low byte registers to set the starting count value. - 3. Write to the timer reload high and low byte registers to set the reload value. - 4. Enable the timer interrupt, if required and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. When using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 6. Write to the Timer Control 1 Register to enable the timer. Counting does not start until the appropriate input transition occurs. The timer period is calculated by the following equation (Start Value = 1): Triggered One-Shot Mode Time-Out Period(s) = $\frac{(\text{Reload Value} - \text{Start Value +1}) \times \text{Prescale}}{\text{System Clock Frequency (Hz)}}$ #### **CONTINUOUS Mode** In CONTINUOUS mode, the timer counts up to the 16-bit Reload value stored in the timer reload high and low byte registers. After reaching the Reload value, the timer generates an interrupt, the count value in the timer high and low byte registers is reset to 0001H and counting resumes. If the timer output alternate function is enabled, the timer output pin changes state (from Low to High or High to Low) after timer Reload. Observe the following steps to configure a timer for CONTINUOUS mode and initiate count: - 1. Write to the timer control registers to: - Disable the timer - Configure the timer for CONTINUOUS mode - Set the prescale value - Set the initial output level (High or Low) through TPOL for the timer output alternate function - 2. Write to the timer high and low byte registers to set the starting count value (usually 0001H). This only affects the first pass in CONTINUOUS mode. After the first timer reload in CONTINUOUS mode, counting always begins at the reset value of 0001H. - 3. Write to the timer reload high and low byte registers to set the Reload period. - 4. Enable the timer interrupt, if required and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. When using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 6. Write to the Timer Control 1 Register to enable the timer and initiate counting. The timer period is calculated by the following equation: If an initial starting value other than 0001H is loaded into the timer high and low byte registers, use the ONE-SHOT mode equation to determine the first timeout period. ### **COUNTER and COMPARATOR COUNTER Modes** In COUNTER mode, the timer counts input transitions from a GPIO port pin. The timer input is taken from the associated GPIO port pin. The TPOL bit in the Timer Control 1 Register selects whether the count occurs on the rising edge or the falling edge of the timer input signal. In COUNTER mode, the prescaler is disabled. **Caution:** The input frequency of the timer input signal must not exceed one-fourth the system clock frequency. In COMPARATOR COUNTER mode, the timer counts output transitions from an analog comparator output. The timer takes its input from the output of the comparator. The TPOL bit in the Timer Control 1 Register selects whether the count occurs on the rising edge or the falling edge of the comparator output signal. The prescaler is disabled in the COMPARATOR COUNTER mode. **Caution:** The frequency of the comparator output signal must not exceed one-fourth the system clock frequency. After reaching the Reload value stored in the timer reload high and low byte registers, the timer generates an interrupt. The count value in the timer high and low byte registers is reset to 0001H and counting resumes. If the timer output alternate function is enabled, the timer output pin changes state (from Low to High or High to Low) at timer Reload. Observe the following steps to configure a timer for COUNTER and COMPARATOR COUNTER modes and initiate the count: - 1. Write to the timer control registers to: - Disable the timer - Configure the timer for COUNTER or COMPARATOR COUNTER mode - Select either the rising edge or falling edge of the timer input or comparator output signal for the count. This selection also sets the initial logic level (High or Low) for the timer output alternate function. However, the timer output function does not require enabling. - 2. Write to the timer reload high and low byte registers to set the starting count value. This affects only the first pass in the COUNTER modes. After the first timer Reload, counting always begins at the reset value of 0001H. - 3. Write to the timer reload high and low byte registers to set the Reload value. - 4. Enable the timer interrupt, if appropriate and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. Configure the associated GPIO port pin for the timer input alternate function (COUNTER mode). - 6. When using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 7. Write to the Timer Control 1 Register to enable the timer. #### **PWM SINGLE and DUAL OUTPUT Modes** In PWM SINGLE OUTPUT mode, the timer outputs a PWM output signal through a GPIO Port pin. In PWM DUAL OUTPUT mode, the timer outputs a PWM output signal and also its complement through two GPIO port pins. The timer first counts up to the 16-bit PWM match value stored in the timer PWM high and low byte registers. When the timer count value matches the PWM value, the timer output toggles. The timer continues counting until it reaches the Reload value stored in the timer reload high and low byte registers. When it reaches the Reload value, the timer generates an interrupt. The count value in the timer high and low byte registers is reset to 0001H and counting resumes. The timer output signal begins with value = TPOL and then transits to TPOL, when the timer value matches the PWM value. The timer output signal returns to TPOL after the timer reaches the Reload value and is reset to 0001H. In PWM DUAL OUTPUT mode, the timer also generates a second PWM output signal, timer output complement (TOUT). A programmable deadband is configured (PWMD field) to delay (0 to 128 system clock cycles) the Low to a High (inactive to active) output transitions on these two pins. This configuration ensures a time gap between the deassertion of one PWM output to the assertion of its complement. Observe the following steps to configure a timer for PWM SINGLE or DUAL OUTPUT mode and initiate the PWM operation: - 1. Write to the timer control registers to: - Disable the timer. - Configure the timer for the selected PWM mode. - Set the prescale value. - Set the initial logic level (High or Low) and PWM High or Low transition for the timer output alternate function with the TPOL bit. - Set the deadband delay (DUAL OUTPUT mode) with the PWMD field. - 2. Write to the timer high and low byte registers to set the starting count value (typically 0001H). The starting count value only affects the first pass in PWM mode. After the first timer reset in PWM mode, counting always begins at the reset value of 0001H. - 3. Write to the PWM high and low byte registers to set the PWM value. - 4. Write to the timer reload high and low byte registers to set the Reload value (PWM period). The Reload value must be greater than the PWM value. - 5. Enable the timer interrupt, if required and set the timer interrupt priority by writing to the relevant interrupt registers. - 6. Configure the associated GPIO port pin(s) for the timer output alternate function. - 7. Write to the Timer Control 1 Register to enable the timer and initiate counting. The PWM period is determined by the following equation: If an initial starting value other than 0001H is loaded into the timer high and low byte registers, use the ONE-SHOT mode equation to determine the first PWM timeout period. If TPOL is set to 0, the ratio of the PWM output High time to the total period is determined by: If TPOL is set to 1, the ratio of the PWM output High time to the total period is determined by: PWM Output High Time Ration (%) = $$\frac{PWM \text{ Value}}{\text{Reload Value}} x \quad 100$$ #### **CAPTURE Modes** There are three CAPTURE modes which provide slightly different methods for recording the time or time interval between timer input events. These modes are CAPTURE mode, CAPTURE RESTART mode and CAPTURE COMPARE mode. In all the three modes, when the appropriate timer input transition (capture event) occurs, the timer counter value is captured and stored in the PWM high and low byte registers. The TPOL bit in the Timer Control 1 Register determines if the Capture occurs on a rising edge or a falling edge of the timer input signal. The TICONFIG bit determines whether interrupts are generated on capture events, reload events, or both. The INCAP bit in Timer Control 0 Register clears to indicate an interrupt caused by a reload event and sets to indicate the timer interrupt is caused by an input capture event. If the timer output alternate function is enabled, the timer output pin changes state (from Low to High or High to Low) at timer Reload. The initial value is determined by the TPOL bit. ### **CAPTURE Mode** When the timer is enabled in CAPTURE mode, it counts continuously and resets to 0000H from FFFFH. When the Capture event occurs, the timer counter value is captured and stored in the PWM high and low byte registers, an interrupt is generated and the timer continues counting. The timer continues counting up to the 16-bit Reload value stored in the timer reload high and low byte registers. On reaching the Reload value, the timer generates an interrupt and continues counting. #### **CAPTURE RESTART Mode** When the timer is enabled in CAPTURE RESTART mode, it counts continuously until the capture event occurs or the timer count reaches the 16-bit Compare value stored in the timer reload high and low byte registers. If the Capture event occurs first, the timer counter value is captured and stored in the PWM High and Low byte registers, an interrupt is generated and the count value in the timer high and low byte registers is Reset to 0001H and counting resumes. If no Capture event occurs, on reaching the Reload value, the timer generates an interrupt, the count value in the timer high and low byte registers is Reset to 0001H and counting resumes. #### **CAPTURE/COMPARE Mode** The CAPTURE/COMPARE mode is identical to CAPTURE RESTART mode except that counting does not start until the first appropriate external timer reload high and low byte Input transition occurs. Every subsequent appropriate transition (after the first) of the timer reload high and low byte Input signal captures the current count value. When the Capture event occurs, an interrupt is generated, the count value in the Timer Reload High and Low byte High and Low Byte registers is reset to 0001H and counting resumes. If no Capture event occurs, on reaching the Compare value, the timer generates an interrupt, the count value in the timer high and low byte registers is Reset to 0001H and counting resumes. Observe the following steps to configure a timer for one of the CAPTURE modes and initiate the count: - 1. Write to the timer control registers to: - Disable the timer - Configure the timer for the selected CAPTURE mode - Set the prescale value - Set the Capture edge (rising or falling) for the timer input - Configure the timer interrupt to be generated at the input capture event, the reload event or both by setting TICONFIG field - 2. Write to the timer reload high and low byte registers to set the starting count value (typically 0001H). - 3. Write to the timer reload high and low byte registers to set the Reload value. - 4. Enable the timer interrupt, if appropriate and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. Configure the associated GPIO port pin for the timer input alternate function. 6. Write to the Timer Control 1 Register to enable the timer. In CAPTURE and CAPTURE RESTART modes, the timer begins counting. In CAPTURE COMPARE mode the timer does not start counting until the first appropriate input transition occurs. In CAPTURE modes, the elapsed time from timer start to Capture event is calculated using the following equation (start value = 1): Capture Elapsed Time(s) = $$\frac{\text{(Capture Value - Start Value + 1) x Prescale}}{\text{System Clock Frequency (Hz)}}$$ #### **COMPARE Mode** In COMPARE mode, the timer counts up to the 16-bit Compare value stored in the timer reload high and low byte registers. After reaching the compare value, the timer generates an interrupt and counting continues (the timer value is not reset to 0001H). If the timer output alternate function is enabled, the timer output pin changes state (from Low to High or High to Low). If the timer reaches FFFFH, the timer rolls over to 0000H and continues counting. Observe the following steps to configure timer for COMPARE mode and initiate the count: - 1. Write to the timer control registers to: - Disable the timer - Configure the timer for COMPARE mode - Set the prescale value - Set the initial logic level (High or Low) for the timer output alternate function, if required - 2. Write to the timer high and low byte registers to set the starting count value. - 3. Write to the timer reload high and low byte registers to set the Compare value. - 4. Enable the timer interrupt, if appropriate and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. When using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 6. Write to the Timer Control 1 Register to enable the timer and initiate counting. The compare time is calculated by the following equation (Start Value = 1): #### **GATED Mode** In GATED mode, the timer counts only when the timer input signal is in its active state as determined by the TPOL bit in the Timer Control 1 Register. When the timer input signal is active, counting begins. A timer interrupt is generated when the timer input signal transits from active to inactive state or a timer reload occurs. To determine if a timer input signal deassertion generated the interrupt, read the associated GPIO input value and compare to the value stored in the TPOL bit. The timer counts up to the 16-bit reload value stored in the timer reload high and low byte registers. On reaching the reload value, the timer generates an interrupt, the count value in the timer high and low byte registers is Reset to 0001H and counting continues as long as the timer input signal is active. If the timer output alternate function is enabled, the timer output pin changes state (from Low to High or from High to Low) at timer reload. Observe the following steps to configure a timer for GATED mode and initiate the count: - 1. Write to the timer control registers to: - Disable the timer - Configure the timer for GATED mode - Set the prescale value - Select the active state of the timer input through the TPOL bit - 2. Write to the timer high and low byte registers to set the initial count value. This affects only the first pass in GATED mode. After the first timer Reset in GATED mode, counting always begins at the reset value of 0001H. - 3. Write to the timer reload high and low byte registers to set the Reload value. - 4. Enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. Configure the timer interrupt to be generated only at the input deassertion event, the reload event, or both by setting TICONFIG field of the Timer Control 0 Register. - 6. Configure the associated GPIO port pin for the timer input alternate function. - 7. Write to the Timer Control 1 Register to enable the timer. - 8. The timer counts when the timer input is equal to the TPOL bit. ## **Reading Timer Count Values** The current count value in the timer is read while counting (enabled). This has no effect on timer operation. Normally, the count must be read with one 16-bit operation. However, 8-bit reads are performed using with the following method. When the timer is enabled and the timer high byte register is read, the contents of the timer low byte register are placed in a holding register. A subsequent read from the timer low byte register returns the value in the holding register. This operation allows accurate reads of the full 16-bit timer count value when enabled. When the timer is not enabled, a read from the timer low byte register returns the actual value in the counter. The Timers can be cascaded by using the Cascade bit in the Timer control registers. When this bit is set for a Timer, the input source is redefined. When the Cascade bit is set for Timer0, the input for Timer0 is the output of the Analog Comparator. When the Cascade bit is set for Timer1 and Timer2, the output of Timer0 and Timer1 become the input for Timer1 and Timer2, respectively. Any Timer Mode can be used. Timer0 can be cascaded to Timer1 only by setting the Cascade bit for Timer1. Timer1 cascaded to Timer2 only by setting the Cascade bit for Timer2. Or all three cascaded, Timer0 to Timer1 or Timer2 for really long counts by setting the Cascade bit for Timer1 and Timer2. # **Timer Control Register Definitions** ## Timer 0-2 High and Low Byte Registers The Timer 0–2 high and low byte (TxH and TxL) registers (see Tables 44 and 45) contain the current 16-bit timer count value. When the timer is enabled, a read from TxH stores the value in TxL to a temporary holding register. A read from TxL always returns this temporary register when the timer is enabled. When the timer is disabled, reads from the TxL reads the register directly. Writing to the timer high and low byte registers while the timer is enabled is not recommended. There are no temporary holding registers available for Write operations, so simultaneous 16-bit writes are not possible. When either of the timer high or low byte registers are written during counting, the 8-bit written value is placed in the counter (High or Low Byte) at the next clock edge. The counter continues counting from the new value. Table 44. Timer 0-2 High Byte Register (TxH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|---|------|------------|------------|------|---|---|--|--| | Field | TH | | | | | | | | | | | RESET | 00H | | | | | | | | | | | R/W | R/W | | | | | | | | | | | ADDR | | | FF_E | 300H, FF_E | 310H, FF_E | 320H | | | | | | Bits | Description | |------|-----------------------------------------------------------------------------------------------| | 7:0 | TH – Timer High Byte | | | TH is one of two bytes {TH[7:0], TL[7:0]} which contain the current 16-bit timer count value. | Table 45. Timer 0–2 Low Byte Register (TXL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|---|------|------------|------------|------|---|---|--|--| | Field | TL | | | | | | | | | | | RESET | 01H | | | | | | | | | | | R/W | R/W | | | | | | | | | | | ADDR | | | FF_E | 301H, FF_E | 311H, FF_E | 321H | | | | | | Bits | Description | |------|-----------------------------------------------------------------------------------------------| | 7:0 | TL – Timer Low Byte | | | TL is one of two bytes {TH[7:0], TL[7:0]} which contain the current 16-bit timer count value. | ## **Timer X Reload High and Low Byte Registers** The timer 0–2 reload high and low byte (TxRH and TxRL) registers (see Tables 46 and 47) store a 16-bit reload value, {TRH[7:0], TRL[7:0]}. Values written to the Timer Reload High Byte Register are stored in a temporary holding register. When a write to the timer reload low byte register occurs, the temporary holding register value is written to the timer high byte register. This operation allows simultaneous updates of the 16-bit timer Reload value. Table 46. Timer 0–2 Reload High Byte Register (TxRH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|---|------|------------|------------|------|---|---|--|--| | Field | TRH | | | | | | | | | | | RESET | FFH | | | | | | | | | | | R/W | R/W | | | | | | | | | | | ADDR | | | FF_E | 302H, FF_E | 312H, FF_E | 322H | | | | | | Bits | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | TRH – Timer Reload Register High TRH is one of two bytes which form the 16-bit Reload value, {TRH[7:0], TRL[7:0]}. This value sets the maximum count value which initiates a timer reload to 0001H. | Table 47. Timer 0-2 Reload Low Byte Register (TxRL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|---|------|------------|------------|------|---|---|--|--| | Field | TRL | | | | | | | | | | | RESET | FF | | | | | | | | | | | R/W | R/W | | | | | | | | | | | ADDR | | | FF_E | 303H, FF_E | 313H, FF_E | 323H | | | | | | Bits | Description | |------|----------------------------------------------------------------------------------------------| | 7:0 | TRL – Timer Reload Register Low | | | TRL is one of two bytes which form the 16-bit Reload value, {TRH[7:0], TRL[7:0]}. This value | | | sets the maximum count value which initiates a timer reload to 0001H. | ## Timer 0-2 PWM High and Low Byte Registers The timer 0–2 PWM high and low byte (TxPWMH and TxPWML) registers (Tables 48 and 49) define PWM operations. These registers also store the timer counter values for the CAPTURE modes. ### Table 48. Timer 0-2 PWM High Byte Register (TxPWMH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|------|---|------|------------|------------|------|---|---|--| | Field | PWMH | | | | | | | | | | RESET | 00H | | | | | | | | | | R/W | R/W | | | | | | | | | | ADDR | | | FF_E | 304H, FF_E | 314H, FF_E | 324H | | | | | Bits | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | PWMH – Pulse-Width Modulator High Byte PWMH is one of two bytes, {PWMH[7:0], PWML[7:0]}, which form a 16-bit value that is compared to the current 16-bit timer count. When a match occurs, the PWM output changes state. The PWM output value is set by the TPOL bit in the Timer Control 1 Register (TxCTL1). The TxPWMH and TxPWML registers also store the 16-bit captured timer value when operating in CAPTURE or CAPTURE/COMPARE modes. | Table 49. Timer 0-2 PWM Low Byte Register (TxPWML) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|------|------|------------|------------|------|---|---| | Field | | PWML | | | | | | | | RESET | | 00H | | | | | | | | R/W | | R/W | | | | | | | | ADDR | | | FF_E | 305H, FF_E | 315H, FF_E | 315H | | | | Bits | Description | |------|---------------------------------------------------------------------------------------------| | 7:0 | PWML – Pulse-Width Modulator Low Byte | | | PWHL is one of two bytes, {PWMH[7:0], PWML[7:0]}, which form a 16-bit value that is com- | | | pared to the current 16-bit timer count. When a match occurs, the PWM output changes state. | | | The PWM output value is set by the TPOL bit in the Timer Control 1 Register (TxCTL1). | | | The TxPWMH and TxPWML registers also store the 16-bit captured timer value when operat- | | | ing in CAPTURE or CAPTURE/COMPARE modes. | ## Timer 0-2 Control Registers ## Timer 0-2 Control 0 Register The timer 0–2 control 0 (TxCTL0) register together with timer 0–2 control 1 (TxCTL1) register determines the timer configuration and operation. Table 50. Timer 0-2 Control 0 Register (TxCTL0) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|------|------|------------|------------|------|---|-------| | Field | TMODE[3] | TICO | NFIG | CASCADE | | PWMD | | INCAP | | RESET | 0 | 00 | | 0 | 000 | | | 0 | | R/W | R/W | R/W | | R/W | | R/W | | R | | ADDR | | | FF_E | 306H, FF_E | 316H, FF_E | 326H | | | | <b>Bit Position</b> | Value (H) | Description | |---------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | | Timer Mode High Bit – TMODE[3] | | | | This bit, along with the TMODE[2:0] field in T0CTL1 Register, determines the operating mode of the timer; it is the most significant bit of the timer mode selection value. For more details, see the T0CTL1 Register description. | | Value (H) | Description (Continued) | |-----------|--------------------------------------------------------------------------------------| | | Timer Interrupt Configuration – TICONFIG | | | This field configures timer interrupt definitions. These bits affect all modes. | | | The effect per mode is explained below: | | | ONE SHOT, CONTINUOUS, COUNTER, PWM, COMPARE, DUAL PWM, | | | TRIGGERED ONE-SHOT, COMPARATOR COUNTER: | | | 0x Timer interrupt occurs on reload. | | | 10 Timer interrupts are disabled. | | | 11 Timer Interrupt occurs on reload. | | | GATED: | | | 0x Timer interrupt occurs on reload. | | | 10 Timer interrupt occurs on inactive gate edge. | | | 11 Timer interrupt occurs on reload. | | | CAPTURE, CAPTURE/COMPARE, CAPTURE RESTART: | | | 0x Timer interrupt occurs on reload and capture. | | | 10 Timer interrupt occurs on capture only. | | | 11 Timer interrupt occurs on reload only. | | | Timer Cascade – CASCADE | | | This field allows the timers to be cascaded for larger counts. Only Counter | | | Mode must be used with this feature. | | 0 | The timer is not cascaded. | | 1 | Timer is cascaded. If timer 0 CASCADE bit is set, ANALOG COMPARATOR | | | output is used as input. If timer 1 CASCADE bit is set, the Timer 0 output is | | | used as the input. If timer 2 CASCADE bit is set, the timer 1 output is used as | | | input. | | | PWM Delay Value – PWMD | | | This field is a programmable delay to control the number of additional system | | | clock cycles following a PWM or Reload compare before the timer output or | | | the timer output complement is switched to the active state. This field ensures | | | a time gap between deassertion of one PWM output to the assertion of its complement. | | 000 | · | | | No delay. 2 cycles delay. | | | 4 cycles delay. | | | 8 cycles delay. | | | 16 cycles delay. | | | 32 cycles delay. | | 110 | 64 cycles delay. | | | o i oyoloo aalayi | | | 0<br>0<br>1<br>000<br>001<br>010<br>011<br>100<br>101 | | Bit Position | Value (H) | Description (Continued) | |--------------|-----------|--------------------------------------------------------------------------| | 0 | | Input Capture Event – INCAP | | | 0 | Previous timer interrupt is not a result of a timer input capture event. | | | 1 | Previous timer interrupt is a result of a timer input capture event. | ## Timer 0–2 Control 1 Register The Timer 0–2 control 1 (TxCTL1) register enables/disables the timer, sets the prescaler value and determines the timer operating mode. Table 51. Timer 0-2 Control 1 Register (TxCTL1) | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|------|---------|------------|------------|------|-------|---| | FIELD | TEN | TPOL | PRES | | | | TMODE | | | RESET | 0 | 0 | 000 | | | | 000 | | | R/W | R/W | R/W | R/W R/W | | | R/W | | | | ADDR | | | FF_E | 307H, FF_E | 317H, FF_E | 327H | | | | <b>Bit Position</b> | Value (H) | Description | |---------------------|-----------|---------------------------------------------------------------------------------| | 7 | ٦ | Fimer Enable – TEN | | | 0 | Timer is disabled. | | | 1 | Timer is enabled. Note: TEN bit is cleared automatically when the timer stops. | | Bit Position | Value (H) | Description (Continued) | |--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | | Timer Input/Output Polarity – TPOL | | | | This bit is a function of the current operating mode of the timer. It deter- | | | | mines the polarity of the input and/or output signal. When the timer is dis- | | | | abled, the timer output signal is set to the value of this bit. | | | | <b>ONE-SHOT mode</b> – If the timer is enabled, the timer output signal pulses (changes state) for one system clock cycle after timer Reload. | | | | <b>CONTINUOUS mode</b> – If the timer is enabled, the timer output signal is complemented after timer Reload. | | | | <b>COUNTER mode</b> – If the timer is enabled, the timer output signal is complemented after timer reload. | | | | <ul> <li>0 = Count occurs on the rising edge of the timer input signal.</li> <li>1 = Count occurs on the falling edge of the timer input signal.</li> </ul> | | | | <b>PWM SINGLE OUTPUT mode</b> – When enabled, the timer output is forced to TPOL after PWM count match and forced back to TPOL after Reload. | | | | <b>CAPTURE mode</b> – If the timer is enabled, the timer output signal is complemented after timer Reload. | | | | <ul> <li>0 = Count is captured on the rising edge of the timer input signal.</li> <li>1 = Count is captured on the falling edge of the timer input signal.</li> </ul> | | | | <b>COMPARE mode</b> – The timer output signal is complemented after time Reload. | | | | <b>GATED mode</b> – The timer output signal is complemented after timer Reload. | | | | 0 = Timer counts when the timer input signal is High and interrupts are generated on the falling edge of the timer input. | | | | 1 = Timer counts when the timer input signal is Low and interrupts are generated on the rising edge of the timer input. | | | | <b>CAPTURE/COMPARE mode</b> – If the timer is enabled, the timer output signal is complemented after timer Reload. | | | | <ul> <li>0 = Counting starts on the first rising edge of the timer Input signal.</li> <li>The current count is captured on subsequent rising edges of the timer input signal.</li> </ul> | | | | <ul> <li>1 = Counting starts on the first falling edge of the timer input signal.</li> <li>The current count is captured on subsequent falling edges of the timer input signal.</li> </ul> | | <b>Bit Position</b> | Value (H | ) Description (Continued) | |---------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <b>PWM DUAL OUTPUT mode</b> – If enabled, the timer output is set=TPOL after PWM match and set = TPOL after Reload. If enabled the timer output complement takes on the opposite value of the timer output. The PWMD field in the T0CTL1 Register determines an optional added delay on the assertion (Low to High) transition of both timer output and the timer output complement for deadband generation. | | | | CAPTURE RESTART mode – If the timer is enabled, the timer output signal is complemented after timer Reload. 0 = Count is captured on the rising edge of the timer input signal. 1 = Count is captured on the falling edge of the timer input signal. ANALOG COMPARATOR COUNTER mode – If the timer is enabled, the timer output signal is complemented after timer Reload. 0 = Count is captured on the rising edge of the timer input signal. 1 = Count is captured on the falling edge of the timer input signal. TRIGGERED ONE-SHOT mode – If the timer is enabled, the timer output signal is complemented after timer Reload. 0 = The timer triggers on a Low to High transition on the input. 1 = The timer triggers on a High to Low transition on the input. | | [5–3] | | PRES | | | 000<br>001<br>010<br>011<br>100<br>101<br>110 | The timer input clock is divided by 2 <sup>PRES</sup> , where PRES is set from 0 to 7. The prescaler is reset each time the timer is disabled. This ensures proper clock division each time the timer is restarted. Divide by 1 Divide by 2 Divide by 4 Divide by 8 Divide by 16 Divide by 32 Divide by 64 Divide by 128 | | <b>Bit Position</b> | Value (H) | Description (Continued) | |---------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | - | TMODE[2:0] | | 2:0 | 0000<br>0001<br>0010<br>0011<br>0100<br>0101 | This field, along with the TMODE [3] bit in T0CTL0 register, determines the operating mode of the timer. TMODE[3:0] selects from the following modes: ONE-SHOT mode CONTINUOUS mode COUNTER mode PWM SINGLE OUTPUT mode CAPTURE mode COMPARE mode | | | 0110<br>0111<br>1000<br>1001<br>1010<br>1011 | GATED mode CAPTURE/COMPARE mode PWM DUAL OUTPUT mode CAPTURE RESTART mode COMPARATOR COUNTER mode TRIGGERED ONE-SHOT mode | # Multi-Channel PWM Timer The Z16FMC includes a Multi-Channel PWM optimized for motor control applications. The PWM includes the following features: - Six independent PWM outputs or three complementary PWM output pairs. - Programmable deadband insertion for complementary output pairs. - Edge-aligned or center-aligned PWM signal generation. - PWM off-state is an option bit programmable. - PWM outputs driven to off-state on System Reset. - Asynchronous disabling of PWM outputs on system fault. Outputs are forced to offstate. - Fault inputs generate pulse-by-pulse or hard shutdown. - 12-bit reload counter with 1, 2, 4, or 8 programmable clock prescaler. - High current source and sink on all PWM outputs. - PWM pairs used as general purpose inputs when outputs are disabled. - ADC synchronized with PWM period. - Synchronization for current-sense sample and hold. - Narrow pulse suppression with programmable threshold. ## **Architecture** The PWM unit consists of a master timer to generate the modulator time base and six independent compare registers to set the PWM for each output. The six outputs are designed to provide control signals for inverter drive circuits. The outputs are grouped into pairs consisting of a high-side driver and a low-side driver output. The output pairs are programmable to operate independently or as complementary signals. In complementary output mode, a programmable dead-time is inserted to ensure non-over-lapping signal transitions. The master count and compare values feed into modulator logic which generates the proper transitions in the output states. Output polarity and fault/off-state control logic allows programming of the default off-states which forces the outputs to a safe state in the event a fault in the motor drive is detected. Figure 11 displays the architecture of the PWM modulator. Figure 11. PWM Block Diagram # **Operation** ## **PWM Option Bits** To protect the configuration of critical PWM parameters, settings to enable output channels and the default off-state are maintained as user option bits. These values are set when the user program code is written to the part and the software cannot change these values (see the Option Bits chapter on page 249). ## **PWM Output Polarity and Off-State** The default off-state and polarity of the PWM outputs are controlled by the option bits PWMHI and PWMLO. The PWMHI option controls the off-state and polarity for PWM high-side outputs PWMH0, PWMH1 and PWMH2. The PWMLO option controls the off-state and polarity for low-side outputs PWML0, PWML1 and PWML2. The off-state is the value programmed in the option bit. For example, programming PWMHI to 1 makes the off-state of PWMH0, PWMH1 and PWMH2 a High logic value and the active state a Low logic value. Conversely, programming PWMHI to 0 causes the off-state to be a Low logic value. PWMLO is programmed in a similar manner. #### **PWM Enable** The MCEN option bit enables output pairs PWM0, PWM1 and PWM2. If the Motor Control option is not enabled, the PWM outputs remain in a high-impedance state after reset and is used as alternate functions like general purpose input. If the Motor Control option is enabled, following a Power-On Reset (POR) the PWM pins enter a high impedance state. As the internal reset proceeds, the PWM outputs are forced to the off-state as determined by the PWMHI and PWMLO off-state option bits. ### **PWM Reload Event** To prevent erroneous PWM pulse-widths and periods, registers that control the timing of the output are buffered. Buffering causes all the PWM compare values to update. In other words, the registers controlling the duty cycle and clock source prescaler only take effect on a PWM reload event. A PWM reload event is configured to occur at the end of each PWM period or only every 2, 4, or 8 PWM periods by setting the RELFREQ bits in the PWM Control 1 Register (PWMCTL1). Software indicates that all new values are ready by setting the READY bit in the PWM Control 0 Register (PWMCTL0) to 1. When the READY bit is set to 1, the buffered values take effect at the next reload event. #### **PWM Prescaler** The prescaler decreases the PWM clock signal by factors of 1, 2, 4, or 8 with respect to the system clock. The PRES[1:0] bit field in the PWM Control 1 Register (PWMCTL1) controls prescaler operation. This 2-bit PRES field is buffered so that the prescale value only changes on a PWM Reload event. ### **PWM Period and Count Resolution** The PWM counter operates in two modes to allow edge-aligned and center-aligned outputs. Figures 12 and 13illustrate edge and center-aligned PWM outputs. The mode in which the PWM operates determine the period of the PWM outputs (PERIOD). The programmed duty-cycle (PWMDC) and the programmed deadband time (PWMDB) deter- mine the active time of a PWM output. The following sections describe the PWM TIMER modes and the registers controlling the duty-cycle and deadband time. Figure 12. Edge-Aligned PWM Output Figure 13. Center-Aligned PWM Output #### **EDGE-ALIGNED Mode** In EDGE-ALIGNED PWM mode, a 12-bit up counter creates the PWM period with a minimum resolution equal to the PWM clock source period. The counter counts up to the Reload value, resets to 000H and then resumes counting. $$Edge-Aligned PWM Mode Period = \frac{Prescaler \times Reload Value}{f_{PWMclk}}$$ #### **CENTER-ALIGNED Mode** In CENTER-ALIGNED PWM mode, a 12-bit up/down counter creates the PWM period with a minimum resolution equal to twice the PWM clock source period. The counter counts up to the Reload value and then counts down to 0. Center-Aligned PWM Mode Period = $$\frac{2 \times Prescaler \times Reload \ Value}{f_{PWMclk}}$$ # **PWM Duty Cycle Registers** The PWM duty cycle registers (PWMH0D, PWML0D, PWMH1D, PWML1D, PWMH2D, PWML2D) contain a 16-bit signed value where bit 15 is the sign bit. The duty cycle value is compared to the current 12-bit unsigned PWM count value. If the PWM duty cycle value is set less than or equal to 0, the PWM output is deasserted for full PWM period. If the PWM duty cycle value is set to a value greater than the PWM Reload value, the PWM output is asserted for full PWM period. # **Independent and Complementary PWM Outputs** The six PWM outputs are configured to operate independently or as three complementary pairs. Operation as six independent PWM channels are enabled by setting the INDEN bit in the PWM Control 1 Register (PWMCTL1). In INDEPENDENT mode, each PWM output uses its own PWM duty cycle value. When PWM outputs are configured to operate as three complementary pairs, the PWM duty cycle values PWMH0D, PWMH1D and PWMH2D control the modulator output. In COMPLEMENTARY OUTPUT mode deadband time is also inserted. The POLx bits in the <CrossRef>PWM Control 1 Register (PWMCTL1) select the relative polarity of the high- and low-side signals. As illustrated in Figures 12 and 13, when the POLx bits are cleared to 0, the PWM high-side output will start in the on-state and transits to the off-state when the PWM timer count reaches the programmed duty cycle. The low-side PWM value starts in the off-state and transits to the on-state as the PWM timer count reaches the value in the associated duty cycle register. Alternately, setting the POLx causes the high-side output to start in the off-state and the low-side output to start in the on-state. ### Manual Off-state Control of PWM Output Channels Each PWM output is controlled directly by the modulator logic or set to the off-state. To manually set the PWM output to the off-state, set the OUTCTL bit and the associated OUTx bits in the PWM Output Control Register (PWMOUT). Off-state control operates individually by channel. For example, suppressing a single output of pair allows the complementary channel to continue operating. Similarly, if the outputs are operating independently disabling one output channel has no effect on the other PWM outputs. #### **Deadband Insertion** When the PWM outputs are configured to operate as complementary pairs, an 8-bit deadband value is defined in the PWM Deadband Register (PWMDB). Inserting deadband time causes the modulator to separate the deassertion of one PWM signal from the assertion of its complement. This action is essential for many motor control applications to prevent simultaneous turn-on of the high-side and low-side drive transistors. The deadband counter directly counts system clock cycles and is unaffected by PWM prescaler settings. The width of this deadband is the number of system clock cycles specified in the <Cross-Ref>PWM Deadband Register (PWMDB). The minimum deadband duration is zero system clocks and the maximum time is 255 system clocks. Both PWM outputs of a complementary pair is deasserted during the deadband period. Generation of deadband time does not alter the PWM period but the deadband time is subtracted from the active time of the PWM outputs. Figures 12 and 13 display the effect of deadband insertion on the PWM output. #### Minimum PWM Pulse Width Filter The PWM modulator is capable of producing pulses as narrow as a single system clock cycle in width. The response time of external drive circuit is slower than the period of a system clock. Therefore, a filter is implemented to enforce a minimum width pulse on the PWM output pins. All output pulses, either High or Low, must be at least the minimum number of PWM clock cycles (for more details, see the <a href="PWM Prescaler">PWM Prescaler</a> section on page 86) in width as specified in the PWM Minimum Pulse Width Filter (PWMMPF) register. If the expected pulse width is less than the threshold, the associated PWM output does not change state until the duty cycle value has changed sufficiently to allow pulse generation of an acceptable width. The minimum pulse width filter also accounts for the duty cycle variation caused by the deadband insertion. The PWM output pulse is filtered even if the programmed duty cycle is greater than the threshold but the decrease in pulse width because of deadband insertion causes the pulse to be too narrow. The pulse width filter value is calculated as: $$roundup(PWMMPF) = T_{minPulseOut}/(T_{systemClock} \cdot PWMprescaler)$$ where T<sub>minPulseOut</sub> is the shortest allowed pulse width on the PWM outputs (in seconds). ### Synchronization of PWM and ADC The ADC on the Z16FMC is synchronized with the PWM period. Enabling the PWM ADC trigger causes the PWM to generate an ADC conversion signal at the end of each PWM period. Additionally, in CENTER-ALINGED mode, the PWM generates a trigger at the center of the period. Setting the ADCTRIG bit in the PWM Control 0 Register (PWMCTL0) enables the ADC synchronization. ### Synchronized Current-Sense Sample and Hold The PWM controls the current-sense input sample and hold amplifier. The signal control-ling the sample/hold is configured to always sample or automatically hold when any or all the PWM High or Low outputs are in the on state. The current-sense sample and hold is controlled by the Current-Sense Sample and Hold Control Register (CSSHR0 and CSSHR1). # **PWM Timer and Fault Interrupts** The PWM generates interrupts to the CPU during any of the following events: **PWM Reload.** The interrupt is generated at the end of a PWM period when a PWM register reload occurs. **PWM Fault.** A fault condition is indicated by asserting any FAULT pins or by the assertion of the comparator. #### **Fault Detection and Protection** The Z16FMC contains hardware and software fault controls, which allow rapid deassertion of all enabled PWM output signals. A logic Low on an external fault pin (FAULT0 or FAULT1) or the assertion of the over current comparator forces the PWM outputs to the predefined off-state. Similar deassertion of the PWM outputs is accomplished in software by writing to the PWMOFF bit in the PWM Control 0 Register. The PWM counter continues to operate while the outputs are deasserted (inactive) due to one of these fault conditions. The fault inputs are individually enabled through the PWM fault control register. If a fault condition is detected and the source is enabled, the fault interrupt is generated. The PWM Fault Status Register (PWMFSTAT) is read to determine which fault source caused the interrupt. When a fault is detected and the PWM outputs are disabled, modulator control of the PWM outputs are reenabled either by the software or by the fault input signal deasserting. Selection of the reenable method is made using the PWM Fault Control Register (PWM-FCTL). Configuration of the fault modes and reenable methods allow pulse-by-pulse limiting and hard shutdown. When configured in AUTOMATIC RESTART mode, the PWM outputs are reengaged at beginning of the next PWM cycle (master timer value is equal to 0) if all fault signals are deasserted. In software controlled restart, all fault inputs must be deasserted and the fault flags must be cleared. The fault input pin is Schmitt-triggered. The input signal from the pin as well as the comparators pass though an analog filter to reject high-frequency noise. The logic path from the fault sources to the PWM output is asynchronous ensuring that the fault inputs forces the PWM outputs to their off-state even if the system clock is stopped. # **PWM Operation in CPU HALT Mode** When the CPU is operating in HALT mode, the PWM continues to operate if it is enabled. To minimize current in HALT mode, the PWM must be disabled by clearing the PWMEN bit to 0. # **PWM Operation in CPU STOP Mode** When the CPU is operating in STOP mode, the PWM is disabled as the system clock ceases to operate in STOP mode. The PWM output remains in the same state as they were prior to entering the STOP mode. In normal operation, the PWM outputs must be disabled by software prior to the CPU entering the STOP mode. A fault condition detected in STOP mode forces the PWM outputs to the predefined off-state. # Observing the State of PWM Output Channels The logic value of the PWM outputs is sampled by reading the PWMIN Register. If a PWM channel pair is disabled (option bit is not set), the associated PWM outputs are forced to high impedance and are used as general purpose inputs. # **PWM Control Register Definitions** The following sections describe the various PWM control registers. # **PWM High and Low Byte Registers** The PWM high and low byte (PWMH and PWML) registers (see Tables 52 and 53) contain the current 12-bit PWM count value. Reads from PWMH stores the value in PWML to a temporary holding register. A read from PWML always returns this temporary register value. It is not recommended to write to the PWM high and low byte registers when the PWM is enabled. There are no temporary holding registers for Write operations, so simultaneous 12-bit writes are not possible. When either the PWM high and low byte registers are written during counting, the 8-bit written value is placed in the counter (High or Low Byte) at the next clock edge. The counter continues counting from the new value. Table 52. PWM High Byte Register (PWMH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|---|------|-------|------|------|----|---|---|--|--| | Field | | Rese | erved | | PWMH | | | | | | | RESET | | 0 | Н | | 0H | | | | | | | R/W | | R/ | W | | | R/ | W | | | | | ADDR | | | | FF_E | 38CH | | | | | | | Bits | Description | |------|--------------------------------------------------------------------------------------------------------------------------| | 7:4 | These bits are reserved. | | 3:0 | PWMH – PWM High Byte PWMH is one of two bytes, {PWMH[3:0], PWML[7:0]}, which contain the current 12-bit PWM count value. | #### Table 53. PWM Low Byte Register (PWML) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|---|------|---|------|------|---|---|---|--|--| | Field | | PWML | | | | | | | | | | RESET | | 01H | | | | | | | | | | R/W | | | | R/ | W | | | | | | | ADDR | | | | FF_E | 38DH | | | | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------| | 7:4 | These bits are reserved. | | 3:0 | PWML – PWM Low Byte PWML is one of two bytes, {PWMH[3:0], PWML[7:0]}, which contain the current 12-bit PWM count value. | # **PWM Reload High and Low Byte Registers** The PWM reload high and low byte (PWMRH and PWMRL) registers (see Tables 54 and 55) store a 12-bit reload value, {PWMRH[3:0], PWMRL[7:0]}. The PWM reload value is held in buffer registers. The PWM reload value written to the buffer registers are not used by the PWM generator until the next PWM reload event occurs. Reads from these registers always return the values from the buffer registers. PS028702-1210 PRELIMINARY Multi-Channel PWM Timer $$\label{eq:edge-Aligned PWM Mode Period} \ = \ \frac{Prescaler \times Reload\ Value}{f_{PWMclk}}$$ $$Center-Aligned \ PWM \ Mode \ Period \ = \ \frac{2 \times Prescaler \times Reload \ Value}{f_{PWMclk}}$$ Table 54. PWM Reload High Byte Register (PWMRH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|---|----------------|---|------|------|---|---|---|--| | Field | | Reserved PWMRH | | | | | | | | | RESET | | 0 | Н | | FH | | | | | | R/W | | R/W R/W | | | | | | | | | ADDR | | | | FF_E | 38EH | | | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | These bits are reserved. | | 3:0 | PWMRH – Reload Register High Byte PWMRH is one of two bytes, {PWMRH[3:0], PWMRL[7:0]}, which form the 12-bit Reload value, {PWMRH[3:0], PWMRL[7:0]}. This value sets the PWM period | #### Table 55. PWM Reload Low Byte Register (PWMRL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|------|------|---|---|---| | Field | | | | PWI | MRL | | | | | RESET | | | | F | F | | | | | R/W | | | | R/ | W | | | | | ADDR | | | | FF_E | 38FH | | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | These bits are reserved. | | 3:0 | PWMRL – Reload Register Low Byte PWMRL is one of two bytes, {PWMRH[3:0], PWMRL[7:0]}, which form the 12-bit Reload value, {PWMRH[3:0], PWMRL[7:0]}. This value sets the PWM period. | ### PWM 0-2 Duty Cycle High and Low Byte Registers The PWM 0–2 H/L (High side/Low side) duty cycle high and low byte (PWMxDH and PWMxDL) registers (see Tables 56 and 57) set the duty cycle of the PWM signal. This 14-bit signed value is compared to the PWM count value to determine the PWM output. Reads from these registers always return the values from the temporary holding registers. The PWM generator does not use the PWM duty cycle value until the next PWM reload event occurs. PWM Duty Cycle = $$100 \times \frac{PWM \text{ Duty Cycle Value}}{PWM \text{ Reload Value}}$$ Writing a negative value (DUTYH[7] = 1) forces the PWM to be OFF for the full PWM period. Writing a positive value greater than the 12-bit PWM reload value forces the PWM to be ON for the full PWM period. Table 56. PWM 0-2 H/L Duty Cycle High Byte Register (PWMHxDH, PWMLxDH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|------|----------|-----------|-----------|----------|----------|----------|---|--| | Field | SIGN | Rese | erved | DUTYH | | | | | | | RESET | Х | Х | X | | | X_XXXX | | | | | R/W | R/W | R/ | W | | | R/W | | | | | ADDR | | F_E390H, | FF_E392H, | FF_E394H, | FF_E396H | FF_E398H | FF_E39AH | | | Table 57. PWM 0-2 H/L Duty Cycle Low Byte Register (PWMHxDL, PWMLxDL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|-----------|-----------|-----------|----------|------------|------------|---| | Field | | | | DU. | TYL | | | | | RESET | | | | XX | ΚΗ | | | | | R/W | | | | R/ | W | | | | | ADDR | | FF_E391H, | FF_E393H, | FF_E395H, | FF_E397H | , FF_E399H | , FF_E39BH | I | | <b>Bit Position</b> | Value (H) | Description | |------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | | Duty Cycle Sign | | SIGN | 0 | Duty cycle is a positive two's complement number. | | | 1 | Duty cycle is a negative two's complement number. Output is forced to the off-state. | | [6:0], [7:0]<br>DUTYH and<br>DUTYL | | PWM Duty Cycle High and Low Bytes These two bytes, {DUTYH[7:0], DUTYL[7:0]}, form a 14-bit signed value (bits 5 and 6 of the High byte are always 0). The value is compared to the current 12-bit PWM count. | # **PWM Control 0 Register** The PWM Control 0 Register (PWMCTL0) controls PWM operation. #### Table 58. PWM Control 0 Register (PWMCTL0) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------|--------|-------|----------|---------|----------|-------|-------| | Field | PWMOFF | OUTCTL | ALIGN | Reserved | ADCTRIG | Reserved | READY | PWMEN | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | | FF_E | 380H | | | | | Bit Position | Value (H) | Description | |-----------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>PWMOFF | 0 | Place PWM outputs in an OFF state Disable modulator control of the PWM pins. Outputs are in a predefined OFF state. This action is not dependent on the Reload event. | | _ | 1 | Reenable modulator control of PWM pins at next PWM Reload event. | | [6]<br>OUTCTL | 0 | PWM output control PWM outputs are controlled by the pulse-width modulator. | | _ | 1 | PWM outputs selectively disabled (set to off-state) according to values in the OUTx bits of the PWMOUT Register. | | [5]<br>ALIGN | 0 | PWM edge alignment PWM outputs are edge aligned. | | <del>-</del> | 1 | PWM outputs are center aligned. | | [4]<br>Reserved | | Reserved. | | [3]<br>ADCTRIG | 0 | ADC trigger enable No ADC trigger pulses. | | _ | 1 | ADC trigger enabled. | | [2]<br>Reserved | 0 | Reserved. | | [1]<br>READY | 0 | Values ready for next reload event PWM values (prescale, period and duty cycle) are not ready. Do not use values in holding registers at next PWM reload event. | | _ | 1 | PWM values (prescale, period and duty cycle) are ready. Transfer all values from temporary holding registers to working registers at next PWM reload event. | | [0]<br>PWMEN | 0 | PWM Enable PWM is disabled and enabled PWM output pins are forced to default off- state. PWM master counter is stopped. | | _ | 1 | PWM is enabled and PWM output pins are enabled as outputs. | # **PWM Control 1 Register** The PWM Control 1 (PWMCTL1) register controls portions of PWM operation. Table 59. PWM Control 1 Register (PWMCTL1) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------------|---|-------|-------|-------|-------|-----------|---| | Field | RLFREQ[1:0] | | INDEN | Pol45 | Pol23 | Pol10 | PRES[1:0] | | | RESET | 00 | | 0 | 0 | 0 | 0 | 00 | | | R/W | R/W | | R/W | R/W | R/W | R/W | R/ | W | | ADDR | | | | FF_E | 381H | | | | | <b>Bit Position</b> | Value (H) | Description | |---------------------|-----------|--------------------------------------------------------------------------------| | [7:6] | | Reload Event Frequency | | RLFREQ[1:0] | | This bit field is buffered. Changes to the reload event frequency takes effect | | | | at the end of the current PWM period. Reads always return the bit values | | | | from the temporary holding register. | | | 00 | PWM reload event occurs at the end of every PWM period. | | | 01 | PWM reload event occurs once every two PWM periods. | | | 10 | PWM reload event occurs once every four PWM periods. | | | 11 | PWM reload event occurs once every eight PWM periods. | | [5] | | Independent PWM Mode Enable | | INDEN | 0 | PWM outputs operate as three complementary pairs. | | - | 1 | PWM outputs operate as six independent channels. | | [4] | 1 | Invert output polarity for channel pair PWM2. | | Pol2 | 0 | Non-inverted polarity for channel pair PWM2. | | [3] | 1 | Invert output polarity for channel pair PWM1. | | Pol1 | 0 | Non-inverted polarity for channel pair PWM1. | | [2] | 1 | Invert output polarity for channel pair PWM0. | | Pol0 | 0 | Non-inverted polarity for channel pair PWM0. | | [1:0] | | PWM Prescaler | | PRES | | The prescaler divides down the PWM input clock (either the system clock or | | | | the PWMIN external input). This field is buffered. Changes to this field take | | | | effect at the next PWM reload event. Reads always return the values from | | | | the temporary holding register. | | | 00 | Divide by 1 | | | 01 | Divide by 2 | | | 10 | Divide by 4 | | | 11 | Divide by 8 | ### **PWM Deadband Register** The PWM deadband (PWMDB) register (see Table 60) stores the 8-bit PWM deadband value. The deadband value determines the number of PWM input cycles to use for the deadband time for complementary PWM output pairs. When counting PWM input cycles, the PWM input signal is used directly (no prescaler). The minimum deadband value is 1. Maximum deadband time is programmed by setting a value of 00h. This register is written only once following a System Reset event. All other writes are ignored. Table 60. PWM Deadband Register (PWMDB) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|------------|-----|---|------|------|---|---|---|--|--| | Field | PWMDB[7:0] | | | | | | | | | | | RESET | | 01H | | | | | | | | | | R/W | | R/W | | | | | | | | | | ADDR | | | | FF_E | 382H | | | | | | | <b>Bit Position</b> | Value (H) | Description | |---------------------|-----------|-------------------------------------------------------------------------------------------------------------------------| | [7:0]<br>PWMDB[7:0] | | PWM Deadband Sets the PWM deadband period for which both PWM outputs of a complementary PWM output pair are deasserted. | #### **PWM Minimum Pulse Width Filter** The value in the PWMMPF Register determines the minimum width pulse, either High or Low, generated by the PWM module. The minimum pulse width period is calculated as: $$T_{minPulseOut} = \frac{PWMDB + PWMMPF}{T_{systemClock} \cdot PwmPrescale}$$ Table 61. PWM Minimum Pulse Width Filter (PWMMPF) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-------------|-----|---|------|------|---|---|---|--|--| | Field | PWMMPF[7:0] | | | | | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | ADDR | | | | FF_E | 383H | | | | | | | Bits | Description | |------|------------------------------------------------------------------------------------------------| | 7:0 | PWMMPF – Minimum Pulse Filter Sets the minimum allowed output pulse width in PWM clock cycles. | PS028702-1210 PRELIMINARY Multi-Channel PWM Timer ### **PWM Fault Mask Register** The PWM fault mask register, enables individual fault sources. When an input is asserted, PWM behavior is determined by the <CrossRef>PWM Fault Control Register (PWM-FCTL). The PWM Fault Mask (PWMF) the Comparator 0-3 outputs generate PWM faults and the associated fault system exception. The bits in this register only be set. All other writes are ignored. Table 62. PWM Fault Mask Register (PWMFM) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|---|--------|----------|------|--------|--------|-------| | Field | Reserved | | DBGMSK | Reserved | | F1MASK | C0MASK | FMASK | | RESET | 00 | | 0 | 000 | | 0 | 0 | 0 | | R/W | R | | R/W1 | F | ₹ | R/W1 | R/W1 | R/W1 | | ADDR | | | | FF_E | 384H | | | | | <b>Bit Position</b> | Value (H) | Description | |---------------------|------------------|--------------------------------------------------------| | [7:6]<br>Reserved | | Must be 0 | | [5] | | Debug Entry Fault Mask | | DBGMSK | 0 | Entering CPU DEBUG mode generates a PWM Fault. | | | 1 | Entering CPU DEBUG mode does not generate a PWM Fault. | | [4:3]<br>Reserved | | Must be 0 | | [2] | | Fault 1 Fault Mask | | F1MASK | 0 | Fault 1 generates a PWM Fault. | | | 1 | Fault 1 does not generate a PWM Fault. | | [1] | | Comparator Fault Mask | | C0MASK | 0 | Comparator generates a PWM Fault. | | | 1 | Comparator does not generate a PWM Fault. | | [0] | | Fault Pin Mask | | FOMASK | 0 | Fault 0 pin generates a PWM Fault. | | | 1 | Fault 0 pin does not generate a PWM Fault. | | Note: This reg | gister is writte | n to once, W1 only. | ### **PWM Fault Status Register** The PWM fault status (PWMFSTAT) register provides status of fault inputs and timer reload. The fault flags indicate the fault source, which is active. If a fault source is masked, the flag in this register is not set when the source is asserted. The reload flag is set when the timer compare values are updated. Clear flags by writing 1 to the flag bits. Fault flag bits are cleared only if the associated fault source has deasserted. **Table 63. PWM Fault Status Register (PWMFSTAT)** | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---------|----------|---------|----------|------|--------|--------|-------| | Field | RLDFlag | Reserved | DBGFLAG | Reserved | | F1FLAG | C0FLAG | FFLAG | | RESET | U | 0 | U | 00 | | U | U | U | | R/W | R/W1C | R | R/W1C | R | | R/W1C | R/W1C | R/W1C | | ADDR | | | | FF_E | 385H | | | | | Bit Position | Value (H) | Description | |-------------------|-----------|---------------------------------------------------------------------------------------------------------------------| | [7]<br>RLDFlag | | Reload Flag This bit is set and latched when a PWM timer reload occurs. Writing a 1 to this bit clears the flag. | | [6]<br>Reserved | 0 | Reserved<br>Always reads 0. | | [5]<br>DBGFLAG | | Debug Flag This bit is set and latched when DEBUG mode is entered. Writing a 1 to this bit clears the flag. | | [4:3]<br>Reserved | 0 | Reserved Always reads 0. | | [2]<br>F1FLAG | | Fault1 Flag This bit is set and latched when fault1 is asserted. Writing a 1 to this bit clears the flag. | | [1]<br>C0FLAG | | Comparator 0 Flag This bit is set and latched when comparator is asserted. Writing a 1 to this bit clears the flag. | | [0]<br>FFLAG | | Fault Flag This bit is set and latched when the fault0 input is asserted. Writing a 1 to this bit clears the flag. | ### **PWM Fault Control Register** The PWM fault control (PWMFCTL) register (see Table 64), determines how the PWM recovers from a fault condition. Settings in this register select automatic or software controlled PWM restart. **Table 64. PWM Fault Control Register (PWMFCTL)** | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|--------|---------|---------|--------|--------|-----------|-----------| | Field | Reserved | DBGRST | CMP1INT | CMP1RST | CMPINT | CMPRST | Fault0INT | Fault0RST | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | | | | R/W | ADDR | | | | FF_E | 388H | | | | | Bit Position | Value (H) | Description | |----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | | Reserved | | Reserved | 0 | | | [6]<br>DBGRST | 0 | <b>DebugRestart</b> Automatic recovery. PWM resumes control of outputs when all fault sources have deasstered and a new PWM period begins. | | | 1 | Software controlled recovery. PWM resumes control of outputs only after all fault sources have deasserted and all fault flags are cleared and a PWM reload occurs. | | [5]<br>CMP1INT | 0 | Comparator 1 Interrupt Interrupt on comparator assertion disabled. | | | 1 | Interrupt on comparator assertion enabled. | | [4]<br>CMP1RST | 0 | Comparator 1 Restart Automatic recovery. PWM resumes control of outputs when all fault sources have deasstered. | | | 1 | <b>Software Controlled Recovery.</b> PWM resumes control of outputs only after all fault sources have deasserted and all fault flags are cleared and a PWM reload occurs. | | [3<br>CMP0INT | 0 | Comparator 0 Interrupt Interrupt on comparator 0 assertion disabled. | | | 1 | Interrupt on comparator 0 assertion enabled. | | [2]<br>CMP0RST | 0 | Comparator 0 Restart Automatic recovery. PWM resumes control of outputs when all fault sources have deasstered. | | | 1 | <b>Software Controlled Recovery</b> . PWM resumes control of outputs only after all fault sources have deasserted and all fault flags are cleared and a PWM reload occurs. | | Bit Position | Value (H) | Description | |--------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [1] | | Fault 0 Interrupt | | Fault0INT | 0 | Interrupt on fault 0 pin assertion disabled. | | | 1 | Interrupt on Fault0 pin assertion enabled. | | [0] | | Fault 0 Restart | | Fault0RST | 0 | Automatic recovery. PWM resumes control of outputs when all fault sources have deasstered. | | | 1 | <b>Software Controlled Recovery</b> . PWM resumes control of outputs only after all fault sources have deasserted and all fault flags are cleared and a PWM reload occurs. | # **PWM Input Sample Register** PWM pin value is sampled by reading this register. **Table 65. PWM Input Sample Register (PWMIN)** | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|-------|------|------|------|------|------|------| | Field | Reserved | FAULT | IN2L | IN2H | IN1L | IN1H | IN0L | IN0H | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R/W | ADDR | | | | FF_E | 386H | | | | | Bit Position | Value (H) | Description | |---------------------------------------|-----------|------------------------------------------------| | [7]<br>Reserved | | Must be 0. | | [6] | | Sample Fault0 pin | | FAULT | 0 | A Low-level signal was read on the fault pin. | | | 1 | A High-level signal was read on the fault pin. | | [5:0] | | Sample PWM pins | | IN2L/IN2H/<br>IN1L/IN1H/<br>IN0L/IN0H | 0 | A Low-level signal was read on the pins. | | | 1 | A High-level signal was read on the pins. | # **PWM Output Control Register** The PWM output control (PWMOUT) register enables modulator control of the six PWM output signals. Output control is enabled by the OUTCTL bit in the PWMCTL0 Register. The PWM continues to operate but has no effect on the disabled PWM pins. If a fault condition is detected, all PWM outputs are forced to their selected off state. Table 66. PWM Output Control Register (PWMOUT) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|----------|-------|-------|-------|-------|-------|-------| | Field | Reserved | Reserved | OUT2L | OUT2H | OUT1L | OUT1H | OUT0L | OUT0H | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | ADDR | | | | FF_E | 387H | | | | | <b>Bit Position</b> | Value (H) | Description | |---------------------|-----------|--------------------------------------------------------------| | [7,6]<br>Reserved | | Must be 0. | | [5, 3, 1] | | PWM 2L/1L/0L output configuration | | OUT2L/ | 0 | PWM 2L/1L/0L output signal is enabled and controlled by PWM. | | OUT1L/<br>OUT0L | 1 | PWM 2L/1L/0L output signal is in low-side off-state. | | [4, 2, 0] | | PWM 2H/1H/0H output configuration | | OUT2H/ | 0 | PWM 2H/1H/0H output signal is enabled and controlled by PWM. | | OUT1H/<br>OUT0H | 1 | PWM 2H/1H/0H output signal is in high-side off-state. | # **Current-Sense Sample and Hold Control Registers** The current-sense sample/hold control register defines the behavior of the dedicated current sense sample and hold inputs to the ADC from the operational amplifier. These input hold the current input value whenever all high-side outputs or all low-side outputs are in the on-state. The register bits control which PWM outputs must be asserted to activate the internal hold signal. Disabling the HEN, LEN, NHEN and NLEN bits allows software control of the input sample/hold by writing the SHPOL bit. Table 67. Current-Sense Sample and Hold Control Register (CSSHR0 and CSSHR1) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-----|------|----------|------------|--------|--------|--------| | Field | SHPOL | HEN | NHEN | LEN | NLEN | SHPWM2 | SHPWM1 | SHPWM0 | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | FI | E38AH ar | nd FF_E38B | SH. | | | | <b>Bit Position</b> | Value (H) | Description | |---------------------|-----------|--------------------------------------------------| | [7]<br>SHPOL | 0 | Sample Hold Polarity Hold when terms are active. | | SHF OL | 1 | Hold when terms are not active. | PS028702-1210 PRELIMINARY Multi-Channel PWM Timer ### Z16FMC Series Motor Control MCUs Product Specification 103 | <b>Bit Position</b> | Value (H) | Description | |---------------------|-----------|----------------------------------------------------------------| | [6] | | High Side Active enable | | HEN | 0 | Ignore Product of PWMH0, PWMH1, PWMH2 in sample/hold equation. | | | 1 | Hold when PWMH0, PWMH1, PWMH2 are all active. | | [5] | | High Side inactive enable | | NHEN | 0 | Ignore product of PWMH0, PWMH1, PWMH2 in sample/hold equation. | | | 1 | Hold when are all active. | | [4] | | Low Side Active enable | | LEN | 0 | Ignore product of PWML0, PWML1, PWML2 in sample/hold equation. | | | 1 | Hold when PWML0, PWML1, PWML2 are all active. | | [3] | | Low Side Inactive enable | | NLEN | 0 | Ignore product of PWML0, PWML1, PWML2 in sample/hold equation. | | | 1 | Hold when PWML0, PWML1, PWML2 are all active. | | [2] | | PWM channel2 Sample/Hold Enable | | SHPWM2 | 0 | Channel 2 terms are not used in sample/hold equation. | | | 1 | Channel 2 terms are used in sample/hold equation. | | [1] | | PWM channel1 sample/hold equation | | SHPWM1 | 0 | Channel 1 terms are not used in sample/hold equation. | | | 1 | Channel 1 terms are used in sample/hold equation. | | [0] | | PWM channel0 sample/hold equation | | SHPWM0 | 0 | Channel 0 terms are not used in sample/hold equation. | | | 1 | Channel 0 terms are used in sample/hold equation. | | | | | # Watchdog Timer The Watchdog Timer (WDT) helps protect against corrupt or unreliable software, power faults and other system-level problems which place the Z16FMC device into unsuitable operating states. The WDT includes the following features: - On-chip RC oscillator - A selectable timeout response: short reset or system exception - 16-bit programmable timeout value # **Operation** The WDT is a retriggerable one-shot timer that resets or interrupts the Z16FMC device when the WDT reaches its terminal count. The WDT uses its own dedicated on-chip RC oscillator as its clock source. The WDT features only two modes of operation – on and off. After it is enabled, the WDT always counts and must be refreshed to prevent a timeout. An enable is performed by executing the WDT instruction or by setting the WDT\_AO option bit. The WDT\_AO bit enables the WDT to operate all the time, even if a WDT instruction has not been executed. To minimize power consumption, the RC oscillator is disabled. The RC oscillator is disabled by clearing the WDTEN bit in the Oscillator Control Register. If the RC oscillator is disabled, the WDT will not operate. The WDT is a 16-bit reloadable downcounter that uses two 8-bit registers in the CPU register space to set the reload value. The nominal WDT timeout period is given by the following equation: WDT Time-out Period (ms) = $$\frac{\text{WDT Reload Value}}{10}$$ where the WDT reload value is the decimal value of the 16-bit value given by {WDTH[7:0], WDTL[7:0]} and the typical Watchdog Timer RC oscillator frequency is 10 kHz. Table 68 provides information about approximate timeout delays for the minimum, default and maximum WDT reload values. **Table 68. Watchdog Timer Approximate Timeout Delays** | WDT Reload Value | WDT Reload Value | (with 10 | Approximate Timeout Delay ) kHz typical WDT oscillator frequency) | |------------------|------------------|----------|-------------------------------------------------------------------| | (Hex) | (Decimal) | Typical | Description | | 0400 | 1024 | 102.4 ms | Reset value timeout delay | | FFFF | 65,536 | 6.55 s | Maximum timeout delay | # **Watchdog Timer Refresh** When enabled first, the WDT is loaded with the value in the Watchdog Timer Reload registers. The WDT then counts down to 0000H unless a WDT instruction is executed by the CPU. Execution of the WDT instruction causes the downcounter to be reloaded with the WDT Reload value stored in the Watchdog Timer Reload registers. Counting resumes following the reload operation. When the Z16FMC device is operating in DEBUG mode (through the OCD), the WDT is continuously refreshed to prevent spurious WDT time-outs. # Watchdog Timer Timeout Response The WDT times out when the counter reaches 0000H. A timeout of the WDT generates either a system exception or a short reset. The WDT\_RES option bit determines the timeout response of the WDT. For information about programming of the WDT\_RES option bit, see the Option Bits chapter on page 249. #### **WDT System Exception in Normal Operation** If configured to generate a system exception when a timeout occurs, the WDT issues an exception request to the interrupt controller. The CPU responds to the request by fetching the System Exception vector and executing code from the vector address. After timeout and system exception generation, the WDT is reloaded automatically and continues counting. #### **WDT System Exception in STOP Mode** If configured to generate a system exception when a timeout occurs and the Z16FMC device is in STOP mode, the WDT automatically initiates a Stop Mode Recovery and generates a system exception request. Both the WDT status bit and the STOP bit in the Reset Status and Control Register are set to 1 following WDT timeout in STOP mode. For detailed information, see the Reset and Stop Mode Recovery chapter on page 29. Following completion of the Stop Mode Recovery, the CPU responds to the system exception request by fetching the System Exception vector and executing code from the vector address. #### **WDT Reset in Normal Operation** If configured to generate a Reset when a timeout occurs, the WDT forces the device into the Reset state. The WDT status bit in the <u>Reset Status and Control Register</u> is set to 1. For more information about Reset and the WDT status bit, see the the <u>Reset and Stop Mode Recovery</u> chapter on page 29. Following a Reset sequence, the WDT Counter is initialized with its reset value. #### **WDT Reset in STOP Mode** If enabled in STOP mode and configured to generate a Reset when a timeout occurs and the device is in STOP mode, the WDT initiates a Stop Mode Recovery. Both the WDT status bit and the STOP bit in the Reset Status and Control Register are set to 1 following WDT timeout in STOP mode. For detailed information, see the Reset and Stop Mode Recovery chapter on page 29. ### Watchdog Timer Reload Unlock Sequence Writing the unlock sequence to the Watchdog Timer Reload High (WDTH) register address unlocks the two Watchdog Timer Reload registers (WDTH and WDTL) to allow changes to the timeout period. These Write operations to the WDTH Register address produce no effect on the bits in the WDTH Register. The locking mechanism prevents spurious writes to the reload registers. The following sequence is required to unlock the Watchdog Timer Reload registers (WDTH and WDTL) for write access: - 1. Write 55H to the Watchdog Timer Reload High register (WDTH). - 2. Write AAH to the Watchdog Timer reload high register (WDTH). - 3. Write the appropriate value to the Watchdog Timer reload high register (WDTH). - 4. Write the appropriate value to the Watchdog Timer reload low register (WDTL). All steps of the WDT reload unlock sequence must be written in the order just listed. The value in the Watchdog Timer Reload registers is loaded into the counter every time a wDT instruction is executed. # **Watchdog Timer Register Definitions** # Watchdog Timer Reload High and Low Byte Registers The Watchdog Timer reload high and low byte (WDTH, WDTL) registers (see Tables 69 and 70) form the 16-bit reload value that is loaded into the WDT when a WDT instruction executes. The 16-bit reload value is {WDTH[7:0], WDTL[7:0]}. Writing to these registers following the unlock sequence sets the appropriate reload value. Reading from these registers returns the current WDT count value. Caution: The 16-bit WDT Reload Value must not be set to a value less than 0004H. #### Table 69. Watchdog Timer Reload High Byte Register (WDTH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---------------|---------------|--------------|----------------|---------------|---------------|-----------|------| | Field | | | | WD | TH | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R/W | R/W* | ADDR | | | | FF_E | 042H | | | | | Note: R/W | * – Read retu | rns the curre | nt WDT count | t value. Write | sets the appr | opriate Reloa | nd Value. | | | Bits | Description | |------|-------------------------------------------------------------------------| | 15:8 | WDTH – WDT Reload High Byte | | | Most significant byte (MSB); bits[15:8] of the 16-bit WDT reload value. | #### Table 70. Watchdog Timer Reload Low Byte Register (WDTL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------------------------------------------------------------------------|----------|------|------|------|------|------|------|------| | Field | WDTL | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W* | ADDR | FF_E043H | | | | | | | | | Note: R/W* – Read returns the current WDT count value. Write sets the appropriate Reload Value. | | | | | | | | | | Bits | Description | |------|-------------------------------------------------------------------------| | 7:0 | WDTL – WDT Reload Low | | | Least significant byte (LSB); bits[7:0] of the 16-bit WDT reload value. | # LIN-UART The Local Interconnect Network Universal Asynchronous Receiver/Transmitters (LIN-UART) are full-duplex communication channels capable of handling asynchronous data transfers in standard UART applications as well as providing LIN protocol support. #### Features of the LIN-UARTs include: - 8-bit asynchronous data transfer - Selectable even and odd-parity generation and checking - Option of one or two stop bits - Selectable MULTIPROCESSOR (9-bit) mode with three configurable interrupt schemes - Separate transmit and receive interrupts or DMA requests - Framing, parity, overrun and break detection - 16-bit Baud Rate Generator (BRG), which functions as a general-purpose timer with interrupt - Driver enable output for external bus transceivers - LIN protocol support for both MASTER and SLAVE modes: - Break generation and detection - Selectable slave autobaud - Check Tx versus Rx data when sending - Configurable digital noise filter on receive data line ### **Architecture** The LIN-UART consists of three primary functional blocks: transmitter, receiver and BRG. The LIN-UART's transmitter and receiver function independently but use the same baud rate and data format. The basic UART operation is enhanced by the noise filter and IrDA blocks. Figure 14 displays the LIN-UART architecture. Figure 14. LIN-UART Block Diagram # **Operation** ### **Data Format for Standard UART Modes** The LIN-UART always transmits and receives data in an 8-bit data format with the first bit being least-significant bit. An even- or odd-parity bit or multiprocessor address/data bit is optionally added to the data stream. Each character begins with an active Low start bit and ends with either 1 or 2 active High stop bits. Figures 15 and 16 display the asynchronous data format employed by the LIN-UART without parity and with parity, respectively. Figure 15. LIN-UART Asynchronous Data Format without Parity Figure 16. LIN-UART Asynchronous Data Format with Parity # Transmitting Data using the Polled Method Observe the following steps to transmit data using the polled operating method: - 1. Write to the LIN-UART baud rate high and low byte registers to set the appropriate baud rate. - 2. Enable the LIN-UART pin functions by configuring the associated GPIO port pins for alternate function operation. - 3. If MULTIPROCESSOR mode is required, write to the LIN-UART Control 1 Register to enable MULTIPROCESSOR (9-bit) mode functions. Set the MULTIPROCESSOR mode select (MPEN) to enable MULTIPROCESSOR mode. - 4. Write to the LIN-UART Control 0 Register to: - a. Set the transmit enable bit (TEN) to enable the LIN-UART for data transmission. - b. If parity is required and MULTIPROCESSOR mode is not enabled, set the parity enable bit (PEN) and select either even- or odd parity (PSEL). - c. Set or clear the CTSE bit to enable or disable control from the remote receiver using the CTS pin. - 5. Check the TDRE bit in the LIN-UART Status 0 register to determine if the transmit data register is empty (indicated by a 1). If this register is empty, continue to Step 6. If the transmit data register is full (indicated by a 0), continue to monitor the TDRE bit until the transmit data register becomes available to receive new data. - 6. If in MULTIPROCESSOR mode, write the LIN-UART Control 1 Register to select the outgoing address bit. Set the multiprocessor bit transmitter (MPBT) if sending an address byte; clear it if sending a data byte. - 7. Write the data byte to the LIN-UART transmit data register. The transmitter automatically transfers the data to the transmit shift register and transmits the data. - 8. If MULTIPROCESSOR mode is required and MULTIPROCESSOR mode is enabled, make any changes to the multiprocessor bit transmitter (MPBT) value. - 9. To transmit additional bytes, return to Step 4. ### **Transmitting Data Using Interrupt-Driven Method** The LIN-UART transmitter interrupt indicates the availability of the transmit data register to accept new data for transmission. Observe the following steps to configure the LIN-UART for interrupt-driven data transmission: - 1. Write to the LIN-UART baud rate high and low byte registers to set the appropriate baud rate - 2. Enable the LIN-UART pin functions by configuring the associated GPIO port pins for alternate function operation. - 3. Execute a DI instruction to disable interrupts. - 4. Write to the interrupt control registers to enable the LIN-UART transmitter interrupt and set the appropriate priority. - 5. If MULTIPROCESSOR mode is required, write to the LIN-UART Control 1 Register to enable MULTIPROCESSOR (9-bit) mode functions. Set the MULTIPROCESSOR mode select (MPEN) to enable MULTIPROCESSOR mode. - 6. Write to the LIN-UART Control 0 register to: - a. Set the transmit enable bit (TEN) to enable the LIN-UART for data transmission - b. Enable parity, if MULTIPROCESSOR mode is not enabled and select either even or odd parity. - c. Set or clear the CTSE bit to enable or disable control from the remote receiver through the CTS pin. 7. Execute an EI instruction to enable interrupts. The LIN-UART is now configured for interrupt-driven data transmission. As the LIN-UART transmit data register is empty, an interrupt is generated immediately. When the LIN-UART transmit interrupt is detected and there is transmit data ready to send, the associated interrupt service rouISR performs the following: - 1. If operating in MULTIPROCESSOR mode, write the LIN-UART Control 1 Register to select the outgoing address bit: - a. Set the multiprocessor bit transmitter (MPBT) if sending an address byte; clear it if sending a data byte. - 2. Write the data byte to the LIN-UART transmit data register. The transmitter automatically transfers the data to the transmit shift register and transmits the data. - 3. Execute the IRET instruction to return from the interrupt service routine and waits for the transmit data register to again become empty. If a transmit interrupt occurs and there is no transmit data ready to send, the interrupt service routine executes the IRET instruction. When the application does have data to transmit, software sets the appropriate interrupt request bit in the interrupt controller to initiate a new transmit interrupt. Another alternative would be for software to write the data to the transmit data register instead of invoking the ISR. # Receiving Data Using Polled Method Observe the following steps to configure the LIN-UART for polled data reception: - 1. Write to the LIN-UART baud rate high and low byte registers to set the appropriate baud rate. - 2. Enable the LIN-UART pin functions by configuring the associated GPIO port pins for alternate function operation. - 3. Write to the LIN-UART Control 1 Register to enable MULTIPROCESSOR mode functions. - 4. Write to the LIN-UART Control 0 register to: - a. Set the receive enable bit (REN) to enable the LIN-UART for data reception. - b. Enable parity, if MULTIPROCESSOR mode is not enabled and select either even or odd parity. - 5. Check the RDA bit in the LIN-UART Status 0 register to determine if the receive data register contains a valid data byte (indicated by a 1). If RDA is set to 1 to indicate available data, continue to Step 6. If the receive data register is empty (indicated by 0), continue to monitor the RDA bit awaiting reception of the valid data. - 6. Read data from the LIN-UART receive data register. If operating in MULTIPROCESSOR (9-bit) mode, further actions are required depending on the MULTIPROCESSOR mode bits MPMD[1:0]. - 7. Return to Step 5 to receive additional data. ### Receiving Data using the Interrupt-Driven Method The LIN-UART receiver interrupt indicates the availability of new data (as well as error conditions). Observe the following steps to configure the LIN-UART receiver for interrupt-driven operation: - 1. Write to the LIN-UART baud rate high and low byte registers to set the appropriate baud rate. - 2. Enable the LIN-UART pin functions by configuring the associated GPIO port pins for alternate function operation. - 3. Execute a DI instruction to disable interrupts. - 4. Write to the interrupt control registers to enable the LIN-UART receiver interrupt and set the appropriate priority. - 5. Clear the LIN-UART receiver interrupt in the applicable Interrupt Request Register. - 6. Write to the LIN-UART Control 1 Register to enable MULTIPROCESSOR (9-bit) mode functions: - a. Set the MULTIPROCESSOR mode select (MPEN) to enable MULTIPROCESSOR mode. - b. Set the MULTIPROCESSOR mode bits, MPMD[1:0], to select the appropriate address matching scheme. - c. Configure the LIN-UART to interrupt on received data and errors or errors only (interrupt on errors only is unlikely to be useful for Z16FMC devices without a DMA block). - 7. Write the device address to the address compare register (automatic multiprocessor modes only). - 8. Write to the LIN-UART Control 0 Register to: - a. Set the receive enable bit (REN) to enable the LIN-UART for data reception - b. Enable parity, if MULTIPROCESSOR mode is not enabled and select either evenor odd-parity. - 9. Execute an EI instruction to enable interrupts. The LIN-UART is now configured for interrupt-driven data reception. When the LIN-UART receiver interrupt is detected, the associated ISR performs the following: - 1. Check the LIN-UART Status 0 register to determine whether the source of the interrupt is error, break, or received data. - 2. If the interrupt was due to data available, read the data from the LIN-UART receive data register. If operating in MULTIPROCESSOR (9-bit) mode, further actions are required depending on the MULTIPROCESSOR mode bits MPMD[1:0]. - 3. Execute the IRET instruction to return from the ISR and await more data. ### **Clear To Send Operation** The clear to send $(\overline{CTS})$ pin, if enabled by the CTSE bit of the LIN-UART Control 0 Register, performs flow control on the outgoing transmit data stream. The $\overline{CTS}$ input pin is sampled one system clock before beginning any new character transmission. To delay transmission of the next data character, an external receiver must deassert $\overline{CTS}$ at least one system clock cycle before a new data transmission begins. For multiple character transmissions, this operation is typically performed during the Stop bit transmission. If $\overline{CTS}$ deasserts in the middle of a character transmission, the current character is sent completely. #### **External Driver Enable** The LIN-UART provides a Driver Enable (DE) signal for off-chip bus transceivers. This feature reduces the software overhead associated with using a GPIO pin to control the transceiver when communicating on a multi-transceiver bus such as RS-485. Driver Enable is a programmable polarity signal which envelopes the entire transmitted data frame including parity and stop bits as illustrated in Figure 17. The DE signal asserts when a byte is written to the LIN-UART transmit data register. The DE signal asserts at least one bit period and no greater than two bit periods before the Start bit is transmitted. This allows a set-up time to enable the transceiver. The DE signal deasserts one system clock period after the final Stop bit is transmitted. This one system clock delay allows both time for data to clear the transceiver before disabling it, as well as the ability to determine if another character follows the current character. In the event of back to back characters (new data must be written to the transmit data register before the previous character is completely transmitted) the DE signal is not deasserted between characters. The DEPOL bit in the LIN-UART control register 1 sets the polarity of the DE signal. Figure 17. LIN-UART Driver Enable Signal Timing (shown with 1 Stop Bit and Parity) The DE to Start bit setup time is calculated as follows: $$\left(\frac{1}{\text{Baud Rate (Hz)}}\right) \le \text{DE to Start Bit Setup Time (s)} \le \left(\frac{2}{\text{Baud Rate (Hz)}}\right)$$ # **LIN-UART Special Modes** The special modes of the LIN-UART: - MULTIPROCESSOR mode - LIN mode The LIN-UART has a common control register (Control 0), which has a unique register address and several mode specific control registers (multiprocessor control, noise filter control and LIN control) which share a common register address (Control 1). When the Control 1 address is read or written, the mode select (MSEL[2:0]) field of the mode select and status register determines which physical register is accessed. Similarly, there are mode specific status registers, one of which is returned when the Status 0 register is read, depending on the MSEL field. # MULTIPROCESSOR (9-bit) Mode The LIN-UART features a MULTIPROCESSOR (9-bit) mode which uses an extra (9th) bit for selective communication when a number of processors share a common UART bus. In MULTIPROCESSOR mode (also referred to as 9-Bit mode), the multiprocessor bit (MP) is transmitted immediately following the 8 bits of data and immediately preceding the Stop bit(s) as illustrated in Figure 18. Figure 18. LIN-UART Asynchronous MULTIPROCESSOR Mode Data Format In MULTIPROCESSOR (9-bit) mode, the Parity bit location (9th bit) becomes the MULTIPROCESSOR control bit. The LIN-UART Control 1 and Status 1 registers provide MULTIPROCESSOR (9-bit) mode control and status information. If an automatic address matching scheme is enabled, the LIN-UART address compare register holds the network address of the device. #### **MULTIPROCESSOR** (9-bit) Mode Receive Interrupts When MULTIPROCESSOR mode is enabled, the LIN-UART processes only frames addressed to it. You can determine whether a frame of data is addressed to the LIN-UART is made in hardware, software or a combination of the two, depending on the multiprocessor configuration bits. In general, the address compare feature reduces the load on the CPU because it does not need to access the LIN-UART when it receives data directed to other devices on the multi-node network. The following 3 MULTIPROCESSOR modes are available in the hardware: - 1. Interrupt on all address bytes. - 2. Interrupt on matched address bytes and correctly framed data bytes. - 3. Interrupt only on correctly framed data bytes. These modes are selected with MPMD[1:0] in the LIN-UART Control 1 register. For all MULTIPROCESSOR modes, bit MPEN of the LIN-UART Control 1 register must be set to 1. The first scheme is enabled by writing 01b to MPMD[1:0]. In this mode, all incoming address bytes cause an interrupt, while data bytes never cause an interrupt. The ISR checks the address byte which triggered the interrupt. If it matches the LIN-UART address, the software clears MPMD[0]. At this point, each new incoming byte interrupts the CPU. The software determines the end of the frame and checks for it by reading the MPRX bit of the LIN-UART Status 1 register for each incoming byte. If MPRX=1, a new frame has begun. If the address of this new frame is different from the LIN-UART's address, then MPMD[0] must be set to 1 by software, causing the LIN-UART interrupts to go inactive #### Z16FMC Series Motor Control MCUs Product Specification 117 until the next address byte. If the new frame's address matches the LIN-UART's, then the data in the new frame is processed. The second scheme is enabled by setting MPMD[1:0] to 10b and writing the LIN-UART's address into the LIN-UART address compare register. This mode introduces more hardware control, interrupting only on frames which match the address of LIN-UART. When an incoming address byte does not match the address of LIN-UART, it is ignored. All successive data bytes in this frame are also ignored. When a matching address byte occurs, an interrupt is issued and further interrupts occur on each successive data byte. The first data byte in the frame has NEWFRM=1 in the LIN-UART Status 1 register. When the next address byte occurs, the hardware compares it to the address of LIN-UART. If there is a match, the interrupt occurs and the NEWFRM bit is set for the first byte of the new frame. If there is no match, the LIN-UART ignores all incoming bytes until the next address match. The third scheme is enabled by setting MPMD[1:0] to 11b and by writing the address of LIN-UART into the LIN-UART address compare register. This mode is identical to the second scheme, except that there are no interrupts on address bytes. The first data byte of each frame remains accompanied by a NEWFRM assertion. #### **LIN Protocol Mode** The LIN protocol as supported by the LIN-UART module is defined in revision 2.0 of the LIN specification package. The LIN protocol specification covers all aspects of transferring information between LIN master and slave devices using message frames including error detection and recovery, sleep mode and wake up from sleep mode. The LIN-UART hardware in LIN mode provides character transfers to support the LIN protocol including Break transmission and detection, WAKE-UP transmission and detection and slave autobauding. Part of the error detection of the LIN protocol is for both master and slave devices to monitor their receive data when transmitting. If the receive and transmit data streams do not match, the LIN-UART asserts the PLE bit (physical layer error bit in status0 register). The message frame timeout aspect of the protocol is left to software, requiring the use of an additional general purpose timer. The LIN mode of the LIN-UART does not provide any hardware support for computing/verifying the checksum field or to verify the contents of the identifier field. These fields are treated as data and are not interpreted by the hardware. The LIN bus contains a single master and one or more slaves. The LIN master is responsible for transmitting the message frame header which consists of the Break, Synch, and Identifier fields. Either the master or one of the slaves transmits the associated response section of the message, which consists of data characters followed by a checksum character. In LIN mode, the interrupts defined for normal UART operation still apply with the following changes: - Parity error (PE bit in Status0 register) is redefined as the Physical Layer Error (PLE) bit. The PLE bit indicates that receive data does not match transmit data when the LIN-UART is transmitting. This applies to both MASTER and SLAVE OPERATING modes. - The break detect interrupt (BRKD bit in status0 register) indicates when a Break is detected by the slave (break condition for at least 11 bit times). Software uses this interrupt to start a timer checking for message frame timeout. The duration of the break is read in the RxBreakLength[3:0] field of the Mode Status Register. - The break detect interrupt (BRKD bit in Status0 register) indicates when a wake-up message has been received if the LIN-UART is in LINSLEEP state. - In LIN SLAVE mode, if the BRG counter overflows while measuring the autobaud period (Start bit to beginning of bit 7 of autobaud character) an overrun error is indicated (OE bit in the Status 0 Register). In this case, software sets the LinState field back to 10b, where the slave ignores the current message and waits for the next Break signal. The baud reload high and low registers are not updated by hardware if this autobaud error occurs. The OE bit is also set if a data overrun error occurs. #### **LIN System Clock Requirements** The LIN master provides the timing reference for the LIN network and is required to have a clock source with a tolerance of $\pm 0.5\%$ . A slave with autobaud capability is required to have a baud clock matching the master oscillator within $\pm 14\%$ . The slave nodes autobaud to lock onto the master timing reference with an accuracy of $\pm 2\%$ . If a slave does not contain autobaud capability, it must include a baud clock which deviates from the masters by no more than $\pm 1.5\%$ . These accuracy requirements must include effects such as voltage and temperature drift during operation. Before sending or receiving messages, the baud reload High/Low registers must be initialized. Unlike standard UART modes, the baud reload High/Low registers must be loaded with the baud interval rather than 1/16 of the baud interval. To autobaud with the required accuracy, the LIN slave system clock must be at least 100 times the baud rate. #### LIN Mode Initialization and Operation The LIN protocol mode is selected by setting either the LIN master (LMST) or LIN slave (LSLV) and optionally (for LIN slave) the autobaud enable (ABEN) bits in the LIN control register. To access the LIN control register, the mode select (MSEL) field of the LIN-UART mode select/status register must be 010b. The LIN-UART control0 register must be initialized with TEN = 1, REN = 1, all other bits = 0. In addition to the LMST, LSLV and ABEN bits in the LIN control register, a LinState[1:0] field exists that defines the current state of the LIN logic. This field is initially set by the software. In the LIN SLAVE mode, the LinState field is updated by hardware as the slave moves through the Wait for Break, AutoBaud and Active states. The noise filter is also required to be enabled and configured when interfacing to a LIN bus. #### **LIN MASTER Mode Operation** LIN MASTER mode is selected by setting the bits LMST = 1, LSLV = 0, ABEN = 0, Lin-State[1:0] = 11b. If the LIN bus protocol indicates the bus is required go into the LIN Sleep state, the LinState[1:0] bits must be set = 00b by the software. The Break is the first part of the message frame transmitted by the master, consisting of at least 13 bit periods of logical zero on the LIN bus. During initialization of the LIN master, the duration (in bit times) of the Break is written to the TxBreakLength field of the LIN control register. The transmission of the Break is performed by setting the SBRK bit in the Control 0 Register. The LIN-UART starts the Break after the SBRK bit is set and any character transmission currently underway has completed. The SBRK bit is deasserted by hardware after the break is completed. The Synch character is transmitted by writing a 55H to the transmit data register (TDRE must be 1 before writing). The Synch character is not transmitted by the hardware until after the Break is complete. The Identifier character is transmitted by writing the appropriate value to the transmit data register (TDRE must be 1 before writing). If the master is sending the response portion of the message, these data and checksum characters are written to the transmit data register when the TDRE bit asserts. If the transmit data register is written after TDRE asserts, but before TXE asserts, the hardware inserts one or two Stop bits between each character as determined by the Stop bit in the Control 0 Register. Additional idle time occurs between characters if TXE asserts before the next character is written. #### **LIN Sleep Mode** While the LIN bus is in the Sleep state, the CPU is in either low power STOP mode, in HALT mode, or in normal operational state. Any device on the LIN bus issues a Wake-up message (transmit an 80H character) if it needs the master to initiate a LIN message frame. Following the Wake-up message, the master wakes up and initiates a new message. If the CPU is in STOP mode, the LIN-UART is not active and the Wake-up message must be detected by a GPIO edge detect Stop Mode Recovery. The duration of the Stop Mode Recovery sequence may preclude making an accurate measurement of the Wake-up message duration. If the CPU is in HALT or OPERATIONAL mode, the LIN-UART (if enabled) times the duration of the Wake-up and provides an interrupt following the end of the break sequence if the duration is $\geq 4$ bit times. The total duration of the Wake-up message in bit times is obtained by reading the RxBreakLength field in the mode status register. After a Wake-up message is detected, the LIN-UART is placed (by software) into either Lin Master or Lin Slave Wait for Break states as appropriate. If the break duration exceeds fifteen bit times, the RxBreakLength field contains the value FH. Lin Sleep state is selected by software setting LinState[1:0] = 00. The decision to move from an active state to sleep state is based on the LIN messages as interpreted by the software. #### **LIN Slave Operation** LIN SLAVE mode is selected by setting the bits LMST = 0, LSLV = 1, ABEN = 1 or 0 and LinState[1:0] = 01b (Wait for Break state). The LIN slave detects the start of a new message by the Break which appears to the slave as a break of at least 11 bit times in duration. The LIN-UART detects the Break and generates an interrupt to the CPU. The duration of the Break is observable in the RxBreakLength field of the mode status register. A Break of less than 11 bit times in duration does not generate a break interrupt when the LIN-UART is in "Wait for Break" state. If the Break duration exceeds 15 bit times, the RxBreakLength field contains the value FH. Following the Break the LIN-UART hardware automatically transits to the autobaud state, where it autobauds by timing the duration of the first 8 bit times of the Synch character as defined in the standard. At the end of the autobaud period, the duration measured by the BRG counter (auto baud period divided by 8) is automatically transferred to the baud reload high and low registers if the ABEN bit of the LIN control register is set. If the BRG counter overflows before reaching the start of bit 7 in the autobaud sequence the autobaud overrun error interrupt occurs, the OE bit in the Status 0 Register is set and the baud reload registers are not updated. To autobaud within 2% of the master's baud rate, the slave system clock must be minimum 100 times the baud rate. To avoid an autobaud overrun error, the system clock must not be greater than 2<sup>19</sup> times the baud rate (16 bit counter following 3-bit prescaler when counting the 8 bit times of the autobaud sequence). Following the Synch character, the LIN-UART hardware transits to the active state, where the Identifier character is received and the characters of the response section of the message are sent or received. The slave remains in the active state until a Break is received or the software forces a state change. When it is in active State (autobaud has completed), a Break of 10 or more bit times is recognized and a transition to the autobaud state is caused. # **LIN-UART Interrupts** The LIN-UART features separate interrupts for the transmitter and receiver. In addition, when the LIN-UART primary functionality is disabled, the BRG also functions as a basic timer with interrupt capability. #### **Transmitter Interrupts** The transmitter generates a single interrupt when the transmit data register empty bit (TDRE) is set to 1. This indicates that the transmitter is ready to accept new data for transmission. The TDRE interrupt occurs when the transmitter is initially enabled and after the transmit shift register has shifted the first bit of a character out. At this point, the transmit data register is written with the next character to send. This provides 7 bit periods of latency to load the transmit data register before the transmit shift register completes shifting the current character. Writing to the LIN-UART transmit data register clears the TDRE bit to 0. #### **Receiver Interrupts** The receiver generates an interrupt when any of the following occurs: A data byte is received and is available in the LIN-UART receive data register. This interrupt is disabled independent of the other receiver interrupt sources using the RDAIRQ bit (this feature is useful in devices, which support DMA). The received data interrupt occurs after the receive character is placed in the receive data register. To avoid an overrun error, the software responds to this received data available condition before the next character is completely received. **Note:** In MULTIPROCESSOR mode (MPEN = 1), the receive data interrupts are dependent on the multiprocessor configuration and the most recent address byte. - A break is received. - A receive data overrun or LIN slave autobaud overrun error is detected. - A data framing error is detected. - A parity error is detected (physical layer error in LIN mode). #### **LIN-UART Overrun Errors** When an overrun error condition occurs, the LIN-UART prevents overwriting of the valid data currently in the receive data register. The break detect and overrun status bits are not displayed until the valid data is read. When the valid data is read, the OE bit of the Status 0 Register is updated to indicate the overrun condition (and Break Detect, if applicable). The RDA bit is set to 1 to indicate that the receive data register contains a data byte. However, because the overrun error occurred, this byte may not contain valid data and must be ignored. The BRKD bit indicates if the overrun is caused due to a break condition on the line. After reading the status byte indicating an overrun error, the receive data register must be read again to clear the error bits in the LIN-UART Status0 register. In LIN mode, an overrun error is signaled for receive data overruns as described above and in the LIN Slave, if the BRG counter overflows during the autobaud sequence (the ATB bit will also be set in this case). There is no data associated with the autobaud overflow interrupt, however the receive data register must be read to clear the OE bit. In this case software must write 10b to the LinState field, forcing the LIN slave back to Wait for Break state. #### **LIN-UART Data and Error Handling Procedure** Figure 19 displays the recommended procedure for use in LIN-UART receiver interrupt service routines. Figure 19. LIN-UART Receiver Interrupt Service Routine Flow #### **Baud Rate Generator Interrupts** If the BRGCTL bit of the Multiprocessor Control Register is set (see page 132) and the REN bit of the Control 0 Register is 0, the LIN-UART receiver interrupt asserts when the LIN-UART baud rate generator reloads. This action allows the BRG to function as an additional counter if the LIN-UART receiver functionality is not employed. The transmitter is enabled in this mode. #### **LIN-UART DMA Interface** The DMA engine is configured to move UART transmit and/or receive data. This reduces processor overhead, especially when moving blocks of data. The DMA interface on the LIN-UART consists of the TxDmaReq and RxDmaReq outputs and the TxDmaAck and RxDmaAck inputs. Any of the DMA channels are configured to process the UART DMA requests. If transmit data is to be moved by the DMA, the transmit interrupt must be disabled in the interrupt controller. If receive data is to be moved by the DMA, the RDAIRQ bit in the LIN-UART Control 1 register must be set. This disables receive data interrupts when still enabling error interrupts. The receive interrupt must be enabled in the interrupt controller to process error condition interrupts. #### LIN-UART Baud Rate Generator The LIN-UART baud rate generator creates a lower frequency baud rate clock for data transmission. The input to the BRG is the system clock. The LIN-UART baud rate high and low byte registers combine to create a 16-bit baud rate divisor value (BRG[15:0]) which sets the data transmission rate (baud rate) of the LIN-UART. The LIN-UART data rate is calculated using the following equation for normal UART operation: UART Data Rate (bps) = $$\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$$ The LIN-UART data rate is calculated using the following equation for LIN mode UART operation: UART Data Rate (bps) = $$\frac{\text{System Clock Frequency (Hz)}}{\text{UART Band Rate Divisor Value}}$$ When the LIN-UART is disabled, the BRG functions as a basic 16-bit timer with interrupt on timeout. Observe the following steps to configure BRG as a timer with interrupt on timeout: 1. Disable the LIN-UART receiver by clearing the REN bit in the LIN-UART Control 0 Register to 0 (TEN bit is asserted, transmit activity may occur). - 12/ - 2. Load the appropriate 16-bit count value into the LIN-UART baud rate high and low byte registers. - 3. Enable the BRG timer function and associated interrupt by setting the BRGCTL bit in the LIN-UART Control1 register to 1. Enable the UART receive interrupt in the interrupt controller. When configured as a general purpose timer, the BRG interrupt interval is calculated using the following equation: UART BRG Interrupt Interval (s) = System Clock Period (s) $\times$ BRG[15:0] ## **Noise Filter** A noise filter circuit is included to filter noise on a digital input signal, such as UART receive data, before the data is sampled by the block. This noise filter circuit is a requirement for protocols operating in a noisy environment. The noise filter includes following features: - Synchronizes the receive input data to the system clock - Noise filter enable (NFEN) input selects whether the noise filter is bypassed (NFEN = 0) or included (NFEN = 1) in the receive data path - Noise filter control (NFCTL[2:0]) input selects the width of the up/down saturating counter digital filter. The available widths range is from 4 to 11 bits - The digital filter output has hysteresis - Provides an active low saturated state output (FiltSatB), used to indicate presence of noise #### **Architecture** Figure 20 displays how the noise filter is integrated with the LIN-UART for use on a LIN network. Figure 20. Noise Filter System Block Diagram ## **Operation** Figure 21 displays the operation of the noise filter with and without noise. The noise filter in this example is a 2-bit up/down counter, which saturates at 00b and 11b. A 2-bit counter is shown for convenience, the operation of wider counters is similar. The output of the filter switches from 1 to 0 when the counter counts down from 01b to 00b and switches from 0 to 1 when the counter counts up from 10b to 11b. The noise filter delays the received data by three system clock cycles. The FiltSatB signal is checked when the filtered RxD is sampled in the center of the bit time. The presence of noise (FiltSatB = 1 at center of bit time) does not mean the sampled data is incorrect, just that the filter is not in its saturated state of all 1's or all 0's. If FiltSatB = 1 when RxD is sampled during a receive character, the NE bit in the Modestatus[4:0] field is set. An indication of the level of noise in the network is obtained by observing this bit. Figure 21. Noise Filter Operation ## **LIN-UART Control Register Definitions** The LIN-UART control registers support the LIN-UART, the associated Infrared encoder/decoder and the noise filter. For detailed information about the infrared operation, see the <a href="Infrared Encoder/Decoder">Infrared Encoder/Decoder</a> chapter on page 141. ## **LIN-UART Transmit Data Register** Data bytes written to the LIN-UART transmit data register (see Table 71) are shifted out on the TXD pin. The Write-only LIN-UART transmit data register shares a Register File address with the Read-only LIN-UART Receive Data Register. Table 71. LIN-UART Transmit Data Register (UxTXD) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|---|-----|---|-----------|----------|---|---|---|--| | Field | | TXD | | | | | | | | | RESET | | X | | | | | | | | | R/W | | W | | | | | | | | | ADDR | | | | FF_E200H, | FF_E210H | | | | | | Bits | Description | |------|-----------------------------------------------------------------------| | 7:0 | TXD – Transmit Data | | | LIN-UART transmitter data byte to be shifted out through the TXD pin. | ## **LIN-UART Receive Data Register** Data bytes received through the RXD pin are stored in the LIN-UART receive data register (Table 72). The Read-only LIN-UART receive data register shares a register file address with the Write-only LIN-UART transmit data register. Table 72. LIN-UART Receive Data Register (UxRXD) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|-----|---|-----------|----------|---|---|---| | Field | | RXD | | | | | | | | RESET | | X | | | | | | | | R/W | | R | | | | | | | | ADDR | | | | FF_E200H, | FF_E210H | | | | | Bits | Description | |------|-----------------------------------------------------------------| | 7:0 | RXD – Receive Data LIN-UART receiver data byte from the RXD pin | ## **LIN-UART Status 0 Register** The LIN-UART Status 0 register identifies the current LIN-UART operating configuration and status. Table 73 describes the Status 0 register for standard UART mode. Table 74 describes the Status 0 register for LIN mode. Table 73. LIN-UART Status 0 Register – Standard UART Mode (UxSTAT0) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------------------|----|----|----|------|------|-----|-----| | Field | RDA | PE | OE | FE | BRKD | TDRE | TXE | CTS | | RESET | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Х | | R/W | R | R | R | R | R | R | R | R | | ADDR | FF_E201H, FF_E211H | | | | | | | | #### Bits Description #### 7 RDA – Receive Data Available This bit indicates that the LIN-UART receive data register has received data. Reading the LIN-UART receive data register clears this bit. - 0 = The LIN-UART receive data register is empty. - 1 = There is a byte in the LIN-UART receive data register. #### 6 PE – Parity Error This bit indicates that a parity error has occurred. Reading the receive data register clears this bit. - 0 = No parity error occurred. - 1 = A parity error occurred. #### 5 OE – Overrun Error This bit indicates that an overrun error has occurred. An overrun occurs when new data is received and the receive data register has not been read. Reading the receive data register clears this bit. - 0 = No overrun error occurred. - 1 = An overrun error occurred. #### 4 FE – Framing Error This bit indicates that a framing error (no Stop bit following data reception) is detected. Reading the receive data register clears this bit. - 0 = No framing error occurred. - 1 = A framing error occurred. #### 3 BRKD – Break Detect This bit indicates that a break has occurred. If the data bits, parity/multiprocessor bit and Stop bit(s) are all zeroes then this bit is set to 1. Reading the receive data register clears this bit. 0 = No break occurred. - U = NO break occurred - 1 = A break occurred. #### 2 TDRE – Transmitter Data Register Empty This bit indicates that the transmit data register is empty and ready for additional data. Writing to the transmit data register resets this bit. - 0 = Do not write to the transmit data register. - 1 = The transmit data register is ready to receive an additional byte to be transmitted. #### 1 TXE – Transmitter Empty This bit indicates that the transmit shift register is empty and character transmission is finished. 0 = Data is currently transmitting. 1 = Transmission is complete. | Bits | Description (Continued) | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | CTS – CTS signal When this bit is read it returns the $\overline{\text{CTS}}$ signal level. If LBEN = 1, the CTS input signal is replaced by the internal receive data Available signal to provide flow control in loopback mode. CTS only affects transmission if the CTSE bit = 1. | #### Table 74. LIN-UART Status 0 Register – LIN Mode (UxSTAT0) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|--------------------|----|----|------|------|-----|-----| | Field | RDA | PLE | OE | FE | BRKD | TDRE | TXE | ATB | | RESET | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | R/W | R | R | R | R | R | R | R | R | | ADDR | | FF_E201H, FF_E211H | | | | | | | #### Bits Description #### 7 RDA – Receive Data Available This bit indicates that the receive data register has received data. Reading the receive data register clears this bit. - 0 = The receive data register is empty. - 1 = There is a byte in the receive data register. #### 6 PLE – Physical Layer Error This bit indicates that transmit and receive data do not match when a LIN slave or master is transmitting; it is caused by a fault in the physical layer or multiple devices driving the bus simultaneously. Reading the status 0 register or the receive data register clears this bit. - 0 = Transmit and receive data match. - 1 = Transmit and receive data do not match. #### 5 OE – Receive Data and Autobaud Overrun Error This bit is set just as in normal UART operation if a receive data overrun error occurs. This bit is also set during LIN slave autobaud if the BRG counter overflows before the end of the autobaud sequence, indicating that the receive activity was not an autobaud character or the master baud rate is too slow. The ATB status bit will also be set in this case. This bit is cleared by reading the receive data register. - 0 = No autobaud or data overrun error occurred. - 1 = An autobaud or data overrun error occurred. #### 4 FE – Framing Error This bit indicates that a framing error (no Stop bit following data reception) is detected. Reading the receive data register clears this bit. - 0 = No framing error occurred. - 1 = A framing error occurred. | Bits | Description (Continued) | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | BRKD – Break Detect This bit is set in LIN mode if (a) in LinSleep state and a break of at least 4 bit times occurred (Wake-up event) or (b) in Slave Wait Break state and a break of at least 11 bit times occurred (Break event), or (c) in Slave Active state and a break of at least 10 bit times occurs. Reading the status 0 register or the receive data register clears this bit. 0 = No LIN break occurred. 1 = A LIN break occurred. | | 2 | TDRE – Transmitter Data Register Empty This bit indicates that the transmit data register is empty and ready for additional data. Writing to the transmit data register resets this bit. 0 = Do not write to the transmit data register. 1 = The transmit data register is ready to receive an additional byte to be transmitted. | | 1 | TXE – Transmitter Empty This bit indicates that the transmit shift register is empty and character transmission is finished. 0 = Data is currently transmitting. 1 = Transmission is complete. | | 0 | ATB – LIN Slave AutoBaud Complete This bit is set in LIN SLAVE mode when an autobaud character is received. If the ABIEN bit is set in the LIN control register then a receive interrupt is generated when this bit is set. Reading the Status 0 register clears this bit. This bit will be 0 in LIN MASTER mode. | ## **LIN-UART Mode Select and Status Register** This register contains mode select and status bits. Table 75. LIN-UART Mode Select and Status Register (UxMDSTAT) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|--------------------|-----|-----|-------------|---|---|---|---|--| | Field | MSEL | | | Mode Status | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R/W | R/W | R/W | R | R | R | R | R | | | ADDR | FF_E204H, FF_E214H | | | | | | | | | # 7:5 MSEL – Mode Select This R/W field determines which control register is accessed when performing a Write or Read to the UART Control 1 register address. This field also determines which status is returned in the mode status field when reading this register. 000 = Multiprocessor and normal UART control/status 001 = Noise Filter control/status 010 = LIN Protocol control/status 011–110: Reserved 111 = LIN-UART hardware revision (allows hardware revision to be read in the mode status field). | Bits | Description (Continued) | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | Mode Status This read-only field returns status corresponding to the mode selected by MSEL as follows: 000: MULTIPROCESSOR and NORMAL UART mode status = {NE, 0, 0, NEWFRM, MPRX} 001: Noise filter status = {NE, 0,0,0,0} | | | <pre>010: LIN mode status = {NE, RxBreakLength[3:0]} 011-110: Reserved = {0, 0, 0, 0, 0} 111: LIN-UART hardware revision</pre> | #### **MULTIPROCESSOR Mode Status field (MSEL = 000B)** NE - Noise Event This bit is asserted if digital noise is detected on the receive data line when the data is sampled (center of bit time). If this bit is set, it does not mean that the receive data is corrupted (in extreme cases), just that one or more of the noise filter data samples near the center of the bit time did not match the average data value. **NEWFRM** – Status bit denoting the start of a new frame. Reading the LIN-UART receive data register Resets this bit to 0. 0 = The current byte is not the first data byte of a new frame. 1 = The current byte is the first data byte of a new frame. #### MPRX - Multiprocessor Receive Returns the value of the final multiprocessor bit received. Reading from the LIN-UART receive data register Resets this bit to 0. #### Digital Noise Filter Mode Status Field (MSEL = 001B) #### NE – Noise Event This bit is asserted if digital noise is detected on the receive data line while the data is sampled (center of bit time). If this bit is set, it does not mean that the receive data is corrupted (in extreme cases), just that one or more of the noise filter data samples near the center of the bit time did not match the average data value. #### LIN Mode Status Field (MSEL = 010B) NE – Noise event This bit is asserted if some noise level is detected on the receive data line when the data is sampled (center of bit time). If this bit is set, it does not indicate that the receive data is corrupt (in extreme cases), just that one or more of the 16x data samples near the center of the bit time did not match the average data value. **RxBreakLength** – LIN mode received break length. This field is read following a break (LIN WAKE-UP or BREAK) so software determines the measured duration of the break. If the break exceeds 15 bit times the value saturates at 1111B. #### **Hardware Revision Mode Status Field (MSEL = 111B)** This field indicates the hardware revision of the LIN-UART block. 00 xxx LIN UART hardware rev 01 xxx Reserved 10\_xxx Reserved 11\_xxx Reserved ## **LIN-UART Control 0 Register** The LIN-UART Control 0 register (see Table 76) configures the basic properties of the LIN-UART's transmit and receive operations. #### Table 76. LIN-UART Control 0 Register (UxCTL0) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------------------|-----|------|-----|------|------|------|------| | Field | TEN | REN | CTSE | PEN | PSEL | SBRK | STOP | LBEN | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | FF_E202H, FF_E212H | | | | | | | | | Bits | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TEN – Transmit Enable This bit enables or disables the transmitter. The enable is also controlled by the CTS signal and the CTSE bit. If the CTS signal is Low and the CTSE bit is 1, the transmitter is enabled. 0 = Transmitter disabled. 1 = Transmitter enabled. | | 6 | REN – Receive Enable This bit enables or disables the receiver. 0 = Receiver disabled. 1 = Receiver enabled. | | 5 | CTSE – CTS Enable 0 = The CTS signal has no effect on the transmitter. 1 = The LIN-UART recognizes the CTS signal as an enable control for the transmitter. | | 4 | PEN – Parity Enable This bit enables or disables parity. Even or odd is determined by the PSEL bit. 0 = Parity is disabled. This bit is overridden by the MPEN bit. 1 = The transmitter sends data with an additional parity bit and the receiver receives an additional parity bit. | | 3 | PSEL – Parity Select 0 = Even parity is transmitted and expected on all received data. 1 = Odd parity is transmitted and expected on all received data. | | Bits | Description (Continued) | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | SBRK – Send Break This bit pauses or breaks data transmission. Sending a break interrupts any transmission in progress, so ensure that the transmitter has finished sending data before setting this bit. In standard UART mode, the duration of the break is determined by how long software leaves this bit asserted. Also the duration of any required Stop bits following the break must be timed by software before writing a new byte to be transmitted to the transmit data register. In LIN mode, the master sends a Break character by asserting SBRK. The duration of the break is timed by hardware and the SBRK bit is deasserted by hardware when the Break is completed. The duration of the Break is determined by the TxBreakLength field of the LIN control register. One or two Stop bits are automatically provided by the hardware in LIN mode as defined by the Stop bit. 0 = No break is sent. 1 = The output of the transmitter is 0. | | 1 | STOP – Stop Bit Select 0 = The transmitter sends one stop bit. 1 = The transmitter sends two stop bits. | | 0 | LBEN – Loop Back Enable | 1 = All transmitted data is looped back to the receiver within the IrDA module. ## **LIN-UART Control 1 Registers** 0 = Normal operation. Multiple registers (see Tables 77 through 79) are accessible by a single bus address. The register selected is determined by the mode select (MSEL) field. These registers provide additional control over the LIN-UART operation. # Multiprocessor Control Register (LIN-UART Control 1 Register with MSEL = 000b) When MSEL = 000b, this register provides control for UART MULTIPROCESSOR mode, IRDA mode, baud rate timer mode as well as other features which applies to multiple modes. Table 77. MultiProcessor Control Register (UxCTL1 with MSEL = 000b) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---------|------|---------|------------|-------------|----------|--------|------| | Field | MPMD[1] | MPEN | MPMD[0] | MPBT | DEPOL | BRGCTL | RDAIRQ | IREN | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | FF_E203 | BH, FF_E21 | 3H with MSE | L = 000b | | | | Bits | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7,5 | MPMD[1:0] – MULTIPROCESSOR Mode If MULTIPROCESSOR (9-bit) mode is enabled, 00 = The LIN-UART generates an interrupt request on all received bytes (data and address). 01 = The LIN-UART generates an interrupt request only on received address bytes. 10 = The LIN-UART generates an interrupt request when a received address byte matches the value stored in the address compare register and on all successive data bytes until an address mismatch occurs. 11 = The LIN-UART generates an interrupt request on all received data bytes for which the most recent address byte matched the value in the address compare register. | | 6 | MPEN – MULTIPROCESSOR (9-bit) Enable This bit is used to enable MULTIPROCESSOR (9-bit) mode. 0 = Disable MULTIPROCESSOR (9-bit) mode. 1 = Enable MULTIPROCESSOR (9-bit) mode. | | 4 | MPBT – Multiprocessor Bit Transmit This bit is applicable only when MULTIPROCESSOR (9-bit) mode is enabled. 0 = Send 0 in the multiprocessor bit location of the data stream (9th bit). 1 = Send 1 in the multiprocessor bit location of the data stream (9th bit). | | 3 | DEPOL – Driver Enable Polarity 0 = DE signal is active High. 1 = DE signal is active Low. | | 2 | BRGCTL – Baud Rate Generator Control This bit causes different LIN-UART behavior depending on whether the LIN-UART receiver is enabled (REN = 1 in the LIN-UART Control 0 Register). When the LIN-UART receiver is not enabled, this bit determines whether the baud rate generator issues interrupts. 0 = BRG is disabled. Reads from the baud rate high and low byte registers return the BRG Reload Value. 1 = BRG is enabled and counting. The BRG generates a receive interrupt when it counts down to 0. Reads from the baud rate high and low byte registers return the current BRG count value. When the LIN-UART receiver is enabled, this bit allows reads from the baud rate registers to return the BRG count value instead of the Reload Value. 0 = Reads from the baud rate high and low byte registers return the BRG Reload Value. 1 = Reads from the baud rate high and low byte registers return the current BRG count value. Unlike the timers, there is no mechanism to latch the High byte when the Low byte is read. | | 1 | RDAIRQ – Receive Data Interrupt Enable 0 = Received data and receiver errors generates an interrupt request to the interrupt controller. 1 = Received data does not generate an interrupt request to the interrupt controller. Only receiver errors generate an interrupt request. | | 0 | IREN – Infrared Encoder/Decoder Enable 0 = Infrared encoder/decoder is disabled. LIN-UART operates normally. 1 = Infrared encoder/decoder is enabled. The LIN-UART transmits and receives data through the Infrared encoder/decoder. | 135 # Noise Filter Control Register (LIN-UART Control1 Register with MSEL = 001b). When MSEL = 001b, this register provides control for the digital noise filter. ## Table 78. Noise Filter Control Register (UxCTL1 with MSEL = 001b) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|------|-------|---------|------------|-------------|----------|---|---|--| | Field | NFEN | NFCTL | | | Reserved | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R/W | R/W | R/W | R/W | R R R | | | | | | ADDR | | | FF_E203 | BH, FF_E21 | 3H with MSE | L = 001b | | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | NFEN – Noise Filter Enable 0 = Noise filter is disabled. 1 = Noise filter is enabled. Receive data is preprocessed by the noise filter. | | 6:3 | NFCTL – Noise Filter Control This field controls the delay and noise rejection characteristics of the noise filter. The wider the counter the more delay that is introduced by the filter and the wider the noise event that is filtered. 000 = 4-bit up/down counter 001 = 5-bit up/down counter 010 = 6-bit up/down counter 011 = 7-bit up/down counter 100 = 8-bit up/down counter 101 = 9-bit up/down counter 110 = 10-bit up/down counter 111 = 11-bit up/down counter | | 2:0 | These bits are reserved. | ## LIN Control Register (LIN-UART Control1 Register with MSEL = 010b) When MSEL = 010b, this register provides control for LIN mode of operation. ## Table 79. LIN Control Register (UxCTL1 with MSEL = 010b) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|------|-----------------------------------|------------|---------------|----------|---------|-----| | Field | LMST | LSLV | ABEN ABIEN LinState[1:0] TxBreakL | | LinState[1:0] | | kLength | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | FF_E203 | H, FF_E213 | BH with MSE | L = 010b | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | LMST – LIN Master Mode 0 = LIN Master mode not selected. 1 = LIN Master mode selected (if MPEN, PEN, LSLV = 0) | | 6 | LSLV – LIN Slave Mode 0 = LIN Slave mode not selected. 1 = LIN Slave mode selected (if MPEN, PEN, LMST = 0) | | 5 | ABEN – Autobaud Enable 0 = Autobaud not enabled. 1 = Autobaud enabled if in LIN SLAVE mode. | | 4 | ABIEN – Autobaud Interrupt Enable 0 = Interrupt following autobaud does not occur. 1 = Interrupt following autobaud enabled if in LIN SLAVE mode. When the autobaud character is received, a receive interrupt is generated and the ATB bit is set in the Status 0 Register. | | 3:2 | LinState[1:0] – LIN State Machine The LinState is controlled by both hardware and software. Software force a state change at any time if necessary. In normal operation, software moves the state in and out of Sleep state. For a LIN Slave, software changes the state from Sleep to Wait for Break after which hardware cycles through the Wait for Break, Autobaud and Active states. Software changes the state from one of the active states to Sleep state if the LIN bus goes into Sleep mode. For a LIN Master, software changes state from Sleep to Active where it remains until software sets it back to the Sleep state. After configuration software does not alter the LinState field during operation. 00 = Sleep State (either LMST or LSLV is set) 01 = Wait for Break state (only valid for LSLV = 1) 10 = Autobaud state (either LMST or LSLV is set) | | 1:0 | TxBreakLength – Used in LIN mode by the master to control the duration of the transmitted Break. 00 = 13 bit times 01 = 14 bit times 10 = 15 bit times 11 = 16 bit times | ## **LIN-UART Address Compare Register** The LIN-UART address compare register stores the multi-node network address of the LIN-UART. When the MPMD[1] bit of LIN-UART control register 0 is set, all incoming address bytes are compared to the value stored in the address compare register. Receive interrupts and RDA assertions occur only in the event of a match. Table 80. LIN-UART Address Compare Register (UxADDR) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------|-----------|---|---|-----------|----------|---|---|---|--|--|--| | Field | COMP_ADDR | | | | | | | | | | | | RESET | | | | 00 | )H | | | | | | | | R/W | | | | R/ | W | | | | | | | | ADDR | | | | FF_E205H, | FF_E215H | | | | | | | | Bits | Description | |------|-------------------------------------------------------------| | 7:0 | COMP_ADDR - Compare Address | | | This 8-bit value is compared to the incoming address bytes. | ## LIN-UART Baud Rate High and Low Byte Registers The LIN-UART baud rate high and low byte registers (Tables 81 and 82) combine to create a 16-bit baud rate divisor value (BRG[15:0]) which sets the data transmission rate (baud rate) of the LIN-UART. Table 81. LIN-UART Baud Rate High Byte Register (UxBRH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-------|---|-----|---|-----------|----------|---|---|---|--|--|--|--| | Field | | BRH | | | | | | | | | | | | RESET | | | | , | | | | | | | | | | R/W | | R/W | | | | | | | | | | | | ADDR | | | | FF_E206H, | FF_E216H | | | | | | | | #### Table 82. LIN-UART Baud Rate Low Byte Register (UxBRL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-------|---|-----|---|-----------|----------|---|---|---|--|--|--|--| | Field | | BRL | | | | | | | | | | | | RESET | | | | , | 1 | | | | | | | | | R/W | | R/W | | | | | | | | | | | | ADDR | | | | FF_E207H, | FF_E217H | | | | | | | | 138 The LIN-UART data rate is calculated using the following equation for standard UART modes. For LIN protocol, the baud rate registers must be programmed with the baud period rather than 1/16 baud period. **Note:** The UART must be disabled when updating the baud rate registers because High and Low registers must be written independently. The LIN-UART data rate is calculated using the following equation for standard UART operation: UART Baud Rate (bits/s) = $$\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$$ The LIN-UART data rate is calculated using the following equation for LIN mode UART operation: UART Data Rate (bits/s) = $$\frac{\text{System Clock Frequency (Hz)}}{\text{UART Baud Rate Divisor Value}}$$ For a given LIN-UART data rate, the integer baud rate divisor value is calculated using the following equation for standard UART operation: UART Baud Rate Divisor Value (BRG) = Round $$\left(\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Data Rate (bits/s)}}\right)$$ For a given LIN-UART data rate, the integer baud rate divisor value is calculated using the following equation for LIN mode UART operation: UART Baud Rate Divisor Value (BRG) = Round $$\left(\frac{\text{System Clock Frequency (Hz)}}{\text{UART Data Rate (bits/s)}}\right)$$ The baud rate error relative to the appropriate baud rate is calculated using the following equation: UART Baud Rate Error (%) = $$100 \times \left(\frac{Actual Data Rate - Desired Data Rate}{Desired Data Rate}\right)$$ For reliable communication, the LIN-UART baud rate error must never exceed 5 percent. Table 83 provides information about baud rate errors for popular baud rates and commonly used crystal oscillator frequencies for normal UART mode of operation. When the LIN-UART is disabled, the baud rate generator functions as a basic 16-bit timer with interrupt on timeout. To configure the baud rate generator as a timer with interrupt on timeout, complete the following procedure: - 1. Disable the LIN-UART receiver by clearing the REN bit in the LIN-UART Control 0 Register to 0 (TEN bit is asserted, transmit activity may occur). - 2. Load the appropriate 16-bit count value into the LIN-UART baud rate high and low byte registers. - 3. Enable the baud rate generator timer function and associated interrupt by setting the BRGCTL bit in the LIN-UART Control 1 Register to 1. Enable the UART receive interrupt in the interrupt controller. When configured as a general purpose timer, the BRG interrupt interval is calculated using the following equation: #### UART BRG Interrupt Interval (s) = System Clock Period (s) $\times$ BRG[15:0] **Table 83. LIN-UART Baud Rates** | | 20.0 MHz Sys | stem Clock | | | 10.0 MHz Sys | stem Clock | | |--------------------------|--------------------------|----------------------|--------------|--------------------------|--------------------------|----------------------|--------------| | Desired<br>Rate<br>(kHz) | BRG Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | Desired<br>Rate<br>(kHz) | BRG Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | | 1250.0 | 1 | 1250.0 | 0.00 | 1250.0 | N/A | N/A | N/A | | 625.0 | 2 | 625.0 | 0.00 | 625.0 | 1 | 625.0 | 0.00 | | 250.0 | 5 | 250.0 | 0.00 | 250.0 | 3 | 208.33 | -16.67 | | 115.2 | 11 | 113.64 | -1.19 | 115.2 | 5 | 125.0 | 8.51 | | 57.6 | 22 | 56.82 | -1.36 | 57.6 | 11 | 56.8 | -1.36 | | 38.4 | 33 | 37.88 | -1.36 | 38.4 | 16 | 39.1 | 1.73 | | 19.2 | 65 | 19.23 | 0.16 | 19.2 | 33 | 18.9 | 0.16 | | 9.60 | 130 | 9.62 | 0.16 | 9.60 | 65 | 9.62 | 0.16 | | 4.80 | 260 | 4.81 | 0.16 | 4.80 | 130 | 4.81 | 0.16 | | 2.40 | 521 | 2.399 | -0.03 | 2.40 | 260 | 2.40 | -0.03 | | 1.20 | 1042 | 1.199 | -0.03 | 1.20 | 521 | 1.20 | -0.03 | | 0.60 | 2083 | 0.60 | 0.02 | 0.60 | 1042 | 0.60 | -0.03 | | 0.30 | 4167 | 0.299 | -0.01 | 0.30 | 2083 | 0.30 | 0.2 | Table 83. LIN-UART Baud Rates (Continued) | 5.5296 MHz System Clock | | | 3 | 3.579545 | | | |--------------------------|--------------------------|----------------------|--------------|--------------------------|------------------|--| | Desired<br>Rate<br>(kHz) | BRG Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | Desired<br>Rate<br>(kHz) | BRG Di<br>(Decir | | | 1250.0 | N/A | N/A | N/A | 1250.0 | N/A | | | 625.0 | N/A | N/A | N/A | 625.0 | N/A | | | 250.0 | 1 | 345.6 | 38.24 | 250.0 | 1 | | | 115.2 | 3 | 115.2 | 0.00 | 115.2 | 2 | | | 57.6 | 6 | 57.6 | 0.00 | 57.6 | 4 | | | 38.4 | 9 | 38.4 | 0.00 | 38.4 | 6 | | | 19.2 | 18 | 19.2 | 0.00 | 19.2 | 12 | | | 9.60 | 36 | 9.60 | 0.00 | 9.60 | 23 | | | 4.80 | 72 | 4.80 | 0.00 | 4.80 | 47 | | | 2.40 | 144 | 2.40 | 0.00 | 2.40 | 93 | | | 1.20 | 288 | 1.20 | 0.00 | 1.20 | 186 | | | 0.60 | 576 | 0.60 | 0.00 | 0.60 | 373 | | | 0.30 | 1152 | 0.30 | 0.00 | 0.30 | 746 | | | | | | | | | | | 1.8432 MH | z System ( | Clock | |-----------|------------|-------| |-----------|------------|-------| | Desired<br>Rate<br>(kHz) | BRG Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | |--------------------------|--------------------------|----------------------|--------------| | 1250.0 | N/A | N/A | N/A | | 625.0 | N/A | N/A | N/A | | 250.0 | N/A | N/A | N/A | | 115.2 | 1 | 115.2 | 0.00 | | 57.6 | 2 | 57.6 | 0.00 | | 38.4 | 3 | 38.4 | 0.00 | | 19.2 | 6 | 19.2 | 0.00 | | 9.60 | 12 | 9.60 | 0.00 | | 4.80 | 24 | 4.80 | 0.00 | | 2.40 | 48 | 2.40 | 0.00 | | 1.20 | 96 | 1.20 | 0.00 | | 0.60 | 192 | 0.60 | 0.00 | | 0.30 | 384 | 0.30 | 0.00 | | 3.579545 MHz System Clock | | | | |---------------------------|--------------------------|----------------------|--------------| | Desired<br>Rate<br>(kHz) | BRG Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | | 1250.0 | N/A | N/A | N/A | | 625.0 | N/A | N/A | N/A | | 250.0 | 1 | 223.72 | -10.51 | | 115.2 | 2 | 111.9 | -2.90 | | 57.6 | 4 | 55.9 | -2.90 | | 38.4 | 6 | 37.3 | -2.90 | | 19.2 | 12 | 18.6 | -2.90 | | 9.60 | 23 | 9.73 | 1.32 | | 4.80 | 47 | 4.76 | -0.83 | | 2.40 | 93 | 2.41 | 0.23 | | 1.20 | 186 | 1.20 | 0.23 | | 0.60 | 373 | 0.60 | -0.04 | | 0.30 | 746 | 0.30 | -0.04 | ## Infrared Encoder/Decoder The Z16FMC products contain two fully-functional, high-performance UART to Infrared encoder/decoders (endecs). Each infrared endec is integrated with an on-chip UART to allow easy communication between the Z16FMC and IrDA physical layer specification, version 1.3-compliant infrared transceivers. Infrared communication provides secure, reliable, low-cost, point-to-point communication between PCs, PDAs, cell phones, printers and other infrared-enabled devices. ## **Architecture** Figure 22 displays the architecture of the infrared endec. Figure 22. Infrared Data Communication System Block Diagram ## **Operation** When the infrared endec is enabled, the transmit data from the associated on-chip UART is encoded as digital signals in accordance with the IrDA standard and output to the infrared transceiver via the TXD pin. Similarly, data received from the infrared transceiver is passed to the infrared endec via the RXD pin, decoded by the infrared endec and then passed to the UART. Communication is half-duplex, which means that simultaneous data transmission and reception is not allowed. PS028702-1210 PRELIMINARY Infrared Encoder/Decoder 142 The baud rate is set by the UART's baud rate generator and supports IrDA standard baud rates from 9600 baud to 115.2 Kbaud. Higher baud rates are possible, but do not meet IrDA specifications. The UART must be enabled to use the infrared endec. The infrared endec data rate is calculated using the below equation: Infrared Data Rate (bps) = $$\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$$ ## Transmitting IrDA Data The data to be transmitted using the infrared transceiver is first sent to the UART. The UART's transmit signal (TXD) and baud rate clock are used by the IrDA to generate the modulation signal (IR\_TXD) that drives the infrared transceiver. Each UART/Infrared data bit is 16-clocks wide. If the data to be transmitted is 1, the IR\_TXD signal remains Low for the full 16-clock period. If the data to be transmitted is 0, a 3-clock high pulse is output following a 7-clock low period. After the 3-clock high pulse, a 6-clock low pulse is output to complete the full 16-clock data period. Figure 23 displays IrDA data transmission. When the infrared endec is enabled, the UART's TXD signal is internal to the Z16FMC products while the IR TXD signal is output through the TXD pin. Figure 23. Infrared Data Transmission ### **Receiving IrDA Data** Data received from the infrared transceiver via the **IR\_RXD** signal through the RXD pin is decoded by the infrared endec and passed to the UART. The UART's baud rate clock is used by the infrared endec to generate the demodulated signal (**RXD**) that drives the UART. Each UART/Infrared data bit is 16-clocks wide. Figure 24 displays data reception. When the infrared endec is enabled, the UART's RXD signal is internal to the Z16FMC products when the IR RXD signal is received through the RXD pin. Figure 24. Infrared Data Reception Caution: The system clock frequency must be at least 1.0 MHz to ensure proper reception of the 1.6 $\mu$ s minimum width pulses allowed by the IrDA standard. #### **Endec Receiver Synchronization** The IrDA receiver uses a local baud rate clock counter (0 to 15 clock periods) to generate an input stream for the UART and to create a sampling window for detection of incoming pulses. The generated UART input (UART RXD) is delayed by 8 baud rate clock periods with respect to the incoming IrDA data stream. When a falling edge in the input data stream is detected, the Endec counter is reset. When the count reaches a value of 8, the UART RXD value is updated to reflect the value of the decoded data. When the count reaches 12 baud clock periods, the sampling window for the next incoming pulse opens. The window remains open until the count again reaches 8 (i.e., 24 baud clock periods since the previous pulse was detected). This gives the Endec a sampling window of minus 4 baudrate clocks to plus 8 baudrate clocks around the expected time of an incoming pulse. If an incoming pulse is detected inside this window, this process is 111 repeated. If the incoming data is a logical 1 (no pulse), the Endec returns to the initial state and waits for the next falling edge. As each falling edge is detected, the Endec clock counter is reset, resynchronizing the Endec to the incoming signal. This allows the Endec to tolerate jitter and baud rate errors in the incoming data stream. Resynchronizing the Endec does not alter the operation of the UART, which ultimately receives the data. The UART is only synchronized to the incoming data stream when a Start bit is received. ## Infrared Encoder/Decoder Control Register Definitions **Caution:** All infrared endec configuration and status information is set by the UART control registers as defined in the beginning in the LIN-UART Control Register Definitions section on page 126. To prevent spurious signals during IrDA data transmission, set the IREN bit in the UARTX Control 1 register to 1 to enable the Infrared Encoder/Decoder before enabling the GPIO port alternate function for the corresponding pin. PS028702-1210 PRELIMINARY Infrared Encoder/Decoder ## Enhanced Serial Peripheral Interface The Enhanced Serial Peripheral Interface (ESPI) supports SPI (Serial Peripheral Interface) and Inter IC Sound (I<sup>2</sup>S) modes of operation. The features of the ESPI include: - Full-duplex, synchronous, character-oriented communication - Four-wire interface (SS, SCK, MOSI, MISO) - Transmit and receive buffer registers to enable high throughput - Transfer rates up to a maximum of one-fourth the system clock frequency when in SLAVE mode - Error detection - Dedicated programmable baud rate generator (BRG) - Data transfer control through polling, interrupt, or DMA ## **Architecture** The ESPI is a full-duplex, synchronous, character-oriented channel that supporting a four-wire interface (serial clock, transmit and receive data and Slave select). The ESPI block consists of a shift register, transmit and receive data buffer registers, a baud rate (clock) generator, control/status registers and a control state machine. Transmit and receive transfers are in sync as there is a single shift register for both transmit and receive data. Figure 25 displays a block diagram of the ESPI. ded in Life S Company 146 Figure 25. ESPI Block Diagram ## **ESPI Signals** The four ESPI signals are: - Master-In/Slave-Out (MISO) - Master-Out/Slave-In (MOSI) - Serial clock (SCK) - Slave select $(\overline{SS})$ The following paragraphs describe these signals in both MASTER and SLAVE modes. The appropriate GPIO pins must be configured using the GPIO alternate function registers. #### Master-In/Slave-Out The MISO pin is configured as an input in a master device and as an output in a slave device. Data is transferred to most significant bit first. The MISO pin of a slave device is placed in a high-impedance state if the slave is not selected. When the ESPI is not enabled, this signal is in a high-impedance state. The direction of this pin is controlled by the MMEN bit of the ESPI control register. #### Master-Out/Slave-In The MOSI pin is configured as an output in a master device and as an input in a slave device. Data is transferred to most significant bit first. When the ESPI is not enabled, this signal is in a high-impedance state. The direction of this pin is controlled by the MMEN bit of the ESPI control register. #### Serial Clock The SCK synchronizes data movement both in and out of the shift register via the MOSI and MISO pins. In MASTER mode (MMEN = 1), the ESPI's baud rate generator creates the serial clock and drives it out via its SCK pin to the slave devices. In SLAVE mode, the SCK pin is an input. Slave devices ignore the SCK signal unless their $\overline{SS}$ pin is asserted. The master and slave are each capable of exchanging a character of data during a sequence of NUMBITS clock cycles (see NUMBITS field in the the <u>ESPI Mode Register</u> section on page 165). In both master and slave ESPI devices, data is shifted on one edge of the SCK and is sampled on the opposite edge where data is stable. SCK phase and polarity is determined by the Phase and CLKPOL bits in the the <u>ESPI Control Register</u> section on page 163. 149 #### Slave Select The $\overline{SS}$ signal is a bidirectional framing signal with several modes of operation to support SPI and other synchronous serial interface protocols. The SLAVE SELECT mode is selected by the SSMD field of the ESPI mode register. The direction of the $\overline{SS}$ signal is controlled by the SSIO bit of the ESPI mode register. The $\overline{SS}$ signal is an input on slave devices and is an output on the active master device. Slave devices ignore transactions on the bus unless their slave select input is asserted. In SPI MASTER mode, additional GPIO pins are required to provide Slave Selects if there is more than one slave device. ## **ESPI Register Overview** The ESPI Control/Status Registers are summarized in Table 84. These registers are accessed by either Word (16-bit) or Byte operations. **Table 84. ESPI Registers** | Word Address | <b>Even Address</b> | Odd Address | |--------------|---------------------|-----------------------| | XXXXX0 | Data | Transmit Data Command | | XXXXX2 | Control | Mode | | XXXXX4 | Status | State | | XXXXX6 | Baud Rate High | Baud Rate Low | ## Comparison with Basic SPI Block The ESPI module includes many enhancements when compared to the simpler SPI module in other Z8 Encore!® parts. This section highlights the differences between the ESPI module and the SPI module as follows: - Transmit and receive data buffer register added to support higher performance. - Multiple interrupt sources (transmit data, receive data, errors). SPI module only has data transfer complete interrupt. - DMA controller interface (separate transmit and receive interfaces). - Register addresses redefined to facilitate 16-bit transfers on the Z16FMC. - Transmit data command register: a new register to facilitate the DMA interface and improve performance with 16-bit transfers. SSV and TEOF are set on the same cycle upon which the data register is written. - Control register: - IRQE changed to DIRQE to allow data interrupts to be disabled when using the DMA but still allow error interrupts PRELIMINARY **Enhanced Serial Peripheral Interface** # Z16FMC Series Motor Control MCUs Product Specification dded in Life YS Company 149 - STR bit on the SPI module replaced with ESPIEN1; SPIEN replaced by ESPIEN0; these enhancements allow unidirectional transfers, which minimize software or DMA overhead - BIRQ replaced with BRGCTL - Mode register: - Added SSMD field which adds support for loop back and I2S modes - Moved SSV bit to the transmit data command register, as described above - Added slave select polarity (SSPO) to support active High and Low slave select on SS pin - Status register: - IRQ split into TDRE and RDRF (separate transmit and receive interrupts) - Replace overrun error with separate transmit under-run and receive overrun - State register: - Replaced SCKEN bit with SCKI - Replaced TCKEN with SDI ## **Operation** During transfer, data is sent and received simultaneously by both master and slave devices. Separate signals are required to transmit data, receive data and the serial clock. When a transfer occurs, a multibit (typically 8-bit) character is shifted out one data pin and a multi-bit character is simultaneously shifted in on a second data pin. An 8-bit shift register in the master and an 8-bit shift register in the slave is connected as a circular buffer. The ESPI shift register is buffered to support back-to-back character transfers in high performance applications. A transaction is initiated when the transmit data register is written in the master device. The value from the data register is transferred into the shift register and the transaction begins. After the transmit data is loaded into the shift register, the Transmit Data Register Empty (TDRE) status bit asserts, indicating that transmit data register is written with the next value. At the end of each character transfer, the shift register value (receive data) is loaded into the receive data register. At that point the Receive Data Register Full (RDRF) status bit asserts. When software or DMA reads the receive data from the receive data register, the RDRF signal deasserts. The master sources the SCK and $\overline{SS}$ signal during the transfer. Internal data movement (either by software or DMA) to/from the ESPI block is controlled by the transmit data register empty (TDRE) and receive data register full (RDRF) signals. These signals are read only bits in the ESPI status register. When either the TDRE or RDRF bits assert, an interrupt is sent to the interrupt controller if the data interrupt request PRELIMINARY **Enhanced Serial Peripheral Interface** enable (DIRQE) bit is set. The TDRE and RDRF signals also generate transmit and receive DMA requests. In many cases the software application is only moving information in one direction. In such a case, either the TDRE or RDRF interrupts/DMA requests is disabled to minimize software/DMA overhead. Unidirectional data transfer is supported by setting the ESPIEN1, 0 bits in the control register to 10 or 01. If the DMA engine is being used to move the data, the transmit and receive data interrupts are disabled through the DIRQE bit of the control register. In this case error interrupts still occurs and must be handled directly by the software. ## **Throughput** In MASTER mode, the maximum SCK rate supported is one-half the system clock frequency. This rate is achieved by programming the value 0001H into the baud rate high/low register pair. Though each character is transferred at this rate, it is unlikely that software interrupt routines or DMA keeps up with this rate. In SPI mode the transfer will automatically pause between characters until the current receive character is read and the next transmit data value is written. In SLAVE mode, the transfer rate is controlled by the master. As long as the TDRE and RDRF interrupt or DMA requests are serviced before the next character transfer completes the slave will keep up with the master. In SLAVE mode, the baud rate is restricted to a maximum of one-fourth of the system clock frequency to allow for synchronization of the SCK input to the internal system clock. ## **ESPI Clock Phase and Polarity Control** The ESPI supports four combinations of SCK phase and polarity using two bits in the ESPI control register. The clock polarity bit, CLKPOL, selects an active High or active Low clock and has no effect on the transfer format. The clock phase bit, PHASE, selects one of two fundamentally different transfer formats. The data is output a half-cycle before the receive clock edge which provides a half cycle of setup and hold time. Table 85 lists the ESPI clock phase and polarity operation parameters. Table 85. ESPI Clock Phase (PHASE) and Clock Polarity (CLKPOL) Operation | PHASE | CLKPOL | SCK Transmit<br>Edge | SCK Receive Edge | SCK Idle<br>State | |-------|--------|----------------------|------------------|-------------------| | 0 | 0 | Falling | Rising | Low | | 0 | 1 | Rising | Falling | High | | 1 | 0 | Rising | Falling | Low | | 1 | 1 | Falling | Rising | High | #### **Transfer Format with Phase Equals Zero** Figure 26 displays the timing diagram for an SPI type transfer in which PHASE = 0. For SPI transfers the clock only toggles during the character transfer. The two SCK waveforms show polarity with CLKPOL = 0 and with CLKPOL = 1. The diagram is interpreted as either a Master or Slave timing diagram as the SCK MISO and MOSI pins are directly connected between the master and the slave. Figure 26. ESPI Timing When PHASE = 0 #### **Transfer Format with Phase Equals One** Figure 27 displays the timing diagram for an SPI type transfer in which PHASE = 1. For SPI transfers the clock only toggles during the character transfer. Two waveforms are depicted for SCK, one for CLKPOL = 0 and another for CLKPOL = 1. Figure 27. ESPI Timing when PHASE = 1 ## **Modes of Operation** This section describes the different modes of data transfer supported by the ESPI block. The mode is selected by the slave select mode (SSMD) field of the mode register. #### **SPI Mode** This mode is selected by setting the SSMD field of the mode Register to 000. In this mode, software or DMA controls the assertion of the $\overline{SS}$ signal directly via the SSV bit of the SPI transmit data command register. Either DMA or software is used to control an SPI mode transaction. Prior to or simultaneously with writing the first transmit data byte, software or DMA sets the SSV bit. Software sets the SSV bit either by performing a byte write to the transmit data command register prior to writing the first transmit character to the data register or by performing a word write to the data register address which loads the first transmit character and simultaneously sets the SSV bit. The DMA sets the SSV bit via the command field of the descriptor. The SSV bit is written on the DMA command bus prior to or in sync with the first data byte. $\overline{SS}$ will remain asserted while one or more characters are transferred. There are two mechanisms for deasserting $\overline{SS}$ at the end of the transaction. One method is used by DMA and also by software, is to set the TEOF bit of the transmit data command register when the final TDRE interrupt #### Z16FMC Series Motor Control MCUs Product Specification 153 or DMA request is being serviced (set TEOF before or simultaneously with writing the final data byte). When the final bit of the final character is transmitted, the hardware will automatically deassert the SSV and TEOF bits. The second method is for software to directly clear the SSV bit after the transaction completes. If software clears the SSV bit directly, it is not necessary for software to also set the TEOF bit on the final transmit byte. After writing the final transmit byte, the end of the transaction is detected by waiting for the final RDRF interrupt or monitoring the TFST bit in the ESPI Status Register. The transmit underrun and receive overrun errors do not occur in an SPI mode master. If the RDRF and TDRE requests have not been serviced before the current byte transfer completes, SCLK is paused until the data register is read and written. The transmit underrun and receive overrun errors will occur in a slave if the slave's software/DMA does not keep up with the master data rate. If a transmit underrun occurs in SLAVE mode, the shift register in the slave is loaded with all 1s. In the SPI mode, the SCK is active only for the data transfer with one SCK period per bit transferred. If the SPI bus has multiple slaves, the slave select lines to all or one of the slaves must be controlled independently by software using GPIO pins. Figure 28 displays multiple character transfer in SPI mode. Note that while character 'n' is being transferred using the shift register, software/DMA responds to the receive request for character n-1 and the transmit request for character n+1. 154 Figure 28. SPI mode (SSMD = 000) #### I<sup>2</sup>S Mode Inter-Integrated Circuit Sound mode ( $I^2S$ ) is selected by setting the SSMD field of the mode register to 010. The Phase and CLKPOL bits of the control register must be set to 0. This mode is illustrated in Figure 29 with $\overline{SS}$ alternating between consecutive frames. A frame consists of a fixed number of data bytes as defined in the DMA buffer descriptor or by software. $I^2S$ mode is typically used to transfer left or right channel audio data. The SSV indicates whether the corresponding bytes are left or right channel data. The SSV value must be updated when servicing the TDRE interrupt/request for the first byte in a left or write channel frame. Servicing this request is accomplished by performing a word write when writing the first byte of the audio word, which updates both the ESPI data and transmit data command words or by doing a byte write to update SSV followed by a byte write to the data register. The $\overline{SS}$ signal leads the data by one SCK period. If a DMA channel is controlling data transfer, each sequence of left (or right) channel byte is considered a frame with a buffer descriptor. The SSV bit is defined in the buffer descriptor command field and is automatically written to the transmit data command register just prior to or in synchronous with the first data byte of the frame being written. Note that the number of bits per frame is a value other than an integral number of 8 bits by setting NUMBITS to a value other than 0. #### Example To send 20 bits/frame, set NUMBITS = 5 and read/write 4 bytes per frame. The transmit data must be left justified and the receive data must be right justified. The transaction is terminated when the master has no more data to transmit. After the final bit is transferred, SCLK stops and SSV returns to their default states. If TEOF is not set on the final byte, a transmit underrun error occurs at this point. Figure 29. I2S mode (SSMD = 010) ## **SPI Protocol Configuration** This section describes in detail how to configure the ESPI block for the SPI protocol. In the SPI protocol the master sources the SCK and asserts slave select signals to one or more slaves. The slave select signals are typically active Low. #### **SPI Master Operation** The ESPI block is configured for MASTER mode operation by setting the MMEN bit = 1 in the ESPICTL Register. The SSMD field of the ESPI Mode Register is set to 000 for SPI protocol mode. The Phase, CLKPOL and Wor bits in the ESPICTL Register and the NUMBITS field in the ESPI mode register must be consistent with the Slave SPI devices. Typically for an SPI master SSIO = 1 and SSPO = 0. The appropriate GPIO pins are configured for the ESPI alternate function on the MOSI, MISO and SCK pins. The GPIO for the ESPI $\overline{SS}$ pin is configured in alternate function mode as well though software uses any GPIO pin(s) to drive one or more slave select lines. If the ESPI $\overline{SS}$ signal is not used to drive a slave select the SSIO bit must still be set to 1 in a single master system. Figure 30 and Figure 31 displays the ESPI block configured as an SPI master. Figure 30. ESPI Configured as an SPI Master in a Single Master and Single Slave System Figure 31. ESPI Configured as an SPI Master in a Single Master and Multiple Slave System #### **Multi-Master SPI Operation** In a multi-master SPI system, all SCK pins are tied together, all MOSI pins are tied together and all MISO pins are tied together. All SPI pins must be configured in opendrain mode to prevent bus contention. At any time, only one SPI device is configured as PS028702-1210 PRELIMINARY Enhanced Serial Peripheral Interface the master and all other devices on the bus are configured as slaves. The master asserts the $\overline{SS}$ pin on the selected slave. Then, the active master drives the clock and transmit data on the SCK and MOSI pins to the SCK and MOSI pins on the slave (including those slaves which are not enabled). The enabled slave drives data out its MISO pin to the MISO master pin. When the ESPI is configured as a master in a multi-master SPI system, the $\overline{SS}$ pin must be configured as an input. The $\overline{SS}$ input signal on a device configured as a master must remain High. If the $\overline{SS}$ signal on the active master goes Low (indicating another master is accessing this device as a slave), a collision error flag is set in the ESPI status register. The slave select outputs on a master in a multi-master system must come from GPIO pins. #### **SPI Slave Operation** The ESPI block is configured for SLAVE mode operation by setting the MMEN bit = 0 in the ESPICTL Register and setting the SSIO bit = 0 in the ESPIMODE Register. The SSMD field of the ESPI mode register is set to 00 for SPI protocol mode. The Phase, CLKPOL and WOR bits in the ESPICTL Register and the NUMBITS field in the ESPIMODE Register must be set to be consistent with the other SPI devices. Typically for an SPI slave SSPO = 0. If the slave has data to send to the master, the data must be written to the data register before the transaction starts (first edge of SCK when $\overline{SS}$ is asserted). If the data register is not written prior to the slave transaction, the MISO pin outputs all 1s. Due to the delay resulting from synchronization of the $\overline{SS}$ and SCK input signals to the internal system clock, the maximum SCK baud rate which is supported in SLAVE mode is the system clock frequency divided by 8. This rate is controlled by the SPI master. Figure 32 illustrates the ESPI configuration in SPI SLAVE mode. Figure 32. ESPI Configured as an SPI Slave 2-1210 PRELIMINARY **Enhanced Serial Peripheral Interface** #### **Error Detection** Error events detected by the ESPI block are described in this section. Error events generate an ESPI interrupt and set a bit in the ESPI status register. The error bits of the ESPI Status Register are read/write 1 to clear. #### **Transmit Underrun** A transmit underrun error occurs for a master with SSMD = 10 or 11 when a character transfer completes and TDRE = 1. In these modes when a transmit underrun occurs the transfer is aborted (SCK will halt and SSV will be deasserted). For a master in SPI mode (SSMD = 00), a transmit underrun is not signaled because SCK will pause and wait for the data register to be written. In SLAVE mode, a transmit underrun error occurs if TDRE = 1 at the start of a transfer. When a transmit underrun occurs in SLAVE mode, ESPI transmits a character of all 1s. A transmit underrun sets the TUND bit in the ESPI status register to 1. Writing 1 to TUND clears this error flag. #### **Mode Fault (Multi-Master Collision)** A mode fault indicates when more than one master is trying to communicate at the same time (a multi-master collision) in SPI mode. The mode fault is detected when the enabled master's $\overline{SS}$ input pin is asserted. For this to happen the control and mode registers must be configured with MMEN = 1, SSIO = 0 ( $\overline{SS}$ is an input) and $\overline{SS}$ input = 0. A mode fault sets the COL bit in the ESPI status register to 1. Writing a 1 to COL clears this error flag. #### Receive Overrun A receive overrun error occurs when a transfer completes and the RDRF bit is still set from the previous transfer. A receive overrun sets the ROVR bit in the ESPI status register to 1. Writing 1 to ROVR clears this error flag. The receive data register is not overwritten and will contain the data from the transfer which initially set the RDRF bit. Subsequent received data is lost until the RDRF bit is cleared. #### Slave Mode Abort In SLAVE mode of operation if the $\overline{SS}$ pin deasserts before all bits in a character have been transferred, the transaction is aborted. When this condition occurs the ABT bit is set in the ESPI Status Register. A slave abort error resets the slave control logic to the idle state. A slave abort error is also asserted in SLAVE mode, if BRGCTL = 1 and a BRG timeout occurs. When BRGCTL = 1 is in SLAVE mode, it functions as a WDT monitoring the SCK signal. The BRG counter is reloaded every time a transition on SCK occurs while $\overline{SS}$ is asserted. The baud rate reload registers must be programmed with a value longer than the expected time between $\overline{SS}$ assertion and the first SCK edge, between SCK transitions # Z16FMC Series Motor Control MCUs Product Specification S Company 159 while $\overline{SS}$ is asserted and between the previous SCK edge and $\overline{SS}$ deassertion. A timeout indicates the master is stalled or disabled. Writing 1 to ABT clears this error flag. #### **ESPI Interrupts** ESPI has a single interrupt output which is asserted when any of the TDRE, TUND, COL, ABT, ROVR, or RDRF bits are set in the ESPI status register. The interrupt is a pulse (duration of one system clock) generated when any one of the source bits initially set. The TDRE and RDRF interrupts are enabled/disabled through the Data Interrupt Request Enable (DIRQE) bit of the ESPI control register. A transmit interrupt is asserted by the TDRE status bit when the ESPI block is enabled and the DIRQE bit is set. The TDRE bit in the status register is cleared automatically when the transmit data register is written or the ESPI block is disabled. When the Transmit Data Register value is loaded into the shift register to start a new transfer, the TDRE bit will be set again causing a new transmit interrupt. If information is being received but not transmitted the transmit interrupts are eliminated by selecting RECEIVE ONLY mode (ESPIEN1, 0 = 01). A master operates in Receive Only mode however a write to the ESPI (Transmit) data register is still required to initiate the transfer of a character. A receive interrupt is generated by the RDRF status bit when the ESPI block is enabled; the DIRQE bit is set and a character transfer completes. At the end of the character transfer, the contents of the shift register is transferred into the Receive Data Register, causing the RDRF bit to assert. The RDRF bit is cleared when the Receive Data Register is read. If information is being transmitted but not received by the software application, the receive interrupt is eliminated by selecting Transmit Only mode (ESPIEN1, 0 = 10) in either MASTER or SLAVE modes. ESPI error interrupts occur if any of the TUND, COL, ABT and ROVR bits in the ESPI Status Register are set. These bits are cleared by writing a 1 to the corresponding bit. If the ESPI is disabled (ESPIEN1, 0 = 00), an ESPI interrupt is generated by a BRG time-out. This timer function must be enabled by setting the BRGCTL bit in the ESPICTL Register. This timer interrupt does not set any of the bits of the ESPI Status Register. #### DMA Interface The assertion of the TDRE and RDRF signals generate transmit and receive DMA requests (SPITxReq, SPIRxReq), allowing data movement to be handled by a DMA controller rather than directly by software. The DMA acknowledges these requests through the SPITxAck and SPIRxAck signals). Inputs allow the SSV and TEOF bits of the Transmit Data Command register to be controlled by the DMA. The SPITxReqEOF and SPIRxReqEOF outputs to the DMA provides an indication that $\overline{SS}$ has deasserted (transaction complete). If the software application is moving data in only one direction, the ESPIEN1, 0 bits are set to 10 or 01, allowing a single DMA channel to control the ESPI data transfer. For a PRELIMINARY Enhanced Serial Peripheral Interface 160 master, the valid options are transmit only or transmit-receive. For a slave, all options are valid. When a slave is operating in receive only mode, it will transmit characters of all 1s. #### **DMA Descriptors** For ESPI Transmit DMA descriptors, the 4-bit CMDSTAT field of the descriptor exists in the format shown in Table 86. The SSV bit in the Master's transmit buffer descriptor CMDSTAT field controls the ESPI $\overline{SS}$ output. The SSV bit in the descriptor is transferred to the SSV bit in the ESPI Data Command register with the first byte of the buffer. If the EOF bit is set in the DMA descriptor control word, the End Of Frame signal from the DMA (EOF-Sync) will assert coincident with writing the final byte in the buffer to the ESPI Data Register, setting the TEOF bit of the ESPI Data Command register. After this final byte has been transferred, the Master's $\overline{SS}$ output will deassert and the SSV and TEOF bits in the Data Command register will be cleared. The CMDSTAT field in ESPI Receive DMA Descriptors has no function. Table 86. ESPI Tx DMA Descriptor Command Field | Reserved | Reserved | Reserved | SSV | |----------|----------|----------|-----| |----------|----------|----------|-----| For ESPI DMA descriptors, the 4-bit frame status field of the descriptor is depicted in the formats shown in Tables 87 and 88. Table 87. ESPI Tx DMA Descriptor Status field | 0 0 | COL | TUND | |-----|-----|------| |-----|-----|------| Table 88. ESPI Rx DMA Descriptor Status field | 0 | RSS | ABT | ROVR | |---|-----|-----|------| |---|-----|-----|------| **TUND, COL, ABT, ROVR.** See the Status Register for a description of these bits. **RSS.** Value of SS associated with final byte written (useful in I2S mode to distinguish left/right channel data). #### **ESPI Baud Rate Generator** In ESPI MASTER mode, the BRG creates a lower frequency serial clock (SCK) for data transmission synchronization between the Master and the external Slave. The input to the BRG is the system clock. The ESPI Baud Rate High and Low Byte registers combine to form a 16-bit reload value, BRG[15:0], for the ESPI BRG. The ESPI baud rate is calculated using the following equation: 161 SPI Baud Rate (bps) = $$\frac{System\ Clock\ Frequency\ (Hz)}{2 \times BRG[15:0]}$$ Minimum baud rate is obtained by setting BRG[15:0] to 0000H for a clock divisor value of $(2 \times 65536 = 131072)$ . When the ESPI is disabled, the BRG functions as a basic 16-bit timer with interrupt on timeout. Observe the following steps to configure the BRG as a timer with interrupt on timeout: - 1. Disable the ESPI by clearing the ESPIEN1,0 bits in the ESPI Control Register. - 2. Load the appropriate 16-bit count value into the ESPI Baud Rate High and Low Byte registers. - 3. Enable the BRG timer function and associated interrupt by setting the BRGCTL bit in the ESPI Control Register to 1. When configured as a general purpose timer, the SPI BRG interrupt interval is calculated using the following equation: SPI BRG Interrupt Interval (s) = System Clock Period (s) $\times$ BRG[15:0] # **ESPI Control Register Definitions** The remainder of this chapter describes the functions of the following ESPI control registers. - ESPI Data Register - ESPI Transmit Data Command Register - ESPI Control Register - ESPI Mode Register - ESPI Status Register - ESPI State Register - ESPI Baud Rate High and Low Byte Registers # **ESPI Data Register** The ESPI Data Register (see Table 89) addresses both the outgoing Transmit Data Register and the incoming Receive Data Register. Reads from the ESPI Data Register return the contents of the Receive Data Register. The Receive Data Register is updated with the con- PS028702-1210 PRELIMINARY **Enhanced Serial Peripheral Interface** tents of the shift register at the end of each transfer. Writes to the ESPI Data Register load the Transmit Data Register unless TDRE = 0. Data is shifted out starting with bit 7. The final bit received resides in bit position 0. With the ESPI configured as a Master, writing a data byte to this register initiates the data transmission. With the ESPI configured as a Slave, writing a data byte to this register loads the shift register in preparation for the next data transfer with the external Master. In either the Master or Slave modes, if TDRE = 0, writes to this register are ignored. When the character length is less than 8 bits (as set by the NUMBITS field in the ESPI Mode Register), the transmit character must be left justified in the ESPI Data Register. A received character of less than 8 bits is right justified (final bit received is in bit position 0). For example, if the ESPI is configured for 4-bit characters, the transmit characters must be written to ESPIDATA[7:4] and the received characters are read from ESPIDATA[3:0]. Table 89. ESPI Data Register (ESPIDATA) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|----------|-----|-----|-----|-----|-----|-----| | Field | | DATA | | | | | | | | RESET | Х | Х | Х | Х | Х | Х | Х | Х | | R/W | ADDR | | FF_E260H | | | | | | | | Bits | Description | |------|----------------------------------------------------------------------------------------------------------| | 7:0 | DATA – Data Transmit and/or receive data. Writes to the ESPIDATA Register load the shift register. Reads | | | from the ESPIDATA Register return the value of the receive data register. | # **ESPI Transmit Data Command Register** The ESPI Transmit Data Command register (see Table 90) provides control of the $\overline{SS}$ pin when it is configured as an output (MASTER mode). The TEOF and SSV bits are controlled by the DMA interface as well as by a bus write to this register. Table 90. ESPI Transmit Data Command Register (ESPITDCR) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|---|---|---|---|---|------|-----| | Field | | | | | | | TEOF | SSV | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R/W | R/W | | ADDR | FF_E261H | | | | | | | | PS028702-1210 PRELIMINARY **Enhanced Serial Peripheral Interface** | Bits | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | Reserved These bits are reserved. | | 1 | TEOF – Transmit End Of Frame This bit is used in Master mode to indicate that the data in the transmit data register is the final byte of the transfer or frame. When the final byte has been sent SS (and SSV) change state and TEOF automatically clears. 0 = The data in the transmit data register is not the final character in the message. 1 = The data in the transmit data register is the final character in the message. | | 0 | SSV – Slave Select Value When SSIO = 1, writes to this register controls the value output on the SS pin. See SSMD field of the ESPI Mode Register for more details. | ## **ESPI Control Register** The ESPI Control Register (see Table 91) configures the ESPI for transmit and receive operations. Table 91. ESPI Control Register (ESPICTL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|---------|--------|-------|--------|-----|------|---------| | Field | DIRQE | ESPIEN1 | BRGCTL | PHASE | CLKPOL | WOR | MMEN | ESPIEN0 | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | FF_E262H | | | | | | | | # 7 DIRQE – Data Interrupt Request Enable This bit is used to disable or enable data (TDRE and RDRF) interrupts. Disabling the data interrupts is needed when controlling data transfer by DMA or polling. Error interrupts are not disabled. To block all ESPI interrupt sources, clear the ESPI interrupt enable bit in the Interrupt Controller. 0 = TDRE and RDRF assertions do not cause an interrupt. Use this setting if controlling data transfer through DMA or by software polling of TDRE and RDRF. The TUND, COL, ABT and ROVR bits cause an interrupt. 1 = TDRE and RDRF assertions will cause an interrupt. TUND, COL, ABT and ROVR will also cause interrupts. Use this setting if controlling data transfer through interrupt handlers. | Bits | Description (Continued) | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6,0 | ESPIEN1, ESPIEN0 – ESPI Enable and Direction Control 00 = ESPI block is disabled. BRG is used as a general purpose timer by setting BRGCTL = 1. 01 = RECEIVE ONLY Mode. Use this setting if the software application is receiving data but not sending. TDRE will assert, however the transmit interrupt and DMA requests will not assert. In SLAVE mode, the transmitted data will be all 1s. In MASTER mode software must still write to the Transmit Data Register to initiate the transfer. 10 = TRANSMIT ONLY Mode Use this setting in MASTER or SLAVE mode when the software application is sending data but not receiving. RDRF will assert, but receive interrupt and DMA requests not occur. 11 = TRANSMIT/RECEIVE Mode Use this setting if the software application is both sending and receiving information. Both TDRE and RDRF will be active. | | 5 | BRGCTL – Baud Rate Generator Control The function of this bit depends upon ESPIEN1,0. When ESPIEN1,0 = 00, this bit allows enabling the BRG to provide periodic interrupts. If the ESPI is disabled (ESPIEN1, ESPIEN0 = 00): 0 = The BRG timer function is disabled. Reading the Baud Rate High and Low registers returns the BRG Reload value. 1 = The BRG timer function and timeout interrupt are enabled. Reading the Baud Rate High and Low registers returns the BRG Counter value. If the ESPI is enabled: 0 = Reading the Baud Rate High and Low registers returns the BRG Reload value. If MMEN = 1, the BRG is enabled to generate SCK. If MMEN = 0, the BRG is disabled. 1 = Reading the Baud Rate High and Low registers returns the BRG Counter value. If MMEN = 1, the BRG is enabled to generate SCK. If MMEN = 0, the BRG is enabled to provide a Slave SCK timeout. See Slave Abort error description. CAUTION: If reading the counter one byte at a time while the BRG is counting keep in mind that the values will not be in sync. It is recommended to read the counter using word (2-byte) reads. | | 4 | PHASE – Phase Select Sets the phase relationship of the data to the clock. For more information about operation of the PHASE bit, see the ESPI Clock Phase and Polarity Control section on page 150. | | 3 | CLKPOL - Clock Polarity 0 = SCK idles Low (0). 1 = SCK idles High (1). | | 2 | WOR – Wire-OR (Open-Drain) Mode Enabled 0 = ESPI signal pins not configured for open-drain. 1 = All four ESPI signal pins (SCK, SS, MISO, MOSI) configured for open-drain | | 1 | MMEN – ESPI Master Mode Enable This bit controls the data I/O pin selection and SCK direction. 0 = Data-out on MISO, data-in on MOSI (used in SPI Slave mode), SCK is an input. 1 = Data-out on MOSI, data-in on MISO (used in SPI Master mode), SCK is an output. | ## **ESPI Mode Register** The ESPI Mode Register (see Table 92) configures the character bit width and mode of the ESPI IO pins. #### Table 92. ESPI Mode Register (ESPIMODE) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|------|---|---------|------------|------|------|-----| | Field | | SSMD | | N | UMBITS[2:0 | SSIO | SSPO | | | RESET | | 000 | | 000 | | | 0 | 0 | | R/W | | R/W | | R/W R/W | | | | R/W | | ADDR | FF_E263H | | | | | | | | #### Bits Description #### 7:5 SSMD – SLAVE SELECT Mode This field selects the behavior of SS as a framing signal. For a detailed description of these modes; see the <u>Slave Select</u> section on page 148. #### $000 = SPI \mod e$ When SSIO = 1, the $\overline{SS}$ pin is driven directly from the SSV bit in the Transmit Data Command register. The Master software or DMA must set SSV (or a GPIO output if the $\overline{SS}$ pin is not connected to the appropriate Slave) to the asserted state prior to or on the same clock cycle with which the transmit data register is written with the initial byte. At the end of a frame (after the final RDRF event), SSV is deasserted by software. Alternatively, SSV is automatically deasserted by hardware if the TEOF bit in the Transmit Data Command register is set when the final transmit byte is loaded. In SPI mode, SCK is active only for data transfer (one clock cycle per bit transferred). #### 001 = LOOPBACK Mode When ESPI is configured as Master (MMEN = 1) the outputs are deasserted and data is looped from shift register out to shift register in. When ESPI is configured as a Slave (MMEN = 0) and $\overline{\text{SS}}$ in asserts, MISO (Slave output) is tied to MOSI (Slave input) to provide an a remote loop back (echo) function. #### 010 = I2S Mode In this mode, the value from SSV will be output by the Master on the $\overline{SS}$ pin one SCK period before the data and will remain in that state until the start of the next frame. Typically this mode is used to send back-to-back frames with $\overline{SS}$ alternating on each frame. A frame boundary is indicated in the Master when SSV changes. A frame boundary is detected in the Slave by $\overline{SS}$ changing state. The $\overline{SS}$ framing signal will lead the frame by one SCK period. In this mode SCK will run continuously, starting with the initial $\overline{SS}$ assertion. Frames will run back-to-back as long as software/DMA continue to provide data. The $I^2S$ protocol (Inter IC Sound) is used to carry left and right channel audio data with the $\overline{SS}$ signal indicating which channel is being sent. In Slave mode, the change in state of $\overline{SS}$ (Low to High or High to Low) will trigger the start of a transaction on the next SCK cycle. | Bits | Description (Continued) | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:2 | NUMBITS[2:0] – Number of Data Bits Per Character to Transfer This field contains the number of bits to shift for each character transfer. For information about valid bit positions when the character length is less than 8 bits, see the <a href="ESPI Data Register">ESPI Data Register</a> section on page 161. | | | 000 = 8 bits<br>001 = 1 bit<br>010 = 2 bits<br>011 = 3 bits<br>100 = 4 bits<br>101 = 5 bits<br>110 = 6 bits<br>111 = 7 bits | | 1 | SSIO – Slave Select I/O This bit controls the direction of the SS pin. In single Master mode, SSIO is set to 1 unless a separate GPIO pin is being used to provide the SS output function. In the SPI Slave or Multi-Master configuration SSIO is set to 0. 0 = SS pin configured as an input (SPI Slave and Multi-Master modes) 1 = SS pin configured as an output (SPI single Master mode) | | 0 | SSPO – Slave Select Polarity This bit controls the polarity of the $\overline{SS}$ pin. $0 = \overline{SS}$ is active Low. (SSV = 1 corresponds to $\overline{SS}$ = 0) 1 = SS is active High. (SSV = 1 corresponds to $\overline{SS}$ = 1) | # **ESPI Status Register** The ESPI Status Register (see Table 93) indicates the current state of the ESPI. All bits revert to their Reset state, if the ESPI is disabled. Table 93. ESPI Status Register (ESPISTAT) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|------------------------------------------------------|------|------|------|------|------|------|------|--| | Field | TDRE | TUND | COL | ABT | ROVR | RDRF | TFST | SLAS | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | R/W | R | R/W* | R/W* | R/W* | R/W* | R | R | R | | | ADDR | FF_E264H | | | | | | | | | | $R/W^* = Re$ | R/W* = Read access. Write a 1 to clear the bit to 0. | | | | | | | | | | Bits | Description | |------|----------------------------------------------------------------------------------------------------| | 7 | TDRE – Transmit Data Register Empty | | | 0 = Transmit data register is full or ESPI is disabled. | | | 1 = Transmit data register is empty. A write to the ESPI (Transmit) Data Register clears this bit. | | Bits | Description (Continued) | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | TUND – Transmit Underrun 0 = A Transmit Underrun error has not occurred. 1 = A Transmit Underrun error has occurred. | | 5 | COL – Collision 0 = A Multi-Master collision (mode fault) has not occurred. 1 = A Multi-Master collision (mode fault) has been detected. | | 4 | ABT – Slave mode transaction abort This bit is set if the ESPI is configured in Slave mode, a transaction is occurring and SS deasserts before all bits of a character have been transferred as defined by the NUMBITS field of the ESPIMODE Register. This bit is also be set in Slave mode by an SCK monitor timeout (MMEN = 0, BRGCTL = 1). 0 = A Slave mode transaction abort has not occurred. 1 = A Slave mode transaction abort has been detected. | | 3 | ROVR – Receive Overrun 0 = A Receive Overrun error has not occurred. 1 = A Receive Overrun error has occurred. | | 2 | RDRF – Receive Data Register Full 0 = Receive Data Register is empty. 1 = Receive Data Register is full. A read from the ESPI (Receive) Data Register clears this bit. | | 1 | TFST – Transfer Status 0 = No data transfer is currently in progress. 1 = Data transfer is currently in progress. | | 0 | SLAS – Slave Select Reading this bit returns the current value of the $\overline{SS}$ exclusive- $\overline{OR}$ 'd with the SSPO bit. $0 = \overline{SS}$ pin is Low, if SSPO = 0, $\overline{SS}$ pin is High if SSPO = 1 ( $\overline{SS}$ is asserted). 1 = $\overline{SS}$ pin is High, if SSPO = 0, $\overline{SS}$ pin is Low if SSPO = 1 ( $\overline{SS}$ is deasserted). | # **ESPI State Register** The ESPI State Register (see Table 94) provides observability of the ESPI clock, data and internal state. Table 94. ESPI State Register (ESPISTATE) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-------|------|----------|-----------|---|---|---|---|---|--|--|--|--| | Field | SCKI | SDI | ESPISTATE | | | | | | | | | | | RESET | 0 | 0 | | 0 | | | | | | | | | | R/W | R | R | R | | | | | | | | | | | ADDR | | FF_E265H | | | | | | | | | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SCKI – Serial Clock Input This bit reflects the state of the serial clock pin. 0 = The SCK input pin is Low 1 = The SCK input pin is High | | 6 | SDI – Serial Data Input This bit reflects the state of the serial data input (MOSI or MISO depending on the MMEN bit). 0 = The serial data input pin is Low. 1 = The serial data input pin is High. | | 5:0 | ESPISTATE – ESPI State Machine Indicates the current state of the internal ESPI State Machine. This information is intended for manufacturing test. The state values may change in future hardware revisions and are not intended to be used by a software driver. Table 95 defines the valid states. | **Table 95. ESPISTATE Values and Description** | ESPISTATE Value | Description | |-----------------|-----------------------------| | 00_0000 | Idle | | 00_0001 | Slave Wait For SCK | | 00_0010 | I2S slave mode start delay | | 00_0011 | I2S slave mode start delay | | 01_0000 | SPI master mode start delay | | 11_0001 | I2S master mode start delay | | 11_0010 | I2S master mode start delay | | 10_1110 | Bit 7 Receive | | 10_1111 | Bit 7 Transmit | | 10_1100 | Bit 6 Receive | | 10_1101 | Bit 6 Transmit | | 10_1010 | Bit 5 Receive | | 10_1011 | Bit 5 Transmit | | 10_1000 | Bit 4 Receive | | 10_1001 | Bit 4 Transmit | | 10_0110 | Bit 3 Receive | | 10_0111 | Bit 3 Transmit | | 10_0100 | Bit 2 Receive | Table 95. ESPISTATE Values and Description (Continued) | ESPISTATE Value | Description | |-----------------|----------------| | 10_0101 | Bit 2 Transmit | | 10_0010 | Bit 1 Receive | | 10_0011 | Bit 1 Transmit | | 10_0000 | Bit 0 Receive | | 10_0001 | Bit 0 Transmit | # **ESPI Baud Rate High and Low Byte Registers** The ESPI Baud Rate High and Low Byte registers (see Tables 96 and 97) combine to form a 16-bit reload value, BRG[15:0], for the ESPI Baud Rate Generator. The ESPI baud rate is calculated using the following equation: SPI Baud Rate (bps) = $$\frac{System\ Clock\ Frequency\ (Hz)}{2 \times BRG[15:0]}$$ Minimum baud rate is obtained by setting BRG[15:0] to 0000H for a clock divisor value of $(2 \times 65536 = 131072)$ . When the ESPI function is disabled, the BRG functions as a basic 16-bit timer with interrupt on timeout. Follow the procedure below to configure the BRG as a general purpose timer with interrupt on timeout: - 1. Disable the ESPI by setting ESPIEN[1:0] = 00 in the SPI Control Register. - 2. Load the appropriate 16-bit count value into the ESPI Baud Rate High and Low Byte registers. - 3. Enable the BRG timer function and associated interrupt by setting the BRGCTL bit in the ESPI Control Register to 1. When configured as a general purpose timer, the SPI BRG interrupt interval is calculated using the following equation: SPI BRG Interrupt Interval (s) = System Clock Period (s) $\times$ BRG[15:0] #### Table 96. ESPI Baud Rate High Byte Register (ESPIBRH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-------|-----|----------|-----|-----|-----|-----|-----|-----|--|--|--|--| | Field | BRH | | | | | | | | | | | | | RESET | 1 | 1 1 1 1 | | 1 | 1 | 1 | | | | | | | | R/W | | | | | ADDR | | FF_E266H | | | | | | | | | | | | Bits | Description | |------|------------------------------------------------------------------------------------------------------------------| | 7:0 | BRH = ESPI Baud Rate High Byte Most significant byte, BRG[15:8], of the ESPI Baud Rate Generator's reload value. | Table 97. ESPI Baud Rate Low Byte Register (ESPIBRL) | Bits | 7 6 5 | | 5 | 4 3 | | 2 | 1 | 0 | | | | | |-------|-------|----------|-----|-----|-----|-----|-----|-----|--|--|--|--| | Field | BRL | | | | | | | | | | | | | RESET | 1 | 1 1 1 1 | | 1 | 1 | 1 | | | | | | | | R/W | | | | | ADDR | | FF_E267H | | | | | | | | | | | | Bits | Description | |------|-----------------------------------------------------------------------------------| | 7:0 | BRL = ESPI Baud Rate Low Byte | | | Least significant byte, BRG[7:0], of the ESPI Baud Rate Generator's reload value. | # PC Master/Slave Controller The I<sup>2</sup>C Master/Slave Controller makes the Z16FMC bus compatible with the I<sup>2</sup>C protocol. The I<sup>2</sup>C bus consists of the serial data signal (SDA) and a serial clock (SCL) signal bidirectional lines. Features of the I<sup>2</sup>C Controller include: - Operates in MASTER/SLAVE or SLAVE ONLY modes - Supports arbitration in a Multi-Master environment (MASTER/SLAVE mode) - Supports data rates up to 400 kbps - 7-bit or 10-bit slave address recognition (interrupt only on address match) - Optional general call address recognition - Optional digital filter on receive SDA and SCL lines - Optional interactive receive mode allows software interpretation of each received address and/or data byte before acknowledging - Unrestricted number of data bytes per transfer - Baud Rate Generator (BRG) is used as a general purpose timer with interrupt if the I<sup>2</sup>C controller is disabled ## **Architecture** Figure 33 displays the architecture of the I<sup>2</sup>C Controller. Figure 33. I<sup>2</sup>C Controller Block Diagram # I<sup>2</sup>C Master/Slave Controller Registers Table 98 summarizes the I<sup>2</sup>C Master/Slave Controller software-accessible registers. Table 98. I<sup>2</sup>C Master/Slave Controller Registers | Name | Abbreviation | Description | |-----------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------| | I <sup>2</sup> C Data | I2CDATA | Transmit/Receive Data Register | | I <sup>2</sup> C Interrupt Status | I2CISTAT | Interrupt Status Register | | I <sup>2</sup> C Control | I2CCTL | Control Register – basic control functions | | I <sup>2</sup> C Baud Rate High | I2CBRH | High byte of baud rate generator initialization value | | I <sup>2</sup> C Baud Rate Low | I2CBRL | Low byte of baud rate generator initialization value | | I <sup>2</sup> C State | I2CSTATE | State Register | | I <sup>2</sup> C Mode | I2CMODE | Selects Master or Slave modes, 7-bit or 10-bit addressing. Configures address recognition, Defines Slave Address bits [9:8]. | | I <sup>2</sup> C Slave Address | I2CSLVAD | Defines Slave Address bits [7:0] | # Comparison with Master Mode only I<sup>2</sup>C Controller Porting code written for the Master-only I<sup>2</sup>C Controller found on other Z8 Encore!<sup>®</sup> parts to the I<sup>2</sup>C Master/Slave Controller is straightforward. The I2CDATA, I2CCTL, I2CBRH and I2CBRL register definitions are not changed. The difference between the Master-Only I<sup>2</sup>C Controller and the I<sup>2</sup>C Master/Slave Controller designs is explained below. - The Status register (I2CSTATE) from the Master-only I<sup>2</sup>C Controller is split into the Interrupt Status (I2CISTAT) register and the State (I2CSTATE) register because there are more interrupt sources. The ACK, 10B, TAS (now called AS) and DSS (now called DS) bits formerly in the Status Register are moved to the State Register. - The I2CSTATE register is called as Diagnostic State (I2CDST) register in the Master Only mode version. The I2CDST register provides diagnostic information. The I2CSTATE register contains status and state information that are useful to software in operational mode. - The I2CMODE register is called as Diagnostic Control (I2CDIAG) register in the MASTER ONLY mode version. The I2CMODE register provides control for SLAVE modes of operation as well as the most significant two bits of the 10-bit slave address. - The I2CSLVAD register is added for programming the slave address. - The ACKV bit in the I2CSTATE Register enables the Master to verify the Acknowledge from the Slave before sending the next byte. - Support for multi-master environments. If arbitration is lost when operating as a Master, the ARBLST bit in the I2CISTAT Register is set and the mode automatically switches to Slave mode. # **Operation** The I<sup>2</sup>C Master/Slave Controller operates in either SLAVE-ONLY mode or MASTER/SLAVE mode with Master arbitration. In MASTER/SLAVE mode, it is used as the only Master on the bus or as one of several Masters on the bus with arbitration. In a multi-Master environment, the controller switches from MASTER to SLAVE mode on losing arbitration. Though slave operation is fully supported in MASTER/SLAVE mode, if a device is intended to operate only as a slave, the SLAVE-ONLY mode is selected. In SLAVE-ONLY mode, the device does not initiate a transaction even if software inadvertently sets the START bit. # **SDA and SCL Signals** The I<sup>2</sup>C sends all addresses, data and acknowledge signals over the SDA line, the most-significant bit first. SCL is the clock for the I<sup>2</sup>C bus. When the SDA and SCL pin alternate functions are selected for their respective GPIO ports, the pins are automatically configured for open-drain operation. The Master is responsible for driving the SCL clock signal. During the Low period of the clock, a Slave holds the SCL signal Low to suspend the transaction if it is not ready to proceed. The Master releases the clock at the end of the Low period and notices that the clock remains Low instead of returning to a High level. When the Slave releases the clock, the I<sup>2</sup>C Master continues the transaction. All data is transferred in bytes and there is no limit to the amount of data transferred in one operation. When transmitting address, data or acknowledge, the SDA signal changes in the middle of the Low period of SCL. When receiving address, data, or acknowledge, the SDA signal is sampled in the middle of the High period of SCL. A low-pass digital filter is applied to the SDA and SCL receive signals by setting the filter enable (FILTEN) bit in the $I^2C$ Control Register. When the filter is enabled, any glitch, which is less than a system clock period in width is rejected. This filter must be enabled when running in $I^2C$ Fast mode (400 kbps) and is also used at lower data rates. # I<sup>2</sup>C Interrupts The I<sup>2</sup>C Controller contains multiple interrupt sources that are combined into one interrupt request signal to the interrupt controller. If the I<sup>2</sup>C Controller is enabled, the source of the interrupt is determined by bits, which are set in the I2CISTAT Register. If the I<sup>2</sup>C Controller is disabled, the BRG Controller is used to generate general-purpose timer interrupts. Each interrupt source other than the baud rate generator interrupt has an associated bit in the I2CISTAT Register, which clears automatically when software reads the register or performs some other task such as reading or writing the data register. #### **Transmit Interrupts** Transmit interrupts (TDRE bit = 1 in I2CISTAT) occur under the following conditions: - The transmit data register is empty and the TXI bit = 1 in the $I^2C$ Control Register - The I<sup>2</sup>C Controller is enabled, with any one of the following: - The first bit of a 10-bit address is shifted out - The first bit of the final byte of an address is shifted out and the RD bit is deasserted - The first bit of a data byte is shifted out Writing to the I<sup>2</sup>C Data Register always clears the TRDE bit to 0. #### **Receive Interrupts** Receive interrupts (RDRF bit = 1 in I2CISTAT) occur when a byte of data has been received by the $I^2C$ Controller. The RDRF bit is cleared by reading from the $I^2C$ Data Register. If the RDRF interrupt is not serviced prior to the completion of the next receive byte, the $I^2C$ Controller holds SCL Low during the final data bit of the next byte until RDRF is cleared to prevent receive overruns. A receive interrupt does not occur when a Slave receives an address byte or for data bytes following a slave address that did not match. An exception is if the interactive receive mode (IRM) bit is set in the I2CMODE Register in which case receive interrupts occur for all receive address and data bytes in Slave mode. #### **Slave Address Match Interrupts** Slave address match interrupts (SAM bit = 1 in I2CISTAT) occur when the $I^2C$ Controller is in Slave mode and an address is received which matches the unique slave address. The General Call Address (0000\_0000) and STARTBYTE (0000\_0001) are recognized if the GCE bit = 1 in the I2CMODE Register. Software verifies the RD bit in the I2CISTAT Register to determine if the transaction is a read or write transaction. The General Call Address and STARTBYTE addresses are also distinguished by the RD bit. The general call address (GCA) bit of the I2CISTAT Register indicates whether the address match occurred on the unique slave address or the General Call/STARTBYTE address. The SAM bit clears automatically when the I2CISTAT Register is read. If configured using the MODE[1:0] field of the $I^2C$ Mode Register for 7-bit slave addressing, the most significant 7 bits of the first byte of the transaction are compared against the SLA[6:0] bits of the Slave Address Register. If configured for 10-bit slave addressing, the first byte of the transaction is compared against $\{11110,SLA[9:8],R/\overline{W}\}$ and the second byte is compared against SLA[7:0]. #### **Arbitration Lost Interrupts** Arbitration Lost interrupts (ARBLST bit = 1 in I2CISTAT) occur when the $I^2C$ Controller is in Master mode and loses arbitration (outputs a 1 on SDA and receives a 0 on SDA). The PS028702-1210 PRELIMINARY 176 $I^2C$ Controller switches to SLAVE mode when this occurs. This bit clears automatically when the I2CISTAT Register is read. #### **Stop/Restart Interrupts** A Stop/Restart event interrupt (SPRS bit = 1 in I2CISTAT) occurs when the $I^2C$ Controller is in SLAVE mode and a Stop or Restart condition is received, indicating the end of the transaction. The RSTR bit in the I2C State Register (see page 199) indicates whether the bit was set due to a Stop or Restart condition. When a Restart occurs, a new transaction by the same Master is expected to follow. This bit is cleared automatically when the I2CISTAT Register is read. The Stop/Restart interrupt only occurs on a selected (address match) slave #### Not Acknowledge Interrupts Not Acknowledge interrupts (NCKI bit = 1 in I2CISTAT) occur in Master mode when a Not Acknowledge is received or sent by the I<sup>2</sup>C Controller and the START or STOP bit is not set in the I2C State Register (see page 199). In MASTER mode the Not Acknowledge interrupt clears by setting the START or STOP bit. When this interrupt occurs in Master mode, the I<sup>2</sup>C Controller waits until it is cleared before performing any action. In SLAVE mode, the Not Acknowledge interrupt occurs when a Not Acknowledge is received in response to the data sent. The NCKI bit clears in Slave mode when software reads the I2CISTAT Register. #### **General Purpose Timer Interrupt from Baud Rate Generator** If the $I^2C$ Controller is disabled (IEN bit in the I2CCTL Register = 0) and the BIRQ bit in the I2CCTL Register = 1, an interrupt is generated when the BRG counts down to 1. The BRG reloads and continues counting, providing a periodic interrupt. None of the bits in the I2CISTAT Register are set, allowing the BRG in the $I^2C$ Controller to be used as a general purpose timer when the $I^2C$ Controller is disabled. # **Start and Stop Conditions** The Master generates the Start and Stop conditions to start or end a transaction. To start a transaction, the I<sup>2</sup>C Controller generates a Start condition by pulling the SDA signal Low while SCL is High. To complete a transaction, the I<sup>2</sup>C Controller generates a STOP condition by creating a Low-to-High transition of the SDA signal while the SCL signal is High. The START and STOP events occur when the START and STOP bits in the I<sup>2</sup>C Control Register are written by software to begin or end a transaction. Any byte transfer currently under way finishes, including the acknowledge phase before the START or STOP condition occurs. ## Software Control of I<sup>2</sup>C Transactions The I<sup>2</sup>C Controller is configured using the I<sup>2</sup>C Control and I<sup>2</sup>C Mode registers. The MODE [1:0] field of the I<sup>2</sup>C Mode Register allows configuring the I<sup>2</sup>C Controller for Master/Slave or Slave only mode and configures the slave for 7-bit or 10-bit addressing recognition. The baud rate High and Low Byte Registers must be programmed for the I<sup>2</sup>C baud rate in slave mode as well as in master mode. In slave mode, the baud rate value programmed must match the master's baud rate within +/- 25% for proper operation. #### MASTER/SLAVE mode is used for: - Master only operation in a single master, one or more slave I<sup>2</sup>C system - Master/Slave in a multi-master, multi-slave I<sup>2</sup>C system - Slave only operation in an I<sup>2</sup>C system In Slave-only mode the START bit of the I<sup>2</sup>C Control Register is ignored (software cannot initiate a master transaction by accident). This restricts the operation to slave only mode and prevents accidental operation in master mode. Software controls I<sup>2</sup>C transactions by enabling the I<sup>2</sup>C Controller interrupt in the interrupt controller or by polling the I<sup>2</sup>C Status Register. To use interrupts, the $I^2C$ interrupt must be enabled in the Interrupt Controller and followed by executing an EI instruction. The TXI bit in the $I^2C$ Control Register must be set to enable transmit interrupts. An $I^2C$ interrupt service routine then verifies the $I^2C$ Status Register to determine the cause of the interrupt. To control transactions by polling, the interrupt bits (TDRE, RDRF, SAM, ARBLST, SPRS and NCKI) in the I<sup>2</sup>C Status Register must be polled. The TDRE bit asserts regardless of the state of the TXI bit. #### **Master Transactions** The following sections describe the Master read and write transactions to both 7- and 10-bit Slaves. #### **Master Arbitration** If a Master loses arbitration during the address byte, it releases the SDA line, switches to SLAVE mode and monitors the address to determine if it is selected as a Slave. If a Master loses arbitration during a transmit data byte, it releases the SDA line and waits for the next STOP or START condition. The Master detects a loss of arbitration when a 1 is transmitted but a 0 is received from the bus in the same bit time. This loss occurs if more than one Master is simultaneously accessing the bus. Loss of arbitration occurs during the address phase (two or more Mas- #### Z16FMC Series Motor Control MCUs Product Specification 178 ters accessing different Slaves) or during the data phase when the Masters are attempting to write different data to the same Slave. When a Master loses arbitration, software is informed by means of the Arbitration Lost interrupt. Software repeats the same transaction again at a later time. A special case occurs when a slave transaction starts just before software attempts to start a new master transaction by setting the START bit. In this case the state machine enters the slave states before the START bit is set and the I<sup>2</sup>C Controller does not arbitrate. If a slave address match occurs and the I<sup>2</sup>C Controller receives or transmits data, the START bit is cleared and an Arbitration Lost interrupt is asserted. Software minimizes the chance of this occurring by checking the BUSY bit in the I2CSTATE Register before initiating a master transaction. If a slave address match does not occur, the Arbitration Lost interrupt does not occur and the START bit is not cleared. The I<sup>2</sup>C Controller initiates the master transaction after the I<sup>2</sup>C bus is no longer busy. #### **Master Address Only Transactions** It is sometimes appropriate to perform an address-only transaction to determine if a particular Slave device is able to respond. This transaction is performed by monitoring the ACKV bit in the I2CSTATE Register after the address has been written to the I2CDATA Register and the START bit has been set. After ACKV is set, the ACK bit in the I2CSTATE Register determines if the Slave is able to communicate. The STOP bit must be set in the I2CCTL Register to terminate the transaction without transferring data. For a 10-bit slave address, if the first address byte is acknowledged, the second address byte must also be sent to determine if the appropriate slave is responding. Another approach is to set both the STOP and START bits (for sending a 7-bit address). After both bits are cleared (7-bit address has been sent and transaction is complete), the ACK bit is read to determine if the slave is acknowledged. For a 10-bit slave, set the STOP bit after the second TDRE interrupt (second address byte is being sent). ## **Master Transaction Diagrams** In the following transaction diagrams, shaded regions indicate data transferred from the Master to the Slave and unshaded regions indicate data transferred from the Slave to the Master. The transaction field labels are defined as: - S Start - W Write - A Acknowledge - A Not Acknowledge - P Stop #### Master Write Transaction with a 7-Bit Address Figure 34 displays the data transfer format from a Master to a 7-bit addressed Slave. | S | Slave | W=0 | Α | Data | Α | Data | Α | Data | $A/\overline{A}$ | P/S | |---|---------|-----|---|------|---|------|---|------|------------------|-----| | | Address | | | | | | | | | | Figure 34. Data Transfer Format – Master Write Transaction with a 7-Bit Address Follow the procedure below to perform a Master transmit operation to a 7-bit addressed Slave. - 1. Software initializes the MODE field in the I<sup>2</sup>C Mode Register for Master/Slave mode with either 7-bit or 10-bit slave address. The MODE field selects the address width for this node when addressed as a Slave, not for the remote Slave. Software asserts the IEN bit in the I<sup>2</sup>C Control Register. - 2. Software asserts the TXI bit of the I<sup>2</sup>C Control Register to enable Transmit interrupts. - 3. The I<sup>2</sup>C interrupt asserts, because the I<sup>2</sup>C Data Register is empty. - 4. Software responds to the TDRE bit by writing a 7-bit slave address plus write bit (=0) to the I<sup>2</sup>C Data Register. - 5. Software sets the Start bit of the $I^2C$ Control Register. - 6. The $I^2C$ Controller sends the Start condition to the $I^2C$ Slave. - 7. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register. - 8. When one bit of address is shifted out by the SDA signal, the Transmit interrupt asserts. - 9. Software responds by writing the transmit data into the I<sup>2</sup>C Data Register. - 10. The I<sup>2</sup>C Controller shifts the rest of the address and write bit out the SDA signal. - 11. The $I^2C$ Slave sends an acknowledge (by pulling the SDA signal Low) during the next High period of SCL. The $I^2C$ Controller sets the ACK bit in the $I^2C$ State Register. - If the slave does not acknowledge the address byte, the I<sup>2</sup>C Controller sets the NCKI bit in the I<sup>2</sup>C Interrupt Status Register, sets the ACKV bit and clears the ACK bit in the I<sup>2</sup>C State Register. Software responds to the Not Acknowledge interrupt by setting the STOP bit and clearing the TXI bit. The I<sup>2</sup>C Controller flushes the transmit data register, sends the STOP condition on the bus and clears the STOP and NCKI bits. The transaction is complete (ignore the following steps). - 12. The I<sup>2</sup>C Controller loads the contents of the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register. - 13. The I<sup>2</sup>C Controller shifts the data out of through the SDA signal. When the first bit is sent, the Transmit interrupt asserts. - 14. If more bytes remain to be sent, return to step 9. - 15. When there is no more data to be sent, software responds by setting the STOP bit of the I<sup>2</sup>C Control Register (or START bit to initiate a new transaction). - 16. If no additional transaction is queued by the Master, software clears the TXI bit of the $I^2C$ Control Register. - 17. The I<sup>2</sup>C Controller completes transmission of the data on the SDA signal. - 18. The I<sup>2</sup>C Controller sends the STOP condition to the I<sup>2</sup>C bus. Note: If the Slave terminates the transaction early by responding with a Not Acknowledge during the transfer, the I<sup>2</sup>C Controller asserts the NCKI interrupt and halts. Software must terminate the transaction by setting either the STOP bit (end transaction) or the START bit (end this transaction, start a new one). In this case, it is not necessary for software to set the FLUSH bit of the I2CCTL Register to flush the data that was previously written but not transmitted. The I<sup>2</sup>C Controller hardware automatically flushes transmit data in this Not Acknowledge case. #### Master Write Transaction with a 10-Bit Address Figure 35 displays the data transfer format from a Master to a 10-bit addressed Slave. | S | Slave Address | W=0 | Α | Slave Address | Α | Data | Α | Data | $A/\overline{A}$ | F/S | |---|---------------|-----|---|---------------|---|------|---|------|------------------|-----| | | 1st Byte | | | 2nd Byte | | | | | | | Figure 35. Data Transfer Format – Master Write Transaction with 10-Bit Address The first seven bits transmitted in the first byte are 11110xx. The two bits xx are the two most-significant bits of the 10-bit address. The lowest bit of the first byte transferred is the read/write control bit (= 0). The transmit operation is carried out in the same manner as 7-bit addressing. Follow the procedure below to perform a Master transmit operation to a 10-bit addressed Slave. - Software initializes the MODE field in the I<sup>2</sup>C Mode Register for Master/Slave mode with 7- or 10-bit addressing (I<sup>2</sup>C bus protocol allows mixing slave address types). The MODE field selects the address width for this node when addressed as a Slave, not for the remote Slave. Software asserts the IEN bit in the I<sup>2</sup>C Control Register. - 2. Software asserts the TXI bit of the I<sup>2</sup>C Control Register to enable Transmit interrupts. - 3. The I<sup>2</sup>C interrupt asserts because the I<sup>2</sup>C Data Register is empty. PS028702-1210 PRELIMINARY - 4. Software responds to the TDRE interrupt by writing the first slave address byte (11110xx0). The least-significant bit must be 0 for the write operation. - 5. Software asserts the START bit of the I<sup>2</sup>C Control Register. - 6. The I<sup>2</sup>C Controller sends the START condition to the I<sup>2</sup>C Slave. - 7. The $I^2C$ Controller loads the $I^2C$ Shift Register with the contents of the $I^2C$ Data Register. - 8. When one bit of address is shifted out by the SDA signal, the Transmit interrupt asserts. - 9. Software responds by writing the second byte of address into the contents of the I<sup>2</sup>C Data Register. - 10. The I<sup>2</sup>C Controller shifts the rest of the first byte of address and write bit out the SDA signal. - 11. The I<sup>2</sup>C Slave sends an acknowledge by pulling the SDA signal Low during the next High period of SCL. The I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status Register. - If the slave does not acknowledge the first address byte, the $I^2C$ Controller sets the NCKI bit in the $I^2C$ Status Register, sets the ACKV bit and clears the ACK bit in the $I^2C$ State Register. Software responds to the Not Acknowledge interrupt by setting the STOP bit and clearing the TXI bit. The $I^2C$ Controller flushes the second address byte from the data register, sends the STOP condition on the bus and clears the STOP and NCKI bits. The transaction is complete (ignore the following steps). - 12. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register (2nd address byte). - 13. The I<sup>2</sup>C Controller shifts the second address byte out the SDA signal. When the first bit is sent, the Transmit interrupt asserts. - 14. Software responds by writing the data to be written out to the $I^2C$ Control Register. - 15. The I<sup>2</sup>C Controller shifts out the rest of the second byte of slave address (or ensuing data bytes if looping) by the SDA signal. - 16. The I<sup>2</sup>C Slave sends an acknowledge by pulling the SDA signal Low during the next High period of SCL. The I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status Register. If the slave does not acknowledge, see the second paragraph of step 11 above. - 17. The I<sup>2</sup>C Controller shifts the data out by the SDA signal. After the first bit is sent, the Transmit interrupt asserts. - 18. If more bytes remain to be sent, return to step 14. - 19. Software responds by asserting the STOP bit of the I<sup>2</sup>C Control Register. - 20. The I<sup>2</sup>C Controller completes transmission of the data on the SDA signal. 21. The I<sup>2</sup>C Controller sends the STOP condition to the I<sup>2</sup>C bus. Note: If the Slave responds with a Not Acknowledge during the transfer, the I<sup>2</sup>C Controller asserts the NCKI bit, sets the ACKV bit and clears the ACK bit in the I<sup>2</sup>C State Register and halts. Software terminates the transaction by setting either the STOP bit (end transaction) or the START bit (end this transaction, start a new one). The transmit data register is flushed automatically. #### Master Read Transaction with a 7-Bit Address Figure 36 displays the data transfer format for a read operation to a 7-bit addressed Slave. | S | Slave Address | R=1 | Α | Data | Α | Data | Α | P/S | |---|---------------|-----|---|------|---|------|---|-----| | | | | | | | | | | Figure 36. Data Transfer Format - Master Read Transaction with 7-Bit Address Follow the procedure below to perform a Master read operation to a 7-bit addressed Slave. - 1. Software initializes the MODE field in the I<sup>2</sup>C Mode Register for Master/Slave mode with 7- or 10-bit addressing (I<sup>2</sup>C bus protocol allows mixing slave address types). The MODE field selects the address width for this node when addressed as a Slave, not for the remote Slave. Software asserts the IEN bit in the I<sup>2</sup>C Control Register. - 2. Software writes the $I^2C$ Data Register with a 7-bit slave address plus the read bit (= 1). - 3. Software asserts the START bit of the I<sup>2</sup>C Control Register. - 4. If the operation is a single byte transfer, software asserts the NAK bit of the I<sup>2</sup>C Control Register so that after the first byte of data has been read by the I<sup>2</sup>C Controller, a Not Acknowledge instruction is sent to the I<sup>2</sup>C Slave. - 5. The I<sup>2</sup>C Controller sends the START condition. - 6. The I<sup>2</sup>C Controller sends the address and read bit out the SDA signal. - 7. The I<sup>2</sup>C Slave acknowledges the address by pulling the SDA signal Low during the next High period of SCL. - If the slave does not acknowledge the address byte, the I<sup>2</sup>C Controller sets the NCKI bit in the I<sup>2</sup>C Status Register, sets the ACKV bit and clears the ACK bit in the I<sup>2</sup>C State Register. Software responds to the Not Acknowledge interrupt by setting the STOP bit and clearing the TXI bit. The I<sup>2</sup>C Controller flushes the transmit data register, sends the STOP condition on the bus and clears the STOP and NCKI bits. The transaction is complete (ignore the following steps). - 8. The I<sup>2</sup>C Controller shifts in the first byte of data from the I<sup>2</sup>C Slave on the SDA signal. PS028702-1210 PRELIMINARY - 9. The I<sup>2</sup>C Controller asserts the Receive interrupt. - 10. Software responds by reading the I<sup>2</sup>C Data Register. If the next data byte is to be the final byte, software must set the NAK bit of the I<sup>2</sup>C Control Register. - 11. The I<sup>2</sup>C Controller sends a Not Acknowledge to the I<sup>2</sup>C Slave if it is the final byte; otherwise it sends an Acknowledge. - 12. If there are more bytes to transfer, the $I^2C$ Controller returns to step 7. - 13. A NAK interrupt (NCKI bit in I2CISTAT) is generated by the I<sup>2</sup>C Controller. - 14. Software responds by setting the STOP bit of the I<sup>2</sup>C Control Register. - 15. A STOP condition is sent to the I<sup>2</sup>C Slave. #### Master Read Transaction with a 10-Bit Address Figure 37 displays the read transaction format for a 10-bit addressed Slave. | S | Slave Address | W=0 | Α | Slave Address | Α | S | Slave Address | R=1 | Α | Data | Α | Data | Α | Р | |---|---------------|-----|---|---------------|---|---|---------------|-----|---|------|---|------|---|---| | | 1st Byte | | | 2nd Byte | | | 1st Byte | | | | | | | | Figure 37. Data Transfer Format – Master Read Transaction with 10-Bit Address The first seven bits transmitted in the first byte are 11110xx. The two bits xx are the two most-significant bits of the 10-bit address. The lowest bit of the first byte transferred is the write control bit. Follow the procedure below to perform a data transfer for a read operation to a 10-bit addressed Slave. - 1. Software initializes the MODE field in the I<sup>2</sup>C Mode Register for Master/Slave mode with 7-bit or 10-bit addressing (I<sup>2</sup>C bus protocol allows mixing slave address types). The MODE field selects the address width for this node when addressed as a Slave, not for the remote Slave. Software asserts the IEN bit in the I<sup>2</sup>C Control Register. - 2. Software writes 11110B followed by the two most significant address bits and a 0 (write) to the I<sup>2</sup>C Data Register. - 3. Software asserts the START bit of the I<sup>2</sup>C Control Register. - 4. The I<sup>2</sup>C Controller sends the Start condition. - 5. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register. - 6. When the first bit is shifted out, a Transmit interrupt asserts. - 7. Software responds by writing the least significant eight bits of address to the I<sup>2</sup>C Data Register. - 8. The I<sup>2</sup>C Controller completes shifting of the first address byte. PS028702-1210 PRELIMINARY - 9. The I<sup>2</sup>C Slave sends an acknowledge by pulling the SDA signal Low during the next High period of SCL. - If the slave does not acknowledge the address byte, the $I^2C$ Controller sets the NCKI bit in the $I^2C$ Status Register, sets the ACKV bit and clears the ACK bit in the $I^2C$ State Register. Software responds to the Not Acknowledge interrupt by setting the STOP bit and clearing the TXI bit. The $I^2C$ Controller flushes the transmit data register, sends the STOP condition on the bus and clears the STOP and NCKI bits. The transaction is complete (ignore the following steps). - 10. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register (lower byte of 10 bit address). - 11. The I<sup>2</sup>C Controller shifts out the next eight bits of address. After the first bit shifts, the I<sup>2</sup>C Controller generates a Transmit interrupt. - 12. Software responds by setting the START bit of the I<sup>2</sup>C Control Register to generate a repeated Start. - 13. Software responds by writing 11110B followed by the 2-bit slave address and a 1 (read) to the I<sup>2</sup>C Data Register. - 14. If you want to read only one byte, software responds by setting the NAK bit of the $I^2C$ Control Register. - 15. After the I<sup>2</sup>C Controller shifts out the address bits mentioned in step 9 (second address transfer), the I<sup>2</sup>C Slave sends an acknowledge by pulling the SDA signal Low during the next High period of SCL. - If the slave does not acknowledge the address byte, the $I^2C$ Controller sets the NCKI bit in the $I^2C$ Status Register, sets the ACKV bit and clears the ACK bit in the $I^2C$ State Register. Software responds to the Not Acknowledge interrupt by setting the STOP bit and clearing the TXI bit. The $I^2C$ Controller flushes the transmit data register, sends the STOP condition on the bus and clears the STOP and NCKI bits. The transaction is complete (ignore the following steps). - 16. The I<sup>2</sup>C Controller sends the repeated START condition. - 17. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register (third address transfer). - 18. The I<sup>2</sup>C Controller sends 11110B followed by the two most significant bits of the Slave read address and a 1 (read). - 19. The I<sup>2</sup>C Slave sends an acknowledge by pulling the SDA signal Low during the next High period of SCL. - 20. The I<sup>2</sup>C Controller shifts in a byte of data from the Slave. - 21. The I<sup>2</sup>C Controller asserts the Receive interrupt. - 22. Software responds by reading the I<sup>2</sup>C Data Register. If the next data byte is to be the final byte, software must set the NAK bit of the I<sup>2</sup>C Control Register. - 23. The I<sup>2</sup>C Controller sends an Acknowledge or Not Acknowledge to the I<sup>2</sup>C Slave based on the NAK bit. - 24. If there are more bytes to transfer, the I<sup>2</sup>C Controller returns to step 18. - 25. The I<sup>2</sup>C Controller generates a NAK interrupt (NCKI bit in I2CISTAT). - 26. Software responds by setting the STOP bit of the I<sup>2</sup>C Control Register. - 27. A STOP condition is sent to the I<sup>2</sup>C Slave. #### Slave Transactions The following sections describe Read and Write transactions to the I<sup>2</sup>C Controller configured for 7-bit and 10-bit SLAVE modes. #### Slave Address Recognition The following slave address recognition options are supported: Slave 7-bit address recognition mode. If $\mathtt{IRM} = 0$ during the address phase and the controller is configured for Master/Slave or Slave 7-bit address mode, the hardware detects a match to the 7-bit slave address defined in the I2CSLVAD Register and generates the Slave Address Match interrupt (SAM bit = 1 in I2CISTAT Register). The $\mathtt{I}^2\mathtt{C}$ Controller automatically responds during the acknowledge phase with the value in the NAK bit of the I2CCTL Register. Slave 10-bit address recognition mode. If $\mathtt{IRM} = 0$ during the address phase and the controller is configured for Master/Slave or Slave 10-bit address mode, the hardware detects a match to the 10-bit slave address defined in the I2CMODE and I2CSLVAD registers and generates the Slave Address Match interrupt (SAM bit = 1 in I2CISTAT register). The $\mathtt{I}^2\mathtt{C}$ Controller automatically responds during the acknowledge phase with the value in the NAK bit of the I2CCTL Register. **General Call and STARTBYTE address recognition.** If GCE = 1 and IRM = 0 during the address phase and the controller is configured for Master/Slave or Slave in either 7- or 10-bit address mode, the hardware detects a match to the General Call Address or START byte and generates the Slave Address Match interrupt. A General Call Address is a 7-bit address of all 0's with the $R/\overline{W}$ bit = 0. A START byte is a 7-bit address of all 0's with the $R/\overline{W}$ bit = 1. The SAM and GCA bits are set in the I2CISTAT Register. The RD bit in the I2CISTAT Register distinguishes a General Call Address from a START byte (= 0 for General Call Address). For a General Call Address, the $I^2C$ Controller automatically responds during the address acknowledge phase with the value in the NAK bit of the I2CCTL Register. If software processes the data bytes associated with the GCA bit, the IRM bit is optionally set following the SAM interrupt to allow software to examine each received data byte before deciding to set or clear the NAK bit. A START byte will not be acknowledged (requirement the I<sup>2</sup>C specification). **Software address recognition.** To disable the hardware address recognition, the IRM bit must be set = 1 prior to the reception of the address byte(s). When IRM = 1 each received byte generates a receive interrupt (RDRF = 1 in the I2CISTAT Register). Software must examine each byte and determine whether to set or clear the NAK bit. The Slave holds SCL Low during the acknowledge phase until software responds by writing to the I2CCTL Register. The value written to the NAK bit is used by the controller to drive the $I^2C$ Bus, then releasing the SCL. The SAM and GCA bits are not set when IRM = 1 during the address phase, but the RD bit is updated based on the first address byte. #### **Slave Transaction Diagrams** In the following transaction diagrams, shaded regions indicate data transferred from the Master to the Slave and unshaded regions indicate data transferred from the Slave to the Master. The transaction field labels are defined as follows: - **S** Start - W Write - A Acknowledge - A Not Acknowledge - P Stop #### Slave Receive Transaction with 7-Bit Address The data transfer format for writing data from Master to Slave in 7-bit address mode is shown in Figure 38. The following procedure describes the I<sup>2</sup>C Master/Slave Controller operating as a Slave in 7-bit addressing mode, receiving data from the bus Master. Figure 38. Data Transfer Format – Slave Receive Transaction with 7-Bit Address - 1. Software configures the controller for operation as a Slave in 7-bit addressing mode as follows - a. Initialize the MODE field in the I<sup>2</sup>C Mode Register for either SLAVE-ONLY mode or Master/Slave mode with 7-bit addressing. - b. Optionally set the GCE bit. - c. Initialize the SLA[6:0] bits in the I<sup>2</sup>C Slave Address Register. - d. Set IEN = 1 in the $I^2C$ Control Register. Set NAK = 0 in the $I^2C$ Control Register. PS028702-1210 PRELIMINARY - e. Program the Baud Rate High and Low Byte registers for the I<sup>2</sup>C baud rate. - 2. The bus Master initiates a transfer, sending the address byte. The Slave mode I<sup>2</sup>C Controller recognizes its own address and detects the R/W bit = 0 (write from Master to Slave). The I<sup>2</sup>C Controller acknowledges, indicating it is available to accept the transaction. The SAM bit in the I2CISTAT Register is set = 1, causing an interrupt. The RD bit in the I2CISTAT Register is set = 0, indicating a write to the Slave. The I<sup>2</sup>C Controller holds the SCL signal Low, waiting for software to load the first data byte. - 3. Software responds to the interrupt by reading the I2CISTAT Register (which clears the SAM bit). After verifying that the SAM bit = 1, software checks the RD bit. When RD = 0, no immediate action is required until the first byte of data is received. If software is only able to accept a single byte it sets the NAK bit in the I2CCTL Register at this time. - 4. The Master detects the acknowledge and sends the byte of data. - 5. The I<sup>2</sup>C controller receives the data byte and responds with Acknowledge or Not Acknowledge depending on the state of the NAK bit in the I2CCTL Register. The I<sup>2</sup>C controller generates the receive data interrupt by setting the RDRF bit in the I2CISTAT Register. - 6. Software responds by reading the I2CISTAT Register, finding the RDRF bit=1 and reading the I2CDATA Register clearing the RDRF bit. If software accepts only one more data byte, it sets the NAK bit in the I2CCTL Register. - 7. The Master and Slave loop on steps 4–6 until the Master detects a Not Acknowledge instruction or runs out of data to send. - 8. The Master sends the STOP or RESTART signal on the bus. Either of these signals cause the I<sup>2</sup>C Controller to assert the Stop interrupt (STOP bit = 1 in the I2CISTAT Register). When the Slave receive data from the Master, software takes no action in response to the Stop interrupt other than reading the I2CISTAT Register, clearing the STOP bit in the I2CISTAT Register. #### Slave Receive Transaction with 10-Bit Address The data transfer format for writing data from Master to Slave with 10-bit addressing is shown in Figure 39. The following procedure describes the I<sup>2</sup>C Master/Slave Controller operating as a Slave in 10-bit addressing mode, receiving data from the bus Master. | S | Slave Address | W=0 | Α | Slave Address | Α | Data | Α | Data | A/A | P/S | |---|---------------|-----|---|---------------|---|------|---|------|-----|-----| | | 1st Byte | | | 2nd Byte | | | | | | | Figure 39. Data Transfer Format – Slave Receive Transaction with 10-Bit Address 1. Software configures the controller for operation as a Slave in 10-bit addressing mode as follows. PS028702-1210 PRELIMINARY # Z16FMC Series Motor Control MCUs Product Specification 188 - Initialize the MODE field in the I2CMODE Register for either SLAVE-ONLY mode or MASTER/SLAVE mode with 10-bit addressing - Optionally set the GCE bit - Initialize the SLA[7:0] bits in the I2CSLVAD Register and the SLA[9:8] bits in the I2CMODE Register - Set IEN = 1 in the I2CCTL Register. Set NAK = 0 in the $I^2$ C Control Register - Program the Baud Rate High and Low Byte registers for the I<sup>2</sup>C baud rate - 2. The Master initiates a transfer by sending the first address byte. The $I^2C$ Controller recognizes the start of a 10-bit address with a match to SLA[9:8] and detects the $R/\overline{W}$ bit = 0 (write from Master to Slave). The $I^2C$ Controller acknowledges, indicating that it is available to accept the transaction. - 3. The Master sends the second address byte. The Slave mode $I^2C$ Controller detects an address match between the second address byte and SLA[7:0]. The SAM bit in the I2CISTAT Register is set = 1, causing an interrupt. The RD bit is set = 0, indicating a write to the Slave. The $I^2C$ Controller Acknowledges, indicating it is available to accept the data. - 4. Software responds to the interrupt by reading the I2CISTAT Register, which clears the SAM bit. When RD = 0, no immediate action is taken by software until the first byte of data is received. If software is only able to accept a single byte it sets the NAK bit in the I2CCTL Register. - 5. The Master detects the Acknowledge and sends the first byte of data. - 6. The I<sup>2</sup>C controller receives the first byte and responds with Acknowledge or Not Acknowledge, depending on the state of the NAK bit in the I2CCTL Register. The I<sup>2</sup>C controller generates the receive data interrupt by setting the RDRF bit in the I2CISTAT Register. - 7. Software responds by reading the I2CISTAT Register, finding the RDRF bit = 1 and then reading the I2CDATA Register, which clears the RDRF bit. If software accepts only one more data byte, it sets the NAK bit in the I2CCTL Register. - 8. The Master and Slave loops on steps 5–7 until the Master detects a Not Acknowledge instruction or runs out of data to send. - 9. The Master sends the STOP or RESTART signal on the bus. Either of these signals cause the I<sup>2</sup>C Controller to assert the Stop interrupt (STOP bit = 1 in the I2CISTAT Register). When the Slave receive data from the Master, software takes no action in response to the Stop interrupt other than reading the I2CISTAT Register, clearing the STOP bit. #### **Slave Transmit Transaction with 7-bit Address** The data transfer format for a Master reading data from a Slave in 7-bit address mode is shown in Figure 40. The following procedure describes the I<sup>2</sup>C Master/Slave Controller operating as a Slave in 7-bit addressing mode, transmitting data to the bus Master. | S | Slave | R=1 | Α | Data | Α | Data | Α | P/S | |---|---------|-----|---|------|---|------|---|-----| | | Address | | | | | | | | Figure 40. Data Transfer Format – Slave Transmit Transaction with 7-bit Address - 1. Software configures the controller for operation as a Slave in 7-bit addressing mode as follows. - a. Initialize the MODE field in the I<sup>2</sup>C Mode Register for either SLAVE-ONLY mode or MASTER/SLAVE mode with 7-bit addressing. - b. Optionally set the GCE bit. - c. Initialize the SLA[6:0] bits in the I<sup>2</sup>C Slave Address Register. - d. Set IEN = 1 in the $I^2C$ Control Register. Set NAK = 0 in the $I^2C$ Control Register. - e. Program the Baud Rate High and Low Byte registers for the I<sup>2</sup>C baud rate. - 2. The Master initiates a transfer, sending the address byte. The SLAVE mode I<sup>2</sup>C Controller finds an address match and detects the R/W bit = 1 (read by Master from Slave). The I<sup>2</sup>C Controller acknowledges, indicating that it is ready to accept the transaction. The SAM bit in the I2CISTAT Register is set = 1, causing an interrupt. The RD bit is set = 1, indicating a read from the Slave. - 3. Software responds to the interrupt by reading the I2CISTAT Register, clearing the SAM bit. When RD = 1, software responds by loading the first data byte into the I2CDATA Register. Software sets the TXI bit in the I2CCTL Register to enable transmit interrupts. When the Master initiates the data transfer, the I<sup>2</sup>C Controller holds SCL Low until software has written the first data byte to the I2CDATA Register. - 4. SCL is released and the first data byte is shifted out. - 5. When the first bit of the first data byte is transferred, the I<sup>2</sup>C controller sets the TDRE bit, which asserts the transmit data interrupt. - 6. Software responds to the transmit data interrupt (TDRE = 1) by loading the next data byte into the I2CDATA Register, which clears TDRE. - 7. When the Master receives the data byte, the Master transmits an Acknowledge instruction (or Not Acknowledge instruction for the final data byte). - 8. The bus cycles through steps 5–7 until the final byte has been transferred. If software has not yet loaded the next data byte when the Master brings SCL Low to transfer the most significant data bit, the Slave I<sup>2</sup>C Controller holds SCL Low until the data register is written. When the Slave receives a Not Acknowledge instruction, the I<sup>2</sup>C Controller sets the NCKI bit in the I2CISTAT register and generates the Not Acknowledge interrupt. - 9. Software responds to the Not Acknowledge interrupt by clearing the TXI bit in the I2CCTL register and by asserting the FLUSH bit of the I2CCTL register to empty the data register. - 10. When the Master completes the final acknowledge cycle, it asserts the STOP or RESTART condition on the bus. - 11. The Slave I<sup>2</sup>C Controller asserts the STOP/RESTART interrupt (set SPRS bit in I2CISTAT register). - 12. Software responds to the STOP/RESTART interrupt by reading the I2CISTAT register which clears the SPRS bit. #### Slave Transmit (Master Read) Transaction with 10-Bit Address Figure 41 displays the data transfer format for a Master reading data from a Slave with 10-bit addressing. | S | Slave Address | W=0 | Α | Slave Address | Α | S | Slave Address | R=1 | Α | Data | Α | Data | Α | Р | |---|---------------|-----|---|---------------|---|---|---------------|-----|---|------|---|------|---|---| | | 1st Byte | | | 2nd Byte | | | 1st Byte | | | | | | | | Figure 41. Data Transfer Format - Slave Transmit Transaction with 10-Bit Address The following procedure describes the I<sup>2</sup>C Master/Slave Controller operating as a Slave in 10-bit addressing mode, transmitting data to the bus Master: - 1. Software configures the controller for operation as a Slave in 10-bit addressing mode. - a. Initialize the MODE field in the I<sup>2</sup>C Mode Register for either Slave-only mode or Master/Slave mode with 10-bit addressing. - b. Optionally set the GCE bit. - c. Initialize the SLA[7:0] bits in the I2CSLVAD register and SLA[9:8] in the I2CMODE register. - d. Set IEN = 1, NAK = 0 in the $I^2C$ Control Register. - e. Program the Baud Rate High and Low Byte registers for the I<sup>2</sup>C baud rate. - 2. The Master initiates a transfer, sending the first address byte. The Slave mode $I^2C$ Controller recognizes the start of a 10-bit address with a match to SLA[9:8] and detects the $R/\overline{W}$ bit = 0 (write from Master to Slave). The $I^2C$ Controller acknowledges, indicating that it is available to accept the transaction. PS028702-1210 PRELIMINARY # Z16FMC Series Motor Control MCUs Product Specification 191 - 3. The Master sends the second address byte. The Slave mode $I^2C$ Controller compares the second address byte with the value in SLA[7:0]. If there is a match, the SAM bit in the I2CISTAT register is set = 1, causing a Slave Address Match interrupt. The RD bit is set = 0, indicating a write to the Slave. If a match occurs, the $I^2C$ Controller acknowledges on the $I^2C$ bus, indicating that it is available to accept the data. - 4. Software responds to the Slave Address Match interrupt by reading the I2CISTAT register which clears the SAM bit. When the RD bit = 0, no further action is required. - 5. The Master notifies the Acknowledge and sends a Restart instruction, followed by the first address byte with the $R/\overline{W}=1$ . The Slave mode $I^2C$ Controller recognizes the Restart followed by the first address byte with a match to SLA[9:8] and detects the $R/\overline{W}=1$ (Master reads from Slave). The Slave $I^2C$ Controller sets the SAM bit in the I2CISTAT register, which causes the Slave Address Match interrupt. The RD bit is set = 1. The Slave mode $I^2C$ Controller acknowledges on the bus. - 6. Software responds to the interrupt by reading the I2CISTAT register, clearing the SAM bit. Software loads the initial data byte into the I2CDATA Register and sets the TXI bit in the I2CCTL register. - 7. The Master starts the data transfer by asserting SCL Low. After the I<sup>2</sup>C Controller has data available to transmit the SCL is released and the Master proceeds to shift the first data byte. - 8. When the first bit of the first data byte is transferred, the I<sup>2</sup>C controller sets the TDRE bit, which asserts the transmit data interrupt. - 9. Software responds to the transmit data interrupt by loading the next data byte into the I2CDATA Register. - 10. The I<sup>2</sup>C Master shifts in the remainder of the data byte. The Master transmits the Acknowledge (or Not Acknowledge for the final data byte). - 11. The bus cycles through steps 7–10 until the final byte has been transferred. If software has not yet loaded the next data byte when the Master brings SCL Low to transfer the most significant data bit, the Slave I<sup>2</sup>C Controller holds SCL Low until the data register is written. - When the Slave receives a Not Acknowledge, the $I^2C$ Controller sets the NCKI bit in the I2CISTAT register and generates the NAK interrupt. - 12. Software responds to the NAK interrupt by clearing the TXI bit in the I2CCTL register and by asserting the FLUSH bit of the I2CCTL register. - 13. When the Master has completed the acknowledge cycle of the final transfer it asserts the STOP or RESTART condition on the bus. - 14. The Slave I<sup>2</sup>C Controller asserts the STOP/RESTART interrupt (set SPRS bit in I2CISTAT register). 192 15. Software responds to the Stop interrupt by reading the I2CISTAT register, clearing the SPRS bit. # DMA Control of I<sup>2</sup>C Transactions The DMA engine is configured to support transmit and receive DMA requests from the $I^2C$ Controller. The $I^2C$ data interrupt requests must be disabled by setting the DMAIF bit in the $I^2C$ Mode Register and clearing the TXI bit in the $I^2C$ Control Register. This allows error condition interrupts to be handled by software while data movement is handled by the DMA engine. The DMA interface on the I<sup>2</sup>C Controller is intended to support data transfer but not master mode address byte transfer. The START, STOP and NAK bits must be controlled by software. A summary of I<sup>2</sup>C transfer of data using the DMA follows. #### **Master Write Transaction with Data DMA** - Configure the selected DMA channel for I<sup>2</sup>C transmit. The IEOB bit must be set in the DMACTL register for the final buffer to be transferred. - The I<sup>2</sup>C interrupt must be enabled in the interrupt controller to alert software of any I<sup>2</sup>C error conditions. A Not Acknowledge interrupt occurs on the final byte transferred. - The I<sup>2</sup>C Master/Slave must be configured as defined in the sections above describing Master mode transactions. The TXI bit in the I2CCTL register must be cleared. - Initiate the I<sup>2</sup>C transaction as described in the <u>Master Address Only Transactions</u> (see page 178), using the ACKV and ACK bits in the I2CSTATE register to determine if the slave acknowledges. - Set the DMAIF bit in the I2CMODE register. - The DMA transfers the data, which is to be transmitted to the slave. - When the DMA interrupt occurs, poll the I2CSTAT register until the TDRE bit = 1. This ensures that the I<sup>2</sup>C Master/Slave hardware has commenced transmitting the final byte written by the DMA. - Set the STOP bit in the I2CCTL register. The STOP bit is polled by software to determine when the transaction is actually completed. - Clear the DMAIF bit in the I2CMODE register. The following procedure describes the I<sup>2</sup>C Master/Slave Controller operating as a Slave in 10-bit addressing mode, transmitting data to the bus Master. Note: If the slave sends a Not Acknowledge prior to the final byte, a Not Acknowledge interrupt PS028702-1210 PRELIMINARY I2C Master/Slave Controller occurs. Software must respond to this interrupt by clearing the DMAIF bit and setting the STOP bit to end the transaction. #### Master Read Transaction with Data DMA In master read transactions, the Master is responsible for the Acknowledge for each data byte transferred. The Master software must set the NAK bit after the next to the final data byte has been received or while the final byte is being received. The DMA supports this by setting the DMA watermark to 0x01, which results in a DMA interrupt when the next to the final byte has been received. A DMA interrupt also occurs when the final byte is received. Otherwise, the sequence is similar to that described above for the Master write transaction. - Configure the selected DMA channel for I<sup>2</sup>C receive. The IEOB bit must be set in the DMACTL register for the final buffer to be transferred. Typically one buffer is defined with a transfer length of N where N bytes are expected to be read from the slave. The watermark is set to 1 by writing a 0x01 to DMAxLAR[23:16]. - The I<sup>2</sup>C interrupt must be enabled in the interrupt controller to alert software of any I<sup>2</sup>C error conditions. A Not Acknowledge interrupt occurs on the final byte transferred. - The I<sup>2</sup>C Master/Slave must be configured as defined in the sections above describing master mode transactions. The TXI bit in the I2CCTL register must be cleared. - Initiate the I<sup>2</sup>C transaction as described in the Master Address Only Transactions (see page 178), using the ACKV and ACK bits in the I2CSTATE register to determine if the slave acknowledges. Do not set the STOP bit unless ACKV=1 and ACK=0 (slave did not acknowledge). - Set the DMAIF bit in the I2CMODE register. - The DMA transfers the data to memory as it is received from the slave. - When the first DMA interrupt occurs indicating the (N-1)st byte has been received, the NAK bit must be set in the I2CCTL register. - When the second DMA interrupt occurs, it indicates that the Nth byte has been received. Set the STOP bit in the I2CCTL register. The STOP bit is polled by software to determine when the transaction is actually completed. - Clear the DMAIF bit in the I2CMODE register. #### Slave Write Transaction with Data DMA In a transaction where the I<sup>2</sup>C Master/Slave operates as a slave receiving data written by a master, the software must set the NAK bit after the N-1st byte has been received or during the reception of the final byte. As in the Master Read transaction described above, the watermark DMA interrupt is used to notify software when the N-1st byte has been received. 194 - Configure the selected DMA channel for I<sup>2</sup>C receive. The IEOB bit must be set in the DMACTL register for the final buffer to be transferred. Typically one buffer will be defined with a transfer length of N where N bytes are expected to be received from the master. The watermark is set to 1 by writing a 0x01 to DMAxLAR[23:16]. - The I<sup>2</sup>C interrupt must be enabled in the interrupt controller to alert software of any I<sup>2</sup>C error conditions. - The I<sup>2</sup>C Master/Slave must be configured as defined in the sections above describing Slave mode transactions. The TXI bit in the I2CCTL register must be cleared. - When the SAM interrupt occurs, set the DMAIF bit in the I2CMODE register. - The DMA transfers the data to memory as it is received from the master. - When the first DMA interrupt occurs indicating that the (N-1)st byte is received, the NAK bit must be set in the I2CCTL register. - When the second DMA interrupt occurs, it indicates that the Nth byte is received. A Stop I<sup>2</sup>C interrupt occurs (SPRS bit set in the I2CSTAT register) when the master issues the STOP (or RESTART) condition. - Clear the DMAIF bit in the I2CMODE register. #### Slave Read Transaction with Data DMA In this transaction the I<sup>2</sup>C Master/Slave operates as a slave, sending data to the master. - Configure the selected DMA channel for I<sup>2</sup>C transmit. The IEOB bit must be set in the DMACTL register for the final buffer to be transferred. Typically a single buffer with a transfer length of N is defined. - The I<sup>2</sup>C interrupt must be enabled in the interrupt controller to alert software of any I<sup>2</sup>C error conditions. A Not Acknowledge interrupt occurs on the final byte transferred. - The I<sup>2</sup>C Master/Slave must be configured as defined in the sections above describing Slave mode transactions. The TXI bit in the I2CCTL register must be cleared. - When the SAM interrupt occurs, set the DMAIF bit in the I2CMODE register. - The DMA transfers the data to be transmitted to the master. - When the DMA interrupt occurs, the final byte is being transferred to the master. The master must send a Not Acknowledge for this final byte, setting the NCKI bit in the I2CSTAT register and generating the I<sup>2</sup>C interrupt. A Stop or Restart interrupt (SPRS bit set in I2CSTAT register) follows. - Clear the DMAIF bit in the I2CMODE register. Note: If the master sends a Not Acknowledge prior to the final byte, software responds to the Not Acknowledge interrupt by clearing the DMAIF bit. PS028702-1210 PRELIMINARY I2C Master/Slave Controller # I<sup>2</sup>C Control Register Definitions The following section describes the I<sup>2</sup>C Control registers. # I<sup>2</sup>C Data Register The I<sup>2</sup>C Data Register (see Table 99) holds the data that is to be loaded into the Shift Register to transmit onto the I<sup>2</sup>C bus. This register also holds data that is loaded from the Shift Register after it is received from the I<sup>2</sup>C bus. The I<sup>2</sup>C Shift Register is not accessible in the Register File address space, but is used only to buffer incoming and outgoing data. Writes by software to the I2CDATA Register are blocked if a slave write transaction is underway (I<sup>2</sup>C Controller in slave mode, data being received). Table 99. I<sup>2</sup>C Data Register (I2CDATA) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|---|----------|---|---|---|---|---|---|--| | Field | | DATA | | | | | | | | | RESET | | 0 | | | | | | | | | R/W | | R/W | | | | | | | | | ADDR | | FF_E240H | | | | | | | | # I<sup>2</sup>C Interrupt Status Register The Read-only I<sup>2</sup>C Interrupt Status Register (see Table 100) indicates the cause of any current I<sup>2</sup>C interrupt and provides status of the I<sup>2</sup>C Controller. When an interrupt occurs, one or more of the TDRE, RDRF, SAM, ARBLST, SPRS or NCKI bits is set. The GCA and RD bits do not generate an interrupt but rather provide status associated with the SAM bit interrupt. Table 100. I<sup>2</sup>C Interrupt Status Register (I2CISTAT) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|------|----------|-----|-----|----|--------|------|------|--| | Field | TDRE | RDRF | SAM | GCA | RD | ARBLST | SPRS | NCKI | | | RESET | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R | R | R | R | R | R | R | R | | | ADDR | | FF_E241H | | | | | | | | | Bits | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TDRE – Transmit data register empty When the I <sup>2</sup> C Controller is enabled, this bit is 1 if the I <sup>2</sup> C Data Register is empty. When set, the I <sup>2</sup> C Controller generates an interrupt, except when the I <sup>2</sup> C Controller is shifting in data during the reception of a byte or when shifting an address and the RD bit is set. This bit clears by writing to the I2CDATA Register. | | 6 | RDRF – Receive data register full This bit is set = 1 when the $I^2C$ Controller is enabled and the $I^2C$ Controller has received a byte of data. When asserted, this bit causes the $I^2C$ Controller to generate an interrupt. This bit clears by reading the I2CDATA Register. | | 5 | <b>SAM – Slave address match</b> This bit is set = 1 if the $I^2C$ Controller is enabled in Slave mode and an address is received which matches the unique slave address or General Call Address (if enabled by the GCE bit in the $I^2C$ Mode Register). In 10-bit addressing mode, this bit is not set until a match is achieved on both address bytes. When this bit is set, the RD and GCA bits are also valid. This bit clears by reading the I2CISTAT register. | | 4 | GCA – General call address This bit is set in Slave mode when the General Call Address or START byte is recognized (in either 7- or 10-bit Slave mode). The GCE bit in the $I^2C$ Mode Register must be set to enable recognition of the General Call Address and START byte. This bit clears when $IEN = 0$ and is updated following the first address byte of each Slave mode transaction. A General Call Address is distinguished from a START byte by the value of the RD bit (RD = 0 for General Call Address, 1 for START byte). | | 3 | RD – Read This bit indicates the direction of transfer of the data. It is set when the Master is reading data from the Slave. This bit matches the least-significant bit of the address byte after the START condition occurs (for both Master and Slave modes). This bit clears when IEN = 0 and is updated following the first address byte of each transaction. | | 2 | ARBLST – Arbitration lost This bit is set when the I <sup>2</sup> C Controller is enabled in Master mode and loses arbitration (outputs a 1 on SDA and receives a 0 on SDA). The ARBLST bit clears when the I2CISTAT register is read. | | 1 | SPRS – Stop/Restart condition interrupt This bit is set when the I <sup>2</sup> C Controller is enabled in Slave mode and detects a STOP or RESTART condition during a transaction directed to this slave. This bit clears when the I2CISTAT register is read. Read the RSTR bit of the I2CSTATE register to determine whether the interrupt was caused by a STOP or RESTART condition. | | 0 | NCKI – NAK interrupt In Master mode, this bit is set when a Not Acknowledge condition is received or sent and neither the START nor the STOP bit is active. In Master mode, this bit is cleared only by setting the START or STOP bits. In Slave mode, this bit is set when a Not Acknowledge condition is received (Master reading data from Slave), indicating the Master is finished reading. A STOP or RESTART condition follows. In Slave mode this bit clears when the I2CISTAT register is read. | # I<sup>2</sup>C Control Register The I<sup>2</sup>C Control Register (see Table 101) enables and configures the I<sup>2</sup>C operation. ### Table 101. I<sup>2</sup>C Control Register (I2CCTL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------------------------------------|----------|-------|------|------|-----|------|-------|--------| | Field | IEN | START | STOP | BIRQ | TXI | NAK | FLUSH | FILTEN | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W1 | R/W1 | R/W | R/W | R/W1 | R/W | R/W | | ADDR | FF_E242H | | | | | | | | | Note: R/W1 – bit is set (write 1) but not cleared. | | | | | | | | | | Bits | Description | |------|---------------------------------------------------| | 7 | IEN – I <sup>2</sup> C enable | | | This bit enables the I <sup>2</sup> C Controller. | #### 6 START – Send start condition When set, this bit causes the $I^2C$ Controller (when configured as the Master) to send the Start condition. After assertion, this bit is cleared by the $I^2C$ Controller after it sends the Start condition or by deasserting the IEN bit. If this bit is 1, it cannot be cleared by writing to the bit. After this bit is set, the START condition is sent if there is data in the I2CDATA or I2CSHIFT register. If there is no data in one of these registers, the $I^2C$ Controller waits until data is loaded. If this bit is set while the $I^2C$ Controller is shifting out data, it generates a RESTART condition after the byte shifts and the acknowledge phase completes. If the STOP bit is also set, it also waits until the STOP condition is sent before the START condition. If START is set while a slave mode transaction is underway to this device, the START bit is cleared and ARBLST bit in the Interrupt Status Register will be set. #### 5 STOP – Send stop condition When set, this bit causes the $I^2C$ Controller (when configured as the Master) to send the STOP condition after the byte in the $I^2C$ Shift Register has completed transmission or after a byte has been received in a receive operation. When set, this bit is reset by the $I^2C$ Controller after a STOP condition has been sent or by deasserting the IEN bit. If this bit is 1, it cannot be cleared to 0 by writing to the register. If STOP is set while a slave mode transaction is underway, the STOP bit will be cleared by hardware. #### 4 BIRQ – Baud rate generator interrupt request This bit is ignored when the $I^2C$ Controller is enabled. If this bit is set = 1 when the $I^2C$ Controller is disabled (IEN = 0) the baud rate generator is used as an additional timer causing an interrupt to occur every time the baud rate generator counts down to one. The baud rate generator runs continuously in this mode, generating periodic interrupts. #### 3 TXI – Enable TDRE interrupts This bit enables interrupts when the I<sup>2</sup>C Data Register is empty. | Bits | Description (Continued) | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | NAK – Send NAK Setting this bit sends a Not Acknowledge condition after the next byte of data has been received. It is automatically deasserted after the Not Acknowledge is sent or the IEN bit is cleared. If this bit is 1, it cannot be cleared to 0 by writing to the register. | | 1 | FLUSH – Flush Data Setting this bit clears the I <sup>2</sup> C Data Register and sets the TDRE bit to 1. This bit allows flushing of the I <sup>2</sup> C Data Register when an NAK condition is received after the next data byte has been written to the I <sup>2</sup> C Data Register. Reading this bit always returns 0. | | 0 | FILTEN – I <sup>2</sup> C Signal Filter Enable Setting this bit enables low-pass digital filters on the SDA and SCL input signals. This function provides the spike suppression filter required in I <sup>2</sup> C Fast Mode. These filters reject any input pulse with periods less than a full system clock cycle. The filters introduce a 3-system clock cycle latency on the inputs. | # I<sup>2</sup>C Baud Rate High and Low Byte Registers The I<sup>2</sup>C Baud Rate High and Low Byte registers (see Tables 102 and 103) combine to form a 16-bit reload value, BRG[15:0], for the I<sup>2</sup>C Baud Rate Generator. The baud rate High and Low Byte Registers must be programmed for the I<sup>2</sup>C baud rate in slave mode as well as in master mode. In slave mode, the baud rate value programmed must match the master's baud rate within +/- 25% for proper operation. The I<sup>2</sup>C baud rate is calculated using the below equation. Note: If BRG = 0000H, use 10000H in the equation. I2C Baud Rate (bps) = $$\frac{\text{System Clock Frequency (Hz)}}{4 \times BRG[15:0]}$$ Table 102. I<sup>2</sup>C Baud Rate High Byte Register (I2CBRH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|---|---|---|---|---|---|---| | Field | BRH | | | | | | | | | RESET | FFH | | | | | | | | | R/W | R/W | | | | | | | | | ADDR | FF_E243H | | | | | | | | | Bits | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | BRH = I <sup>2</sup> C Baud rate high byte | | | Most significant byte, BRG[15:8], of the I <sup>2</sup> C Baud Rate Generator's reload value. | | Note: | If the DIAG bit in the $I^2C$ Mode Register is set to 1, a read of the I2CBRH register returns the current value of the $I^2C$ Baud Rate Counter[15:8]. | ### Table 103. I<sup>2</sup>C Baud Rate Low Byte Register (I2CBRL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-------|-----|-----|---|------|----------|---|---|---|--|--|--|--| | Field | | BRL | | | | | | | | | | | | RESET | FFH | | | | | | | | | | | | | R/W | R/W | | | | | | | | | | | | | ADDR | | | | FF_E | FF_E244H | | | | | | | | | Bits | Description | |------|-----------------------------------------------------------------------------------------------| | 7:0 | BRL = I <sup>2</sup> C Baud rate low byte | | | Least significant byte, BRG[7:0], of the I <sup>2</sup> C Baud Rate Generator's reload value. | Note: If the DIAG bit in the I<sup>2</sup>C Mode Register is set to 1, a read of the I2CBRL register returns the current value of the I<sup>2</sup>C Baud Rate Counter[7:0]. # I<sup>2</sup>C State Register The read only $I^2C$ State Register provides information about the state of the $I^2C$ bus and the $I^2C$ Bus Controller. When the DIAG bit of the $I^2C$ Mode Register is cleared, this register provides information about the internal state of the $I^2C$ Controller and $I^2C$ Bus as shown in Table 104. Conversely, when the DIAG bit of the $I^2C$ Mode Register is set, this register returns the value of the $I^2C$ Controller state machine as shown in Table 105. Table 104. I<sup>2</sup>C State Register (I2CSTATE) – Description when DIAG = 0 | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|-----|----|----|-----|------|--------|------| | Field | ACKV | ACK | AS | DS | 10B | RSTR | SCLOUT | BUSY | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | Х | Х | | R/W | R | R | R | R | R | R | R | R | | ADDR | FF_E245H | | | | | | | | PS028702-1210 PRELIMINARY I2C Master/Slave Controller | Bits | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ACKV – ACK valid This bit is set if sending data (Master or Slave) and the ACK bit in this register is valid for the byte just transmitted. This bit is monitored if it is appropriate for software to verify the ACK value before writing the next byte to be sent. To operate in this mode, the data register must not be written when TDRE asserts; instead, software waits for ACKV to assert. This bit clears when transmission of the next byte begins or the transaction is ended by a STOP or RESTART condition. | | 6 | ACK – Acknowledge This bit indicates the status of the Acknowledge for the final byte transmitted or received. This bit is set for an Acknowledge and cleared for a Not Acknowledge condition. | | 5 | AS – Address state This bit is active High while the address is being transferred on the I <sup>2</sup> C bus. | | 4 | <b>DS – Data state</b> This bit is active High while the data is being transferred on the I <sup>2</sup> C bus. | | 3 | <b>10B</b> This bit indicates whether a 10 or 7-bit address is being transmitted when operating as a Master. After the START bit is set, if the five most-significant bits of the address are 11110B, this bit is set. When set, it is reset after the address has been sent. | | 2 | RSTR – RESTART This bit is updated each time a STOP or RESTART interrupt occurs (SPRS bit set in I2CISTAT register). 0 = Stop condition 1 = Restart condition | | 1 | SCLOUT – Serial Clock Output Current value of Serial Clock being output onto the bus. The actual values of the SCL and SDA signals on the I <sup>2</sup> C bus is observed via the GPIO Input register. | | 0 | BUSY – $I^2C$ bus busy<br>$0 = No$ activity on the $I^2C$ Bus.<br>$1 = A$ transaction is underway on the $I^2C$ bus. | ## Table 105. I<sup>2</sup>C State Register (I2CSTATE) – Description when DIAG = 1 | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------------|----------|---|------------|---|---|---|---| | Field | I2CSTATE_H | | | I2CSTATE_L | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | ADDR | | FF_E245H | | | | | | | | Bits | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | I2CSTATE_H – I <sup>2</sup> C State This field defines the current state of the I <sup>2</sup> C Controller. It is the most significant nibble of the internal state machine. Table 106 defines the states for this field. | | 3:0 | I2CSTATE_L – Least significant nibble of the I <sup>2</sup> C state machine. This field defines the substates for the states defined by I2CSTATE_H. Table 107 defines the values for this field. | ### Table 106. I2CSTATE\_H | State Encoding | State Name | State Description | |----------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------| | 0000 | Idle | I <sup>2</sup> C bus is idle or I <sup>2</sup> C Controller is disabled. | | 0001 | Slave Start | I <sup>2</sup> C Controller has received a start condition. | | 0010 | Slave Bystander | Address did not match – ignore remainder of transaction. | | 0011 | Slave Wait | Waiting for STOP or RESTART condition after sending a Not Acknowledge instruction. | | 0100 | Master Stop2 | Master completing STOP condition (SCL = 1, SDA = 1). | | 0101 | Master Start/Restart | Master mode sending START condition (SCL = 1, SDA = 0). | | 0110 | Master Stop1 | Master initiating STOP condition (SCL = 1, SDA = 0). | | 0111 | Master Wait | Master received a Not Acknowledge instruction, waiting for software to assert STOP or START control bits. | | 1000 | Slave Transmit Data | Nine substates, one for each data bit and one for the acknowledge. | | 1001 | Slave Receive Data | Nine substates, one for each data bit and one for the acknowledge. | | 1010 | Slave Receive Addr1 | Slave Receiving first address byte (7 and 10 bit addressing) Nine substates, one for each address bit and one for the acknowledge. | | 1011 | Slave Receive Addr2 | Slave Receiving second address byte (10 bit addressing) Nine substates, one for each address bit and one for the acknowledge. | | 1100 | Master Transmit Data | Nine substates, one for each data bit and one for the acknowledge. | | 1101 | Master Receive Data | Nine substates, one for each data bit and one for the acknowledge. | #### Table 106. I2CSTATE\_H (Continued) | State Encoding | State Name | State Description | |----------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------| | 1110 | Master Transmit Addr1 | Master sending first address byte (7- and 10-bit addressing) Nine substates, one for each address bit and one for the acknowledge. | | 1111 | Master Transmit Addr2 | Master sending second address byte (10-bit addressing) Nine substates, one for each address bit and one for the acknowledge. | #### Table 107. I2CSTATE L | State<br>I2CSTATE_H | Sub-State<br>I2CSTATE_L | Sub-State Name | State Description | |---------------------|-------------------------|-----------------------------|------------------------------------------------------------------------------------------------| | 0000-0100 | 0000 | - | There are no substates for these I2CSTATE_H values. | | 0110–0111 | 0000 | - | There are no substates for these I2CSTATE_H values. | | 0101 | 0000 | Master Start | Initiating a new transaction. | | | 0001 | Master Restart | Master is ending one transaction and starting a new one without letting the bus go non-active. | | 1000–1111 | 0111 | send/receive bit 7 | Sending/Receiving most significant bit. | | | 0110 | send/receive bit 6 | | | | 0101 | send/receive bit 5 | | | | 0100 | send/receive bit 4 | | | | 0011 | send/receive bit 3 | | | | 0010 | send/receive bit 2 | | | | 0001 | send/receive bit 1 | | | | 0000 | send/receive bit 0 | Sending/Receiving least significant bit | | | 1000 | send/receive<br>Acknowledge | Sending/Receiving Acknowledge | # I<sup>2</sup>C Mode Register The I<sup>2</sup>C Mode Register (see Table 108) provides control over Master versus Slave operating mode, slave address and diagnostic modes. ### Table 108. I<sup>2</sup>C Mode Register (I2CMODE) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|-----------|---|-----|-----|-----|-------|------| | Field | DMAIF | MODE[1:0] | | IRM | GCE | SLA | [9:8] | DIAG | | RESET | 0 | 0 | | 0 | 0 | ( | ) | 0 | | R/W | R/W | R/W | | R/W | R/W | R/ | W | R/W | | ADDR | FF_E246H | | | | | | | | #### Bits Description ### 7 DMAIF – DMA interface mode. - 0 = Used when software polling or interrupts are used to move data. - 1 = Used when the DMA is used to move data. The TDRE and RDRF bits in the status register are not affected but the $I^2C$ interrupt is not asserted when TDRE or RDRF are set. The $I^2C$ interrupt reflects only the error conditions. The assertion of TDRE causes a transmit DMA request. The assertion of RDRF causes a receive DMA request. ### 6:5 MODE – Selects the I<sup>2</sup>C Controller operational mode - 00 = Master/Slave capable (supports multi-Master arbitration) with 7-bit slave address. - 01 = Master/Slave capable (supports multi-Master arbitration) with 10-bit slave address. - 10 = Slave Only capable with 7-bit address. - 11 = Slave Only capable with 10-bit address. #### 4 IRM – Interactive receive mode Valid in Slave mode when software needs to interpret each received byte before acknowledging. This bit is useful for processing the data bytes following a General Call Address or if software wants to disable hardware address recognition. - 0 = Acknowledge occurs automatically and is determined by the value of the NAK bit of the I2CCTL register. - 1 = A receive interrupt is generated for each byte received (address or data). The SCL is held Low during the acknowledge cycle until software writes to the I2CCTL register. The value written to the NAK bit of the I2CCTL register is output on SDA. This value allows software to Acknowledge or Not Acknowledge after interpreting the associated address/data byte. #### 3 GCE – General call address enable Enables reception of messages beginning with the General Call Address or START byte. - 0 = Do not accept a message with the General Call Address or START byte. - 1 = Do accept a message with the General Call Address or START byte. When an address match occurs, the GCA and RD bits in the $I^2C$ Status Register indicates whether the address matched the General Call Address/START byte or not. Following the General Call Address byte, software sets the IRM bit that allows software to examine the following data byte(s) before acknowledging. #### 2:1 SLA[9:8] - Slave address bits 9 and 8 Initialize with the appropriate slave address value when using 10-bit Slave addressing. These bits are ignored when using 7-bit Slave addressing. | Bits | Description (Continued) | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | DIAG – Diagnostic mode | | | Selects read back value of the Baud Rate Reload and State registers. | | | 0 = Reading the Baud Rate registers returns the Baud Rate register values. Reading the State register returns I <sup>2</sup> C Controller state information. | | | 1 = Reading the Baud Rate registers returns the current value of the baud rate counter. Reading the State register returns additional state information. | # I<sup>2</sup>C Slave Address Register The I<sup>2</sup>C Slave Address Register (see Table 109) provides control over the lower order address bits used in 7-bit and 10-bit slave address recognition. ## Table 109. I<sup>2</sup>C Slave Address Register (I2CSLVAD) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|----------|---|---|---|---|---|---| | Field | | SLA[7:0] | | | | | | | | RESET | | 00H | | | | | | | | R/W | R/W | | | | | | | | | ADDR | | FF_E247H | | | | | | | | Bits | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>SLA[7:0]</b> – Slave Address Bits 7–0. Initialize with the appropriate slave address value. When using 7-bit Slave addressing, bits in the range SLA[9:7] are ignored. | # **Analog Functions** The Z16FMC devices include a 12-channel Analog-to-Digital Converter (ADC), an operational amplifier and a comparator. The features of the analog functions include: - ADC with 12 analog input sources multiplexed with General-Purpose Input/Output (GPIO) ports - Operational amplifier with output internally connect to the ADC - Comparator with separate inputs or shared with the operational amplifier Figure 42 shows a block diagram displaying these analog functions. Figure 42. Analog Functions Block Diagram ### **ADC Overview** The Z16FMC devices include a 12-channel ADC. The ADC converts an analog input signal to a 10-bit binary number. The features of the successive approximation ADC include: - 12 analog input sources multiplexed with GPIO ports - Fast conversion time (2.5 μs) - Programmable timing controls - Interrupt on conversion complete - Internal voltage reference generator - Internal reference voltage available externally - Ability to supply external reference voltage - Ability to do simultaneous or independent conversions ### **Architecture** The architecture as illustrated in Figure 42 consists of an 12-input multiplexer, sample-and-hold amplifier and 10-bit successive approximation ADC. The ADC digitizes the signal on selected channel and stores the digitized data in the ADC data registers. In environment with high electrical noise, an external RC filter must be added at the input pins to reduce high frequency noise. # **Operation** The ADC converts the analog input, ANAx, to a 10-bit digital representation. The equation for calculating the digital value is represented by: ADC Output = 1024\*(ANAx/VREF) Assuming zero gain and offset errors, any voltage outside the ADC input limits of AVSS and VREF returns all 0s or 1s, respectively. A new conversion is initiated by either software write to the ADC Control Register's START bit or by PWM trigger. For detailed information about the PWM trigger, see **the** Synchronization of PWM and ADC section on page **90**. Initiating a new conversion stops any conversion currently in progress and begins a new conversion. To avoid disrupting a conversion already in progress, the START bit is read to indicate ADC operation status (busy or available). ### **ADC Timing** Each ADC measurement consists of three phases: - 1. Input sampling (programmable, minimum of $1.0 \mu s$ ). - 2. Sample-and-hold amplifier settling (programmable, minimum of $0.5 \mu s$ ). - 3. Conversion is 12 ADCLK cycles. Figure 43 displays the timing of an ADC conversion. Figure 43. ADC Timing Diagram Figure 44 displays the timing of the conversion period showing the 10-bit progression of the output. Figure 44. ADC Convert Timing ### **ADC Interrupts** The ADC generates an interrupt request when a conversion has been completed. An interrupt request pending when the ADC is disabled is not automatically cleared. ### **ADC0 Timer0 Capture** The Timer0 count is captured for every ADC0 conversion. The information is used to determine the zero crossing of back EMF in motor control applications. The capture of the Timer0 count occurs when the programmed sample time is complete for every conversion and stored in the ADC Timer Capture Register (ADCTCAP). #### **ADC Convert on Read** The ADC is set up to automatically convert the next channel input after reading the results of the current conversion. The conversions continue up to the channel listed in the ADC0MAX register and then start over at the initial channel. The initial channel to convert is written to the control register, ADC0CTL, prior to starting the convert on Read process. After conversions have started, they continue to loop from the initial channel to Max channel until the convert on Read bit, CVTRD0, is cleared or the data is not read from the data registers. # Reference Buffer, RBUF The reference buffer, RBUF, supplies the reference voltage for the ADC. When enabled, the internal voltage reference generator supplies the ADC and the voltage is available on the VREF pin. When RBUF is disabled, the reference voltage must be supplied externally through the VREF pin. RBUF is controlled by the REFEN bit in the ADC0 control register. ## **Internal Voltage Reference Generator** The internal voltage reference generator provides the voltage to RBUF. The internal reference voltage is 2 V. # **ADC Control Register Definitions** The following sections describe the control registers for the ADC. # **ADC0 Control Register 0** The ADC0 Control Register initiates the A/D conversion and provides ADC0 status information. Table 110. ADC0 Control Register 0 (ADC0CTL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|--------|-------|--------|-------------|-----|-----|-----| | Field | START0 | CVTRD0 | REFEN | ADC0EN | ANAIN0[3:0] | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W1 | R/W | ADDR | FF_E500H | | | | | | | | | Bit Position | Value (H) | Description | |-----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>START0 | 0 | ADC0 Start/Busy Writing to 0 has no effect. Reading a 0 indicates the ADC0 is available to begin a conversion. | | | 1 | Writing to 1 starts a conversion on ADC0. Reading a 1 indicates a conversion is currently in progress. | | [6]<br>CVTRD0 | 0 | Convert On Read The ADC0 operates normally. | | | 1 | If this bit is set to 1, whenever the ADC0D register is read it increments the ANAIN field by one and start a new conversion. The ANAIN field increments until it reaches the value set in the ADC0MAX register. After doing the conversion on the channel specified by the ADC0MAX register, the next read resets the ANAIN field to zero. This function is used with the DMA to perform continuous conversions. | | [5]<br>REFEN | 0 | Reference Enable Internal reference voltage is disabled allowing an external reference voltage to be used by the ADC0. | | | 1 | Internal reference voltage for the ADC0 is enabled. The internal reference voltage is measured on the VREF pin. | | [4]<br>ADC0EN | 0 | ADC0 Enable ADC0 is disabled for low power operation. | | | 1 | ADC0 is enabled for normal use. | | [3:0]<br>ANAINO | 0000 | Analog Input Select ANA0 input is selected for analog-to-digital conversion. | | | 0001 | ANA1 input is selected for analog-to-digital conversion. | | | 0010 | ANA2 input is selected for analog-to-digital conversion. | | | 0011 | ANA3 input is selected for analog-to-digital conversion. | | | 0100 | ANA4 input is selected for analog-to-digital conversion. | | | 0101 | ANA5 input is selected for analog-to-digital conversion. | | | 0110 | ANA6 input is selected for analog-to-digital conversion. | | Bit Position | Value (H) | Description (Continued) | |--------------|-----------------|-----------------------------------------------------------| | | 0111 | ANA7 input is selected for analog-to-digital conversion. | | | 1000 | ANA8 input is selected for analog-to-digital conversion. | | | 1001 | ANA9 input is selected for analog-to-digital conversion. | | | 1010 | ANA10 input is selected for analog-to-digital conversion. | | | 1011 | ANA11 input is selected for analog-to-digital conversion. | | | 1100 to<br>1111 | Reserved | # **ADC0 Data High Byte Register** The ADC0 Data High Byte register contains the upper eight bits of the ADC0 output. Access to the ADC0 Data High Byte register is Read-Only. Table 111. ADC0 Data High Byte Register (ADC0D\_H) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------|---------|---|---|------|------|---|---|---|--|--|--| | Field | ADC0D_H | | | | | | | | | | | | RESET | | X | | | | | | | | | | | R/W | | R | | | | | | | | | | | ADDR | | | | FF_E | 502H | | | | | | | | Bit Position | Value (H) | Description (Continued) | |--------------|-----------|----------------------------------------------------------------------------------------------------------------------| | [7:0] | 00H-FFH | ADC0 High Byte The final conversion output is held in the data registers until the next ADC conversion is completed. | # **ADC0 Data Low Bits Register** The ADC0 Data Low Bits register contains the lower bits of the ADC0 output. Access to the ADC0 Data Low Bits register is Read-Only. Table 112. ADC0 Data Low Bits Register (ADC0D\_L) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|-----|------|----------|------|------|---|---|---|--| | Field | ADC | 0D_L | Reserved | | | | | | | | RESET | ) | ζ | X | | | | | | | | R/W | F | ۲ | R | | | | | | | | ADDR | | | | FF_E | 503H | | | | | PS028702-1210 PRELIMINARY Analog Functions | Bit Position | Value (H) | Description | |-------------------|-----------|------------------------------------------------------------------------------------------------------------------------------| | [7:6] | 00–11b | ADC0 Low Bits These bits are the 2 least significant bits of the 10-bit ADC0 output. These bits are undefined after a Reset. | | [5:0]<br>Reserved | 0 | Reserved – Must Be 0. | ### Sample Settling Time Register The sample settling time register is used to program the length of time from the SAMPLE/ $\overline{HOLD}$ signal to the START signal, when the conversion begins. The number of clock cycles required for settling varies from system to system depending on the system clock period used. You must program this register to contain the number of clocks required to meet a 0.5 $\mu$ S minimum settling time. Table 113. Sample and Settling Time (ADCSST) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|---|----------|---|------|------|---|---|---|--| | Field | | Reserved | | SST | | | | | | | RESET | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | | R/W | | R | | R/W | | | | | | | ADDR | | | | FF_E | 504H | | | | | | <b>Bit Position</b> | Value (H) | Description | |---------------------|-----------|-------------------------------------------------------------------------------------| | [7:5] | 0H | Reserved – must be 0. | | [4.0] | | Occurred to Continue Time | | [4:0] | | Sample Settling Time | | SST | 00H –1FH | Sample settling time in number of system clock periods to meet 0.5 $\mu s$ minimum. | ### **Sample Time Register** The sample time register is used to program the length of active time for the sample after a conversion has begun by setting the START bit in the ADC control register or initiated by the PWM. The number of system clock cycles required for sample time varies from system to system depending on the clock period used. You must program this register to contain the number of system clocks required to meet a $1~\mu s$ minimum sample time. **Table 114. Sample Time (ADCST)** | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|------|-------|----------|---|---|---|---|---|--|--| | Field | Rese | erved | ST | | | | | | | | | RESET | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | | | | R/W | F | ₹ | R/W | | | | | | | | | ADDR | | | FF_E505H | | | | | | | | | <b>Bit Position</b> | Value (H) | Description | |---------------------|-----------|-------------------------------------------------------------------------------------------| | [7:6] | 0H | Reserved – Must be 0. | | [5:0]<br>SHT | 00H – 3FH | Sample Hold Time Sample Hold time in number of system clock periods to meet 1 µs minimum. | ## **ADC Clock Prescale Register** The ADC Clock Prescale register is used to provide a divided system clock to the ADC. When this register is programmed with 0H, the system clock is used for the ADC Clock. **Table 115. ADC Clock Prescale Register (ADCCP)** | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|------|-------|------|-------|------|------|------| | Field | | Rese | erved | | DIV16 | DIV8 | DIV4 | DIV2 | | RESET | | ( | ) | | 0 | 0 | 0 | 0 | | R/W | | F | ₹ | | | R/ | W | | | ADDR | | | | FF_E | 506H | | | | | Bit Position | Value (H) | Description | |--------------|-----------|----------------------------------------------| | [7:4] | 0H | Reserved – must be 0. | | [3] | | DIV16 | | DIV16 | 0 | Clock is not divided. | | | 1 | System Clock is divided by 16 for ADC Clock. | | [2] | | DIV8 | | DIV8 | 0 | Clock is not divided. | | | 1 | System Clock is divided by 8 for ADC Clock. | | [1] | | DIV4 | | DIV4 | 0 | Clock is not divided. | | | 1 | System Clock is divided by 4 for ADC Clock. | | Bit Position | Value (H) | Description (Continued) | |--------------|-----------|---------------------------------------------| | [0] | | DIV2 | | DIV2 | 0 | Clock is not divided. | | | 1 | System Clock is divided by 2 for ADC Clock. | ### **ADC0 Max Register** The ADC0 Max register. This register determines the highest channel that the Convert on Read increments too. Table 116. ADC0 MAX Register (ADC0MAX) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|---|------|-------|------|-----------|---|---|---|--| | Field | | Rese | erved | | LASTCHAN0 | | | | | | RESET | | ( | ) | | 0H | | | | | | R/W | | | | R/ | W | | | | | | ADDR | | | | FF_E | 507H | | | | | | Bit Position | Value (H) | Description | |--------------------|-----------|---------------------------------------------------------------------------------------------------------------| | [7:4] | 0H | Reserved; must be 0. | | [3:0]<br>LASTCHAN0 | 0 | LAST CHANNEL0 These bits determine the final channel number to increment to when the Convert On Read is set. | ### **ADC Timer0 Capture Register** The ADC Timer0 Capture register contains the sixteen bits of the ADC Timer0 count and can read a 16-bit word or read 8 bits at a time. Access to the ADC Timer0 Capture register is read-only. Table 117. ADC Timer0 Capture Register, high byte (ADCTCAP\_H) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|----------|----------|---|---|---|---|---|---|--| | Field | | ADCTCAPH | | | | | | | | | RESET | X | | | | | | | | | | R/W | R | | | | | | | | | | ADDR | FF_E512H | | | | | | | | | | Bit Position | Value (H) | Description | |--------------|-----------|---------------------------------------------------------------------------------------------------------------------| | [7:0] | 00H-FFH | ADC Timer0 Count High Byte The Timer0 count is held in the data registers until the next ADC conversion is started. | #### Table 118. ADC Timer0 Capture Register, low byte (ADCTCAP L) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|----------|---|---|---|---|---|---| | Field | | ADCTCAPL | | | | | | | | RESET | X | | | | | | | | | R/W | | R | | | | | | | | ADDR | FF_E513H | | | | | | | | | Bit Position | Value (H) | Description | |--------------|-----------|---------------------------------------------------------------------------------------------------------------------| | [7:0] | 00H – FFH | ADC Timer0 Count Low Byte The Timer0 count is held in the data registers until the next ADC conversion is started. | # **Comparator and Operational Amplifier Overview** The Z16FMC devices feature a general-purpose comparator and an operational amplifier. The comparator is a moderate speed (200 ns propagation delay) device which is designed for a maximum input offset of 5 mV. The comparator is used to compare two analog input signals. General-purpose input pins (CINP and CINN) provides the comparator inputs. The output is available as an interrupt source. The operational amplifier is a two-input, one-output operational amplifier with a typical open loop gain of 10,000 (80 dB). The general-purpose input pin (OPINP) provides the non-inverting amplifier input, while general-purpose input pin (OPINN) provides the inverting amplifier input. The output is available at the output pin (OPOUT). The key operating characteristics of the operational amplifier are: - Frequency compensated for unity gain stability. - Input common-mode-range from GND (0.0 V) to VDD-1 V. - Input offset voltage less than 15 mV. - Output voltage swing from GND + 0.1 V to $V_{DD}$ -0.1 V. - Input bias current less than 1 μA. • Operating the operational amplifier open loop (no feedback) effectively provides another on-chip comparator. ## **Comparator Operation** The comparator output reflects the relationship between the non-inverting input and the inverting (reference) input. If the voltage on the non-inverting input is higher than the voltage on the inverting input, the comparator output is at a high state. If the voltage on the non-inverting input is lower than the voltage on the inverting input, the comparator output is at a low state. To operate, the comparator must be enabled by setting the CMPEN bit in the comparator and op-amp register to 1. In addition the CINP and CINN comparator input alternate functions must be enabled on their respective GPIO pins. For more information, see the GPIO Alternate Functions section on page 39. The comparator does not automatically power-down. To reduce operating current when not in use, the comparator is disabled by clearing the CMPEN bit to 0. # **Operational Amplifier Operation** To operate, the operational amplifier must be enabled by setting the OPEN bit in the comparator and op-amp register to 1. In addition, the OPINP, OPINN and OPOUT alternate functions must be enabled on their respective general-purpose I/O pins. For more information, see the GPIO Alternate Functions section. The logical value of the operational amplifier output (OPOUT) is read from the Port 3 data input register if both the operational amplifier and input pin Schmitt trigger are enabled. For more information, see the <u>GPIO Alternate Functions</u> section. The operational amplifier generates an interrupt via the GPIO Port B3 input interrupt, if enabled. The output of the operational amplifier is also connected to an analog input (ANA3) of the ADC multiplexer. The operational amplifier does not automatically power-down. To reduce operating current when not in use, the operational amplifier is disabled by clearing the OPEN bit in the comparator and op-amp register to 0. When the operational amplifier is disabled, the output is high impedance. ## Interrupts The comparator generates an interrupt on any change in the logic output value (from 0 to 1 and from 1 to 0). For information about enabling and prioritization of the comparator interrupt, see the <u>Interrupt Controller</u> chapter on page 49. # **Comparator Control Register Definitions** The following sections describe the comparator control registers. # **Comparator and Operational Amplifier Control Register** The comparator and operational amplifier control register (CMPOPC) enables the comparator and operational amplifier and provides access to the comparator output. Table 119. Comparator and Op Amp Control Register (CMPOPC) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|----------|---|--------|--------|-------|--------|-------| | Field | OPEN | Reserved | | CPISEL | CMPIRQ | CMPIV | CMPOUT | CMPEN | | RESET | 0 | 00 | | 0 | 0 | 0 | Х | 0 | | R/W | R/W | R | | R/W | R/W | R/W | R | R/W | | ADDR | FF_E510H | | | | | | | | | Bit Position | Value (H) | Description | |-------------------|-----------|------------------------------------------------------------------| | [7]<br>OPEN | 0 | Operational Amplifier Disable Operational amplifier is disabled. | | | 1 | Operational amplifier is enabled. | | [6:5]<br>Reserved | | Must be 0. | | [4] | | Comparator Input Select | | CPISEL | 0 | PortB6 provides the comparator – input. | | | 1 | PortC0 provides the comparator – input. | | [3] | | Comparator Interrupt Edge Select | | CMPIRQ | 0 | Interrupt Request on Comparator Rising Edge. | | | 1 | Interrupt Request on Comparator Falling Edge. | | [2] | | PWM Fault Comparator Polarity | | CMPIV | 0 | PWM Fault is active when cp+ > cp- | | | 1 | PWM Fault is active when cp- > cp+ | | [1] | | Comparator Output Value | | CMPOUT | 0 | Comparator output is logical 0. | | | 1 | Comparator output is logical 1. | | [0] | | Comparator Enable | | CMPEN | 0 | Comparator is disabled. | | | 1 | Comparator is enabled. | # **DMA Controller** The four DMA channels are used to transfer data from memory to memory, memory to peripherals, peripherals to memory, or peripherals to peripherals. ### **DMA Features** The features of DMA controller include: - Four independent DMA channels - Memory<=>memory, memory<=>peripheral, peripheral<=>memory, peripheral<=>peripheral transfers - Direct or linked list modes of operation - Byte, word, or quad operation - DMA and CPU bandwidth sharing control - Up to 64 K transfers (64 KByte, 64 KWord or 64 KQuad) ### **DMA Block Diagram** Figure 45. DMA Block Diagram ## **DMA Description** The DMA is used to off load the processor from doing repetitive tasks. DMA transfers data from one memory address to another memory address. Because all peripherals are mapped in memory, the DMA transfers data to or from peripherals. The DMA transfers data from the source address to the destination address. This requires a read and/or write cycle that is generated by the DMA controller. Each DMA transfer requires a minimum of two system clock cycles to execute. The DMA operates in direct or linked list mode. Direct mode and Linked List mode are almost the same. In Direct mode the software loads the DMA channel registers directly. In linked list mode the DMA loads its registers from memory. ### **DMA Register Description** Each DMA channel consists of 16-bit control register, a 16-bit transfer length register, a 24-bit destination address register, a 24-bit source address register and a 24-bit list address register (see Figure 46). | DMA Control (DMACTL) | | | |---------------------------|--|--| | Transfer Length (TXLN) | | | | Destination Address (DAR) | | | | Source Address (SAR) | | | | List Address (LAR) | | | Figure 46. DMA Channel Registers #### **Buffers** A buffer is an allocation of contiguous memory bytes. Buffers are allocated by software to be used by the DMA. The DMA transfers data to or from buffers. A typical application would be to send data to serial channels such as I<sup>2</sup>C, UART and SPI. The data to be sent is placed in a buffer by software. #### **Frames** A frame is a single buffer or a collection of buffers. Frame boundaries spans multiple buffers. ### **Source Address Register** The source address register (SAR) points to the data to be transferred. Each time a transfer occurs the SAR is selected to stay fixed or increment/decrement by the size of the transfer (example 1, 2, 4). If we were sending data to a serial channel, the SAR points to the data to be transferred and the SAR would be set to increment or decrement depending on the order of data in the buffer (ascending or desending). ### **Destination Address Register** The destination address register (DAR) points to the location to store the data transferred from the address pointed to by the SAR. Each time a transfer occurs the DAR is selected to stay fixed or increment/decrement by the size of the transfer (for example, 1, 2 and 4). When sending data to a serial channel, the DAR points to the data register of the serial channel and is set to a fixed address. Each transfer is then sent to the serial channel data register because the DAR would not change. #### **Transfer Length** The transfer length register (TXLN) is used to specify how many transfers need to occur to transfer this buffer. If we were sending bytes to a serial channel, the value of the number of bytes in the buffer pointed to by the SAR would be placed in this register. Each time a transfer takes place this register is decremented by one. When the transfer length decrements to zero, the buffer is complete and the DMA either stops or loads new control information and addresses (see the Linked List description that follows). ### **List Address Register** The list address register (LAR) is only used for linked list mode. The LAR points to a list of descriptors (described below). This descriptor list contains setup information for each buffer the DMA is to transfer. Linked list DMAs reduce the amount of overhead on the CPU to service the DMA. #### **Descriptor** A Descriptor is a 16 byte field in the memory space. It needs to be aligned on 16 byte boundaries (that is lower 4-bits of address is 0). Table 120 provides the descriptor format. **Table 120. Linked list Descriptor** | Address | Even | |-----------|----------| | LAR | CONTROL | | LAR + 02H | TXLN | | LAR + 04H | DAR High | | LAR + 08H | SAR High | | LAR + 0CH | LAR High | ### **DMA Control Bit Definitions** The following paragraphs explain the control bits of each DMA channel. #### **DMAxEN** This bit if set by the CPU enables the DMA channel for direct operation. Direct operation uses the addresses and transfer length, which has been directly written to the DMA Channel by software. If this bit is set by a descriptor read then linked list mode is enabled. Linked list operation starts when an address is written to the DMAxLAR. This write causes the DMA to read in the descriptor control value and addresses and place them in the DMA Channel. #### LOOP If the DMA is in linked list mode and this bit is set to 1, it prevents the DMA from updating the descriptor when the buffer is closed. This bit is set to allow lists to loop on themselves without software intervention #### **TXSIZE** The TXSIZE bits sets the width of the transfer. 00 = 8-bit bytes are transferred on each DMA transfer. The destination and source addresses increment or decrement by one for each transfers if the DSTCTL and/or SRC-CTL is selected for increment or decrement. The transfer length is decremented by one. This allows 64 Kbytes to be transferred. 01 = A 16-bit word is transferred on each DMA transfer. The destination and source addresses increment or decrement by two if the DSTCTL and/or SRCCTL is selected for increment or decrement. In word mode the transfer length is still decremented by one. This allows 64 Kwords to be transferred. 10 = A 32-bit quad is transferred on each DMA transfer. The destination and source addresses increment or decrement by four if the DSTCTL and/or SRCCTL is selected for increment or decrement. In quad mode, the transfer length is still decremented by one. This allows 64 Kquads to be transferred. #### **DSTCTL and SRCCTL Fields** The DSTCTL and SRCCTL fields control the increment or decrement of the source and destination addresses. The address is set to increment, decrement or not change on each DMA transfer. 00 = Fixed 01 = Increment 10 = Decrement 11 = Reserved ### **IEOB** (Interrupt on End Of Buffer) The Interrupt on end of buffer bit forces the DMA channel to generate an interrupt when the buffer is closed. If the DMA is operating in direct mode and the TXLN decrements to the watermark value (see the <u>DMA Water Mark</u> section on page 223) and this bit is set then a interrupt is also generated. ### **TXFR (Transfer List)** If the DMA is operating in linked list mode and this bit is set, the DMA uses the next LAR address in the descriptor for the next descriptor address instead of incrementing the current DMAxLAR address by 16. This allows looping, true linked lists with buffers following the descriptor or just transfers to other loops. ### **EOF (End Of Frame)** If this bit is set, the EOF signal is sent to the peripheral on the final transfer in the buffer (i.e., TXLN == 1). This action signals the peripheral to close the current frame; it is only used for on-chip peripherals. This bit is also set if a peripheral requests an End Of Frame before the buffer transfer is completed. ### **HALT (Halt after this buffer)** If this bit is set then the DMA stops after this buffer is closed. The DMAxLAR points to the next descriptor but the descriptor will not be fetched. ### CMDSTAT (Command Status) These four bits are exported to the requesting device on the CMDBUS on the first transfer of a new buffer. These bits are set by a software write or from the DMA reading the descriptor. At the end of a buffer these four bits will contain status from the peripheral if the EOF bit is set. See Zilog's peripheral devices specifications for definitions of commands and status. ### **DMA Water Mark** When operating in direct mode the DMAxLAR[23:16] byte is used as a water mark interrupt. If these bits are set to any value other than 0, they are compared to the low byte of the decremented transfer length during a transfer. If the IEOB bit is set and the upper byte of DMAxTXLN[15:8] is zero and DMAxTXLN[7:0] == DMAxLAR[23:16] then an interrupt is generated. This function allows the DMA channel to generate an interrupt prior to the buffer becoming empty. ### **DMA Peripheral Interface signals** The DMA uses two input signals, four output signals and two 4-bit buses to communicate with the peripherals. The input signals are Request (REQ) and Request EOF. The output signals are Acknowledge (ACK), Command Valid (CMDVLD), End Of Frame (EOF-SYNC) and Read Status (RDSTAT). The two 4-bit busses are Command Bus (CMDBUS) and Stat Bus (STATBUS). A DMA transfer is initiated with the Request (REQ). When the DMA is servicing a Request from a peripheral it will assert its acknowledge signal (ACK) to let the peripheral know that a transfer is in progress. When the first byte of the transfer is written the CMD-VLD is asserted and the command bits are placed on the CMDBUS. The peripheral needs to latch the command from the bus when it sees this combination of signals. If the EOF bit is set on the current buffer, and when the TXLN decrements to zero, the EOFSYNC signal is asserted on the final data transfer to the peripheral to signal that it is the final byte in the frame. After receiving the EOFSYNC signal the peripheral need to assert the Request EOF signal to the DMA to let the DMA know that the descriptor is closed. This could be immediately or at some later time if the data transferred still needs to be processed. For peripherals, which do not support a Request EOF, the EOFSYNC is tied to Request EOF to terminate the transfer After the Request EOF is asserted the DMA closes the descriptor. The DMA asserts the ACK and RDSTAT signal, if the descriptor EOF bit is set. The peripheral, if it has status, places it on the STATBUS. This status is then placed in the descriptor and DMA status bits when it is closed. If a peripheral needs to close a descriptor because of an error or the end of a packet is reached then it asserts it is Request EOF. If the transfer length is not zero, then the DMA will set the EOF bit, close the descriptor and generate an interrupt. ### **Buffer Closure** A DMA buffer closure is requested in two ways. The first is when the transfer length reaches zero. The second is when the DMA receives a request End Of Frame from the peripheral. When either of these cases occur, the DMA begins closure of the buffer. ### **Loop Mode Closure** If the LOOP bit is set then the current buffer descriptor is not modified. The DMAxLAR increments or a new LAR value is fetched from the descriptor. #### **EOF Closure** The DMAXEN bit is reset to 0. If the EOF bit is set, the CMDSTAT field is set with the status data from the peripheral. If the channel is in linked list mode then the DMAXCTL word is written back to the CONTROL word of the descriptor. The DMAXLAR increments or is loaded with new LAR data from the descriptor if the TXFR bit is set. #### **Normal Closure** The DMAXEN bit is reset to 0. If the channel is in linked list mode then the DMAXCTL word is written back to the CONTROL word of the descriptor. The DMAXLAR increments or is loaded with new LAR data from the descriptor if the TXFR bit is set. #### **DMA Modes** Each DMA channel operates in two modes, direct and linked list. Both modes use the DMA channel registers. The only difference is in how they are loaded. In direct mode, the DMA channel registers are directly loaded by software. When the transfer is complete, the DMA stops. In linked list mode the DMA will load its own registers from a descriptor list which is pointed to by the DMAxLAR register. It then loads the next descriptor in the list and continue executing. The descriptor Control/Status field and address bytes have the same format as the control and address registers in the DMA. #### **Direct Mode** Direct mode only uses the registers in the DMA for operation. The software writes these register directly to set up and enable the DMA. Direct mode is entered by directly setting the DMAxEN bit in the DMAxCTL0 register. Figure 47 displays the DMA registers and how they point to the buffers allocated in memory. Figure 47. Direct DMA Diagram ### **Direct DMA Setup and Operation** Observe the following steps to set up the DMA in direct mode: - 1. Write the DMAxREQSEL to select the request source. - 2. Write the DMAxDAR register with the destination address. - 3. Write the DMAxSAR register with the source address. - 4. Write the DMAxTXLN with the transfer length. - 5. Write DMAxLARU with water mark if required, otherwise write to zero. - 6. Write DMAxCTL. Note that control register and address are directly written with word and quad operations. - DMAxEN; set to 1 - LOOP; reset to 0, not used in this mode - TXSIZE; set to the transfer size, byte, word or quad - DSTCTL; set to fixed, increment, or decrement - SRCCTL; set to fixed, increment, or decrement - IEOB; set to 1 to generate an interrupt at the end of buffer or watermark - TXFR; reset to 0, not used in this mode - EOF; set this bit to one if it is an EOF buffer - HALT; reset to 0, not used in this mode - CMDSTAT; set these bits with the command for the peripheral - 7. The DMA is now set up and begins operating when it receives a request. After the DMA is set up and a request is received the DMA does the following: - 1. Generate a request to the CPU. - 2. It transfers data for each request until the transfer length reaches zero or the DMA receives a Request EOF signal. - 3. When the DMA receives the Request EOF signal, or the transfer length reaches zero it resets the DMAXEN bit and then does the following based upon the EOF and IEOB bits. If EOF is set then the DMA reads the status from the peripheral and places it in the CMDSTAT field of the DMAXCTL register. If the IEOB bit is set or the buffer ended with a Request EOF the DMA channel generates a request to the CPU. If EOF is not set and IEOB is set then the DMA channel generates a request to the CPU. ### **Linked List Mode** Linked list mode requires the software to allocate buffers and set up a list of descriptors for each buffer. After this allocation is performed, the software writes to DMAxLAR with the address of the first descriptor. After the DMAxLAR is written, the DMA reads the first descriptor into the DMA control and address registers with the exception of the LAR data. It executes the transfers as specified by the descriptor data in the DMA. When the trans- fers are complete, the DMA reads in the next descriptor in the list and continue executing transfers. Figure 48 displays two descriptors and two sets of destination and source buffers. It also displays how the descriptors are loaded into the DMA and then executed. Figure 48. Linked List Diagram ### **Linked List Setup and Operation** The software initially needs to create the descriptor lists and allocate the buffers for each list. In addition, software needs to do the following: - 1. Write the DMAxREQSEL to select the appropriate request source. - 2. Set the CONTROL field in the descriptor (not the DMA) for the appropriate operation: - DMAxEN; set to 1 - LOOP; set to 1 to not have the descriptor modified - TXSIZE; set the appropriate size for byte, word or quad - DSTCTL; set this for increment, decrement, or fixed - SRCCTL; set this for increment, decrement, or fixed - IEOB; set to 1 if an interrupt must be generated when this descriptor is closed - TXFR; set this bit if the LAR is used to point to the next descriptor - EOF, if it is an End Of Frame buffer then set this bit - HALT, if the DMA must stop at the end of this buffer then set this bit to one - CMDSTAT; set this field with a command for the selected peripheral - 3. Write the destination address to the destination field. - 4. Write the source address to the source field. - 5. Write the transfer length for this buffer. - 6. If this descriptor has its TXFR bit set then the LAR address to point to the next descriptor. - 7. If there are additional descriptors in the list then set them up using the same procedure listed above. After the descriptor has been set up, the software must write the DMAxLAR in the appropriate DMA with the address of the descriptor. The DMA performs the following: - 1. Generate a request to the CPU. - 2. Place the DMAxLAR address on the bus and fetch the CONTROL word from the descriptor. This word is then placed in the DMAxCTL register of the DMA channel. - 3. Fetch the Destination address from the descriptor and place it in the DMAxDAR register in the DMA channel. - 4. Fetch the Source address from the descriptor and place it in the DMAxSAR register in the DMA channel. - 5. Fetch the TXLN length from the descriptor and place it in the DMAxTXLN register in the DMA channel. - 6. After the reads have been completed, the DMA starts looking for requests and transfer data until the transfer length reaches zero or the DMA receives a Request EOF signal. - 7. When the DMA receives the Request EOF signal, it performs the following operations based upon the LOOP and EOF bit: - 00: The DMA writes the descriptor Control/Status word with the DMAXEN bit reset to 0 - 01: The DMA requests status from the peripheral. It then writes the descriptor Control/Status word with the DMAXEN bit reset to 0 and the status returned from the peripheral. The DMA then writes the TXLN length to the descriptor. - 1X: The DMA does not modify the descriptor. - 8. If the HALT bit is set the DMA closes the current buffer but does not fetch the next descriptor. - 9. After a new DMAxLAR address has been updated, the DMA goes back to step 2 above and fetches the control/status byte. ### **DMA Priority** The DMA priority is based upon the final channel serviced. After a channel is serviced it becomes the lowest-priority channel. Table 121 lists the DMA priority. **Table 121. DMA Priority** | Last Channel Serviced | DMA Priority | |-----------------------|-----------------| | DMA0 | DMA1 (Highest) | | | DMA2 | | | DMA3 | | | DMA0 (Lowest) | | DMA1 | DMA2 (Highest) | | | DMA3 | | | DMA0 | | | DMA1 (Lowest) | | DMA2 | DMA3 (Highest) | | | DMA0 | | | DMA1 | | | DMA2 (Lowest) | | DMA3 | DMA 0 (Highest) | | | DMA 1 | | | DMA 2 | | | DMA 3 (Lowest) | Each DMA has equal priority under this scheme. #### **DMA Bandwidth Selection** In the CPUCTL register, the DMABW mode bits set the maximum bus bandwidth the DMA is allowed; there are four modes. (For more detail, refer to the <u>ZNEO CPU User Manual (UM0188)</u>, which is available for download from the Zilog website.) Table 122 lists the DMA bandwidth selection. Table 122, DMA Bandwidth Selection | Bits | Description | |------|------------------------------------------------------------| | 00 | DMA uses 100% of the bandwidth | | 01 | DMA is allowed one transfer for each CPU operation | | 10 | DMA is allowed one transfer for every two CPU operations | | 11 | DMA is allowed one transfer for every three CPU operations | # **DMA Interrupts** Each DMA has its own interrupt vector. For additional information about the interrupts, see the <u>Interrupt Controller</u> chapter on page 49. Interrupts occur on the following conditions: - Whenever a buffer is completed which has its IEOB set - When the upper eight bits of the transfer length equal zero and the lower eight bits of the transfer length is equal to the DMAxLAR[23:16] and the DMA is in direct mode - If a buffer has been terminated by a Request EOF # **DMA Request Select Register** The DMA Request Select Register controls the states of the DMA channel, whether Linked List mode or Direct mode (see Table 123). ### Table 123. DMA Select Register (DMAxREQSEL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|------------------------------------|---|---|---|--------|-----|-----|-----|--| | Field | CHANSTATE | | | | REQSEL | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R | R | R | R | R/W | R/W | R/W | R/W | | | ADDR | FFE400H, FFE401H, FFE402H, FFE403H | | | | | | | | | | Bits | Description | |------|------------------------------------------------------------| | 7:4 | CHANSTATE – Channel State | | | 0000 = DMA Off | | | 0001 = Direct Mode, Waiting for End Of Frame signal | | | 0010 = Linked List Mode, Waiting for End Of Frame signal | | | 0011 = Reserved | | | 0100 = Direct Mode, First byte transfer, send command | | | 0101 = Linked List Mode, First byte transfer, send command | | | 0110 = Direct Mode, Transfer of buffer in progress | | | 0111 = Linked List Mode, Transfer of buffer in progress | | | 1000 = Direct Mode, Close Descriptor | | | 1001 = Linked List Mode, New List | | | 1010 = Linked List Mode, Close Descriptor | | | 1011–1111 = Reserved | | Bits | Description (Continued) | |------|----------------------------------------------| | 3:0 | DMA0 REQSEL – DMA 0 Request Select | | | 0000 = Continuous (that is Memory to Memory) | | | 0001 = Timer 0 | | | 0010 = Timer 1 | | | 0011 = Timer 2 | | | 0100 = UART 0 RXD | | | 0101 = UART 0 TXD | | | 0110 = UART 1 RXD | | | 0111 = UART 1 TXD | | | 1000 = I2C RX | | | 1001 = I2C TX | | | 1010 = SPI RX | | | 1011 = SPI TX | | | 1100 = ADC0 | | | 1101 = Reserved | | | 1110 = Reserved | | | 1111 = Reserved | | | DMA1 REQSEL – DMA 1 Request Select | | | 0000 = Continuous (that is Memory to Memory) | | | 0001 = Timer 0 | | | 0010 = Timer 1 | | | 0011 = Timer 2 | | | 0100 = UART 0 RXD | | | 0101 = UART 0 TXD | | | 0110 = UART 1 RXD | | | 0111 = UART 1 TXD | | | 1000 = I2C RX | | | 1001 = I2C TX | | | 1010 = SPI RX | | | 1011 = SPI TX | | | 1100 = ADC0 | | | 1101 = Reserved | | | 1110 = Reserved | | | 1111 = Reserved | | · | | | Bits | Description (Continued) | |-----------|----------------------------------------------| | 3:0 (Con- | DMA2 REQSEL – DMA 2 Request Select | | tinued) | 0000 = Continuous (that is Memory to Memory) | | | 0001 = Timer 0 | | | 0010 = Timer 1 | | | 0011 = Timer 2 | | | 0100 = UART 0 RXD | | | 0101 = UART 0 TXD | | | 0110 = UART 1 RXD | | | 0111 = UART 1 TXD | | | 1000 = I2C RX | | | 1001 = I2C TX | | | 1010 = SPI RX | | | 1011 = SPI TX | | | 1100 = ADC0 | | | 1101 = Reserved | | | 1110 = Reserved | | | 1111 = Reserved | | | DMA3 REQSEL – DMA 3 Request Select | | | 0000 = Continuous (that is Memory to Memory) | | | 0001 = Timer 0 | | | 0010 = Timer 1 | | | 0011 = Timer 2 | | | 0100 = UART 0 RXD | | | 0101 = UART 0 TXD | | | 0110 = UART 1 RXD | | | 0111 = UART 1 TXD | | | 1000 = I2C RX | | | 1001 = I2C TX | | | 1010 = SPI RX | | | 1011 = SPI TX | | | 1100 = ADC0 | | | 1101 = Reserved | | | 1110 = Reserved | | | 1111 = Reserved | # **DMA Control Registers** This section describes the DMA control registers. # **DMA Control Register** The DMA Control Register enables and controls DMA transfers (see Table 124). #### Table 124. DMA Control Register A (DMAxCTL) | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |-------|--------|------------------------------------|--------|-----|--------|-----|--------|-----|--| | Field | DMAxEN | LOOP | TXSIZE | | DSTCTL | | SRCCTL | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | | ADDR | | FFE410H, FFE420H, FFE430H, FFE440H | | | | | | | | | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|------------------------------------|-----|------|---------|-----|-----|-----| | Field | IEOB | TXFR | EOF | HALT | CMDSTAT | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | FFE411H, FFE421H, FFE431H, FFE441H | | | | | | | | Bits | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | DMAxEN – DMA X enable. If this bit is written directly then normal mode is executed. If this bit is read in from a descriptor then linked list mode is executed. 0 = DMA is disabled. 1 = DMA is enabled. | | 14 | LOOP – LOOP mode 0 = Descriptor is modified when the buffer is closed. 1 = Descriptor is not modified when buffer is closed. | | 13:12 | TXSIZE – Transfer size 00 = Byte 01 = Word 10 = Quad 11 = Reserved | # 11:10 DSTCTL – Destination control register - 00 = Destination address does not change - 01 = Destination address increments - 10 = Destination address decrements - 11 = Reserved | Bits | Description (Continued) | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | SRCCTL – Source control register | | 9.0 | 00 = Source address does not change | | | 01 = Source address increments | | | 10 = Source address decrements | | | 11 = Reserved | | 7 | IEOB – Interrupt on end of buffer | | | 0 = Do not generate an interrupt when the DMA completes this buffer | | | 1 = Generate interrupt at the end of this buffer | | 6 | TXFR - Transfer to new list address. This bit is used only in linked list mode. | | | 0 = Increment DMAxLAR by 16 at the end of this buffer. | | | 1 = Load the DMAxLAR with the new List Address value from the descriptor. | | 5 | EOF – End of frame | | | 0 = Not an End Of Frame buffer | | | 1 = This buffer is the end of the current frame | | 4 | HALT – Halt after this buffer. This bit is used only in linked list mode. | | | 0 = Next descriptor is loaded. | | | 1 = The DMA will halt at the end of this buffer. | | 3:0 | CMDSTAT – Command Status Field | | | On the first transfer of a buffer this field is placed on the CMDBUS and the CMDVALID is asserted. | | | If the EOF bit is set, the DMA requests a status from the peripheral and places it in this field. In linked list mode, this field is written back to the descriptor. | | | The DMA does not use this field it simply passes it on. The definitions of these bits are specified in each peripheral. | # **DMA X Transfer Length Register** These two registers form a 16-bit transfer length. This register is decremented each time a DMA transfer occurs. Table 125. DMA X Transfer Length High Register (DMAxTXLNH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----------|------------------------------------|-----|-----|-----|-----|-----|-----| | Field | DMAxTXLNH | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | FFE412H, FFE422H, FFE432H, FFE442H | | | | | | | Table 126. DMA X Transfer Length Low Register (DMAxTXLNL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|-----------|---------------------------|-----|-----|-----|-----|-----|-----|--| | Field | DMAxTXLNL | | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | | ADDR | | FFE413H, FFE423H, FFE443H | | | | | | | | #### **DMA Destination Address** These three register form the destination address. This address points to where the data from the transfer will be stored. Table 127. DMA X Destination Address Register Upper (DMAxDARU) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|-----|---------------------------------|-----|-----|-----|-----|-----|-----|--| | Field | | DMAxDARU | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | | ADDR | | FFE415H, FFE425H,FFE435H,FFE445 | | | | | | | | Table 128. DMA X Destination Address Register High (DMAxDARH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|-----------------------------|---------|-------------|----------|---------|---|---|--|--| | Field | | DMAxDARH | | | | | | | | | | RESET | 0 | 0 0 0 0 0 0 0 | | | | | | | | | | R/W | R/W | R/W R/W R/W R/W R/W R/W R/W | | | | | | | | | | ADDR | | | FFE416H | l, FFE426H, | FFE436H, | FFE446H | | | | | Table 129. DMA X Destination Address Register Low (DMAxDARL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|---------------|---------|-------------|----------|---------|-----|-----|--|--| | Field | | DMAxDARL | | | | | | | | | | RESET | 0 | 0 0 0 0 0 0 0 | | | | | | | | | | R/W | | | ADDR | | | FFE417H | I, FFE427H, | FFE437H, | FFE447H | | | | | # **DMA Source Address Registers** The source address registers form a 24-bit source address. This address is used to point to the source data for the transfer. Table 130. DMA X Source Address Register Upper DMAxSARU | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|-----------------------------|---------|-------------|----------|---------|---|---|--|--| | Field | | DMAxSARU | | | | | | | | | | RESET | 0 | 0 0 0 0 0 0 0 | | | | | | | | | | R/W | R/W | R/W R/W R/W R/W R/W R/W R/W | | | | | | | | | | ADDR | | | FFE419H | l, FFE429H, | FFE439H, | FFE449H | | | | | Table 131. DMA X Source Address Register High (DMAxSARH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|---------------|---------|------------|----------|---------|-----|-----|--|--| | Field | | DMAxSARH | | | | | | | | | | RESET | 0 | 0 0 0 0 0 0 0 | | | | | | | | | | R/W | | | ADDR | | | FFE41AH | , FFE42AH, | FFE43AH, | FFE44AH | | | | | #### Table 132. DMA X Source Address Register Low (DMAxSARL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|----------|---------|------------|----------|---------|-----|-----|--|--| | Field | | DMAxSARL | | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R/W | | | ADDR | | | FFE41BH | , FFE42BH, | FFE43BH, | FFE44BH | | | | | # **DMA List Address Register** This registers is written when the list mode for the DMA is used. This register contains the address of the current list the DMA is operating on. Writing the DMAxLARL register enables the DMA for list operation. Table 133. DMA X List Address Register Upper DMAxLARU | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|----------|---------|------------|----------|---------|-----|-----|--|--| | Field | | DMAxLARU | | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R/W | | | ADDR | | | FFE41DH | , FFE42DH, | FFE43DH, | FFE44DH | | | | | In direct mode this register is used to set a watermark interrupt. This interrupt occurs when the DMATXLN[15:8] equals 0 and DMAxTXLN[7:0] equals DMAxLARU. Note when using the watermark the DMAxLARL must not be written. Table 134. DMA X List Address Register High (DMAxLARH) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|---------------|---------|------------|----------|---------|-----|-----|--|--| | Field | | DMAxLARH | | | | | | | | | | RESET | 0 | 0 0 0 0 0 0 0 | | | | | | | | | | R/W | | | ADDR | | | FFE41EH | , FFE42EH, | FFE43EH, | FFE44EH | | | | | Table 135. DMA X List Address Register Low (DMAxLARL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-----|-------------------------|---------|------------|----------|---------|---|---|--|--| | Field | | DMAxLARL | | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R/W | R/W | R/W R/W R/W R/W R/W R/W | | | | | | | | | | ADDR | | | FFE41FH | , FFE42FH, | FFE43FH, | FFE44FH | | | | | Writing the DMAxLARL register causes the DMA to enter LINKED LIST mode. # Flash Memory The products in the Z16FMC Series feature up to 128KB of non-volatile Flash memory with read/write/erase capability. The Flash memory is programmed and erased in-circuit by either user code or through the OCD. The Flash memory array is arranged in 2 KB pages. The 2 KB page is the minimum Flash block size that is erased. The Flash memory is also divided into eight sectors, which is protected from programming and erase operations on a per sector basis. Table 136 describes the Flash memory configuration for each device in the Z16FMC Series. Table 137 lists the sector address ranges. Figure 49 displays the Flash memory arrangement. **Table 136. Flash Memory Configurations** | Part<br>Number | Internal<br>Flash Size | Number of<br>Pages | Program Memory<br>Addresses | Sector Size | Number of<br>Sectors | Pages per<br>Sector | |----------------|------------------------|--------------------|-----------------------------|-------------|----------------------|---------------------| | Z16FMC28 | 128 KB | 64 | 000000H-01FFFFH | 16 KB | 8 | 8 | | Z16FMC64 | 64 KB | 32 | 0000H-FFFFH | 8 KB | 8 | 4 | | Z16FMC32 | 32 KB | 16 | 0000H-7FFFH | 4 KB | 8 | 2 | **Table 137. Flash Memory Sector Addresses** | Sector | Flash Sector Address Ranges | | | | | | | | | |--------|-----------------------------|-----------------|-----------------|--|--|--|--|--|--| | Number | Z16FMC28 | Z16FMC64 | Z16FMC32 | | | | | | | | 0 | 000000H-003FFFH | 000000H-001FFFH | 000000H-000FFFH | | | | | | | | 1 | 004000H-007FFFH | 002000H-003FFFH | 001000H-001FFFH | | | | | | | | 2 | 008000H-00BFFFH | 004000H-005FFFH | 002000H-002FFFH | | | | | | | | 3 | 00C000H-00FFFFH | 006000H-007FFFH | 003000H-003FFFH | | | | | | | | 4 | 010000H-013FFFH | 008000H-009FFFH | 004000H-004FFFH | | | | | | | | 5 | 014000H-017FFFH | 00A000H-00BFFFH | 005000H-005FFFH | | | | | | | | 6 | 018000H-01BFFFH | 00C000H-00DFFFH | 006000H-006FFFH | | | | | | | | 7 | 01C000H-01FFFFH | 00E000H-00FFFFH | 007000H-007FFFH | | | | | | | Figure 49. Flash Memory Arrangement # **Information Area** Table 138 describes the Z16FMC Series Information Area. This 128-byte Information Area is accessed by setting bit 7 of the Flash Control Register to 1. When access is enabled, the Information Area is mapped into program memory and overlays the 128 bytes at addresses 000000H to 00007FH. When the Information Area access is enabled, instructions access data from the Information Area. The CPU instruction fetches always come from Main Memory regardless of the Information Area access bit. Access to the Information Area is read-only. **Table 138. Information Area Map** | Program Memory Address (Hex) | Function | |------------------------------|----------------------------------------------------------------------------------------------------| | 000000H-00003FH | Reserved. | | 000040H-000053H | Part Number: a 20-character ASCII alphanumeric code that is left-justified and padded with zeroes. | | 000054H-00007FH | Reserved. | # **Operation** The Flash Controller provides the proper signals and timing for Word programming, Page Erase and Mass erase of the flash memory. The Flash Controller contains a protection mechanism, using the flash command register (FCMD), to prevent accidental programming or erasure. The following subsections provide details about the various operations (Lock, Unlock, Sector Protect, Byte Programming, Page Erase and Mass Erase). #### Flash Read Protection The user code within the Flash memory is protected from external access. Programming the Flash Read Protect option bit prevents reading of user code by the OCD or by using the Flash Controller Bypass mode. For more information, see the Option Bits chapter on page 249 and the On-Chip Debugger chapter on page 255. #### Flash Write/Erase Protection The Z16FMC Series provides several levels of protection against accidental program and erasure of the Flash memory contents. This protection is provided by the Flash Controller unlock mechanism, the Flash Sector Protect register and the Flash Write Protect option bit. #### Flash Controller Unlock Mechanism At Reset, the Flash Controller locks to prevent accidental program or erasure of the Flash memory. To program or erase the Flash memory, the Flash controller must be unlocked. After unlocking the Flash Controller, the Flash is programmed or erased. Any value written by user code to the Flash Command register or Flash Page Select register out of sequence locks the Flash Controller. Observe the following steps to unlock the Flash Controller from user code: - 1. Write the page to be programmed or erased to the Flash Page Select register. - 2. Write the first unlock command 73H to the Flash Command register. - 3. Write the second unlock command 8CH to the Flash Command register. #### **Flash Sector Protection** The Flash Sector Protect register is configured to prevent sectors from being programmed or erased. After a sector is protected, it cannot be unprotected by user code. The Flash Sector Protect register is cleared after reset and any previously written protection values will be lost. User code must write this register in their initialization routine if they want to enable sector protection. When user code writes the Flash Sector Protect register, bits are set to 1 only. Thus, sectors are protected, but not unprotected, using register write operations. ### Flash Write Protection Option Bit The Flash Write Protect option bit is enabled to block all program and erase operations from user code. For detailed information, see the Option Bits chapter on page 249. # **Programming** When the Flash Controller is unlocked, word writes to Program memory from user code programs a word into the Flash if the address is located in the unlocked page. An erased Flash word contains all ones (FFFFH). The programming operation is used to change bits from one to zero. To change a Flash bit (or multiple bits) from zero to one requires a Page Erase or Mass Erase operation. The Flash must be programmed one word (16 bits) at a time. If a byte (8-bit) write to Flash memory occurs, the Flash controller waits until the other byte within the word is written before beginning the programming operation. While the Flash Controller programs the Flash memory, Flash reads are held in wait. If the CPU is fetching instruction from Flash, the CPU idles until the programming operation is complete. Interrupts that occur when a programming operation is in progress are serviced after the programming operation is complete. To exit Programming mode and lock the Flash Controller, write 00H to the Flash Command register. User code cannot program Flash Memory on a page that lies in a protected sector. When user code writes memory locations, only addresses located in the unlocked page are programmed. Memory writes outside of the unlocked page are ignored. **Caution:** Each memory location must not be programmed more than twice before an erase occurs. Observe the following steps to program the Flash from user code: - 1. Write the page of memory to be programmed to the Flash Page Select register. - 2. Write the first unlock command 73H to the Flash Command register. - 3. Write the second unlock command 8CH to the Flash Command register. 24/ - 4. Write a word to Program memory. - 5. Repeat step 4 to program additional memory locations on the same page. - 6. Write 00H to the Flash Command register to lock the Flash Controller. # **Page Erase** The Flash memory is erased one page (2 KB) at a time. Page Erasing the Flash memory sets all words in that page to the value FFFFH. The Flash Page Select register identifies the page to be erased. While the Flash Controller executes the Page Erase operation, Flash reads are held in wait. Interrupts that occur when the Page Erase operation is in progress will be serviced after the Page Erase operation is complete. When the Page Erase operation is complete, the Flash Controller returns to its locked state. Only pages located in unprotected sectors are erased. The steps to perform a Page Erase operation are: - 1. Write the page to be erased to the Flash Page Select register. - 2. Write the first unlock command 73H to the Flash Command register. - 3. Write the second unlock command 8CH to the Flash Command register. - 4. Write the Page Erase command 95H to the Flash Command register. #### Mass Erase The Flash memory cannot be Mass Erased by user code. # Flash Controller Bypass The Flash Controller is bypassed and the control signals for the Flash memory brought out to the GPIO pins. Bypassing the Flash Controller allows faster Programming algorithms by controlling the Flash programming signals directly. Flash Controller Bypass is recommended for large volume gang programming applications, which do not require in-circuit programming of the Flash memory. # Flash Controller Behavior using the On-Chip Debugger The following changes in behavior of the Flash Controller occur when the Flash Controller is accessed using the On-Chip Debugger: - The Flash Controller does not have to be unlocked for program and erase operations. - The Flash Write Protect option bit is ignored. - The Flash Sector Protect register is ignored for programming and erase operations. - Programming operations are not limited to the page selected in the Flash Page Select register. - Bits in the Flash Sector Protect register is written to one or zero. - The Flash Page Select register is written when the Flash Controller is unlocked. - The Mass Erase command is enabled. # Flash Control Register Definitions # Flash Command Register The Flash Command register (see Table 139) unlocks the Flash Controller for programming and erase operations. The Write-only Flash Command register shares its address with the Read-only Flash Status Register. #### Table 139. Flash Command Register (FCMD) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------|---|------|---|------|------|---|---|---|--|--|--| | Field | | FCMD | | | | | | | | | | | RESET | | XXH | | | | | | | | | | | R/W | | W | | | | | | | | | | | ADDR | | | | FF_E | 060H | | | | | | | | Bits | Description | |-------|---------------------------------------------------------------------------------| | 7:0 | FCMD – Flash Command | | | 73H = First unlock command. | | | 8CH = Second unlock command. | | | 95H = Page erase command. | | | 63H = Mass erase command. | | Note: | *All other commands, or any command out of sequence locks the Flash Controller. | # Flash Status Register The Flash Status Register (see Table 140) indicates the current state of the Flash Controller. This register is read at any time. The Read-only Flash Status Register shares its address with the Write-only Flash Command register. Table 140. Flash Status Register (FSTAT) | Bits | 7 | 6 | 5 | 5 4 3 2 1 0 | | | | | | | | | |-------|--------|----------|---|-------------|------|----|--|--|--|--|--|--| | Field | UNLOCK | Reserved | | FSTAT | | | | | | | | | | RESET | 0 | 0 | | | 00 | )H | | | | | | | | R/W | R | R | | | F | ₹ | | | | | | | | ADDR | | | | FF_E | 060H | | | | | | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | UNLOCK – Unlocked This status bit is set when the flash controller is unlocked. 0 = Flash Controller locked. 1 = Flash Controller unlocked. | | 6 | Reserved This bit is reserved and is 0. | | 5:0 | FSTAT – Flash Controller status 00_0000 = Flash Controller idle. 00_1xxx = Program operation in progress. 01_0xxx = Page erase operation in progress. 10_0xxx = Mass erase operation in progress. | # Flash Control Register The Flash Control Register selects how the Flash memory is accessed. **Table 141. Flash Control Register (FCTL)** | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | |-------|------|---|----------|------|------|---|---|---|--|--|--|--|--|--| | Field | INFO | | Reserved | | | | | | | | | | | | | RESET | 0 | | | | 00H | | | | | | | | | | | R/W | R/W | | | | R | | | | | | | | | | | ADDR | | | | FF_E | 061H | | | | | | | | | | | Bits | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | INFO – Information Area access This bit selects access to the information area. 0 = Information Area is not selected. 1 = Information Area is selected. The Information area is mapped into the Program memory address space at addresses 000000H through 00007FH. | | 6:0 | Reserved These bits are reserved and must be written to zero. | # Flash Sector Protect Register The Flash Sector Protect register (see Table 142) protects Flash memory sectors from being programmed or erased from user code. User code can only write bits in this register to 1 (bits cannot be cleared to 0 by user code). **Table 142. Flash Sector Protect Register (FSECT)** | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-------|----------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--| | Field | SECT7 | SECT6 | SECT5 | SECT4 | SECT3 | SECT2 | SECT1 | SECT0 | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | R/W | R/W1 | | | | | ADDR | FF_E062H | | | | | | | | | | | | | | | | | | | | | | | | | | R/W1 = Register is accessible for Read operations. Register is written to 1 only (via user code). | Bits | Description | |---------|-------------------------------------------------------------------------------------| | 7:0 | SECTn – Sector Protect | | | 0 = Sector <i>n</i> is programmed or erased from user code. | | | 1 = Sector <i>n</i> is protected and cannot be programmed or erased from user code. | | Note: * | User code write bits from 0 to 1 only. | # Flash Page Select Register The Flash Page Select (FPAGE) register (see Table 143) selects one of the 64 available Flash memory pages to be erased or programmed. Each Flash Page contains 2048 words of Flash memory. During a Page Erase operation, all Flash memory locations within the page will be erased to FFFFH. Table 143. Flash Page Select Register (FPAGE) | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----|----|----|--------|----|----|------|--------|-------|------|---|----------|---|----|---|---| | Field | | | R | eserve | ed | | | | | PA | | Reserved | | | | | | RESET | | | | 00H | | | | 00H | | | | | | 0H | | | | R/W | | | | R | | | | R/W R | | | | | | | | | | ADDR | | | | | | | FF_E | ∃064-I | FF_EC | )65H | | | | | | | | Bits | Description | |------|------------------------------------| | 15:9 | Reserved | | | These bits are reserved and are 0. | ### Z16FMC Series Motor Control MCUs Product Specification 248 | Bits | Description (Continued) | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8:3 | PAGE – Page Select This 6-bit field selects the Flash memory page for Programming and Page Erase operations. Program Memory Address[16:11] = FPAGE[8:3] = PAGE[5:0]. | | 2:0 | Reserved These bits are reserved and are 0. | # **Option Bits** Option bits allow user configuration of certain aspects of the Z16FMC operation. The feature configuration data is stored in the Program memory and read during Reset. The features available for control using the option bits are: - WDT timeout response selection—interrupt or Reset - WDT enabled at Reset - The ability to prevent unwanted read access to user code in Program memory - The ability to prevent accidental programming and erasure of the user code in Program memory - Voltage Brownout (VBO) configuration always enabled or disabled during STOP mode to reduce STOP mode power consumption - Oscillator mode selection for high, medium and low power crystal oscillators, or external RC oscillator - PWM pin set up for motor control application # **Option Bit Configuration By Reset** Each time the option bits are programmed or erased, the device must be Reset for the change to take place. During any reset operation (System Reset, Short Reset, or Stop Mode Recovery), the option bits are automatically read from the Program memory and written to Option Configuration registers. The Option Configuration registers control operation of the device. Option Bit control register are loaded before the device exits Reset and the CPU begins code execution. The Option Configuration registers are not part of the Register file and are not accessible for read or write access. # **Option Bit Address Space** The first four bytes of Program Memory at addresses 0000H through 0003H (see Table 145) are reserved for the user option bits. These bytes are used to configure user specific options. You can change the option bits to meet the application needs. # **Program Memory Address 0000H** Option bits in this space are altered to change the chip configuration at reset. Table 144. Option Bits At Program Memory Address 0000H | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-----------|----------------------|-------------|--------------|--------|--------|---------|-----|-----|--|--|--|--| | Field | OSC_SEL[1:0] | | WDT_RES | WDT_AO | VBO_AO | DBGUART | FWP | RP | | | | | | RESET | C | U | U | U | U | U | C | U | | | | | | R/W | | | | | ADDR | Program Memory 0000H | | | | | | | | | | | | | Note: U = | Unchanged | by Reset; R | /W = Read/Wi | rite. | | | | | | | | | ### OSC\_SEL[1:0] - Oscillator mode selection - 00 = On-chip oscillator configured for use with external RC networks (<4 MHz). - 01 = Minimum power for use with very low frequency crystals (32 kHz to 1.0 MHz). - 10 = Medium power for use with medium frequency crystals or ceramic resonators - (0.5 MHz to 10.0 MHz). - 11 = Maximum power for use with high frequency crystals (8.0 MHz to 20.0 MHz). This setting is the default for unprogrammed (erased) Flash. #### WDT RES - WDT Reset - 0 = WDT timeout generates an interrupt request. Interrupts must be globally enabled for the CPU to acknowledge the interrupt request. - 1 = WDT timeout causes a Short Reset. This setting is the default for unprogrammed (erased) Flash. #### WDT\_AO - WDT always on - 0 = WDT is automatically enabled after reset. The WDT oscillator is disabled by clearing the WDTEN bit in the OSCCTL register. - 1 = WDT is enabled upon execution of the WDT instruction. The WDT oscillator is disabled by clearing the WDTEN bit in the OSCCTL register. #### VBO AO – Voltage Brownout protection always on - 0 = Voltage Brownout protection is disabled in STOP mode to reduce total power consumption. - 1 = Voltage Brownout protection is always enabled, including during STOP mode. This setting is the default for unprogrammed (erased) Flash. #### **DBGUART - Debug UART enable** - 0 = The Debug UART option is enabled. - 1 = The Debug UART option is disabled. #### **FWP—Flash Write Protect** - 0 = Programming, Page Erase and Mass Erase through user code is disabled. Flash operations are allowed through the On-Chip Debugger - 1 = Programming, Page Erase and Mass Erase are enabled for all of Flash Program Memory. #### **RP - Read Protect** - 0 = User program code is inaccessible. Limited control features are available through the OCD. - 1 = User program code is accessible. All OCD commands are enabled. This setting is the default for unprogrammed (erased) Flash. # **Program Memory Address 0001H** Option bits in this space are altered to change the chip configuration at reset. Table 145. Options Bits at Program Memory Address 0001H | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-----------|-------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--| | Field | Reserved MCEN PWMHI PWMI | | | | | | | | | | | | | RESET | U U U U | | | | U | U | U | U | | | | | | R/W | | | | | ADDR | Program Memory 0001H | | | | | | | | | | | | | Note: U = | Note: U = Unchanged by Reset; R/W = Read/Write. | | | | | | | | | | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved These Option Bits are reserved for future use and must always be 1. This setting is the default for unprogrammed (erased) Flash. | | 2 | MCEN – Motor control enable 0 = Motor control pins are enabled on reset 1 = Normal Pin operation | | 1 | PWMHI – High side off initial value 0 = The high side off value is equal to zero. 1 = The high side off value is equal to one. | | 0 | PWMLO – Low side off initial value 0 = The low side off value is equal to zero. 1 = The low side off value is equal to one. | # **Program Memory Address 0002H** Option Bits in this space are altered to change the chip configuration at reset. Table 146. Options Bits at Program Memory Address 0002H | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------------|--------------|--------------|------------|------------|-----|-----|-----| | Field | Reserved | | | | | | | | | RESET | U | U | U | U | U | U | U | U | | R/W | ADDR | | | ſ | Program Me | mory 0002H | ł | | | | Note: U = | Unchanged b | y Reset; R/W | = Read/Write | е. | | | | | | Bits | Description | |------|-------------------------------------------------------------------------------------------------| | 7:0 | Reserved | | | These option bits are reserved for future use and must always be 1. This setting is the default | | | for unprogrammed (erased) Flash. | # **Program Memory Address 0003H** Option bits in this space are altered to change the chip configuration at reset. Table 147. Options Bits at Program Memory Address 0003H | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------------------------|-------------------|--------|-----|-----|-----|-----|-----| | Field | Reserved LPOPT Reserved | | | | | | | | | RESET | U | U | U | U | U | U | U | U | | R/W | ADDR | Program Memory 0003H | | | | | | | | | Note: U = | Unchanged by Re | set; R/W = Read/V | Vrite. | | | | | | | Bits | Description | | | | | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7 | Reserved | | | | | | | 6 | LPOPT – Low power option 0 = The part will come up in low power mode. The Clock is divide by 8 and the flash will only be accessed the second half of the final cycle of the divide. This reduces Flash power consumption. 1 = The part will come up normally. | | | | | | | 5:0 | Reserved These option bits are reserved for future use and must always be 1. This setting is the default for unprogrammed (erased) Flash. | | | | | | #### **Information Area** Data in the information area of memory cannot be altered directly. If you wish to alter the factory settings, it must be performed by writing to the Register Address identified. The part defaults to the factory settings after reset and the registers must be rewritten to have the user settings in effect. Read the information area address to determine the factory settings. # IPO Trim registers (Information Area Address 0021H and 0022H) Tables 148 and 149 define the IPO Trim settings. They are altered after reset by accessing the IPOTRIM1 and IPOTRIM2 registers. **)** **Note:** The IPO Trim table values have yet to be determined. #### Table 148. IPO Trim 1 (IPOTRIM1) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---------------|--------------|---------------|------------------|---------------|----------------|--------------|------| | Field | IPO TEMP TRIM | | | | | | IPO 7 | ΓRIM | | RESET | L | L | L | L | L | L | L | L | | R/W | ADDR | FFFF_FF25H | | | | | | | | | Note: L = I | oaded at Re | set. R/W = R | ead/Write. Th | is register is I | oaded from Ir | nformation are | ea on Reset. | | #### Table 149. IPO Trim 2 (IPOTRIM2) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|---------------|---------------|-------------------|---------------|----------------|--------------|-----| | Field | IPO TRIM | | | | | | | | | RESET | | | | | | | | | | R/W | ADDR | | | | FFFF <sub>-</sub> | _FF26 | 1 | | | | Note: L = I | oaded at Re | set. R/W = Re | ead/Write. Th | is register is I | oaded from li | nformation are | ea on Reset. | | # **ADC Reference Voltage Trim (Information Area Address 0023H)** Table 150 defines the ADC Reference Voltage Trim settings. They are altered after reset by accessing the ADCTRIM register. ### Table 150. ADC Reference Voltage Trim (ADCTRIM) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|--------------|--------------|--------------|--------------------|---------------|----------------|-------------|-----| | Field | Reserved | | | ADC REFERENCE TRIM | | | | | | RESET | L | L | L | L | L | L | L | L | | R/W | ADDR | DR FFFF_FF27 | | | | | | | | | Note: I = I | naded at Re | set R/W = Re | ead/Mrite Th | is register is l | oaded from Ir | oformation are | ea on Reset | | | Bits | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Reserved | | | These bits are reserved and must be programmed to 1. | | 4:0 | ADCREF[4:0] – ADC REFERENCE TRIM | | | These bits are used to trim the ADC reference voltage generator. If the part is not going to be trimmed, the value of this register must be F0H. | # On-Chip Debugger The Z16FMC products offer an integrated On-Chip Debugger (OCD) that includes the following features: - Reads/writes of memory and CPU registers - Execution of CPU instructions - In-circuit programming and erasure of Flash memory - Unlimited number of software breakpoints - Four hardware breakpoints - Instruction execution trace - Single-pin serial communication interface ### **Architecture** The OCD consists of two main blocks: the transmitter/receiver unit and the debug control logic. Figure 50 displays the architecture of the OCD. Figure 50. On-Chip Debugger Block Diagram # **Operation** **Caution:** For effective operation of the device, all power pins $(V_{DD} \text{ and } AV_{DD})$ must be supplied with power and all ground pins $(V_{SS} \text{ and } AV_{SS})$ must be properly grounded. The DBG pin must be connected to $V_{DD}$ through an external pull-up resistor to ensure proper operation. # **On-Chip Debug Enable** The DBG pin is mainly used for debugging. The OCD is always enabled by default following reset. Disable the OCD after startup and use the DBG pin as a UART or a GPIO pin if the DBGUART option bit has been cleared. To use the DBG pin as a UART or GPIO pin, the OCD must be disabled. The OCD is disabled by clearing the OCDEN bit in the Debug Control Register (DBGCTL). The OCD cannot be disabled, if the OCDLOCK bit in the DBGCTL register is set. #### Serial Interface The DBG pin is used for serial communication. This one-pin interface is a bidirectional half-duplex open-drain interface that transmits and receives data. Transmit and receive operations cannot occur simultaneously. The serial data is sent and received using the asynchronous protocol defined in RS–232. The serial pin is connected to the serial port of the PC using minimal external hardware. Two different methods for connecting the serial pin to an RS-232 interface are depicted in Figures 51 and 52. The serial pin is open-drain and must be connected to $V_{DD}$ through an external pull-up resistor to ensure proper operation. Figure 51. Interfacing the serial pin with an RS-232 Interface (1) Figure 52. Interfacing the serial pin with an RS-232 Interface (2) #### **Serial Data Format** The data format of the serial interface uses the asynchronous protocol defined in RS-232. Each character is transmitted as 1 start bit, 8-9 data bits (least-significant bit first) and one stop bit (see Figure 53). Figure 53. OCD Serial Data Format Each bit time is of same length. The bit period is set by the baud rate generator. When the transmitter sends a character, it first sends a Low start bit. The transmitter then waits one bit time. After the start bit is sent, the transmitter sends the next data bit. The transmitter sends each data bit in turn, waiting one full bit time before sending the next data bit. After the final data bit is sent, the transmitter sends a high stop bit for one bit time. The receiver looks for the falling edge of the start bit. After the receiver sees the start bit is Low, it waits one half bit time and samples the middle of the start bit. If the middle of the start bit is High, the receiver considers this as a false start bit. The receiver ignores a false start bit and searches for another falling edge. If the middle of the start bit is Low, the receiver considers the start bit valid. The receiver will wait a full bit time from the middle of the start bit to sample the next data bit. The next data bit is sampled in the middle of the bit period. The receiver repeats this operation for each data bit, waiting one full bit time to between sampling each data bit. After the receiver has sampled the final data bit, it waits one full bit time and sample the middle of the stop bit. If the stop bit is Low, the receiver detects a framing error. If the stop bit is High, the data was correctly framed between a start and stop bit. After the receiver samples the middle of the stop bit, it begins searching for another start bit. The receiver does not wait for the full stop bit to be received before searching for the next start bit, in effect correcting for any bit skew due to error between the transmit and receive baud rate clocks. #### **Baud Rate Generator** The baud rate generator (BRG) is used to generate a bit clock for transmit and receive operations. The BRG reload register is automatically configured by the auto-baud detector, or it is written by software. The value in the BRG reload register is calculated as: This reload value is the number of system clocks used to transmit and receive eight data bits. The BRG has a 16-bit reload counter and is clocked by the system clock. When the OCD is enabled, this register is limited to 12 bits. The minimum baud rate is calculated using the following equation: The minimum baud rate when the OCD is enabled is the system clock frequency divided by 512. The minimum baud rate is the system clock frequency divided by 8192 when the OCD is disabled. For asynchronous operation, the maximum baud rate is roughly the system clock frequency divided by eight (eight clocks per bit). With slow baud rates and clean signals, you will be able to achieve asynchronous baud rates up to 4 clocks per bit. If data is synchronized with the system clock, the maximum baud rate is the system clock frequency (one bit per clock). The maximum baud rates are limited by the rise and fall times due to the cable impedance. Table 151 lists minimum and maximum baud rates for sample crystal frequencies. Table 151, OCD Baud Rate Limits | System Clock<br>Frequency | Maximum Baud Rate | Minimum Baud Rate<br>(OCDEN=0) | Minimum Baud Rate (OCDEN=1) | |---------------------------|-------------------|--------------------------------|-----------------------------| | 20.0 MHz | 2.5 M baud* | 2442 baud | 39,062 baud | | 1.0 MHz | 125 k baud | 123 baud | 1953 baud | | 32.768 kHz | 4096 baud | 4.0 baud | 64 baud | Note: \* The maximum baud rate is limited by the rise and fall times due to the cable impedance. #### **Auto-Baud Detector** To operate using various clock frequencies over a range of baud rates, the serial interface has an auto-baud detector. The auto-baud detector is used to automatically set up the baud rate generator. The auto-baud detector is set up to measure one of two different auto-baud characters, 80H (default) or 0DH. The default auto-baud character 80H is compatible with previous Z8 Encore!® debug interfaces. When the OCD is disabled and the DBG pin is being used as a UART, you can switch to an auto-baud character of 0DH. The 0DH character is the ASCII carriage return character and is sent using a terminal interface. When using the auto-baud character 80H, the auto-baud detector measures the period from the falling edge at the beginning of the start bit to the rising edge at the beginning of data bit 7. For the auto-baud character 0DH, the auto-baud detector measures the period from the rising edge at the end of the start bit to the rising edge at the beginning of the stop bit. This measured value is automatically written to the BRG reload register after the auto-baud character is received. After it is configured, the BRG will generate a bit clock based on this measured character time. #### **Line Control** When operating at high speeds, it is appropriate to speed up the rise and fall times of the single wire bus. Three control bits are used to control the bus rise and fall times, the high drive strength enable bit, the drive high enable bit and the output enable control bit. The high drive strength enable bit puts the pin into high drive mode. For information about high drive strength, see the <u>Electrical Characteristics</u> chapter on page 292. If the output enable control bit is set, the line is driven High and Low during transmission. If the drive high control bit is set, it drives the line high for short periods when transmitting a logic one. This rapidly charges the inherent capacitance of the single wire bus. If both the output enable and drive high control bits are set, the line is driven high for one clock cycle when transmitting a one. If the output enable bit is clear and the drive high bit is set, the line is driven high until the input is detected High or the center of the bit time occurs, whichever is first. Figure 54. Output Driver when Drive High and Open Drain enabled #### 9-Bit Mode The serial interface is configured to transmit and receive a ninth data bit. This ninth bit is used to transmit or receive a software generated parity bit. It is used as an address/data bit in a multi-node system such as RS-485. Figure 55. 9-Bit Mode #### **Start Bit Flow Control** If flow control is needed, start bit flow control is used. Start bit flow control requires the receiving device send the start bit. The transmitter waits for the start bit, then transmit its data following the start bit. Figure 56. Start Bit Flow Control If the standard serial port of a PC is used, transmit flow control is enabled on the Z16FMC Series device. The PC sends the start bit when receiving data by transmitting the character FFH. Because character FFH is also received from a non-responsive device, space parity (parity bit always zero) must be enabled and used as an acknowledge bit. #### Initialization The OCD ignores any data received until it receives the read revision command 00H. After the read revision command is received, the remaining debug commands are issued. The packet CRC is not sent for the first read revision command issued during initialization. # Initialization during Reset The OCD is initialized during reset by asserting the reset pin, sending the auto-baud character and then issuing the read revision command. When the OCD is initialized during reset, the DBGHALT bit in the OCDCTL register is automatically set. Figure 57. Initialization during Reset ### **Debug Lock** The interface has a locking mechanism to prevent user code from disabling the OCD and using the DBG pin as a UART or GPIO pin. The DBGLOCK bit in the DBGCTL register prevents you from disabling the OCD and modifying any register that would inhibit communication with the OCD. The default state of the DBGLOCK bit is set accordingly to the DBGUART option bit. To use the DBG pin as a UART or GPIO pin, you must program the DBGUART option bit to zero so the OCDLOCK control bit is cleared after reset. After the control register is unlocked, software then clears the OCDEN control bit to use the DBG pin as a UART or GPIO pin. If the DBGUART option bit is cleared and the OCDLOCK control bit is not set, the OCD is still locked before the code can disable the OCD. This locking occurs upon initializing the Debugger during reset and writing the OCDLOCK control bit to 1. #### **Error Reset** The serial interface has an Auto-Reset mechanism that resets the serial interface when a Transmit Collision or Receive Framing Error is detected. When a Transmit Collision or Receive Framing Error is detected when OCDEN is set, the OCD aborts any command currently in progress, transmits a Serial Break condition for 4096 system clocks and sets the ABSRCH bit in the DBGCTL register. This break is sent to ensure the host also detects the error. A clock change invalidates the baud reload value. Communication cannot continue until a new autobaud reload value is set. As a result, the device automatically sends a serial break to reset the communication link whenever a clock change occurs. #### **DEBUG HALT Mode** During debugging, it is appropriate to stop the CPU from executing instructions by placing the device into DEBUG HALT mode. The operating characteristics of the Z16FMC devices in DEBUG HALT mode are: - The CPU fetch unit stops, idling the CPU - All enabled on-chip peripherals operate unless in STOP mode - Constantly refreshes the WDT, if enabled ### **Entering DEBUG HALT mode** The device enters DEBUG HALT mode by any of the following operations: - Write the DBGHALT bit in the DBGCTL register to 1 using the OCD interface - CPU execution of BRK instruction (when enabled) - Hardware breakpoint match #### **Exiting DEBUG HALT mode** The device exits DEBUG HALT mode by any of the following operations: - Clearing the DBGHALT bit in the DBGCTL register to 0 - Power-on reset - Voltage Brownout reset - Asserting the $\overline{RESET}$ pin Low to initiate a Reset # **Reading and Writing Memory** Most debugging functions are accomplished by reading and writing control registers. The OCD hardware is capable of reading and writing memory when the CPU is running. When a read or write request from the OCD hardware occurs, the OCD steals the bus for the number of cycles needed to complete the read or write operation. This bus stealing occurs on a per byte basis, not a per command basis. Because the debugger operates serially, it takes several clock cycles to transmit or receive a character. If the debugger receives a command to read or write a block of memory, it will not steal the bus for the entire read or write command. The debugger will only steal the bus for a short period of time for each data byte. A debug write cycle will occur after a byte has been received during a write operation. A debug read cycle will occur when the transmitter is empty during a read operation. Data read from or written to the OCD occurs one byte at a time. Therefore, memory read and write operations occur one byte at a time. Operations that occur on multi-byte words does not occur concurrently. # **Reading Memory CRC** Because the Z16FMC contains such a large memory space and the debug interface is serial, reading massive amounts of data during debugging can be time-consuming. The OCD hardware is capable of calculating a cyclic redundancy check (CRC) on memory to allow memory-caching mechanisms to be used by the host debugging software. This CRC verifies that the contents of a memory cache have not changed. When the read CRC command is issued, the OCD hardware steals the CPU bus during the entire Read operation. The length of time it takes to generate the CRC is equal to the amount of time it takes to read the memory used in the CRC calculation. The OCD hardware is also capable of returning separate CRCs for each 4K block of memory. These CRCs are used by software to determine the portions of memory which have been modified when the cache for a large block of memory is invalidated. # **Breakpoints** ### Software Breakpoints Breakpoints are generated when the CPU executes the BRK instruction and breakpoints are enabled. If breakpoints are not enabled, the BRK instruction will vector to the system exception vector and set the illegal instruction status bit. If a Breakpoint is generated, the OCD is configured to automatically enter Debug Halt mode or to just loop on the instruction. If the OCD is configured to loop on the instruction, the CPU is still able to service DMA and interrupt requests in the background. Software polls the DBGBRK bit of the DBGCTL register to determine if the OCD has reached a Breakpoint. #### **Hardware Breakpoint** There are four hardware breakpoints on the Z16FMC device. When enabled, a breakpoint is generated when the program counter matches the value in the breakpoint register, or when a memory access occurs at the address in the breakpoint register. A data watchpoint watches a range of addresses by selecting how many lower address bits are ignored. #### **Instruction Trace** #### **Trace Overview** The Z16FMC device has the ability to trace the instruction flow. If enabled, it uses existing Memory to store the Program Counter data each time a change in execution flow occurs. This requires you to allocate memory space to hold the trace information. #### **Trace Events** A trace event occurs anytime a CALL, RET, Interrupt, IRET, TRAP, JP, DJNZ, or Exception occurs. Trace takes four cycles each time a trace event occurs (five cycles for IRQ, TRAP and Exceptions). #### **Trace Buffer** The Trace Buffer is controlled by two registers: Trace Control (TRACECTL) and Trace Address (TRACEADDR) register. The TRACECTL register is used to enable the trace and select the size of the Trace Buffer. TRACEADDR selects the starting address for the trace. The trace address is modulo-n based upon the size of the TRACESEL field in the TRACECTL register. The modulo-n is zero aligned, which means that the trace buffer always wraps to zero for the selected size. For example, if the TRACEADDR is set to FFFFB050H and the TRACECTL is set to 81H, the Buffer is located from FFFFB000H to FFFFB0FFH with the first trace event to be written to FFFFB050H. When the address reaches FFFFB0FFH it will roll over to FFFFB000H. Trace buffer sizes are 128, 256, 512, 1024, 2048, 4096, 8192 and 16384 bytes. Each trace event requires eight bytes giving a minimum of 16 events to a maximum of 2048 events. Only the Program Counter values are stored. Other information has to be inferred from the source code by the trace debugger. #### **Trace Operation** On each trace event the current program counter is placed in memory pointed to by the TRACEADDR. TRACEADDR increments by 4 and the next state of the program counter is written to the TRACEADDR. TRACEADDR increments by 4 again. TRACEADDR always points to the next data to be written. The lower two bits of the TRACEADDR are always zero. #### **Extracting Trace Information** The trace information is extracted by reading the data from the selected trace memory area. The data is then interpreted by the Trace Debugger software. # **On-Chip Debugger Commands** The hardware OCD supports several commands for controlling the device. In the following list of commands, data sent from the host to the OCD is identified by: ``` 'DBG <-- Data' ``` Data sent from the OCD back to the host is identified by 'DBG --> Data'. Multiple bytes transmitted are represented with double arrows '<<'or'>>>'. **Read Revision.** The Read Revision command returns the revision identifier. ``` DBG <-- 0000_0000 DBG --> RevID[15:8] DBG --> RevID[7:0] DBG --> CRC[0:7] ``` **Read Status Register.** The Read Status Register command returns the contents of the OCDSTAT register. ``` DBG <-- 0000_0001 DBG --> status[7:0] DBG --> CRC[0:7] ``` **Read Control Register.** The Read Control Register command returns the contents of the OCDCTL register. ``` DBG <-- 0000_0010 DBG --> OCDCTL[7:0] DBG --> CRC[0:7] ``` **Write Control Register.** The Write Control Register command writes data to the OCDCTL register. ``` DBG <-- 0000_0011 DBG <-- OCDCTL[7:0] DBG --> CRC[0:7] ``` **Read Registers.** The Read registers command returns the contents of CPU registers R15 through R0. ``` DBG <-- 0000_0100 DBG ->> regdata[31:24] DBG ->> regdata[23:16] DBG ->> regdata[15:8] DBG ->> regdata[7:0] DBG --> CRC[0:7] ``` **Write Registers.** The Write registers command writes data to CPU registers R15 through R0. ``` DBG <-- 0000_0101 DBG <-- regdata[31:24] DBG <-- regdata[23:16] DBG <-- regdata[15:8] ``` ``` DBG <<- regdata[7:0] DBG --> CRC[0:7] ``` **Read PC.** The Read Program Counter command returns the contents of the program counter ``` DBG <-- 0000_0110 DBG --> 00h DBG --> PC[23:16] DBG --> PC[15:8] DBG --> PC[7:0] DBG --> CRC[0:7] ``` **Write PC.** The Write Program Counter command writes data to the program counter. ``` DBG <-- 0000_0111 DBG <-- 00h DBG <-- PC[23:16] DBG <-- PC[15:8] DBG <-- PC[7:0] DBG --> CRC[0:7] ``` **Read Flags.** The Read Flags command returns the contents of the CPU flags. ``` DBG <-- 0000_1000 DBG --> 00h DBG --> flags[7:0] DBG --> CRC[0:7] ``` **Write Instruction.** The Write Instruction command writes one word of opcode to the CPU. ``` DBG <-- 0000_1001 DBG <-- opcode[15:8] DBG <-- opcode[7:0] DBG --> CRC[0:7] ``` **Read Register.** The Read Register command returns the contents of a single CPU register. ``` DBG <-- {0100,regno[3:0]} DBG --> regdata[31:24] DBG --> regdata[23:16] DBG --> regdata[15:8] DBG --> regdata[7:0] DBG --> CRC[0:7] ``` Write Register. The Write Register command writes data to a single CPU register. ``` DBG <-- {0101,regno[3:0]} DBG <-- regdata[31:24] DBG <-- regdata[23:16] DBG <-- regdata[15:8] DBG <-- regdata[7:0] DBG --> CRC[0:7] ``` **Read Memory.** The Read memory command reads data from memory. The memory address is sign extended. ``` DBG <-- {1000,Size[3:0]} DBG <-- addr[15:8] DBG <-- addr[7:0] DBG ->> 1 to 16 bytes of data DBG --> CRC[0:7] ``` **Write Memory.** The Write memory command writes data to memory. The memory address is sign extended. ``` DBG <-- {1001,size[3:0} DBG <-- addr[15:8] DBG <-- addr[7:0] DBG <-- 1 to 16 bytes of data DBG --> CRC[0:7] ``` **Read Memory.** The Read memory command reads data from memory. ``` DBG <-- {1010,size[3:0} DBG <-- size[11:4] DBG <-- 00h DBG <-- addr[23:16] DBG <-- addr[15:8] DBG <-- addr[7:0] DBG ->> 1 to 4096 bytes of data DBG --> CRC[0:7] ``` Write Memory. The Write memory command writes data to memory. ``` DBG <-- {1011,size[3:0} DBG <-- size[11:4] DBG <-- 00h DBG <-- addr[23:16] DBG <-- addr[15:8] DBG <-- addr[7:0] DBG <-- 1 to 4096 bytes of data DBG --> CRC[0:7] ``` **Read Memory CRC.** The Read memory CRC command computes and return the CRC of a block of memory. ``` DBG <-- {1110,BlockCount[3:0]} DBG <-- BlockCount[11:4] DBG <-- 00h DBG <-- addr[23:16] DBG <-- {addr[15:12],xxxx} DBG --> MemoryCRC[0:7] DBG --> CRC[0:7] ``` The MemoryCRC is computed on memory in increments of 4K blocks. The BlockCount field determines how many blocks of memory to compute the MemoryCRC on. **Read Each Memory CRC.** The Read memory CRC command computes and return the CRC of a block each 4K memory block. ``` DBG <-- {1111,BlockCount[3:0]} DBG <-- BlockCount[11:4] DBG <-- 00h DBG <-- addr[23:16] DBG <-- {addr[15:12],xxxx} DBG ->> MemoryCRC[0:7] DBG ->> MemoryCRC[8:15] DBG --> CRC[0:7] ``` The MemoryCRC is computed on memory in increments of 4K blocks. The CRC is returned for each 4K block and is reset at the start of each block. The BlockCount field determines how many blocks of memory to compute the MemoryCRC on. The On-Chip Debugger commands are summarized in Table 152. **Table 152. On-Chip Debugger Commands** | Dahua Command | Command Buto | Disabled by Read Protect | |------------------------------------------------|-------------------|------------------------------------------| | Debug Command | Command Byte | Option Bit | | Read Revision | 0000–0000 | _ | | Read OCD Status Register | 0000–0001 | _ | | Read OCD Control Register | 0000-0010 | - | | Write OCD Control Register | 0000–0011 | Cannot single step (bit0 has not effect) | | Read Registers (CPU registers R15-R0) | 0000–0100 | Yes | | Write Registers (CPU registers R15-R0) | 0000–0101 | Yes | | Read Program Counter | 0000-0110 | Yes | | Write Program Counter | 0000–0111 | Yes | | Read Flags | 0000–1000 | Yes | | Write Instruction | 0000–1001 | Yes | | Read Register (single CPU register) | 0100-(regno[3:0]) | Yes | | Write Register (single CPU register) | 0100-(regno[3:0]) | Yes | | Read Memory (short -address is sign extended) | 0100-(regno[3:0]) | Read only unprotected memory locations | | Write Memory (short -address is sign extended) | 0100-(regno[3:0]) | Write only unprotected memory locations | Table 152. On-Chip Debugger Commands (Continued) | Debug Command | Command Byte | Disabled by Read Protect<br>Option Bit | | | | | | | |--------------------------------------------------|----------------------|-----------------------------------------|--|--|--|--|--|--| | Read Memory (long) | 1010-size[3:0] | Read only unprotected memory locations | | | | | | | | Write Memory (long) | 1011-size[3:0] | Write only unprotected memory locations | | | | | | | | Read Memory CRC | 1110-BlockCount[3:0] | - | | | | | | | | Read Each Memory CRC | 1111-BlockCount[3:0] | - | | | | | | | | Note: Unlisted command byte values are reserved. | | | | | | | | | ### **Cyclic Redundancy Check** To ensure transmitted and received data is free of errors, the OCD transmits an 8-bit cyclic redundancy check (CRC) at the end of each command. The CRC is enabled after the OCD is initialized, it is not sent with the first read revision command. This CRC is disabled by clearing the CRCEN bit of the DBGCTL register. The CRC is reset at the beginning of each command and is computed on the data received from and sent to the host. The CRC is calculated using the ATM-8 HEC polynomial $x^8+x^2+x^1+x^0$ . The CRC is preset to all ones. Data is shifted through the polynomial LSB first. The resulting CRC is reversed and inverted. The check value is CFh. ### **Memory Cyclic Redundancy Check** The read memory CRC command computes the CRC on memory in 4K blocks, up to 4K blocks at a time (16M of data). The Memory CRC is computed using the 16-bit CCITT polynomial $x^{16}+x^{12}+x^5+x^0$ . The CRC is preset to all ones. Data is shifted through the polynomial LSB first. The resulting CRC is reversed and inverted. The check value is F0B8h. ### **UART Mode** When the OCD is disabled, the DBG pin is used as a single pin half-duplex UART. When the serial interface is in UART mode, data received on the single wire bus is written to the Receive Data Register. Data written to the Transmit Data Register is transmitted on the single wire bus. In UART mode, the auto-baud hardware is used to configure the BRG, or the baud rate registers are written to set a specific baud rate. The UARTEN control bit must be set to 1 to use the serial interface as a UART. Clearing the UARTEN control bit to zero will prevent data received on the DBG pin from being written to the Receive Data Register. Clearing the UARTEN control bit to zero also pre- vents data written to the Transmit Data Register from being transmitted on the single pin interface. If the UART is disabled, data is still written to the Receive Data Register and read from the Transmit Data Register. These actions still generates UART interrupts. The UARTEN control bit only prevents data from being transmitted to or received from the DBG pin. ### **Serial Errors** The serial interface detects the following error conditions: - Receive framing error (received Stop bit is Low) - Transmit collision (OCD releases the bus high to send a logic 1 and detects it is Low) - Receive overrun (received data before previously received data read) - Receive break detect (10 or more bits Low) Transmission of data is prevented if the transmit collision, receive framing error, receive break detect, receive overrun, or receive data register full status bits are set. ### Interrupts The Debug UART generates interrupts during the following conditions: - Receive Data Register is Full (includes Rx Framing Error and Rx Overrun Error) - Transmit Data Register is empty - Auto-Baud Detector loads the BRG (auto-baud character received) - Receive Break detected ## DBG pin used as a GPIO pin The DBG pin is used as a GPIO pin. The serial interface cannot be used for debugging when the DBG pin is configured as a GPIO pin. To set up the DBG pin as a GPIO pin, software must clear the DBGUART option bit and OCDEN control bit. Software uses the pin as an input by clearing the output enable control bit. The PIN status bit in the Line Control Register (DBGLCR) reflects the state of the DBG pin. The DBG pin is configured as an output pin by setting the output enable control bit. The logic state of the IDLE bit in the Line Control Register (DBGLCR) is driven onto the DBG pin. # **Control Register Definitions** ## **Receive Data Register** The Receive Data Register (DBGRXD) holds data received by the serial UART. Table 153. Receive Data Register (DBGRXD) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------|--------|-----|---|------|------|---|---|---|--|--|--| | Field | RXDATA | | | | | | | | | | | | RESET | XX | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | ADDR | | | | FF_I | E080 | | | | | | | | Bits | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | RXDATA – Receive Data In UART Mode, data received on the serial interface is transferred from the shift register into this register. This register is written to simulate data received if the DBG pin is being used by the OCD. | ## **Transmit Data Register** The Transmit Data Register (DBGTXD) holds data to be transmitted by the serial UART. Table 154. Transmit Data Register (DBGTXD) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------|--------|---|---|------|------|---|---|---|--|--|--| | Field | TXDATA | | | | | | | | | | | | RESET | XX | | | | | | | | | | | | R/W | R/W | | | | | | | | | | | | ADDR | | | | FF_E | E081 | | | | | | | | Bits | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | TXDATA – Transmit Data | | | In UART Mode, data written to this register is transmitted on the serial interface. This register is read to simulate data transmitted if the DBG pin is being used by the OCD. | ### **Baud Rate Reload Register** The Baud Rate Reload Register (DBGBR) is used to configure the baud rate of the serial communication stream. This register is automatically set by the Auto-Baud Detector. This register cannot be written by the CPU when OCDLOCK is set. ### Table 155. Baud Rate Reload Register (DBGBR) | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------|----|----|----|----|----|-----|------|------|-----|---|---|---|---|---|---| | Field | RELOAD | | | | | | | | | | | | | | | | | RESET | 0000H | | | | | | | | | | | | | | | | | R/W | R/W | | | | | | | | | | | | | | | | | ADDR | | | | | | | FF_ | E082 | FF_E | 083 | | | | | | | | Bits | Description | |------|------------------------------------------------------------------------------------------------------| | 15:0 | RELOAD – This value is the baud rate reload value used to generate a bit clock. It is calculated as: | $$RELOAD = \frac{SYSTEM CLOCK}{BAUD RATE} \times 8$$ ## **Line Control Register** The Line Control Register (DBGLCR) controls the state of the UART. This register cannot be written by the CPU when OCDLOCK is set. Table 156. Line Control Register (DBGLCR) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-------|-----|---------|-----|------|------|-----|-----|-----|--|--|--|--| | Field | OE | TDH | HDS | TXFC | NBEN | NB | OUT | PIN | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | | | | | | R/W R | | | | | | ADDR | | FF_E084 | | | | | | | | | | | | Bits | Description | |------|----------------------------------------------------------------------------------------------------------------------------| | 7 | OE – Output enable | | | This bit controls the output driver. If the UART is enabled, this bit controls the output driver during transmission only. | | | 0 = Pin is open-drain during UART transmit. Pin behaves as an input if UART is disabled. | | | 1 = Pin is driven during transmission if UART is enabled. Pin is an output if UART is disabled. | | Bits | Description (Continued) | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | TDH – Transmit drive high This control bit causes the interface to drive the line high when a logic 1 is being transmitted. If OE is zero, the line stops being driven when the input is high or at the center of the bit, whichever is first. If OE is one, the line is driven high for one clock cycle. This bit is ignored if Debug Mode is zero and the UART is disabled. 0 = Transmit Drive High disabled. 1 = Transmit Drive High enabled. | | 5 | HDS – High drive strength This control bit enabled high drive strength for the output driver. 0 = Low Drive Strength 1 = High Drive Strength | | 4 | TXFC – Transmitter start bit flow control This control bit enables start bit flow control on the transmitter. The transmitter waits until a remote device sends a start bit before transmitting its data. 0 = Transmitter start bit flow control disabled. 1 = Transmitter start bit flow control enabled. | | 3 | NBEN – 9-bit mode enable This control bit enables transmission and reception of a ninth data bit. 0 = Nine bit mode disabled. 1 = Nine bit mode enabled. | | 2 | NB – Value of ninth bit This bit is the value of the ninth data bit. When written, this reflects the ninth data bit that will be transmitted if nine bit mode is enabled. When read, this bit reflects the value of the ninth bit of the final nine-bit character received. 0 = Ninth bit is zero. 1 = Ninth bit is one. | | 1 | OUT – Output state This control bit sets the state of the output transceiver. If the UART is enabled, this bit must be set to 1 to idle high. Clearing this bit to zero when the UART is enabled will transmit a break condition. If the UART is disabled, this logic value will be driven onto the pin if OE is set. This bit is ignored in Debug Mode. 0 = Transmit Break if UART enabled. Drive Low if UART disabled and output enabled. 1 = Idle High if UART enabled. Drive high if UART disabled and output enabled. | | 0 | PIN – Debug pin This bit reflects the state of the DBG pin. 0 = DBG pin is Low. 1 = DBG pin is High. | ### **Status Register** The Status Register (DBGSTAT) contains status information about the state of the UART. **Table 157. Status Register (DBGSTAT)** | Bits | 7 | 6 5 4 3 | | 2 | 1 | 0 | | | | | | | |-------|-------|---------|-------|-------|-------|-------|--------|--------|--|--|--|--| | Field | RDRF | RXOV | RXFE | RXBRK | TDRE | TXCOL | RXBUSY | TXBUSY | | | | | | RESET | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | | R/W | R/W1C | R/W1C | R/W1C | R/W1C | R/W1S | R/W1C | R | R | | | | | | ADDR | | FF_E085 | | | | | | | | | | | #### Bits Description ### 7 RDRF – Receive data register full This bit reflects the status of the Receive Data Register. When data is written to the Receive Data Register, or data is transferred from the shift register to the Receive Data Register, this bit is set to 1. When the Receive Data Register is read, this bit is cleared to zero. This bit is also cleared to zero by writing a one to this bit. - 0 = Receive Data Register is empty. - 1 = Receive Data Register is full. ### 6 RXOV – Receive overrun This bit is set when a Receive Overrun occurs. A Receive Overrun occurs when there is data in the Receive Data Register and another byte is written to this register. - 0 = Receive Overrun has not occurred - 1 = Receive Overrun has occurred. ### 5 RXFE – Receive Framing error This bit is set when a Receive Framing error has been detected. This bit is cleared by writing a one to this bit. - 0 = No Framing Error detected. - 1 = Receive Framing Error detected. ### 4 RXBRK – Receive Break detect This bit is set when a Break condition has been detected. This occurs when 10 or more bits received are Low. This bit is cleared by writing a one to this bit. - 0 = No Break detected. - 1 = Break detected. ### 3 TDRE – Transmit Data Register empty This bit reflects the status of the Transmit Data Register. When the Transmit Data Register is written, this bit is cleared to zero. When data from the transmit data register is read or transferred to the transmit shift register, this bit is set to 1. This bit is written to one to abort the transmission of data being held in the transmit data register. - 0 = Transmit Data Register is full. - 1 = Transmit Data Register is empty. | Bits | Description (Continued) | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | TXCOL – Transmit Collision This bit is set when a Transmit Collision occurs. This bit is cleared by writing a one to this bit. 0 = No collision has been detected. 1 = Transmit Collision has been detected. | | 1 | RXBUSY – Receiver Busy This bit is set when the receiver is receiving the data. Multi-master systems uses this bit to ensure the line is idle before sending the data. 0 = Receiver is idle. 1 = Receiver is receiving data. | | 0 | TXBUSY – Transmitter Busy This bit is set when the transmitter is sending the data. This bit is used to determine when to turn off a transceiver for RS-485 applications. 0 = Transmitter is idle. 1 = Transmitter is sending the data. | # **Debug Control Register** The Debug Debug Control Register (DBGCTL) sets the mode of the serial interface. Table 158. Debug Control Register (DBGCTL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---------|-------|------|-------|-------|--------|--------|--------| | Field | OCDLOCK | OCDEN | Rese | erved | CRCEN | UARTEN | ABCHAR | ABSRCH | | RESET | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | | R/W | R/W | R/W | F | ₹ | R/W | R/W | R/W | R/W | | ADDR | | | | FF_I | E086 | | | | | Bits | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | OCDLOCK – On-Chip Debug Lock This bit locks the Debug Control Register so it cannot be written by the CPU. This bit is automatically set if the DBGUART option bit is in its default erased state (one). 0 = Debug Control Register unlocked. 1 = Debug Control Register locked. | | 6 | OCDEN – On-chip debug enable This bit is set when the OCD is enabled. When this bit is set, received data is interpreted as debug command. To use the DBG pin as a UART or GPIO pin, this bit must be cleared to zero by software. This bit cannot be written by the CPU if OCDLOCK is set. 0 = OCD is disabled. 1 = OCD is enabled. | | 5:4 | Reserved These bits are reserved. | | Bits | Description (Continued) | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | CRCEN – CRC enable If this bit is set, a CRC is appended to the end of each debug command. Clearing this bit will disable transmission of the CRC. 0 = CRC disabled 1 = CRC enabled | | 2 | UARTEN – UART enable This bit is used to enable or disable the UART. This bit is ignored when OCDEN is set. 0 = UART Disabled. 1 = UART Enabled. | | 1 | ABCHAR – Auto-baud character | | 0 | This bit selects the character used during auto-baud detection. This bit cannot be written by the CPU if OCDEN is set. 0 = Auto-baud character to be measured is 80H. 1 = Auto-baud character to be measured is 0DH. ABSRCH - Auto-baud search mode This bit enables auto-baud search mode. When this bit is set, the next character received is measured to set the Baud Rate Reload register. This bit clears itself to zero after the reload register has been written. This bit is automatically set when OCDEN is set if a serial communication error occurs. This bit cannot be written by the CPU if the OCDEN bit is set. 0 = Auto-baud search disabled. 1 = Auto-baud search enabled. | ## **OCD Control Register** The OCD Control Register (OCDCTL) controls the state of the CPU. This register puts the CPU in Debug Halt Mode, enable breakpoints, or single step an instruction. Table 159. OCD Control Register (OCDCTL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---------|---------|-------|--------------|---|----------|---|------| | Field | DBGHALT | BRKHALT | BRKEN | DBG-<br>STOP | | Reserved | | STEP | | RESET | 0 | 0 | 0 | 0 | | 000 | | 0 | | R/W | R/W | R/W | R/W | R/W | | R | | R/W | | Bits | Description | |------|-----------------------------------------------------------------------------------------------| | 7 | DBGHALT – Debug halt | | | Setting this bit to one causes the device to enter Debug Halt mode. When in Debug Halt mode, | | | the CPU stops fetching instructions. Clearing this bit causes the CPU to start running again. | | | This bit is automatically set to 1 when a breakpoint occurs if the BRKHALT bit is set. | | | 0 = The device is running. | | | 1 = The device is in Debug Halt mode. | | Bits | Description (Continued) | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | BRKHALT – Breakpoint halt This bit determines what action the OCD takes when a Breakpoint occurs. If this bit is set to 1, then the DBGHALT bit is automatically set to 1 when a breakpoint occurs. If BRKHALT is zero, then the CPU will loop on the breakpoint. 0 = CPU loops on current instruction when breakpoint occurs. 1 = A Breakpoint sets DBGHALT to one. | | 5 | BRKEN – Enable breakpoints This bit controls the behavior of the BRK instruction and the hardware breakpoint. By default, these generate an illegal instruction system trap. If this bit is set to 1, these events generate a Breakpoint instead of a system trap. The resulting action depends upon the BRKHALT bit. 0 = BRK instruction and hardware breakpoint generates system trap. 1 = BRK instruction and hardware breakpoint generates a breakpoint. | | 4 | DBGSTOP – Debug Stop mode This bit controls the system clock behavior in STOP mode. When set to 1, the system clock will continue to operate in STOP mode. 0 = Stop mode debug disabled. system clock stops in STOP mode. 1 = Stop mode debug enabled. system clock runs in STOP mode. | | 3:1 | Reserved This bit is reserved and must be written to zero. | | 0 | STEP – Single step an instruction This bit is used to single step an instruction when in Debug Halt Mode. This bit is automatically cleared after an instruction is executed. 0 = Idle 1 = Single Step an Instruction. | ### **OCD Status Register** The OCD Status Register (OCDSTAT) reports status information about the current state of the system. Table 160. OCD Status Register (OCDSTAT) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---------|--------|------|------|------|----------|------|------| | Field | DBGHALT | DBGBRK | HALT | STOP | RPEN | Reserved | TDRF | RDRE | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W | R | R | R | R | R | R | R | R | | Bits | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DBGHALT – Debug Halt mode This status bit indicates if the CPU is stopped and in debug halt mode. 0 = Device is running 1 = CPU is in Debug Halt mode | | Bits | Description (Continued) | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | DBGBRK – Debug break This bit indicates if the CPU has reached a BRK instruction. This bit is set when a BRK instruction is executed. It is cleared when the DBGHALT control bit is written to zero. | | 5 | HALT – HALT mode 0 = The device is not in HALT mode. 1 = The device is in HALT mode. | | 4 | STOP – STOP mode 0 = The device is not in Stop mode. 1 = The device is in Stop mode. | | 3 | RPEN – Read protect enabled 0 = Memory Read Protect is disabled. 1 = Memory Read Protect is enabled. | | 2 | Reserved These bits are reserved and always read back zero. | | 1 | TDRF – Transmit Data Register full This bit is set when the transmit data register is full. 0 = Transmit Data Register is empty 1 = Transmit Data Register is full | | 0 | RDRE – Receive Data Register empty This bit indicates when the receive data register is empty. 0 = Receive Data Register is full. 1 = Receive Data Register is empty. | ## **Hardware Breakpoint Registers** The Hardware Breakpoint Register (HWBPn) is used to set hardware breakpoints. Table 161. Hardware Breakpoint Register (HWBPn) | Bits | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|-----|------|--------|-------|--------|------|-------|-------|--------|--------|-------|-------|-------|-------|-----|----| | Field | PC | ST | RD | WR | | MA | SK | | | | P | ADDR | 23:16 | ] | | | | RESET | 0 | 0 | 0 | 0 | | 00 | 00 | | | | | 00 | Н | | | | | R/W | R/W | R/W | R/W | R/W | | R/ | W | | | | | R/ | W | | | | | ADDR | | FF_I | E090- | FF_E( | 91,FF | _E09 | 4-FF_ | E095, | FF_E | 098-FI | =_E09 | 9,FF_ | E09C | -FF_E | 09D | | | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | | | | | | | | ADDR | [15:0] | | | | | | | | | RESET | | | | | | | | 000 | 0H | | | | | | | | | R/W | | | | | | | | R/ | W | | | | | | | | | ADDR | | FF_I | E092-l | FF_E( | )93,FF | _E09 | 6-FF_ | E097, | FF_E( | 09A-F | F_E09 | B,FF_ | _E09E | -FF_E | 09F | | | Bits | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | PC – Break on Program Counter Match This bit will enable the hardware breakpoint. 0 = Break on program counter match disabled. 1 = Break on program counter match enabled. | | 30 | ST – Status This bit is set when a hardware breakpoint occurs. 0 = No breakpoint occurred because this bit was last written to zero. 1 = Breakpoint has occurred or this bit written to one. | | 29 | RD – Break on data read This bit will enable the hardware watchpoint for data reads. 0 = Hardware watchpoint on read disabled. 1 = Hardware Watchpoint on read enabled. | | 28 | WR – Break on data write This bit will enable the hardware watchpoint for data writes. 0 = Hardware watchpoint on data write disabled. 1 = Hardware watchpoint on data write enabled. | | 27:24 | MASK – Watchpoint address mask The MASK field specifies the number of bits in ADDR to ignore when comparing against addresses for read and write watchpoints. The mask is set to ignore 0 to 15 of the lower address bits to allow the watchpoint to monitor a memory block up to 32K in size. | | 23:0 | ADDR – Breakpoint Address The address to match when generating a breakpoint. | ## **Trace Control Register** The Trace Control Register (TRACECTL) is used to enable the Trace operation. It also selects the size of the trace buffer. **Table 162. Trace Control Register (TRACECTL)** | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|---------|---------|------|-------|----------|-----|-----|---|--|--| | Field | TRACEEN | | Rese | erved | TRACESEL | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | | 000 | | | | | R/W | R/W | R | R | R | R | R/W | | | | | | ADDR | | FF_E013 | | | | | | | | | | Bits | Description | |------|-----------------------------------------------------------------------| | 7 | TRACEEN – Trace Enable 0 = Trace is disabled. 1 = Traces is enabled | | Bits | Description (Continued) | |------|-------------------------------| | 6:3 | Reserved | | | These bits are reserved. | | 2:0 | TRACESEL – Trace Size Select | | | 000–128 Bytes (16 Events) | | | 001–256 Bytes (32 Events) | | | 010–512 Bytes (64 Events) | | | 011–1024 Bytes (128 Events) | | | 100–2048 Bytes (256 Events) | | | 101–4096 Bytes (512 Events) | | | 110–8192 Bytes (1024 Events) | | | 111–16384 Bytes (2048 Events) | # **Trace Address Register** The Trace Address (TRACEADDR) Register points to the next Data trace location. **Table 163. Trace Address (TRACEADDR)** | Bits | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|-------|----|------|-------|-----|-----|-------|------------------|----|----|----|----|----|----|----| | Field | | | | Rese | erved | | | • | TRACEADDR[23:16] | | | | | | | | | RESET | | | | 00 | Н | | | | XXH | | | | | | | | | R/W | | R R/W | | | | | | | | | | | | | | | | ADDR | | | | | | | | FF_E | E014 | | | | | | | | | Bits | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | | | | | | TRA | CEA | DDR[1 | 5:2] | | | | | | 00 | | | RESET | | | | | | | XXX | ΚXΗ | | | | | | | 0 | 0 | | R/W | | R/W R | | | | | | | | | | | | ₹ | | | | ADDR | | | | | | | | FF_E | E016 | | | | | | | | | Bits | Description | |--------|---------------------------------------------------------------------------------------------------------------------------| | 31:24, | Reserved | | 1:0 | These bits are reserved. | | 23:2 | TRACEADDR – Trace Address These bits form a 24 bit address used by the trace logic to store the next PC value to memory. | # On-Chip Oscillator The products in the Z16FMC Series feature an on-chip oscillator for use with external crystals with frequencies from 32 kHz to 20 MHz. In addition, the oscillator supports external RC networks with oscillation frequencies up to 4 MHz or ceramic resonators with oscillation frequencies up to 20 MHz. This oscillator generates the primary system clock for the internal CPU and the majority of the on-chip peripherals. Alternatively, the $X_{\rm IN}$ input pin also accept a CMOS-level clock input signal (32 kHz to 20 MHz). If an external clock generator is used, the $X_{\rm OUT}$ pin must be left unconnected. When configured for use with crystal oscillators or external clock drivers, the frequency of the signal on the $X_{\rm IN}$ input pin determines the frequency of the system clock (that is, no internal clock divider). In RC operation, the system clock is driven by a clock divider (divide by 2) to ensure 50% duty cycle. ## **Operating Modes** The Z16FMC products support four different oscillator modes: - On-chip oscillator configured for use with external RC networks (<4 MHz) - Minimum power for use with very low frequency crystals (32 kHz to 1.0 MHz) - Medium power for use with medium frequency crystals or ceramic resonators (0.5 MHz to 10.0 MHz) - Maximum power for use with high frequency crystals or ceramic resonators (8.0 MHz to 20.0 MHz) The oscillator mode is selected via user-programmable option bits. For more information, see the Option Bits chapter. ## **Crystal Oscillator Operation** Figure 58 displays a recommended configuration for connection with an external fundamental mode, parallel-resonant crystal operating at 20 MHz. Recommended 20 MHz crystal specifications are provided in Table 164. Resistor R1 is optional and limits total power dissipation by the crystal. The printed circuit board layout must add no more than 4 pF of stray capacitance to either the $X_{IN}$ or $X_{OUT}$ pins. If oscillation does not occur, it reduce the values of capacitors C1 and C2 to decrease loading. PS028702-1210 PRELIMINARY On-Chip Oscillator Figure 58. Recommended 20 MHz Crystal Oscillator Configuration **Table 164. Recommended Crystal Oscillator Specifications (20 MHz Operation)** | Parameter | Value | Units | Comments | |-------------------------------------|-------------|-------|----------| | Frequency | 20 | MHz | | | Resonance | Parallel | | | | Mode | Fundamental | | | | Series Resistance (R <sub>S</sub> ) | 25 | Ω | Maximum | | Load Capacitance (C <sub>L</sub> ) | 20 | pF | Maximum | | Shunt Capacitance (C <sub>0</sub> ) | 7 | pF | Maximum | | Drive Level | 1 | mW | Maximum | PS028702-1210 PRELIMINARY On-Chip Oscillator ## Oscillator Operation with an External RC Network Figure 59 displays a recommended configuration for connection with an external resistor-capacitor (RC) network. Figure 59. Connecting the On-Chip Oscillator to an External RC Network An external resistance value of $15 k\Omega$ is recommended for oscillator operation with an external RC network. The minimum resistance value to ensure operation is $10 k\Omega$ . The typical oscillator frequency is estimated from the values of the resistor (R in $k\Omega$ ) and capacitor (C in pF) elements using the following equation: Oscillator Frequency (kHz) = $$\frac{1 \times 10^6}{(1.5 \times R \times C)}$$ Figure 60 displays the typical (3.3 V and 25°C) oscillator frequency as a function of the capacitor (C in pF) employed in the RC network assuming a 15 k $\Omega$ external resistor. For very small values of C, the parasitic capacitance of the oscillator XIN pin and the printed circuit board must be included in the estimation of the oscillator frequency. PS028702-1210 PRELIMINARY On-Chip Oscillator Figure 60. Typical RC Oscillator Frequency as a Function of the External Capacitance with a 15 $k\Omega$ Resistor # Internal Precision Oscillator The Internal Precision Oscillator (IPO) is designed for use without external components. Nominal untrimmed accuracy is approximately $\pm 30\%$ . You can manually trim the oscillator to achieve a $\pm 4\%$ frequency accuracy over the operating temperature and supply voltage range of the device. #### The IPO features include: - On-chip RC oscillator which does not require external components - Nominal $\pm 30\%$ accuracy without trim or manually trim the oscillator to achieve a $\pm 4\%$ - Typical output frequency of 5.5296MHz - Trimming possible through Flash option bits with user override - Eliminates crystals or ceramic resonators in applications where high timing accuracy is not required ### **Operation** The internal oscillator is an RC relaxation oscillator and has its sensitivity to power supply variation minimized. By using ratio tracking thresholds, the effect of power supply voltage is cancelled out. The dominant source of oscillator error is the absolute variance of chip level fabricated components, such as capacitors. An 8-bit trimming register, incorporated into the design, allows compensation of absolute variation of oscillator frequency. After it is calibrated, the oscillator frequency is relatively stable and does not require subsequent calibration. By default, the oscillator is configured through the Flash Option bits. However, the user code overrides these trim values as described in the Option Bit Configuration By Reset chapter on page 249. # Oscillator Control The Z16FMC device uses three possible user-selectable clocking schemes: - Trimmable internal precision oscillator - On-chip oscillator using off-chip crystal/resonator or external clock driver - On-chip low precision Watchdog Timer oscillator In addition, Z16FMC devices contain clock failure detection and recovery circuitry, allowing continued operation despite a failure of the primary oscillator. The on-chip system clock frequency is reduced through a clock divider allowing reduced dynamic power dissipation. Flash memory is powered down during portions of the clock period when running slower than 10MHz. ## **Operation** This section explains the logic used to select the system clock, divide down the system clock and handle oscillator failures. A description of the specific operation of each oscillator is outlined elsewhere in this document. See the <u>Watchdog Timer chapter on page 104</u>, the <u>Internal Precision Oscillator</u> chapter on page 286, and the <u>On-Chip Oscillator</u> chapter on page 282. # **System Clock Selection** The oscillator control block selects from the available clocks. Table 165 details each clock source and its usage. Table 165. Oscillator Configuration and Selection | Clock Source | Characteristics | Required Setup | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Internal Precision<br>Oscillator | <ul><li>5.5 MHz</li><li>High precision possible when trimmed</li><li>No external components required</li></ul> | The reset default. | | External Crystal/Resonator/ External Clock Drive | • 0 to 20 MHz • Very high accuracy (dependent on crystal/resonator or external source) • Requires external components | Configure Option Bits for correct external oscillator mode Unlock and write Oscillator Control Register (OSCCTL) to enable external oscillator Wait for required stabilization time Unlock and write Oscillator Control Register (OSCCTL) to select external oscillator | | Internal Watchdog<br>Timer Oscillator | <ul><li>10 kHz nominal</li><li>Low accuracy</li><li>No external components required</li><li>Low power consumption</li></ul> | Unlock and write Oscillator Control<br>Register (OSCCTL) to enable and<br>select Internal WDT oscillator | Unintentional access to the Oscillator Control Register (OSCCTL) stops the chip by switching to a non-functioning oscillator. Accidental alteration of the OSCCTL register is prevented by a locking/unlocking scheme. To write the register, unlock it by making two writes to the OSCCTL register with the values E7H followed by 18H. A third write to the OSCCTL register then changes the value of the register and returns the register to a locked state. Any other sequence of oscillator control register writes has no effect. The values written to unlock the register must be ordered correctly, but need not be consecutive. It is possible to access other registers within the locking/unlocking operation. ## **Clock Selection Following System Reset** The internal precision oscillator is selected following a System Reset. Startup code after the System Reset changes the system clock source by unlocking and configuring the OSC-CTL register. If the LPOPT bit in the the <u>Program Memory Address 0003H</u> section is zero, Flash Low Power mode is enabled during reset. When Flash Low Power mode is enabled during reset, the FLPEN bit in the <CrossRef>Oscillator Control Register (OSCCTL) will be set and the DIV field of the OSCDIV register will be set to 08H. ### **Clock Failure Detection and Recovery** ### **Primary Oscillator Failure** The Z16FMC device generates a System Exception when a failure of the primary oscillator occurs if the POFEN bit is set in the OSCCTL register. To maintain system function in this situation, the clock failure recovery circuitry automatically forces the Watchdog Timer oscillator to drive the system clock. Although this oscillator runs at a much lower frequency than the original system clock, the CPU continues to operate, allowing execution of a clock failure vector and software routines that either remedy the oscillator failure or issue a failure alert. This automatic switch-over is not available if the WDT is the primary oscillator. The primary oscillator failure detection circuitry asserts if the system clock frequency drops below 1 kHz ±50%. For operating frequencies below 2 kHz, do not enable the clock failure circuitry (POFEN must be deserted in the OSCCTL register). ### **Watchdog Timer Failure** In the event of a Watchdog Timer oscillator failure, a System Exception is used if the WDFEN bit of the OSCCTL register is set. This event does not trigger an attendant clock switch-over, but alerts the CPU of the failure. After a WDT failure, it is no longer possible to detect a primary oscillator failure. The Watchdog Timer oscillator failure detection circuit counts system clocks while looking for a WDT clock. The logic counts 8000 system clock cycles before determining that a failure occurred. The system clock rate determines the speed at which the WDT failure is detected. A very slow system clock results in very slow detection times. If the WDT is the primary oscillator or if the Watchdog Timer oscillator is disabled, deassert the WDFEN bit of the OSCCTL register. ### **Oscillator Control Register Definitions** ## **Oscillator Control Register** The Oscillator Control Register (OSCCTL) enables or disables the various oscillator circuits, enables/disables the failure detection/recovery circuitry, actively powers down the flash and selects the primary oscillator, which becomes the system clock. The Oscillator Control Register must be unlocked before writing. Writing the two-step sequence E7H followed by 18H to the Oscillator Control Register address unlocks it. The register locks after completion of a register write to the OSCCTL. Table 166. Oscillator Control Register (OSCCTL) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------|-------|----------|-------|-------|-------|-------|-----|-----|--|--|--| | Field | INTEN | XTLEN | WDTEN | POFEN | WDFEN | FLPEN | SCK | SEL | | | | | RESET | 1 | 0 | 1 | 0 | 0 | 0* | 0 | 0 | | | | | R/W | | | | | ADDR | | FF_E0A0H | | | | | | | | | | Note: \*The reset value is 1 if the option bit LPOPT is 0. | Bit Position | Value (H) | Description | |-----------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>INTEN | 0 | Internal Precision Oscillator Enable Internal precision oscillator is disabled. | | - | 1 | Internal precision oscillator is enabled. | | [6]<br>XTLEN | 0 | Crystal Oscillator Enable Crystal oscillator is disabled. | | - | 1 | Crystal oscillator is enabled. | | [5]<br>WDTEN | 0 | WDT Oscillator Enable WDT oscillator is disabled. | | - | 1 | WDT oscillator is enabled. | | [4]<br>POFEN | 0 | Primary Oscillator Failure Detection Enable Failure detection and recovery of primary oscillator is disabled. This bit is cleared automatically if a primary oscillator failure is detected. | | · | 1 | Failure detection and recovery of primary oscillator is enabled. | | [3]<br>WDFEN | 0 | WDT Oscillator Failure Detection Enable Failure detection of WDT oscillator is disabled. This bit is cleared automatically if a WDT oscillator failure is detected. | | - | 1 | Failure detection of WDT oscillator is enabled. | | [2]<br>FLPEN | 0 | Flash Low Power Mode Enable<br>Flash Low Power Mode is disabled. | | | 1 | Flash Low Power Mode is enabled. The Flash will be powered down during idle periods of the clock and powered up during Flash reads. This bit must only be set if the frequency of the primary oscillator source is 8 MHz or lower. The reset value of this bit is controlled by the LPOPT option bit during reset. | | [1:0]<br>SCKSEL | 00<br>01<br>10<br>11 | System Clock Oscillator Select Internal precision oscillator functions as system clock at 5.6 MHz. Crystal oscillator or external clock driver functions as system clock. Reserved. Watchdog Timer oscillator functions as system clock. | ### **Oscillator Divide Register** The Oscillator Divide register (OSCDIV) provides the value to divide the system clock by. The Oscillator Divide register must be unlocked before writing. Writing the two-step sequence E7H followed by 18H to the Oscillator Control Register address unlocks it. The register locks after completion of a register write to the OSCDIV. Table 167. Oscillator Divide Register (OSCDIV) | Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------|---|-----|---|------|------|---|---|---|--|--|--| | Field | | | | D | IV | | | | | | | | RESET | | | | 00 | H* | | | | | | | | R/W | | R/W | | | | | | | | | | | ADDR | | | | FF_E | 0A1H | | | | | | | Note: \*The reset value is 08H if the option bit LPOPT is 0. | Bit Position | Value (H) | Description | |--------------|------------|-------------------------------------------------------------------------------------------------------------------| | [7:0]<br>DIV | 00H to FFH | Oscillator Divide 00H – divider is disabled, all other entries are the divide value for scaling the system clock. | PS028702-1210 PRELIMINARY Oscillator Control # Electrical Characteristics All data in this chapter is prequalification and precharacterization and is subject to change. ## **Absolute Maximum Ratings** Stress greater than those listed in Table 168 may cause permanent damage to the device. These ratings are stress ratings only. Operation of the device at any condition outside those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods affects device reliability. For improved reliability, unused inputs must be tied to one of the supply voltages ( $V_{DD}$ or $V_{SS}$ ). **Table 168. Absolute Maximum Ratings** | Parameter | Minimum | Maximum | Units | Notes | |----------------------------------------------------------------|-----------------|---------|-------|------------| | Ambient temperature under bias | -40 | +105 | С | | | Storage temperature | <del>-</del> 65 | +150 | С | | | Voltage on any pin with respect to V <sub>SS</sub> | -0.3 | +5.5 | V | <u>292</u> | | Voltage on V <sub>DD</sub> pin with respect to V <sub>SS</sub> | -0.3 | +3.6 | V | <u>292</u> | | Maximum current on input and/or inactive output pin | <b>-</b> 5 | +5 | μA | | | Maximum output current from active output pin | -25 | +25 | mA | | | 64-Pin LQFP Maximum Ratings at -40°C to 70°C | | | | | | Total power dissipation | | 1.0 | W | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 275 | mA | | | 64-Pin LQFP Maximum Ratings at 70°C to 105°C | | | | | | Total power dissipation | | 540 | W | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 150 | mA | | | | | | | | ### Notes: - 1. This voltage applies to the 5V-tolerant Port A, C, D, E, F and G pins (except pins PC0 and PC1). - 2. This voltage applies to $V_{DD}$ , $AV_{DD}$ , pins supporting analog input (Ports B and H), Pins PC0 and PC1, RESET, DBG and $X_{IN}$ pins which are non 5V-tolerant pins. ### **DC Characteristics** Table 169 lists the DC characteristics of the Z16FMC products. All voltages are referenced to $V_{SS}$ , the primary system ground. Any parameter value in the typical column is PS028702-1210 PRELIMINARY Electrical Characteristics from characterization at $3.3\,\mathrm{V}$ and $0^{\circ}\mathrm{C}$ . These values are provided for design guidance only and are not tested in production. **Table 169. DC Characteristics** | | | T <sub>A</sub> = - | -40°C to | 105°C | | | |------------------|---------------------------------------------|---------------------|----------|----------------------|-------|----------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Тур | Max | Units | Conditions | | $V_{DD}$ | Supply Voltage | 2.7 | _ | 3.6 | V | | | V <sub>IL1</sub> | Low Level Input Voltage | -0.3 | | 0.3*V <sub>DD</sub> | V | For all input pins except RESET, DBG, X <sub>IN</sub> | | V <sub>IL2</sub> | Low Level Input Voltage | -0.3 | _ | 0.2*V <sub>DD</sub> | V | For RESET, DBG and X <sub>IN</sub> | | V <sub>IH1</sub> | High Level Input Voltage | 0.7*V <sub>DD</sub> | _ | 5.5 | V | Port A, C, D, E, F and G pins <sup>1</sup> except pins PC0 and PC1 | | V <sub>IH2</sub> | High Level Input Voltage | 0.7*V <sub>DD</sub> | _ | V <sub>DD</sub> +0.3 | V | Port B, H and pins PC0 and PC1 | | V <sub>IH3</sub> | High Level Input Voltage | 0.8*V <sub>DD</sub> | _ | V <sub>DD</sub> +0.3 | V | RESET, DBG and X <sub>IN</sub> pins | | V <sub>OL1</sub> | Low Level Output Voltage<br>Standard Drive | - | - | 0.4 | V | I <sub>OL</sub> = 2 mA; VDD = 3.0V<br>High Output Drive dis-<br>abled | | V <sub>OH1</sub> | High Level Output Voltage<br>Standard Drive | 2.4 | _ | - | V | I <sub>OH</sub> = -2 mA; VDD = 3.0 V<br>High Output Drive dis-<br>abled | | V <sub>OL2</sub> | Low Level Output Voltage<br>High Drive | - | - | 0.6 | V | $I_{OL}$ = 20 mA; VDD = 3.3V<br>High Output Drive<br>enabled<br>$T_{A}$ = -40°C to +70°C | | V <sub>OH2</sub> | High Level Output Voltage<br>High Drive | 2.4 | - | - | V | IOH = -20 mA;<br>VDD=3.3V<br>High Output Drive<br>enabled;<br>TA = -40°C to +70°C | | V <sub>OL3</sub> | Low Level Output Voltage<br>High Drive | - | - | 0.6 | V | I <sub>OL</sub> = 15 mA; VDD = 3.3V<br>High Output Drive<br>enabled;<br>TA = +70°C to +105°C | | V <sub>OH3</sub> | High Level Output Voltage<br>High Drive | 2.4 | - | - | V | I <sub>OH</sub> = 15 mA; VDD = 3.3V<br>High Output Drive<br>enabled;<br>TA = +70°C to +105°C | | I <sub>IL</sub> | Input Leakage Current | <b>–</b> 5 | V | +5 | μА | $V_{DD} = 3.6V;$<br>$V_{IN} = VDD \text{ or VSS}^1$ | PS028702-1210 PRELIMINARY **Electrical Characteristics** **Table 169. DC Characteristics (Continued)** | | $T_A =$ | -40°C to 1 | 05°C | | | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Min | Тур | Max | _<br>Units | Conditions | | Tri-State Leakage Current | <b>-</b> 5 | _ | +5 | μА | V <sub>DD</sub> = 3.6 V | | GPIO Port Pad Capacitance | - | 8.0 <sup>2</sup> | _ | pF | | | X <sub>IN</sub> Pad Capacitance | _ | 8.0 <sup>2</sup> | _ | pF | | | XOUT Pad Capacitance | - | 9.5 <sup>2</sup> | - | pF | | | Weak Pull-up Current | 30 | 100 | 350 | mA | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | Supply Current in STOP<br>Mode with VBO enabled | | 600 | | μА | V <sub>DD</sub> = 3.0V; 25°C | | Supply Current in STOP<br>Mode with VBO disabled | | 2 | | μΑ | V <sub>DD</sub> = 3.0V; 25°C | | Supply Current in STOP<br>Mode with VBO disabled<br>and WDT disabled | | 1 | | μА | V <sub>DD</sub> = 3.0V; 25°C | | Active I <sub>DD</sub> at 20 MHz | - | 18 | 35 | mA | Typ: V <sub>DD</sub> =3.0V/30°C<br>Max: V <sub>DD</sub> =3.6 V/105°C<br>Peripherals enabled, no<br>loads | | I <sub>DD</sub> in HALT Mode at<br>20 MHz | - | 4 | 6 | mA | Typ: V <sub>DD</sub> =3.0V/30°C<br>Max: V <sub>DD</sub> =3.6 V/105°C<br>Peripherals off, no loads | | | Tri-State Leakage Current GPIO Port Pad Capacitance X <sub>IN</sub> Pad Capacitance XOUT Pad Capacitance Weak Pull-up Current Supply Current in STOP Mode with VBO enabled Supply Current in STOP Mode with VBO disabled Supply Current in STOP Mode with VBO disabled Active I <sub>DD</sub> at 20 MHz I <sub>DD</sub> in HALT Mode at | Parameter Min Tri-State Leakage Current -5 GPIO Port Pad Capacitance X <sub>IN</sub> Pad Capacitance - XOUT Pad Capacitance - Weak Pull-up Current 30 Supply Current in STOP Mode with VBO enabled Supply Current in STOP Mode with VBO disabled Supply Current in STOP Mode with VBO disabled Active I <sub>DD</sub> at 20 MHz - | Parameter Min Typ Tri-State Leakage Current -5 - GPIO Port Pad Capacitance - 8.0² XIN Pad Capacitance - 9.5² Weak Pull-up Current 30 100 Supply Current in STOP Mode with VBO enabled Supply Current in STOP Mode with VBO disabled Supply Current in STOP Mode with VBO disabled and WDT disabled Active IDD at 20 MHz - 18 | Tri-State Leakage Current -5 - +5 GPIO Port Pad Capacitance - 8.0 <sup>2</sup> - X <sub>IN</sub> Pad Capacitance - 9.5 <sup>2</sup> - Weak Pull-up Current 30 100 350 Supply Current in STOP 600 Mode with VBO enabled Supply Current in STOP 2 Mode with VBO disabled Supply Current in STOP 1 Mode with VBO disabled and WDT disabled Active I <sub>DD</sub> at 20 MHz - 18 35 | ParameterMinTypMaxUnitsTri-State Leakage Current-5-+5μAGPIO Port Pad Capacitance-8.0²-pFX <sub>IN</sub> Pad Capacitance-8.0²-pFXOUT Pad Capacitance-9.5²-pFWeak Pull-up Current30100350mASupply Current in STOP<br>Mode with VBO enabled600μASupply Current in STOP<br>Mode with VBO disabled2μASupply Current in STOP<br>Mode with VBO disabled<br>and WDT disabled1μAActive I <sub>DD</sub> at 20 MHz-1835mAI <sub>DD</sub> in HALT Mode at-46mA | #### Note: <sup>1.</sup> This condition excludes all pins that have on-chip pull-ups enabled, when driven Low. Figure 61 displays the typical current consumption while operating at 3.3 V at 30°C versus the system clock frequency. Figure 61. Typical I<sub>DD</sub> Versus System Clock Frequency Figure 62 displays typical current consumption while operating at 3.3 V at 30°C in HALT mode versus the system clock frequency. Figure 62. Typical HALT Mode $I_{\mbox{\scriptsize DD}}$ Versus System Clock Frequency Figure 63 displays the STOP mode current consumption versus $V_{DD}$ at ambient temperature with VBO and WDT disabled ( $I_{CCS2}$ ). ### Stop I<sub>dd</sub> vs V<sub>dd</sub> at Temperature Figure 63. Stop Mode Current Versus V<sub>DD</sub> # On-Chip Peripheral AC and DC Electrical Characteristics Table 170 lists the POR and VBO electrical characteristics and timing. Table 170. POR and VBO Electrical Characteristics and Timing | | | $T_A = $ | –40°C to | 105°C | | | |------------------|------------------------------------------------------|----------|------------------|-------|-------|-------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Typ <sup>1</sup> | Max | Units | Conditions | | V <sub>POR</sub> | Power-on reset voltage threshold | 2.20 | 2.45 | 2.70 | V | $V_{DD} = V_{POR}$ | | $V_{VBO}$ | Voltage Brownout reset voltage threshold | 2.15 | 2.40 | 2.65 | V | $V_{DD} = V_{VBO}$ | | | V <sub>POR</sub> -V <sub>VBO</sub> | | 50 | 100 | mV | | | | Starting V <sub>DD</sub> voltage to ensure valid POR | _ | V <sub>SS</sub> | _ | V | | | T <sub>ANA</sub> | Power-on reset analog delay | _ | 50 | _ | ms | V <sub>DD</sub> > V <sub>POR</sub> ; T <sub>POR</sub> Digital<br>Reset delay follows T <sub>ANA</sub> | PS028702-1210 PRELIMINARY Electrical Characteristics Table 170. POR and VBO Electrical Characteristics and Timing (Continued) | | Parameter _ | $T_A = $ | –40°C to ′ | 105°C | | | |-------------------|-------------------------------------------------------------------------------------------------------|----------|------------------|-------|-------|-----------------------------------------------------------| | Symbol | | Min | Typ <sup>1</sup> | Max | Units | Conditions | | T <sub>POR</sub> | Power-on reset digital delay | _ | 12 | _ | μs | 66 IPO cycles | | T <sub>VBO</sub> | Voltage Brownout pulse rejection period | _ | 10 | _ | ms | V <sub>DD</sub> < V <sub>VBO</sub> to generate a<br>Reset | | T <sub>RAMP</sub> | Time for V <sub>DD</sub> to transition from V <sub>SS</sub> to V <sub>POR</sub> to ensure valid Reset | 0.10 | _ | 100 | ms | | | I <sub>CC</sub> | Supply current | | 500 | | μA | $V_{DD} = 3.3 V$ | Note: Table 171 lists the Reset and Stop Mode Recovery pin timing. Table 171. Reset and Stop Mode Recovery Pin Timing | | | $T_A = $ | –40°C to | 105°C | | | |--------------------|--------------------------------------------------|----------|----------|-------|------------------|-----------------------------------------------------------| | Symbol | Parameter | Min | Тур | Max | Units | Conditions | | T <sub>RESET</sub> | RESET pin assertion to initiate a System Reset | 4 | _ | - | T <sub>CLK</sub> | Not in STOP Mode. T <sub>CLK</sub> = System Clock period. | | T <sub>SMR</sub> | Stop Mode Recovery pin<br>Pulse Rejection Period | 10 | 20 | 40 | ns | RESET, DBG and GPIO pins configured as SMR sources. | Table 172 lists the Flash Memory electrical characteristics and timing. Table 172. Flash Memory Electrical Characteristics and Timing | | V <sub>DE</sub><br>T <sub>A</sub> = | | | | | |-------------------------|-------------------------------------|-----|-----|-------|-------| | Parameter | Min | Тур | Max | Units | Notes | | Flash Byte Read Time | 50 | _ | _ | ns | | | Flash Byte Program Time | 20 | _ | 40 | μs | | | Flash Page Erase Time | 10 | _ | _ | ms | | | Flash Mass Erase Time | 200 | _ | _ | ms | | <sup>1.</sup> Data in the typical column is from characterization at 3.3 V and 0°C. These values are provided for design guidance only and are not tested in production. Table 172. Flash Memory Electrical Characteristics and Timing (Continued) | | | = 2.7 to 3<br>-40°C to 1 | | | | | |-----------------------------------------------|--------|--------------------------|-----|--------|-------------------------------------------------------------------------------------------|--| | Parameter | Min | Тур | Max | Units | Notes | | | Writes to Single Address<br>Before Next Erase | _ | _ | 2 | | | | | Flash Row Program Time | _ | _ | 8 | ms | Cumulative program time for single row cannot exceed limit before next erase <sup>1</sup> | | | Data Retention | 100 | _ | _ | years | 25°C | | | Endurance | 10,000 | _ | _ | cycles | Program/erase cycles | | Table 173 lists the Watchdog Timer (WDT) electrical characteristics and timing. Table 173. Watchdog Timer Electrical Characteristics and Timing | | | $T_A =$ | –40°C to 1 | 05°C | | | |------------------|--------------------------|---------|------------|------|-------|------------| | Symbol | Parameter | Min | Тур | Max | Units | Conditions | | F <sub>WDT</sub> | WDT Oscillator Frequency | 5 | 10 | 20 | kHz | | Table 174 lists the Analog-to-Digital Converter (ADC) electrical characteristics and timing. **Table 174. ADC Electrical Characteristics and Timing** | | | T <sub>A</sub> = - | –40°C to 1 | 105°C | | | |--------|-----------------------------------------|--------------------|------------|-------|-------|------------------------------------| | Symbol | Parameter | Min | Тур | Max | Units | Conditions | | | Resolution | 10 | _ | _ | bits | External V <sub>REF</sub> = 2.0 V | | | Throughput Conversion | 13 | | | CLKs | ADC clock cycles | | | ADCCLK Frequency | | | 20 | MHz | | | DNL | Differential Non-Linearity <sup>1</sup> | -0.99 | | 2 | LSB | Typical system config <sup>2</sup> | | INL | Integral Non-Linearity <sup>1</sup> | -3 | | 3 | LSB | Typical system config <sup>2</sup> | | | Offset Error <sup>1</sup> | -30 | | 30 | mV | Typical system config <sup>2</sup> | | | Gain Error <sup>1</sup> | -4.5 | | 4.5 | LSB | Typical system config <sup>2</sup> | #### Notes: - 1. These parameters are guaranteed by design and not tested on every part. - 2. Typical system configuration is defined as, 20 MHz clock with ADC clock divide by 4, 1 µs sample hold time, 0.5 µs sample settling time. - 3. On-chip voltage reference cannot be used if AVDD is below 3.0 V. PS028702-1210 PRELIMINARY Electrical Characteristics **Table 174. ADC Electrical Characteristics and Timing (Continued)** | | | T <sub>A</sub> = | –40°C to | 105°C | | | |--------|----------------------------------------|------------------|----------|-----------|-------|-----------------------------------| | Symbol | Parameter | Min | Тур | Max | Units | Conditions | | | Resolution | 10 | _ | _ | bits | External V <sub>REF</sub> = 2.0 V | | | Throughput Conversion | 13 | | | CLKs | ADC clock cycles | | | On-Chip Voltage Reference <sup>3</sup> | 1.9 | 2 | 2.1 | V | | | VREF | Externally supplied Voltage Reference | 1.9 | 2 | 2.1 | V | | | | Analog Input Voltage Range | 0 | | $V_{REF}$ | V | | | | Analog Input Current | | | 500 | nA | | | | Reference Input Current | | 2.0 | | mA | Worst case code | | | Analog Input Capacitance | | | 15 | pF | | | AVDD | Operating Supply Voltage | 2.7 | | 3.6 | V | | | | Operating Current, AV <sub>DD</sub> | | 9 | | mA | Active conversion @ 20MHz | | | Power Down Current | | <1 | | μΑ | | #### Notes: - 1. These parameters are guaranteed by design and not tested on every part. - 2. Typical system configuration is defined as, 20 MHz clock with ADC clock divide by 4, 1 µs sample hold time, 0.5 µs sample settling time. - 3. On-chip voltage reference cannot be used if AVDD is below 3.0 V. Table 175 provides electrical characteristics and timing information for the on-chip comparator. **Table 175. Comparator Electrical Characteristics** | | | T <sub>A</sub> = | -40°C to | 105ºC | | Conditions | |--------------------|-----------------------------|------------------|----------|--------------------|-------|----------------------------------------------| | Symbol | Parameter | Min | Тур | Max | Units | | | V <sub>COFF</sub> | Input offset | - | 5 | 15 | mV | $V_{DD} = 3.3V;$<br>$V_{IN} = V_{DD} \div 2$ | | T <sub>CPROP</sub> | Propagation delay | - | 200 | | ns | Vcomm mode = 1V<br>V <sub>DIFF</sub> = 100mV | | I <sub>B</sub> | Input bias current | | | 1 | μA | | | CMVR | Common-mode voltage range | -0.3 | | V <sub>DD</sub> -1 | V | | | I <sub>CC</sub> | Supply current | | 40 | | μA | V <sub>DD</sub> = 3.6V | | T <sub>wup</sub> | Wake up time from off state | | | 5 | μs | CINP = 0.9V<br>CINN= 1.0V | PS028702-1210 PRELIMINARY Electrical Characteristics Table 176 provides electrical characteristics and timing information for the on-chip operational amplifier. **Table 176. Operational Amplifier Electrical Characteristics** | | | T <sub>A</sub> = | –40°C to | 105ºC | | | |-------------------|------------------------------|--------------------|----------|--------------------|--------|------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Тур | Max | Units | Conditions | | V <sub>OS</sub> | Input offset | | 5 | 15 | mV | $V_{DD} = 3.3 \text{ V};$<br>$V_{CM} = V_{DD} \div 2$ | | TC <sub>VOS</sub> | Input offset Average Drift | | 1 | | μV/C | | | I <sub>B</sub> | Input bias current | | TBD | | μA | | | Ios | Input offset current | | TBD | | μA | | | CMVR | Common-Mode Voltage<br>Range | -0.3 | | V <sub>DD</sub> –1 | V | | | V <sub>OL</sub> | Output Low | | | 0.1 | V | I <sub>SINK</sub> = 100 μA | | V <sub>OH</sub> | Output High | V <sub>DD</sub> -1 | | | V | I <sub>SOURCE</sub> = 100 μA | | CMRR | Common-Mode Rejection Ratio | | 70 | | dB | $0 < V_{CM} < 1.4V;$<br>$T_A = 25^{\circ}C$ | | PSRR | Power Supply Rejection Ratio | | 80 | | dB | $V_{DD} = 2.7 \text{ V} - 3.6 \text{ V};$<br>$T_A = 25^{\circ}\text{C}$ | | A <sub>VOL</sub> | Voltage Gain | | 80 | | dB | | | SR+ | Slew Rate while rising | | 12 | | V/µs | $R_{LOAD} = 33 \text{K};$ $C_{LOAD} = 50 \text{pF};$ $A_{VCL} = 1,$ $V_{IN} = 0.7 \text{V to } 1.7 \text{V}$ | | SR- | Slew Rate while falling | | 16 | | V/µs | $R_{LOAD} = 33 \text{K};$<br>$C_{LOAD} = 50 \text{pF};$<br>$A_{VCL} = 1,$<br>$V_{IN} = 1.7 \text{V to } 0.7 \text{ V}$ | | GBW | Gain-Bandwidth Product | 5 | | | MHz | | | FM | Phase Margin | | 50 | | degree | | | I <sub>S</sub> | Supply Current | | | 1 | mA | $V_{DD} = 3.6 \text{ V};$<br>$V_{OUT} = V_{DD} \div 2$ | | T <sub>WUP</sub> | Wake up time from off state | | | 20 | μs | | ### **AC Characteristics** The section provides information about the AC characteristics and timing. All AC timing information assumes a standard load of 50 pF on all outputs. Table 177 lists the AC characteristics and timing attributes of the Z16FMC device. **Table 177. AC Characteristics** | Symbol | Parameter | T <sub>A</sub> = -40°C to<br>105°C | | | | |---------------------|------------------------------|------------------------------------|------|-------|------------------------------------------------------------------------------------------------| | | | Min | Max | Units | Conditions | | F <sub>sysclk</sub> | System Clock Frequency | - | 20.0 | MHz | Read-only from Flash memory | | | | 0.032768 | 20.0 | MHz | Program or erasure of the Flash memory | | F <sub>XTAL</sub> | Crystal Oscillator Frequency | 1.0 | 20.0 | MHz | System clock frequencies below the crystal oscillator minimum require an external clock driver | | T <sub>XIN</sub> | System Clock Period | 50 | _ | ns | T <sub>CLK</sub> = 1/F <sub>SYSCLK</sub> | | T <sub>XINH</sub> | System Clock High Time | 20 | 30 | ns | T <sub>CLK</sub> = 50ns | | T <sub>XINL</sub> | System Clock Low Time | 20 | 30 | ns | T <sub>CLK</sub> = 50ns | | T <sub>XINR</sub> | System Clock Rise Time | _ | 3 | ns | T <sub>CLK</sub> = 50ns | | T <sub>XINF</sub> | System Clock Fall Time | _ | 3 | ns | T <sub>CLK</sub> = 50ns | #### **General Purpose I/O Port Input Data Sample Timing** Figure 64 displays timing of the GPIO port input sampling. The input value on a GPIO port pin is sampled on the rising edge of the system clock. The port value is then available to the CPU on the second rising clock edge following the change of the port value. Table 178 lists the GPIO port input timing. Figure 64. Port Input Sample Timing **Table 178. GPIO Port Input Timing** | | - | Dela | y (ns) | |------------------|----------------------------------------------------------------------------------------------------|------|--------| | Parameter | Abbreviation | Min | Max | | T <sub>SMR</sub> | GPIO Port Pin Pulse Width to ensure Stop Mode Recovery (for GPIO Port Pins enabled as SMR sources) | 1µs | | ## **On-Chip Debugger Timing** Table 179 provide timing information for the DBG pin. The DBG pin timing specifications assume a 4 $\mu$ s maximum rise and fall time. Table 179. On-Chip Debugger Timing | | _ | D | elay (ns) | |-----------|--------------|-----|----------------| | Parameter | Abbreviation | Min | Max | | DBG | _ | | System Clock/4 | ### **SPI Master Mode Timing** Figure 65 and Table 180 provide timing information for SPI Master mode pins. Timing is shown with the SCK rising edge used to source MOSI output data and the SCK falling edge used to sample MISO input data. Timing on the SS output pin(s) is controlled by software. Figure 65. SPI Master Mode Timing **Table 180. SPI Master Mode Timing** | | | Delay (ns) | | | | |----------------|---------------------------------------------|------------|-----|--|--| | Parameter | Abbreviation | Min | Max | | | | SPI Master | | | | | | | T <sub>1</sub> | SCK Rise to MOSI output Valid Delay | <b>-</b> 5 | +5 | | | | T <sub>2</sub> | MISO input to SCK (receive edge) Setup Time | 20 | | | | | T <sub>3</sub> | MISO input to SCK (receive edge) Hold Time | 0 | | | | ## **SPI Slave Mode Timing** Figure 66 and Table 181 provide timing information for the SPI slave mode pins. Timing is shown with the SCK rising edge used to source MISO output data and the SCK falling edge used to sample MOSI input data. Figure 66. SPI Slave Mode Timing **Table 181. SPI Slave Mode Timing** | | | Delay (ns) | | | | | |----------------|------------------------------------------------|----------------------------|-----------------------------------|--|--|--| | Parameter | Abbreviation | Min | Max | | | | | SPI Slave | | | | | | | | T <sub>1</sub> | SCK (transmit edge) to MISO output Valid Delay | 2 * X <sub>IN</sub> period | 3 * X <sub>IN</sub> period + 20ns | | | | | T <sub>2</sub> | MOSI input to SCK (receive edge) Setup Time | 0 | | | | | | T <sub>3</sub> | MOSI input to SCK (receive edge) Hold Time | 3 * X <sub>IN</sub> period | | | | | | T <sub>4</sub> | SS input assertion to SCK setup | 1 * X <sub>IN</sub> period | | | | | ## I<sup>2</sup>C Timing Figure 67 and Table 182 provide timing information for I<sup>2</sup>C pins. Figure 67. I<sup>2</sup>C Timing Table 182. I<sup>2</sup>C Timing | | | Delay (ns) | | | | |------------------|-----------------------------------------|--------------|-----|--|--| | Parameter | Abbreviation | Min | Max | | | | I <sup>2</sup> C | | | | | | | T <sub>1</sub> | SCL Fall to SDA output delay | SCL period/4 | | | | | T <sub>2</sub> | SDA Input to SCL rising edge Setup Time | 0 | | | | | T <sub>3</sub> | SDA Input to SCL falling edge Hold Time | 0 | | | | ## **UART Timing** Figure 68 and Table 183 provide timing information for UART pins for the case where the Clear To Send input pin $(\overline{CTS})$ is used for flow control. In this example, it is assumed that the Driver Enable polarity has been configured to be Active Low and is represented here by $\overline{DE}$ . The $\overline{CTS}$ to $\overline{DE}$ assertion delay (T1) assumes the UART Transmit Data Register has been loaded with data prior to $\overline{CTS}$ assertion. Figure 68. UART Timing with CTS Table 183. UART Timing with CTS | | | Delay (ns) | | | | | |----------------|------------------------------------------------|----------------------------|-------------------------------------------|--|--|--| | Parameter | Abbreviation | Min | Max | | | | | T <sub>1</sub> | CTS Fall to DE Assertion Delay | 2 * X <sub>IN</sub> period | 2 * X <sub>IN</sub> period + 1 Bit period | | | | | T <sub>2</sub> | DE Assertion to TXD Falling Edge (Start) Delay | 1 Bit period | 1 Bit period+1 * X <sub>IN</sub> period | | | | | T <sub>3</sub> | End of Stop Bit(s) to DE Deassertion Delay | 1 * X <sub>IN</sub> period | 2 * X <sub>IN</sub> period | | | | Figure 69 and Table 184 provide timing information for UART pins for cases in which the Clear To Send input signal ( $\overline{CTS}$ ) is not used for flow control. In this example, it is assumed that the Driver Enable polarity has been configured to be Active Low and is represented here by $\overline{DE}$ . $\overline{DE}$ asserts after the UART Transmit Data Register has been written. $\overline{DE}$ remains asserted for multiple characters as long as the Transmit Data Register is written with the next character before the current character has completed. Figure 69. UART Timing without CTS Table 184. UART Timing without CTS | | | Delay (ns) | | | | | |----------------|------------------------------------------------|----------------------------|----------------------------------------|--|--|--| | Parameter | Abbreviation | Min | Max | | | | | T <sub>1</sub> | DE Assertion to TXD Falling Edge (Start) Delay | 1 Bit period | 1Bit period+1 * X <sub>IN</sub> period | | | | | T <sub>2</sub> | End of Stop Bit(s) to DE Deassertion Delay | 1 * X <sub>IN</sub> period | 2 * X <sub>IN</sub> period | | | | # **Packaging** Figure 70 displays the 64-pin low-profile quad flat package (LQFP) available for the Z16FMC devices. Figure 70. 64-Pin Low-Profile Quad Flat Package (LQFP) ## **Ordering Information** Table 185 identifies the basic features and package styles available for each device within the Z16FMC product line. **Note:** Not all packages are available for all memory sizes. See the Ordering Information chapter for available packages that will fit your requirements. Table 185, Z16FMC Part Selection Guide | Part Number | Flash (KB) | RAM (KB) | 0/1 | Multi-Channel Timers<br>with PWM | Standard Timers<br>with PWM | ADC Inputs | UARTs with LIN and IrDA | l <sup>2</sup> C Master/Slave | ESPI | |-------------|------------|----------|-----|----------------------------------|-----------------------------|------------|-------------------------|-------------------------------|------| | Z16FMC28 | 128 | 4 | 46 | 1 | 3 | 12 | 2 | 1 | 1 | | Z16FMC64 | 64 | 4 | 46 | 1 | 3 | 12 | 2 | 1 | 1 | | Z16FMC32 | 32 | 2 | 46 | 1 | 3 | 12 | 2 | 1 | 1 | You can order the Z16FMC device by providing the part numbers listed in Table 186. Visit our Zilog Sales Location page to find an interactive map to guide you to your regional Zilog sales office and to find additional information about Z16FMC products. #### **Table 186. Zilog Part Numbers** | Part Number Motor Control MCUs | sei<br>Flash (Kbytes) | RAM (Kbytes) | O/I | Multi-Channel timers<br>with PWM | Standard Timers with PWM | ADC Inputs | I <sup>2</sup> C Master/Slave | UART with LIN and IrDA | ESPI | Package | |--------------------------------|-----------------------|--------------|-------|----------------------------------|--------------------------|------------|-------------------------------|------------------------|--------|-------------| | Standard Temperature | 0°C to | +70°C | ; | | | | | | | | | Z16FMC28AG20SG | 128 | 4 | 46 | 1 | 3 | 12 | 1 | 2 | 1 | 64-pin LQFP | | Z16FMC64AG20SG | 64 | 4 | 46 | 1 | 3 | 12 | 1 | 2 | 1 | 64-pin LQFP | | Z16FMC32AG20SG | 32 | 4 | 46 | 1 | 3 | 12 | 1 | 2 | 1 | 64-pin LQFP | | Extended Temperature | : –40°C | c to +1 | 05°C | | | | | | | | | Z16FMC28AG20EG | 128 | 4 | 46 | 1 | 3 | 12 | 1 | 2 | 1 | 64-pin LQFP | | Z16FMC64AG20EG | 64 | 4 | 46 | 1 | 3 | 12 | 1 | 2 | 1 | 64-pin LQFP | | Z16FMC32AG20EG | 32 | 4 | 46 | 1 | 3 | 12 | 1 | 2 | 1 | 64-pin LQFP | | <b>Motor Control MCUs</b> | Series | Devel | opmen | t Tools | | | | | | | | Z16FMC28200KITG | | | | | Z <sub>16FM</sub> | C Series | Motor ( | Control | Deve | lopment Kit | | ZUSBOPTSC01ZACG | | | | | Opto-Iso | olated U | ISB Sma | art Cab | le Aco | cessory Kit | #### **Part Number Suffix Designations** #### **Precharacterization Product** The product represented by this document is newly introduced and Zilog® has not completed full characterization of the product. The document states what Zilog knows about this product at this time, but additional features or nonconformance with some aspects of the document might be found, either by Zilog or its customers, in the course of further application and characterization work. In addition, Zilog cautions that delivery might be uncertain at times due to start-up yield issues. For more information, please visit www.zilog.com. ## Index | Numerics | definition 214 | |--------------------------------------------------------|------------------------------------------------------------------| | 10-bit ADC 4 | non-inverting/inverting input 215 | | 64-lead low-profile quad flat package 309 | operation 215 | | 1 1 2 | control register definition, UART 126 control register, I2C 197 | | A | control registers | | absolute maximum ratings 292 | CPU 14 | | AC characteristics 302 | CPU | | ADC | control registers 14 | | block diagram 205 | CPU and peripheral overview 2 current measurement | | electrical characteristics and timing 299 overview 206 | architecture 206 | | ADC Channel Register 1 (ADCCTL) 209 | operation 206 | | ADC Data High Byte Register (ADCDH) 210, 213 | Customer Support 319 | | ADC Data Low Bit Register (ADCDL) 210, 211, | | | 212, 213, 214 | D | | analog block/PWM signal synchronization 207 | | | analog block/PWM signal zynchronization 207 | data<br>width 12 | | analog signals 9 | data register, I2C 195 | | analog-to-digital converter | DC characteristics 292 | | overview 206 | debugger, on-chip 255 | | architecture | device, port availability 38 | | voltage measurements 206 | DMA | | | controller 4 | | В | | | baud rate generator, UART 123 | E | | block diagram 2 | <del>-</del> | | bus | electrical characteristics 292<br>ADC 299 | | width 12 | | | bus width | flash memory and timing 298<br>GPIO input data sample timing 303 | | non-volatile memory (internal) 15 | watchdog timer 299 | | RAM (internal) 15 | electrical noise 206 | | | external pin reset 33 | | С | external pin reset 33 | | characteristics, electrical 292 | _ | | clock phase (SPI) 150 | F | | comparator | flash | | Comparator | controller 4 | | option bit address space 249 | precautions 14 | |-----------------------------------------------|--------------------------------------------------| | option bit configuration - reset 249 | I2C 4 | | program memory address 0000H 249 | 10-bit address read transaction 183 | | program memory address 0001H 251, 252 | 10-bit address transaction 180 | | flash memory 240 | 10-bit addressed slave data transfer format 180, | | arrangement 241 | 187 | | code protection 242 | 7-bit address transaction 177, 185 | | configurations 240 | 7-bit address, reading a transaction 182 | | control register definitions 245 | 7-bit addressed slave data transfer format 179, | | controller bypass 244 | 186 | | electrical characteristics and timing 298 | 7-bit receive data transfer format 183, 189, 190 | | flash status register 245 | baud high and low byte registers 198, 199, 202, | | mass erase 244 | 204 | | operation 242 | C status register 195, 199 | | page erase 244 | control register definitions 195 | | page select register 247 | controller 171, 205 | | FPS register 247 | controller signals 8 | | FSTAT register 245 | interrupts 174 | | 3 | operation 174 | | | SDA and SCL signals 174 | | G | stop and start conditions 176 | | general-purpose I/O 38 | I2CBRH register 198, 200, 203, 204 | | GPIO 4, 38 | I2CBRL register 199 | | alternate functions 39 | I2CCTL register 197 | | architecture 38 | I2CDATA register 195 | | input data sample timing 303 | I2CSTAT register 195, 199 | | interrupts 41 | infrared encoder/decoder (IrDA) 141 | | port A-H alternate function sub-registers 43 | interrupt controller 4, 49 | | port A-H data direction sub-registers 42 | architecture 49 | | port A-H input data registers 41 | interrupt assertion types 53 | | port A-H output control sub-registers 43, 45 | interrupt vectors and priority 52 | | port A-H output data registers 42 | operation 51 | | port A-H stop mode recovery sub-registers 45, | register definitions 53 | | 46, 47, 48 | interrupt request 0 register 55 | | port availability by device 38 | interrupt request 1 register 56 | | port input timing 303 | interrupt request 2 register 57 | | port input timing 5 05 | interrupt vector listing 49 | | | interrupts | | H | SPI 159 | | HALT mode 36 | UART 120 | | TIALT mode 30 | introduction 1 | | | IrDA | | 1 | architecture 124, 141 | | I<br>I/O 12 | block diagram 125, 141 | | I/O memory 12 | <b>C</b> | | control register definitions 144 operation 125, 141 receiving data 143 transmitting data 142 IRQ0 enable high and low bit registers 59 IRQ1 enable high and low bit registers 60 IRQ2 enable high and low bit registers 61 L low power modes 36 LQFP | OCD architecture 255 baud rate limits 259 block diagram 255 commands 266 timing 303 on-chip debugger 4 on-chip debugger (OCD) 255 on-chip debugger signals 10 on-chip oscillator 282 operation 207 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 64 lead 309 | current measurement 206 voltage measurement timing diagram 207 operational amplifier | | M | operation 215 | | master interrupt enable 52<br>master-in, slave-out and-in 147<br>memory<br>bus widths 12 | overview 214 Operational Description 64, 84, 108, 286, 287 option bits 13 oscillator signals 9 | | I/O 12<br>internal 12, 13, 14<br>map 12<br>non-volatile 12, 13<br>RAM 12, 14 | P packaging LQFP | | random access 12, 14<br>memory access | 64 lead 309<br>peripheral AC and DC electrical characteristics 297 | | quad 16<br>word 16<br>memory map 12<br>MISO 147<br>MOSI 147 | memory internal 12 PHASE=0 timing (SPI) 151 PHASE=1 timing (SPI) 152 | | motor control measurements ADC Control register definitions 208 interrupts 208 overview 206 | pin characteristics 10 port availability, device 38 port input timing (GPIO) 303 power supply signals 10 power-on and voltage brown-out 297 | | multiprocessor mode, UART 115 | precautions, I/O memory 14 | | N | Q | | noise, electrical 206 | quad mode | | non-volatile memory 12, 13<br>bus width 15 | memory access 16 | | K | watchdog timer reload high byte (WDTH) 107 | |-------------------------------------------------|--------------------------------------------| | RAM 12, 14 | watchdog timer reload low byte (WDTL) 107 | | bus width 15 | register file address map 17 | | random-access memory 12, 14 | registers | | receive | ADC channel 1 209 | | 7-bit data transfer format (I2C) 183, 189, 190 | ADC data high byte 210, 213 | | IrDA data 143 | ADC data low bit 210, 211, 212, 213, 214 | | receiving UART data-interrupt-driven method 113 | reset | | receiving UART data-polled method 112 | and STOP mode characteristics 29 | | register 165 | and STOP mode recovery 29 | | baud low and high byte (I2C) 198, 199, 202, | controller 4 | | 204 | | | baud rate high and low byte (SPI) 169 | | | control (SPI) 163 | S | | control, I2C 197 | SCK 147 | | data, SPI 161, 162 | SDA and SCL (IrDA) signals 174 | | flash page select (FPS) 247 | serial clock 147 | | flash status (FSTAT) 245 | serial peripheral interface (SPI) 145 | | GPIO port A-H alternate function sub-registers | signal descriptions 8 | | 44 | SIO 4 | | GPIO port A-H data direction sub-registers 43 | slave data transfer formats (I2C) 180, 187 | | I2C baud rate high (I2CBRH) 198, 200, 203, | slave select 148 | | 204 | SPI | | I2C control (I2CCTL) 197 | architecture 145 | | I2C data (I2CDATA) 195 | baud rate generator 160 | | I2C status 195, 199 | baud rate high and low byte register 169 | | I2C status (I2CSTAT) 195, 199 | clock phase 150 | | I2Cbaud rate low (I2CBRL) 199 | configured as slave 157 | | mode, SPI 165 | control register 163 | | SPI baud rate high byte (SPIBRH) 170 | control register definitions 161 | | SPI baud rate low byte (SPIBRL) 170 | data register 161, 162 | | SPI control (SPICTL) 163 | error detection 158 | | SPI data (SPIDATA) 162 | interrupts 159 | | SPI status (SPISTAT) 166 | mode fault error 158 | | status, SPI 166 | mode register 165 | | UARTx baud rate high byte (UxBRH) 137 | multi-master operation 155 | | UARTx baud rate low byte (UxBRL) 137 | operation 147 | | UARTx Control 0 (UxCTL0) 132, 137 | overrun error 158 | | UARTx control 1 (UxCTL1) 133, 135, 136 | signals 147 | | UARTx receive data (UxRXD) 127 | single master, multiple slave system 156 | | UARTx status 0 (UxSTAT0) 128, 129 | single master, single slave system 156 | | UARTx status 1 (UxSTAT1) 130 | status register 166 | | UARTx transmit data (UxTXD) 127 | timing, $PHASE = 0.151$ | | watchdog timer control (WDTCTL) 290, 291 | timing, PHASE=1 152 | | | | | SPI controller signals 8 | transmitting UART data-polled method 110 | |--------------------------------------------|-----------------------------------------------| | SPI mode (SPIMODE) 165 | | | SPIBRH register 170 | | | SPIBRL register 170 | U | | SPICTL register 163 | UART 4 | | SPIDATA register 162 | architecture 108 | | SPIMODE register 165 | asynchronous data format without/with parity | | SPISTAT register 166 | 110 | | SS, SPI signal 147 | baud rate generator 123 | | STOP mode 36 | baud rates table 139 | | STOP mode recovery | control register definitions 126 | | sources 33 | controller signals 8 | | using a GPIO port pin transition 34 | data format 109 | | using watchdog timer time-out 34 | interrupts 120 | | system 13 | multiprocessor mode 115 | | system and core resets 30 | receiving data using interrupt-driven method | | system vectors 13 | 113 | | | receiving data using the polled method 112 | | _ | transmitting data using the polled method 110 | | Т | x baud rate high and low registers 137 | | tiing diagram, voltage measurement 207 | x control 0 and control 1 registers 132, 133 | | timer signals 9 | x status 0 and status 1 registers 127, 130 | | timers 4, 64 | UxBRH register 137 | | architecture 64, 84 | UxBRL register 137 | | block diagram 65, 85 | UxCTL0 register 132, 137 | | capture mode 71, 72 | UxCTL1 register 133, 135, 136 | | capture/compare mode 72 | UxRXD register 127 | | compare mode 73 | UxSTAT0 register 128, 129 | | continuous mode 68 | UxSTAT1 register 130 | | counter mode 68 | UxTXD register 127 | | gated mode 74 | | | one-shot mode 66 | | | operating mode 66 | V | | PWM mode 70 | vectors 13 | | reading the timer count values 75 | interrupts 13 | | reload high and low byte registers 76, 92 | system exceptions 13 | | timer control register definitions 75, 91 | voltage brownout reset (VBR) 31 | | triggered one-shot mode 67 | voltage measurement timing diagram 207 | | timers 0-3 | | | control registers 78, 80 | | | high and low byte registers 75, 77, 91, 94 | W | | timing diagram, voltage measurement 207 | watch-dog timer | | transmit | approximate time-out delays 286 | | IrDA data 142 | control register 289, 291 | interrupt in STOP mode 105 operation 286 refresh 105 reload unlock sequence 106 reload upper, high and low registers 106 reset 32 reset in normal operation 106 reset in STOP mode 106 watchdog timer approximate time-out delay 105 electrical characteristics and timing 299 interrupt in normal operation 105 WDTCTL register 290, 291 WDTH register 107 WDTL register 107 word mode memory access 16 ### Z ZNEO block diagram 2 introduction 1 ZNEO CPU features 2 # **Customer Support** To share comments, get your technical questions answered, or report issues you may be experiencing with our products, please visit Zilog's Technical Support page at <a href="http://support.zilog.com">http://support.zilog.com</a>. To learn more about this product, find additional documentation, or to discover other facets about Zilog product offerings, please visit the <u>Zilog Knowledge Base</u> or consider participating in the <u>Zilog Forum</u>. This publication is subject to replacement by a later edition. To determine whether a later edition exists, please visit the Zilog website at <a href="http://www.zilog.com">http://www.zilog.com</a>. PS028702-1210 PRELIMINARY Customer Support