TOSHIBA C<sup>2</sup>MOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC # **TCM9001MD** **V0.21** Dec 12, 2008 # **Preliminary** ## 1/10" VGA size Camera Module #### **Features** #### General • Input Clock : 9.0 to 26MHz (with PLL, selectable) • Frame rate : 30fps (max.) @VGA output Data formats : YUV422/RAWOutput format : Parallel output Power supply : Analog 2.8V -/+ 0.2V Digital 1.8V -/+ 0.1V I/O 1.8V -/+0.1V or 2.8V -/+0.2V Operating temperature : -20 to +60 degree C Storage temperature : -30 to +85 degree C Sensor Optical format : 1/10 inch Effective pixel numbers : 648(H) x 492(V) Pixel pitch : 2.2μm(H) x 2.2μm(V) (square pixel) Image area size : 1425.6 μ m(H) x 1082.4 μ m(V) Color filter : Primary color filter, Bayer arrangement • Image sizer and window of interest (QVGA, QQVGA) • Picture flip (Horizontal flip and Vertical flip) • Picture effects (monochrome, negative, sepia, sketch, emboss) • Fixed output format (VGA, QVGA, QQVGA) • Auto luminance control (=Auto exposure) Auto white balance · Blemish correction · Auto flicker detection and correction · Gamma correction · Lens shading correction • Power down mode for low power consumption V0.21 Dec. 12, 2008 1/40 ## **Key Specifications** | Item | Contents | |-----------------------------|-----------------------------------------------------| | Optical format | 1/10 inch | | Effective pixel numbers | 648(H) x 492(V) | | Image area size | 1425.6 μ m(H) x 1082.4 μ m(V) | | Pixel pitch | 2.2 μ m(H) x 2.2 μ m(V) | | Aspect ratio | 4(H): 3(V) | | Input clock frequency range | 9 to 26 MHz (with PLL, selectable) | | Signal output order | Progressive scanning | | Color filter | RGB primary color filter | | Color filter | Bayer arrangement (G checked, R/B in line sequence) | | Output data | YUV422 or RAW parallel output | | Frame rate | 30fps (max.) @ VGA | | Package | Camera Module | Table 1 Key specifications ## **Table of Contents** | Feat | ures | 1 | |------------|----------------------------------------------------|----| | Ge | neral | 1 | | Se | nsor | 1 | | Ke | y Specifications | 2 | | Table | e of Contents | 3 | | | | | | 1. | List of Abbreviation | 5 | | _ | | _ | | 2. | Block Diagram | 6 | | | 1. Block Diagram | | | 2.2 | 2. I/O circuits | 7 | | 3. | Pin Layout | 8 | | | • | | | 4. | I <sup>2</sup> C Control Interface | 9 | | 4.1 | 1. General | 9 | | 4.2 | 2. Slave address | | | 5. | Power supply | 11 | | ٥. | т от старрту | | | 6. | Input clock frequency | 12 | | 6 1 | 1. Clock setting | 12 | | | _ | | | 7. | Frame rate | 12 | | 8. | Data Formats | 12 | | o. | | | | 9. | Functions | 13 | | 9.1 | 1. Window of interest | 13 | | 9.2 | | | | 9.3 | | | | 9.4 | | | | 9.5 | | | | 9.6 | | | | 9.7 | | | | 9.8<br>9.9 | | | | | 10. Auto flicker detection and correction | | | 9.1 | | | | | 12. Color separation | | | 9.1 | 13. Color matrix | | | 9.1 | 14. Edge enhancement | 14 | | | 15. Brightness and contrast | | | | 16. Lens shading correction | | | _ | 17. Blemish correction | | | | 18. Test charts | | | | • | | | 10. | Timing Chart | 16 | | 10 | .1. Power management modes | 16 | | | .2. Power on/off sequence | | | | 10.2.1. Power on sequence (w/ built-in regulator) | | | | 10.2.2. Power off sequence (w/ built-in regulator) | | | 10 | .3. Output signal waveform | | | 11. | Register descriptions | 19 | | | | | # **Preliminary** | 12. Electrical Characteristics | . 31 | |------------------------------------------------------------------------------|------| | 12.1. Absolute Maximum Ratings | 31 | | 12.2. Operating Conditions | 31 | | 12.3 DC Characteristics | 37 | | 12.4. AC Characteristics 12.4.1. EXTCLK input conditions 12.4.2. SDA and SCL | 33 | | 12.4.1. EXTCLK input conditions | 33 | | 12.4.2. SDA and SCL | 34 | | 12.4.3. DATA7 to DATA0, DCLK, HSYNC and VSYNC | 35 | | 13. Reference of Application Circuit | . 36 | | 14. Characteristics of Lens | . 37 | | 15. Module dimensions | . 38 | | 16. Instruction for the Camera Module handling | . 39 | | RESTRICTIONS ON PRODUCT USE | . 39 | | Revision History | . 40 | ## 1. List of Abbreviation | Abbreviation | Description | |----------------------|--------------------------------------------------------------| | ISP | Image Signal Processor | | CDS | Correlated Double Sampling | | ADC | Analog to Digital Converter | | PLL | Phase Locked Loop | | VCO | Variable Controlled Oscillator | | PPRO | Pre PROcessor | | MPRO | Main PROcessor | | APRO | After signal PROcessor | | ALC | Auto Luminance Control (≒AE) | | AE | Auto Exposure | | AF | Auto Focus | | UXGA | Ultra XGA (1600 x 1200) | | SXGA | Super XGA (1280 x 1024) | | Quad VGA | Quad VGA (1280 x 960) | | XGA | eXtended Graphics Array (1024 x 768) | | SVGA | Super VGA (800 x 600) | | VGA | Video Graph Array (640 x 480) | | CIF | Common Intermediate Format (352 x 288) | | QVGA | Quarter VGA (320 x 240) | | QCIF | Quarter CIF (176 x 144) | | QQVGA | Quarter Quarter VGA (160 x 120) | | subQCIF | subQCIF (128 x96) | | Image area | Aperture area of the sensor | | Effective pixel area | It is the pixel area that is the signal output is available. | Table 2 Abbreviation ## 2. Block Diagram #### 2.1. Block Diagram Some functional blocks, circuits or constants may be omitted or simplified in the block diagram for explanatory purposes. Figure 1 Block diagram V0.21 Dec. 12, 2008 6/40 2.2. I/O circuits | Pin No. / Pin name | I/O | Interface circuit | |--------------------------------------------------------------------------------------------------------------|-----|-------------------| | B5: EXTCLK | I | GND 777 | | C6: PWRDWN | I | GND 777 | | D3: RESET | I | GND W IOVDD | | D6: SCL | I | GND 777 | | C5: SDA | I/O | GND " " GND | | A3: DCLK D1: HSYNC D2: VSYNC B1: DATA1 B2: DATA2 B3: DATA0 B4: DATA3 C1: DATA4 C2: DATA5 C3: DATA6 D4: DATA7 | O | IOVDD GND 777 | The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes. Table 3 I/O circuits ## 3. Pin Layout <Top view> #### Orientation | Pin No. | Pin name | I/O | Description | |---------|----------|-----|---------------------------------------------------| | A2 | IOVDD | - | Power supply for I/O circuits (1.7 to 3.0V) | | A3 | DCLK | 0 | Data clock output | | A4 | GND | | System ground | | A5 | VDD15 | - | Capacitor connection for internal regulator | | B1 | DATA1 | 0 | Image data output 1 | | B2 | DATA2 | 0 | Image data output 2 | | B3 | DATA0 | 0 | Image data output 0 | | B4 | DATA3 | 0 | Image data output 3 | | B5 | EXTCLK | I | External clock input | | B6 | DVDD | - | Power supply for digital circuits (1.8V -/+ 0.1V) | | C1 | DATA4 | 0 | Image data output 4 | | C2 | DATA5 | 0 | Image data output 5 | | C3 | DATA6 | 0 | Image data output 6 | | C4 | GND | - | System ground | | C5 | SDA | I/O | Serial data input/output for I <sup>2</sup> C | | C6 | PWRDWN | I | System power down signal input | | D1 | HSYNC | 0 | Horizontal synchronization signal output | | D2 | VSYNC | 0 | Vertical synchronization signal output | | D3 | RESET | I | System reset signal input (Reset = L) | | D4 | DATA7 | 0 | Image data output 7 | | D6 | SCL | I | Serial data input/output for I <sup>2</sup> C | | E2 | GND | | System ground | | E3 | GND | - | System ground | | E4 | VDD15 | - | Capacitor connection for internal regulator | | E5 | AVDD | - | Power supply for analog circuits (2.8V -/+ 0.2V) | Install the product correctly. Otherwise, it may result in break down, damage and/or degradation to the product or equipment. Table 4 Pin description V0.21 Dec. 12, 2008 8/40 ### 4. I<sup>2</sup>C Control Interface TCM9001MD controls interface configuration is based on fast mode $I^2C$ bus. Register setting can be changed via $I^2C$ bus. All register settings are readable via $I^2C$ bus. #### 4.1. General Figure 2 Write/Read mode Figure 3 Start/End condition #### Note: The system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. V0.21 Dec. 12, 2008 9/40 #### 4.2. Slave address TCM9001MD has one address table. Slave address is 7Ch. W: 7Ch R: 7Dh | Data | |------| | 0 | | 1 | | 1 | | 1 | | 1 | | 1 | | 0 | | 1/0 | | | Table 5 Slave address V0.21 Dec. 12, 2008 10/40 ## 5. Power supply TCM9001MD needs two power supplies, 2.8V and 1.8V. 2.8V is for Analog and 1.8V is for the build-in regulator (for Analog and digital circuits). And IOVDD also require a power supply, 1.8V or 2.8V, for I/F. | Pin name | I/O | Description | |----------|-----|----------------------------------------------------------------| | AVDD | - | Power supply for analog circuits (2.8V -/+ 0.2V) | | IOVDD | 1 | Power supply for I/O circuits (1.8V -/+ 0.1V or 2.8V -/+ 0.2V) | | DVDD | ı | Power supply for regulator (1.8V -/+ 0.1V) | Table 6 Power supply pins V0.21 Dec. 12, 2008 11/40 ## 6. Input clock frequency The input clock frequency between 9MHz and 26MHz is acceptable to TCM9001MD. #### 6.1. Clock setting The clock system diagram is shown below. Some functional blocks, circuits or constants may be omitted or simplified in the block diagram for explanatory purposes. Figure 4 Clock diagram #### 7. Frame rate TCM9001MD can operate 30 fps or less in VGA output mode. #### 8. Data Formats The following data formats are available. Data format is selectable by I<sup>2</sup>C commands. The data output supports parallel. Available parallel output: YUV422 and Raw V0.21 Dec. 12, 2008 12/40 #### 9. Functions #### 9.1. Window of interest The window of interest function enables the user to select a part of the image from the whole image area with specified location (2 pixel step) and specified size (8 pixel step). The available maximum size is 648 x 492 in RAW output or 640 x 480 (VGA) in YUV output mode and the available minimum size is 128 x 96 (subQCIF). #### 9.2. Image sizer The image sizer function enables the monitoring (sub sampling) mode on given image with scale factors of 1, 1/2, and 1/4. The available minimum image output is $128 \times 96$ (subQCIF). Monitoring (sub sampling) mode has a limited output format. This function can be used like a zoom function. Digital x2 zoom is available under QVGA or less monitoring operation and digital x2 and x4 zoom is available under QQVGA or less monitoring operation. #### 9.3. Picture flip Horizontal and vertical flip modes are controlled by I<sup>2</sup>C commands. Each flip mode is selectable separately as below. | No. | Mode | |-----|-------------------------------------------------| | 0 | Original | | 1 | Horizontal flip | | 2 | Vertical flip | | 3 | Vertical and Horizontal flip (180 deg rotation) | Table 7 Flip mode #### 9.4. Picture effects The picture effect function supports some kind of pictures with special effects as below. It is controlled by I<sup>2</sup>C bus commands. Normal / Monochrome / Negative / Sepia / Emboss / Sketch #### 9.5. Dynamic range adjustment Dynamic range adjustment function supports programmable black level adjustment, high luminance level signal compression and others. #### 9.6. Gamma correction Gamma correction function supports fixed gamma tables only. Fixed gamma table coefficients are 0.45, 0.55, and 0.65. V0.21 Dec. 12, 2008 13/40 #### 9.7. Auto luminance control Auto luminance control (ALC) function is also called Auto Exposure (AE) control. It enables the system to adjust the electrical shutter speed, digital gain and analog gain to adapt to the ambient light automatically to achieve proper brightness of the image. The luminance convergence level, sampling location, EV shift and others can be controlled via $I^2C$ bus. It also has manual mode. #### 9.8. Analog gain control Analog gain control is used to adjust the gain of the amplifier of pixel cell. It is often used in dark environment to increase brightness of the image automatically. It also has manual mode. #### 9.9. White balance Two modes are available for white balance control under different lighting conditions; manual white balance control and auto white balance control. In manual white balance control mode, it can specify the gain for each color to achieve special effects. In auto white balance control mode, the system supports the gain setting for the white balance based on limit conditions (such as sampling area and range of gain) specified by the user via $I^2C$ bus. #### 9.10. Auto flicker detection and correction Auto flicker detection and correction function can correct a fluorescent flicker for both AC 50Hz and 60Hz automatically. However, it is impossible to detect a flicker when shutter speed is faster than 1/100s (Very brighter condition). #### 9.11. Statistical data output ALC statistical data are calculated in ISP every frame continuously. The region for calculating is selectable from all area, center only and center weighted mode. The statistical data can be read via $I^2C$ bus in read mode. AWB statistical data is also calculated in ISP every frame continuously. #### 9.12. Color separation Color separation function separates color from sensor bayer arrangement. #### 9.13. Color matrix Color matrix can adjust each color via I<sup>2</sup>C bus. It can control 6 factors. #### 9.14. Edge enhancement Edge enhancement can emphasize edges in an image. It can be set V edge and H edge independently. It also can adjust an enhancement level via I<sup>2</sup>C bus. V0.21 Dec. 12, 2008 14/40 #### 9.15. Brightness and contrast Brightness and Contrast can be adjusted via I<sup>2</sup>C bus. #### 9.16. Lens shading correction The lens shading function can change the pixel gain of off center area to compensate the loss caused by lens shading effect. The correction gain and starting location are programmable across the shading area via $I^2C$ bus. It can be set V and H separately. #### 9.17. Blemish correction Blemish correction supports to correct fixed white and black pixels automatically. #### 9.18. Test charts For connection test, it has built-in color bar charts, color/grayscale ramp charts and others. #### 9.19. Test pattern output For connection test of input/output terminals, it is available to output 1/0 value via I<sup>2</sup>C bus. V0.21 Dec. 12, 2008 15/40 ## 10. Timing Chart #### 10.1. Power management modes Figure 5 Power management states | Mode | Comment | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------| | OPERATING MDOE | All circuits are active. | | STANDBY MODE | Internal digital circuits and clock control circuits are Disable for low power consumption while STANDBY and SLEEP registers are set to "0". | | POWER DOWN MODE | All power are set. Clock is not provided. | | POWER OFF MDOE | All power supplies are turned off . | Table 8 Power management mode V0.21 Dec. 12, 2008 16/40 #### 10.2. Power on/off sequence #### 10.2.1. Power on sequence (w/ built-in regulator) Figure 6.1 Power on sequence (w/ built-in regulator) #### 10.2.2. Power off sequence (w/ built-in regulator) Figure 6.2 Power off sequence (w/ built-in regulator) V0.21 Dec. 12, 2008 17/40 #### 10.3. Output signal waveform It can be output DCLK during blanking pulse low. It means DCLK is output continuously. Figure 7 Example of output waveform (VGA output) ## 11. Register descriptions Slave address = 7Ch/7Dh | Sub<br>Add.<br>(Hex) | bit | s = 7Ch/7Dh<br>Register name | Description | Read<br>only or<br>R/W | Default<br>(Hex) | |----------------------|------|------------------------------|---------------------------------------------------------------------------------------------|------------------------|------------------| | 00 | D7-0 | VER_NUM [7:0] | Chip version identification | R | 48 | | 01 | D7-0 | VER_NUM[15:8] | | R | 10 | | 02 | D7-0 | ALCDATA[7:0] | Shows internal ALC accumulated data. (Lower bits) | R | 00 | | 03 | D7 | ALC_AC5060 | Shows internal detection result on Flicker detection. Oh: 50Hz detected 1h: 60Hz detected | R | 00 | | | D6-4 | ALC_LES_MODE[2:0] | Shows current LES mode. | | | | | D3-2 | Reserved | Reserved | | | | | D1-0 | ALCDATA[9:8] | Shows internal ALC accumulated data. (Upper bits) | | | | 04 | D7-0 | ALC_AGOUT[7:0] | Shows the analog gain status of ALC. (Lower bits) | R | 00 | | 05 | D7-4 | Reserved | Reserved | R | 00 | | | D3-0 | ALC_AGOUT[11:8] | Shows the analog gain status of ALC. (Upper bits) | | | | 06 | D7-0 | ALC_DGOUT[7:0] | Shows the digital gain status of ALC. | R | 00 | | 07 | | ALC_ESOUT[7:0] | Shows the accumulated number of electrical shutter lines. (Lower bits) | R | 00 | | 08 | D7-6 | Reserved | Reserved | R | 00 | | | | ALC_ESOUT[13:8] | Shows the accumulated number of electrical shutter lines. (Upper bits) | | | | 09 | D7-0 | AWB_UOUT[7:0] | Shows the accumulated value of U signal referred as AWB. | R | 00 | | 0A | D7-0 | AWB_UOUT[15:8] | (Lower bits) | R | 00 | | 0B | D7-0 | AWB_UOUT[23:16] | | R | 00 | | 0C | D7-6 | Reserved | Reserved | R | 00 | | | D5-0 | AWB_UOUT[29:24] | Shows the accumulated value of U signal referred as AWB. (Upper bits) | | | | 0D | D7-0 | AWB_VOUT[7:0] | Shows the accumulated value of V signal referred as AWB. | R | 00 | | 0E | D7-0 | AWB_VOUT[15:8] | (Lower bits) | R | 00 | | 0F | | AWB_VOUT[23:16] | | R | 00 | | 10 | | Reserved | Reserved | R | 00 | | | | AWB_VOUT[29:24] | Shows the accumulated value of V signal referred as AWB. (Upper bits) | | | | 11 | D7-0 | AWB_PIXOUT[7:0] | Shows the number of pixels referred as AWB. (Lower bits) | R | 00 | | 12 | | AWB_PIXOUT[15:8] | | R | 00 | | 13 | | Reserved | Reserved | R | 00 | | | | AWB_PIXOUT[18:16] | Shows the number of pixels referred as AWB. (Upper bits) | | | | 14 | | AWB_RGOUT[7:0] | Shows the R gain for white balance. | R | 00 | | 15 | | AWB_GGOUT[7:0] | Shows the G gain for white balance. | R | 00 | | 16 | | AWB_BGOUT[7:0] | Shows the B gain for white balance. | R | 00 | | 17 | | Reserved | Reserved | R | 00 | | 18 | | STANDBY | Software standby mode SW 0h: Standby 1h: Normal | R/W | 9C | | | D6-0 | Reserved | Reserved | ] | | | 19 | | Reserved | Reserved | R/W | 04 | | 1A | | VCO_STP_X | VCOPLL core SW Oh: Stop 1h: Active | R/W | 90 | | | D6-0 | Reserved | Reserved | | | | 1B | | Reserved | Reserved | R/W | 00 | | | | CKREF_DIV[3:0] | PLL divider control for reference clock (EXTCLK) 0h: 1/5 Fh: 1/20 | | | | 1C | D7-0 | Reserved | Reserved | R/W | 00 | V0.21 Dec. 12, 2008 19/40 | D7-5 Reserved | Sub<br>Add.<br>(Hex) | bit | Register name | Description | Read<br>only or<br>R/W | Default<br>(Hex) | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------| | D3-0 Reserved Reserved R/W 64 | 1D | D7-5 | Reserved | Reserved | R/W | 00 | | Tell D7-0 CKVAR_DIV[7-0] PLL divider control (Lower bits) O00h-00Fi: Not available O10h: 1/16 1FFh: 1/511 R/W 64 O00h-00Fi: Not available O10h: 1/16 1FFh: 1/511 R/W O1 O10h: 1/16 O1 | | D4 | EXTCLK_THROUGH | _ | | | | D7-1 Reserved Reserved RW O1 | | D3-0 | Reserved | Reserved | | | | 1F | 1E | D7-0 | CKVAR_DIV[7:0] | PLL divider control (Lower bits) | R/W | 64 | | D0 CKVAR_DIV[8] PLL divider control (MSB). See Sub-address 1Eh. | | | | | | | | D7-6 VCO_DIV[1:0] VCO clock divider control Oh: 1/8 h: 1/4 2h: 1/2 3h: 1 | 1F | D7-1 | Reserved | | R/W | 01 | | D7-6 VCO_DIV[1:0] VCO clock divider control Oh: 1/8 h: 1/4 2h: 1/2 3h: 1 | | D0 | CKVAR DIV[8] | PLL divider control (MSB). See Sub-address 1Eh. | | | | D3-0 Reserved | 20 | | | VCO clock divider control | R/W | C0 | | D7-0 | | | | 0h: VCO (Normal) 1h: Reserved | | | | D7 VFLIP | | D3-0 | Reserved | Reserved | | | | Discription | 21 | | | Reserved | R/W | 0B | | D5-3 Reserved Re | 22 | D7 | VFLIP | · | R/W | 07 | | D2-0 | | D6 | HFLIP | · | | | | D2-0 | | D5-3 | Reserved | | | | | D7-0 | | | | <u> </u> | | | | 24 D7-1 Reserved R/W 00 D0 H_COUNT[8] Total number of horizontal pixels per line, including effective and blanking pixels (MSB) See Sub-address 23h. R/W 42 25 D7-0 V_COUNT[7:0] Total number of vertical lines per frame, including effective and blanking lines (Lower bits) [Total V-line / frame] = V_COUNT[10:0] x 8 000h-041h: Not available 042h: 528 lines (Default) 7FFh: 16376 lines R/W 00 26 D7-3 Reserved Reserved R/W 00 27 D7-0 Reserved R/W 00 28 D7-0 Reserved R/W 00 29 D7-0 Reserved R/W 00 29 D7-0 Reserved R/W 00 29 D7-0 Reserved R/W 00 29 D7-0 Reserved R/W 83 2A D7-0 Reserved R/W 84 2B D7-0 Reserved R/W 84 2B D7-0 Reserved R/W AE <t< td=""><td>23</td><td>D7-0</td><td>H_COUNT[7:0]</td><td>Total number of horizontal pixels per line, including effective and blanking pixels (Lower bits) [Total H-pix / line] = H_COUNT[8:0] x 8 000h-095h: Not available 096h: 1200 pixels (Default)</td><td>R/W</td><td>96</td></t<> | 23 | D7-0 | H_COUNT[7:0] | Total number of horizontal pixels per line, including effective and blanking pixels (Lower bits) [Total H-pix / line] = H_COUNT[8:0] x 8 000h-095h: Not available 096h: 1200 pixels (Default) | R/W | 96 | | D0 | 24 | D7-1 | Reserved | | R/W | 00 | | 25 D7-0 V_COUNT[7:0] Total number of vertical lines per frame, including effective and blanking lines (Lower bits) [Total V-line / frame] = V_COUNT[10:0] x 8 000h-041h: Not available 0042h: 528 lines (Default) 7FFh: 16376 lines R/W 00 26 D7-3 Reserved Reserved R/W 00 D2-0 V_COUNT[10:8] Total number of vertical lines per frame, including effective and blanking lines (Upper bits) See Sub-address 25h. R/W 00 27 D7-0 Reserved Reserved R/W 00 28 D7-0 Reserved Reserved R/W 00 29 D7-0 Reserved Reserved R/W 00 29 D7-0 Reserved Reserved R/W 84 2B D7-0 Reserved Reserved R/W 84 2B D7-0 Reserved Reserved R/W 42 2C D7-0 Reserved Reserved R/W 21 2D D7-0 Reserved Reserved R/W 00 2E D7-0 Reserved Reserved R/W 7D 30 D | | | | | | | | D2-0 V_COUNT[10:8] Total number of vertical lines per frame, including effective and blanking lines (Upper bits) See Sub-address 25h. 27 D7-0 Reserved R/W 00 28 D7-0 Reserved R/W 00 29 D7-0 Reserved R/W 83 2A D7-0 Reserved R/W 84 2B D7-0 Reserved R/W AE 2C D7-0 Reserved R/W 21 2D D7-0 Reserved R/W 00 2E D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 19 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | 25 | D7-0 | V_COUNT[7:0] | Total number of vertical lines per frame, including effective and blanking lines (Lower bits) [Total V-line / frame] = V_COUNT[10:0] x 8 000h-041h: Not available 042h: 528 lines (Default) | R/W | 42 | | 27 D7-0 Reserved R/W 00 28 D7-0 Reserved R/W 00 29 D7-0 Reserved R/W 83 2A D7-0 Reserved R/W 84 2B D7-0 Reserved R/W AE 2C D7-0 Reserved R/W 21 2D D7-0 Reserved R/W 00 2E D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 19 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | 26 | D7-3 | Reserved | Reserved | R/W | 00 | | 28 D7-0 Reserved R/W 00 29 D7-0 Reserved R/W 83 2A D7-0 Reserved R/W 84 2B D7-0 Reserved R/W AE 2C D7-0 Reserved R/W 21 2D D7-0 Reserved R/W 00 2E D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 7D 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 89 | | D2-0 | V_COUNT[10:8] | | | | | 28 D7-0 Reserved R/W 00 29 D7-0 Reserved R/W 83 2A D7-0 Reserved R/W 84 2B D7-0 Reserved R/W AE 2C D7-0 Reserved R/W 21 2D D7-0 Reserved R/W 00 2E D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 7D 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 89 | 27 | D7-0 | Reserved | , , , , , | R/W | 00 | | 29 D7-0 Reserved R/W 83 2A D7-0 Reserved R/W 84 2B D7-0 Reserved R/W AE 2C D7-0 Reserved R/W 21 2D D7-0 Reserved R/W 00 2E D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 19 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | | | | | | | | 2A D7-0 Reserved R/W 84 2B D7-0 Reserved R/W AE 2C D7-0 Reserved R/W 21 2D D7-0 Reserved R/W 00 2E D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 19 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | | | | | | | | 2B D7-0 Reserved R/W AE 2C D7-0 Reserved R/W 21 2D D7-0 Reserved R/W 00 2E D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 19 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | <b>—</b> | | | | | | | 2C D7-0 Reserved R/W 21 2D D7-0 Reserved R/W 00 2E D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 19 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | | | | | | | | 2D D7-0 Reserved R/W 00 2E D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 19 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | | | | | | | | 2E D7-0 Reserved R/W 04 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 19 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | | | | _ | | | | 2F D7-0 Reserved R/W 7D 30 D7-0 Reserved R/W 19 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | | | | | | | | 30 D7-0 Reserved R/W 19 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | | | | | | | | 31 D7-0 Reserved R/W 88 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | | | | | | | | 32 D7-0 Reserved R/W 88 33 D7-0 Reserved R/W 09 | <b>—</b> | | | | | | | 33 D7-0 Reserved Reserved R/W 09 | | | | | | | | | | | | | | | | | 34 | | | Reserved | R/W | 6C | | Sub | | | | Read | Dofault | |----------|-------|----------------------|-------------------------------------------------|------------|------------------| | Add. | bit | Register name | Description | only or | Default<br>(Hex) | | (Hex) | DIL | | | R/W | (IICA) | | 35 | D7-0 | Reserved | Reserved | R/W | 00 | | 36 | | Reserved | Reserved | R/W | 0C | | 37 | | Reserved | Reserved | R/W | 22 | | 38 | | Reserved | Reserved | R/W | 0B | | 39 | | Reserved | Reserved | R/W | AA | | 3A | | Reserved | Reserved | R/W | 0A | | 3B | | Reserved | Reserved | R/W | 84 | | 3C | | Reserved | Reserved | R/W | 03 | | 3D | | Reserved | Reserved | R/W | 10 | | 3E | | Reserved | Reserved | R/W | 4C | | 3F | | Reserved | Reserved | R/W | 1D | | 40 | | Reserved | Reserved | R/W | 14 | | 41 | | Reserved | Reserved | R/W | 05 | | 42 | | Reserved | Reserved | R/W | 12 | | 43 | | Reserved | Reserved | R/W | B0 | | 44 | | Reserved | Reserved | R/W | 3F | | 45 | | Reserved | Reserved | R/W | 7F | | 46 | | Reserved | Reserved | R/W | 44 | | 47 | | Reserved | Reserved | R/W | 44 | | 48 | | Reserved | Reserved | R/W | 00 | | 49 | | Reserved | Reserved | R/W | E8 | | 4A | | Reserved | Reserved | R/W | 00 | | 4B<br>4C | | Reserved<br>Reserved | Reserved | R/W<br>R/W | 9F<br>C0 | | 4D | | Reserved | Reserved | R/W | 24 | | 4E | | Reserved | Reserved Reserved | R/W | 52 | | 4F | | Reserved | Reserved | R/W | 71 | | 50 | | Reserved | Reserved | R/W | 0E | | 51 | | Reserved | Reserved | R/W | 00 | | 52 | | Reserved | Reserved | R/W | 00 | | 53 | | TP_MODE[4:0] | Test pattern selection | R/W | 0E | | 33 | D1-3 | 11 _MODE[4.0] | 00h : Normal | 10/00 | OL. | | | | | 01h-06h : Normal picture + Cross line | | | | | | | 07h : Reserved | | | | | | | 08h : Frame | | | | | | | 09h-10h : Color-bar | | | | | | | 11h-17h : Gray scale (with color) | | | | | | | 18h : Color-bar (Horizontal ramp) | | | | | | | 19h-1Fh : Horizontal and vertical ramp | | | | | | Reserved | Reserved | | | | | D0 | TPG_LINE_SW | Test pattern of Center cross line | | | | | | | 0h: OFF 1h: ON | _ | | | 54 | | Reserved | Reserved | R/W | 08 | | 55 | | Reserved | Reserved | R/W | 14 | | 56 | | Reserved | Reserved | R/W | 84 | | 57 | | Reserved | Reserved | R/W | 30 | | 58 | | Reserved | Reserved | R/W | 80 | | 59 | | Reserved | Reserved | R/W | 80 | | 5A | | Reserved | Reserved | R/W | 00 | | 5B | | Reserved | Reserved | R/W | 06 | | 5C | 7-4 ט | LINE_RLV[3:0] | Red level setting for Center cross test pattern | R/W | 50 | | | D2 2 | Deceminal | Oh: Min. Ch-Fh: Max. | - | | | | D3-0 | Reserved | Reserved | L | | V0.21 Dec. 12, 2008 21/40 | Sub | | | | Read | Default | |------------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------|-------------|---------| | Add. (Hex) | bit | Register name | Description | only or R/W | (Hex) | | 5D | D7-4 | LINE_GLV[3:0] | Green level setting for Center cross test pattern 0h: Min. Ch-Fh: Max. | R/W | A5 | | | D3-0 | Reserved | Reserved | | | | 5E | D7-4 | LINE_BLV[3:0] | Blue level setting for Center cross test pattern Oh: Min. Ch-Fh: Max. | R/W | 5A | | | D3-0 | Reserved | Reserved | | | | 5F | D7-0 | Reserved | Reserved | R/W | B0 | | 60 | D7-0 | Reserved | Reserved | R/W | 00 | | 61 | D7-0 | Reserved | Reserved | R/W | 1B | | 62 | | Reserved | Reserved | R/W | 4E | | 63 | D7-0 | Reserved | Reserved | R/W | 04 | | 64 | D7 | LDNR_SW | Random noise reduction SW Oh: OFF 1h: ON | R/W | 90 | | | D6-0 | Reserved | Reserved | | | | 65 | D7-0 | AGMIN_LDNR_WIDTH[7:0] | Slice level setting for Noise reduction while Analog gain condition is min. (=under high light) 00h: Min. FFh: Max. | R/W | 30 | | 66 | D7-0 | AGMAX_LDNR_WIDTH[7:0] | Slice level setting for Noise reduction while Analog gain condition is max. (=under low light) 00h: Min. FFh: Max. | R/W | 30 | | 67 | D7-0 | AGMIN_LDNR_MP[7:0] | Gain setting for Noise reduction while Analog gain condition is min. (=under high light) 00h: Min. FFh: Max. | R/W | 66 | | 68 | D7-0 | AGMAX_LDNR_MP[7:0] | Gain setting for Noise reduction while Analog gain condition is max. (=under low light) 00h: Min. FFh: Max. | R/W | 66 | | 69 | D7-0 | Reserved | Reserved | R/W | C0 | | 6A | | Reserved | Reserved | R/W | 30 | | 6B | | Reserved | Reserved | R/W | 30 | | 6C | | Reserved | Reserved | R/W | 10 | | 6D | D7-0 | Reserved | Reserved | R/W | 30 | | 6E | D7-0 | Reserved | Reserved | R/W | AB | | 6F | D7-0 | Reserved | Reserved | R/W | 30 | | 70 | | AGMIN_BLACK_ADJ[7:0] | Fine setting for Black level while Analog gain condition is min. 00h: Min. FFh: Max. | R/W | 80 | | 71 | D7-0 | AGMAX_BLACK_ADJ[7:0] | Fine setting for Black level while Analog gain condition is max. 00h: Min. FFh: Max. | R/W | 80 | | 72 | D7-0 | IDR_SET[7:0] | Saturation level setting 00h: 100% 55h: 130% FFh: 200% | R/W | 55 | | 73 | D7-0 | PWB_RG[7:0] | Preset WB setting for R pixels 00h: x1 80h: x2 FFh: x3 | R/W | 00 | | 74 | D7-0 | PWB_GRG[7:0] | Preset WB setting for Gr pixels 00h: x1 80h: x2 FFh: x3 | R/W | 04 | | 75 | D7-0 | PWB_GBG[7:0] | Preset WB setting for Gb pixels 00h: x1 80h: x2 FFh: x3 | | 04 | | 76 | D7-0 | PWB_BG[7:0] | Preset WB setting for B pixels 00h: x1 80h: x2 FFh: x3 | | 62 | | 77 | D7-0 | Reserved | Reserved | R/W | 00 | | 78 | | LSSC_SW | Lens shading correction SW 0h: OFF 1h: ON | R/W | 80 | | | D6-0 | Reserved | Reserved | | | | 79 | | Reserved | Reserved | R/W | 52 | | 7A | D7-0 | Reserved | Reserved | R/W | 4F | | Sub | | | | Read | Default | |---------------|------|----------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------|---------| | Add.<br>(Hex) | bit | Register name | Description | only or R/W | (Hex) | | 7B | D7-0 | LSSC_LEFT_RG[7:0] | R gain on the left side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 7C | D7-0 | LSSC_LEFT_GG[7:0] | G gain on the left side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 7D | D7-0 | LSSC_LEFT_BG[7:0] | B gain on the left side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 7E | D7-0 | LSSC_RIGHT_RG[7:0] | R gain on the right side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 7F | D7-0 | LSSC_RIGHT_GG[7:0] | G gain on the right side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 80 | D7-0 | LSSC_RIGHT_BG[7:0] | B gain on the right side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 81 | D7-0 | LSSC_TOP_RG[7:0] | R gain on the top side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 82 | D7-0 | LSSC_TOP_GG[7:0] | G gain on the top side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 83 | D7-0 | LSSC_TOP_BG[7:0] | B gain on the top side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 84 | D7-0 | LSSC_BOTTOM_RG[7:0] | R gain on the bottom side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 85 | D7-0 | LSSC_BOTTOM_GG[7:0] | G gain on the bottom side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 86 | D7-0 | LSSC_BOTTOM_BG[7:0] | B gain on the bottom side for Lens shading correction 00h: Min. FFh: Max. | R/W | 00 | | 87 | | Reserved LSSC_MP_MODE[1:0] | Reserved Gain setting for Lens shading correction 0h: x1/8 1h: x1/4 2h: x1/2 3h: x1 | R/W | 01 | | 88 | D7-0 | Reserved | Reserved | R/W | 00 | | 89 | | Reserved | Reserved | R/W | 00 | | 8A | D7-0 | PP_BLACK_ADJ[7:0] | Black level setting after Lens shading correction 00h: Min. FFh: Max. | R/W | 40 | | 8B | D7-0 | Reserved | Reserved | R/W | 09 | | 8C | D7-0 | Reserved | Reserved | R/W | E0 | | 8D | | Reserved | Reserved | R/W | C0 | | 8E | | Reserved | Reserved | R/W | 80 | | 8F | | Reserved | Reserved | R/W | C0 | | 90 | | Reserved | Reserved | R/W | 80 | | 91 | | ANR_SW | Noise reduction SW 0h: OFF 1h: ON | R/W | 80 | | | | Reserved | Reserved | | | | 92 | D7-0 | AGMIN_ANR_WIDTH[7:0] | Slice level setting for Noise reduction while Analog gain condition is min. | R/W | 80 | | 93 | D7-0 | AGMAX_ANR_WIDTH[7:0] | 00h: Min. FFh: Max. Slice level setting for Noise reduction while Analog gain condition is max. 00h: Min. FFh: Max. | R/W | 80 | | 94 | D7-0 | AGMIN_ANR_MP[7:0] | Gain setting for Noise reduction while Analog gain condition is min. | R/W | 40 | | 95 | D7-0 | AGMAX_ANR_MP[7:0] | Gain setting for Noise reduction while Analog gain condition is max. | R/W | 40 | | 96 | D7 | DTL_SW | 00h: Min. FFh: Max. Edge enhancement SW 0h: OFF 1h: ON | R/W | 80 | | | D6-0 | Reserved | Reserved | | | | | 200 | 1 10001 400 | 1.1000.100 | | 1 | | Sub | | D | Posister name Description | | Default | |---------------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------|-------------|---------| | Add.<br>(Hex) | bit | Register name | Description | only or R/W | (Hex) | | 97 | D7-0 | AGMIN_HDTL_NC[7:0] | Coring level setting for Horizontal edge enhancement while Analog gain condition is min. 00h: Min. FFh: Max. | R/W | 07 | | 98 | D7-0 | AGMIN_VDTL_NC[7:0] | Coring level setting for Vertical edge enhancement while Analog gain condition is min. 00h: Min. FFh: Max. | R/W | 03 | | 99 | D7-0 | AGMAX_HDTL_NC[7:0] | Coring level setting for Horizontal edge enhancement while Analog gain condition is max. 00h: Min. FFh: Max. | R/W | 07 | | 9A | D7-0 | AGMAX_VDTL_NC[7:0] | Coring level setting for Vertical edge enhancement while Analog gain condition is max. 00h: Min. FFh: Max. | R/W | 03 | | 9B | D7-0 | AGMIN_HDTL_MG[7:0] | Edge enhancement gain setting to Horizontal edges toward black while Analog gain condition is min. 00h: Min. FFh: Max. | R/W | 80 | | 9C | D7-0 | AGMIN_HDTL_PG[7:0] | Edge enhancement gain setting for Horizontal edges toward white while Analog gain condition is min. 00h: Min. FFh: Max. | R/W | 20 | | 9D | D7-0 | AGMIN_VDTL_MG[7:0] | Edge enhancement gain setting for Vertical edges toward black while Analog gain condition is min. 00h: Min. FFh: Max. | R/W | 40 | | 9E | D7-0 | AGMIN_VDTL_PG[7:0] | Edge enhancement gain setting for Vertical edges toward white while Analog gain condition is min. 00h: Min. FFh: Max. | | 10 | | 9F | D7-0 | AGMAX_HDTL_MG[7:0] | Edge enhancement gain setting for Horizontal edges toward black while Analog gain condition is max. 00h: Min. FFh: Max. | R/W | 80 | | A0 | D7-0 | AGMAX_HDTL_PG[7:0] | Edge enhancement gain setting for Horizontal edges toward white while Analog gain condition is max. 00h: Min. FFh: Max. | R/W | 20 | | A1 | D7-0 | AGMAX_VDTL_MG[7:0] | Edge enhancement gain setting for Vertical edges toward black while Analog gain condition is max. 00h: Min. FFh: Max. | R/W | 40 | | A2 | D7-0 | AGMAX_VDTL_PG[7:0] | Edge enhancement gain setting for Vertical edges toward white while Analog gain condition is max. 00h: Min. FFh: Max. | R/W | 10 | | A3 | D7-0 | PE_HVDTL_G[7:0] | Edge enhancement gain setting for Picture effect mode. It's valid while PIC_EFFECT = 5h, 6h or 7h. 00h: Min. FFh: Max. | R/W | 80 | | A4 | | HCBC_SW Reserved | Horizontal carrier boost correction SW Oh: OFF 1h: ON Reserved | R/W | 82 | | A5 | | AGMIN_HCBC_G[7:0] | Gain setting for Horizontal carrier boost correction while Analog gain condition is min. 00h: Min. FFh: Max. | R/W | 55 | | A6 | D7-0 | AGMAX_HCBC_G[7:0] | Gain setting for Horizontal carrier boost correction while Analog gain condition is max. 00h: Min. FFh: Max. | R/W | 55 | | A7 | D7-0 | Reserved | Reserved | R/W | 80 | | A8 | | Reserved | Reserved | R/W | 80 | | A9 | D7-0 | Reserved | Reserved | R/W | 80 | | Sub | | | | Read | Default | |---------------|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------| | Add.<br>(Hex) | bit | Register name | Description | only or R/W | (Hex) | | AA | D7 | LMCC_BMG_SEL | B-G coefficient polarity SW for Color matrix 0h: B-G 1h: G-B | R/W | 09 | | | D6 | LMCC_BMR_SEL | B-R coefficient polarity SW for Color matrix 0h: B-R 1h: R-B | | | | | D5 | Reserved | Reserved | ĺ | | | | D4 | LMCC_GMB_SEL | G-B coefficient polarity SW for Color matrix 0h: G-B 1h: B-G | | | | | D3 | LMCC_GMR_SEL | G-R coefficient polarity SW for Color matrix 0h: G-R 1h: R-G | | | | | D2 | Reserved | Reserved | | | | | D1 | LMCC_RMB_SEL | R-B coefficient polarity SW for Color matrix 0h: R-B 1h: B-R | | | | | D0 | LMCC_RMG_SEL | R-G coefficient polarity SW for Color matrix 0h: R-G 1h: G-R | | | | AB | D7-0 | LMCC_RMG_G[7:0] | R-G gain setting for Color matrix 00h: x0/256 FFh: x255/256 | R/W | 04 | | AC | D7-0 | LMCC_RMB_G[7:0] | R-B gain setting for Color matrix 00h: x0/256 FFh: x255/256 | R/W | 10 | | AD | D7-0 | LMCC_GMR_G[7:0] | G-R gain setting for Color matrix<br>00h: x0/256 FFh: x255/256 | R/W | 04 | | AE | D7-0 | LMCC_GMB_G[7:0] | G-B gain setting for Color matrix 00h: x0/256 FFh: x255/256 | R/W | 08 | | AF | D7-0 | LMCC_BMR_G[7:0] | B-R gain setting for Color matrix<br>00h: x0/256 FFh: x255/256 | R/W | 40 | | В0 | D7-0 | LMCC_BMG_G[7:0] | B-G gain setting for Color matrix 00h: x0/256 FFh: x255/256 | R/W | 40 | | B1 | D7-6 | GAM_SW[1:0] | Gamma correction SW and gain setting 0h: OFF 1h: 0.65 2h: 0.55 3h: 0.45 | R/W | 40 | | | D5-2 | Reserved | Reserved | | | | | D1 | YUVM_AWBDISP_SW | AWB test display SW. This register is used with IPIX_DISP_SW=1. 0h: OFF 1h: ON | | | | | D0 | Reserved | Reserved | | | | B2 | | Reserved | Reserved | R/W | 4D | | | | R_MATRIX[6:0] | R matrix coefficient for Y signal generating Y = (R_MATRIX[6:0] / 256) R + (B_MATRIX[6:0] / 256) B + ((256 - R_MATRIX[6:0] - B_MATRIX[6:0]) / 256) G The value When 00h is as same as one when 01h. | | | | В3 | D7 | Reserved | Reserved | R/W | 1C | | | | B_MATRIX[6:0] | B matrix coefficient for Y signal generating Y = (R_MATRIX[6:0] / 256) R + (B_MATRIX[6:0] / 256) B + ((256 - R_MATRIX[6:0] - B_MATRIX[6:0]) / 256) G | | | | B4 | D7 | UVG_SEL | The value When 00h is as same as one when 01h. UV gain SW 0h: x0.5 1h: x1.0 | R/W | C8 | | | D6 | BRIGHT_SEL | Brightness adjusting range SW | - | | | | D5-3 | Reserved | 0h: -/+127/10bit 1h: -/+1016/10bit Reserved | 1 | | | | | PIC_EFFECT[2:0] | Picture effect mode SW | 1 | | | | | | 0h: Normal 1h: Monochrome | | | | | | | 2h: Sepia (Mono) 3h: Sepia (Color) | | | | | | | 4h: Negative 5h: Emboss | | | | - F- | D7.0 | CONTRACTIZ 63 | 6h: Black board sketch 7h: White board sketch | DAA | 40 | | B5 | ט-1ט | CONTRAST[7:0] | Contrast setting for Y signal00h: x0 FFh: x4 | R/W | 40 | V0.21 Dec. 12, 2008 25/40 | Sub<br>Add. | bit | Register name | Description | | Default<br>(Hex) | |-------------|-------|-----------------|---------------------------------------------------------------------------------------------|--------|------------------| | (Hex) | | | | R/W | * * | | В6 | D7-0 | BRIGHT[7:0] | Brightness setting for Y signal | R/W | 80 | | D.7 | D7.0 | December | 00h: -128 80h: -/+0 FFh: +127 | DAM | 00 | | B7 | | Reserved | Reserved | R/W | 00 | | B8 | | Reserved | Reserved | R/W | FF<br>40 | | В9 | ט-יען | U_GAIN[7:0] | Gain setting for U signal | R/W | 48 | | BA | D7-0 | V_GAIN[7:0] | U = (B - Y) / 128 x U_GAIN[7:0] Gain setting for U signal | R/W | 5B | | | D1-0 | V_0/1114[7:0] | $V = (R - Y) / 128 \times V \_GAIN[7:0]$ | 1000 | J | | BB | D7-0 | SEPIA_US[7:0] | DC offset level setting for U signal for Sepia effect picture 00h: -128 80h: -/+0 FFh: +127 | R/W | 78 | | ВС | D7-0 | SEPIA_VS[7:0] | DC offset level setting for V signal for Sepia effect picture 00h: -128 80h: -/+0 FFh: +127 | R/W | 90 | | BD | D7-0 | U_CORING[7:0] | Coring level setting for U signal (small signal will be | R/W | 03 | | | | | compressed) | | | | | | | 00h: Min. FFh: Max. | | | | BE | D7-0 | V_CORING[7:0] | Coring level setting for V signal (small signal will be | R/W | 03 | | | | | compressed) | | | | | | | 00h: Min. FFh: Max. | | | | BF | D7 | YDTL_SW | Edge enhancement SW for high frequency components of | R/W | C0 | | | | | Y signal | | | | | | LIV II DE COM | Oh: OFF 1h: ON | | | | | D6 | UVLPF_SW | LPF SW for UV signals | | | | | DE 0 | Reserved | Oh: OFF 1h: ON Reserved | | | | C0 | | YDTL_G[7:0] | Edge enhancement gain setting for high frequency | R/W | 00 | | CU | D1-0 | | components of Y signal | 17/77 | 00 | | | | | 00h: Min. FFh: Max. | | | | C1 | D7-0 | Reserved | Reserved | R/W | 00 | | C2 | | ALC_SW | ALC SW | R/W | 80 | | | | _ | 0h: OFF 1h: ON | | | | | D6 | ALC_LOCK | Holds the exposure condition of ALC | | | | | | | 0h: OFF 1h: ON (Lock) | | | | | D5-0 | Reserved | Reserved | | | | C3 | D7-0 | MES[7:0] | Manual exposure adjusting (Lower bits). It's valid while | R/W | 2C | | | | | ALC_SW = OFF. | | | | | | _ | 0000h: Min. 3FFFh: Max. | | | | C4 | | Reserved | Reserved | R/W | 01 | | | D5-0 | MES[13:8] | Manual exposure adjusting (Upper bits). See Sub-address | | | | C5 | D7 0 | MDG[7:0] | C3h. Manual Digital gain setting | R/W | 00 | | CS | D7-0 | INDG[1.0] | 00h: Min. FFh: Max. | IX/VV | 00 | | C6 | D7-0 | MAG[7:0] | Manual Analog gain setting (Lower bits). It's valid while | R/W | 20 | | 00 | D1-0 | NI/ (O[ / . O] | ALC_SW = OFF. | 1000 | 20 | | | | | 000h: Min. FFFh: Max | | | | C7 | D7-6 | AGCONT_SEL[1:0] | Gain range setting for the changing gains according to AG | R/W | 80 | | | | | condition. This setting affects AGMAX/MIN***G registers. | | | | | | | 0h: Min. 3h: Max. | | | | | D5-4 | Reserved | Reserved | | | | | D3-0 | MAG[11:8] | Manual Analog gain setting (Upper bits). See Sub-address C6h. | | | | C8 | D7-0 | AG_MIN[7:0] | Min. limiter setting for Analog gain for ALC | R/W 20 | | | | | | 00h: Min. FFh: Max. | | | | C9 | D7-0 | AG_MAX[7:0] | Max. limiter setting for Analog gain for ALC | R/W | 0F | | | | | 00h: Min. FFh: Max. | | | V0.21 Dec. 12, 2008 26/40 | Sub<br>Add.<br>(Hex) | bit | Register name | Description | Read<br>only or<br>R/W | Default<br>(Hex) | |----------------------|------|----------------------|-------------------------------------------------------------------------|------------------------|------------------| | CA | D7 | AUTO_LES_SW | Auto long exposure SW | R/W | 03 | | | D0 4 | ALITO LEO MODEIO O | 0h: OFF 1h: ON | | | | | D6-4 | AUTO_LES_MODE[2:0] | Time setting for Auto long exposure mode 0h: Min. (1V) 4h: Max. (16V) | | | | | | | 5h-7h: Not available | | | | | D3-2 | ALC_WEIGHT[1:0] | Weighted ALC measuring mode setting | | | | | | | 0h: All pixels 1h: Central pixels only | | | | | | | 2h: Not available 3h: Central pixels weighted | | | | | D1-0 | FLCK_ADJ[1:0] | This register should be set according to the frame rate for | | | | | | | flicker less condition. | | | | | | | 0h: Frame rate < 3.75 fps 1h: 3.75 =< Frame rate < 7.5 fps | | | | | | | 2h: 7.5 =< Frame rate < 15 fps | | | | | | | 3h: 15 =< Frame rate < 30 fps | | | | СВ | D7-0 | ALC_LV[7:0] | ALC convergence level setting (Lower bits) | R/W | E0 | | | | | 000h: Min. 3FFh: Max. | | | | CC | | Reserved | Reserved | R/W | 11 | | | D1-0 | ALC_LV[9:8] | ALC convergence level setting (Upper bits) See | | | | CD | D7.0 | ALC 11/0/17/01 | Sub-address CBh. | DAM | 0.0 | | CD | D7-0 | ALC_LVW[7:0] | Insensitive range setting for ALC convergence level 00h: Min. FFh: Max. | R/W | 0A | | CE | D7-0 | L64P600S[7:0] | Sets the number of lines for 8/100 sec. (for AC 50Hz) or | R/W | 99 | | 02 | D. 0 | 2011 0000[1.0] | 8/120 sec (for AC 60Hz) (Lower bits) | | | | | | | 866h: 2150 Line (Default) | | | | | | | 867h–FFFh: Invalid | | | | CF | | Reserved | Reserved | R/W | 06 | | | D6-4 | ALC_VWAIT[2:0] | Waiting time setting to stop ALC for a certain time at | | | | | | | condition change Oh: Min. 7h: Max. | | | | | D3-0 | L64P600S[11:8] | Sets the number of lines for 8/100 sec. (Upper bits). See | | | | | D3-0 | 2041 0000[11.0] | Sub-address CEh. | | | | D0 | D7-0 | UPDN_SPD[7:0] | ALC convergence speed setting | R/W | 80 | | | | | 00h: Min. FF Max. | | | | D1 | | Reserved | Reserved | R/W | 20 | | D2 | D7-0 | NEAR_SPD[7:0] | ALC convergence speed setting near the convergence level | R/W | 80 | | | D7.0 | Decembed | 00h: Min. FF Max. | DAM | 20 | | D3<br>D4 | 1 | Reserved<br>AC5060 | Reserved Manual setting for AC50/60Hz. While ACFDET = ON, this | R/W<br>R/W | 30<br>8A | | D4 | 01 | AC3000 | register is set as the initial AC mode setting for Auto flicker | 17/77 | 0.7 | | | | | detection. | | | | | | | 0h: AC 50Hz mode 1h: AC 60Hz mode | | | | | | Reserved | Reserved | | | | | D5-0 | ALC_SAFETY[5:0] | Continuous alteration detection period setting to avoid ALC | | | | | | | restarting for an instant luminance alternation | | | | DE | D7 0 | Pasanyad | 00h: Min. 3Fh: Max. | R/W | 02 | | D5<br>D6 | | Reserved<br>Reserved | Reserved Reserved | R/W | 02<br>4F | | D7 | | Reserved | Reserved | R/W | 08 | | ] | | ACFDET | Auto flicker detection SW | | | | | | | 0h: OFF (Manual setting by AC5060) | | | | | | | 1h: ON (The initial condition is given by AC5060) | | | | | | Reserved | Reserved | | | | D8 | | Reserved | Reserved | R/W | 08 | | D9 | | Reserved | Reserved | R/W | FF<br>01 | | DA | | Reserved | Reserved | R/W | 01 | | DB | טו-ט | Reserved | Reserved | R/W | 00 | | Sub | | | | Read | Default | |------------|------------------|--------------------|---------------------------------------------------------------|-------------|---------| | Add. (Hex) | bit | Register name | Description | only or R/W | (Hex) | | DC | D7-0 | Reserved | Reserved | R/W | 14 | | DD | | Reserved | Reserved | R/W | 00 | | DE | | AWB SW | Auto white balance SW | R/W | 80 | | | | _ | 0h: OFF 1h: ON | | | | | D6 | AWB_LOCK | Holds Auto white balance condition | | | | | | | 0h: OFF (AWB active) 1h: ON (AWB freeze) | | | | | D5-0 | Reserved | Reserved | | | | DF | D7-0 | WB_MRG[7:0] | R gain setting for manual WB | R/W | 80 | | | | | 00h: Min. FFh: Max. | | | | E0 | D7-0 | WB_MGG[7:0] | G gain setting for manual WB | R/W | 80 | | | | | 00h: Min. FFh: Max. | | | | E1 | D7-0 | WB_MBG[7:0] | B gain setting for manual WB | R/W | 80 | | | | | 00h: Min. FFh: Max. | | | | E2 | D7-0 | WB_RBMIN[7:0] | Lower limit gain setting for RB gain on AWB | R/W | 40 | | | 57.0 | IAVD DDAAAVIT OI | 00h: Min. FFh: Max. | D 04/ | | | E3 | D7-0 | WB_RBMAX[7:0] | Upper limit gain setting for RB gain on AWB | R/W | FF | | | D7 | LIEVA CIM | 00h: Min. FFh: Max. Hexagonal color detection gate SW | DAM | 00 | | E4 | D7 | HEXA_SW | Oh: OFF | R/W | 90 | | | | | 1h: ON (Hexagonal gate active) | | | | | D6 | Reserved | Reserved | | | | | | COLGATE_RANGE[1:0] | Range SW for Hexagonal color detection gate setting | | | | | D3- <del>4</del> | COLONIL_INNOL[I.0] | Oh: 1 pixel/step (total range: -127 to 127 pixels) | | | | | | | 1h: 2 pixel/step (total range: -254 to 254 pixels) | | | | | | | 2h: 4 pixel/step (total range: -508 to 508 pixels) | | | | | | | 3h: 8 pixel/step (total range: -1016 to 1016 pixels) | | | | | D3-1 | Reserved | Reserved | | | | | D0 | COLGATE_OPEN | Opens the color detection gate | | | | | | | 0h: OFF (Color gate active) | | | | | | | 1h: ON (Opens gate, Color gate setting invalid) | | | | E5 | D7 | Reserved | Reserved | R/W | 20 | | | D6-0 | RYCUTM[6:0] | Lower limit level setting for R-Y of Hexagonal color | | | | | | | detection gate | | | | | | | 00h: Narrowest FFh: Widest | | | | E6 | D7 | Reserved | Reserved | R/W | 50 | | | D6-0 | RYCUTP[6:0] | Upper limit level setting for R-Y of Hexagonal color | | | | | | | detection gate | | | | | D= | D 1 | 00h: Narrowest FFh: Widest | D 044 | 00 | | E7 | | Reserved | Reserved | R/W | 38 | | | D6-0 | BYCUTM[6:0] | Lower limit level setting for B-Y of Hexagonal color | | | | | | | detection gate | | | | E8 | D7 | Reserved | 00h: Narrowest FFh: Widest | R/W | 20 | | _ E0 | | BYCUTP[6:0] | Reserved Upper limit level setting for B-Y of Hexagonal color | - CV VV | 20 | | | 50-0 | D 1 0 0 11 [0.0] | detection gate | | | | | | | 00h: Narrowest FFh: Widest | | | | E9 | D7-0 | RBCUTL[7:0] | Lower cross point on R-Y axis setting for Hexagonal color | R/W | F0 | | | - 3 | | detection gate | | . 0 | | | | | 80h: Widest 00h: Center 7Fh: Narrowest | | | | EA | D7-0 | RBCUTH[7:0] | Upper cross point on R-Y axis setting for Hexagonal color | R/W | 18 | | | | | detection gate | | | | | | | 80h: Narrowest 00h: Center 7Fh: Widest | | | V0.21 Dec. 12, 2008 28/40 | Sub<br>Add.<br>(Hex) | bit | Register name | Description | Read<br>only or<br>R/W | Default<br>(Hex) | |----------------------|-------------------|----------------------|-------------------------------------------------------------------------------------------------|------------------------|------------------| | EB | D7 | SQ_SW | Square color detection gate SW | R/W | 01 | | | יט | 30_377 | Oh: OFF 1h: ON | 17/77 | 01 | | | D6 | SQ_POL | Color detection mode SW for Square color detection gate | | | | | | | Oh: Subtracts Square gate area from Hexagonal one | | | | | | | 1h: Adds Square gate area to Hexagonal one | | | | | D5-1 | Reserved | Reserved | | | | | D0 | YGATE_SW | Luminance detection gate SW | | | | | | | 0h: OFF (Opens gate) 1h: ON | | | | EC | D7-0 | RYCUTL[7:0] | Lower R-Y level setting for Square color detection gate | R/W | 00 | | ED | D7.0 | DVCLITLI[7:0] | 80h: Widest 00h: Center 7Fh: Narrowest | DAM | 00 | | ED | טר-0 | RYCUTH[7:0] | Upper R-Y level setting for Square color detection gate 80h: Narrowest 00h: Center 7Fh: Widest | R/W | 00 | | EE | D7 0 | BYCUTL[7:0] | 80h: Narrowest 00h: Center 7Fh: Widest Lower B-Y level setting for Square color detection gate | R/W | 00 | | | D1-0 | B1001E[7.0] | 80h: Widest 00h: Center 7Fh: Narrowest | 17/77 | 00 | | EF | D7-0 | BYCUTH[7:0] | Upper B-Y level setting for Square color detection gate | R/W | 00 | | | | | 80h: Narrowest 00h: Center 7Fh: Widest | | | | F0 | D7-0 | YGATE_L[7:0] | Lower luminance level setting for Luminance detection gate | R/W | 30 | | | | | 00h: Lowest (Widest) FFh: Highest (Narrowest) | | | | F1 | D7-0 | YGATE_H[7:0] | Upper luminance level setting for Luminance detection gate | R/W | FF | | | | | 00h: Lowest (Narrowest) FFh: Highest (Widest) | | | | F2 | | Reserved | Reserved | R/W | 00 | | | D5 | IPIX_DISP_SW | Displays the pixels for AWB accumulation. This register is | | | | | | | used with YUVM_AWBDISP_SW=1. | | | | | D4.0 | December | Oh: OFF 1h: ON | | | | F3 | | Reserved<br>Reserved | Reserved | R/W | 08 | | FS | | AWB_U_UPDNLV[4:0] | Reserved Coring level setting for Up/Down detection on B gain of | FC/VV | 06 | | | D <del>4</del> -0 | AVVB_O_OF DINEV[4.0] | AWB | | | | | | | 00h: Low level 1Fh High level | | | | F4 | D7-5 | Reserved | Reserved | R/W | 08 | | | D4-0 | AWB_V_UPDNLV[4:0] | Coring level setting for Up/Down detection on R gain of | | | | | | | AWB | | | | | | | 00h: Low level 1Fh High level | | | | F5 | D7-0 | AWB_WAIT[7:0] | Waiting time setting for Auto white balance | R/W | 10 | | | | | 00h: No waiting time | | | | | | | 80h: 128 frames FEh 254 frames | | | | FC | D7.0 | AMD CDDDLV(7.01 | FFh: Not available | DAM | 00 | | F6 | D7-0 | AWB_SPDDLY[7:0] | Controls AWB convergence time. 00h: Short FFh: Long | R/W | 00 | | F7 | D7-6 | Reserved | 00h: Short FFh: Long Reserved | R/W | 20 | | ' ' | | AWB_SPD[5:0] | AWB convergence speed setting | 1000 | 20 | | | D0 0 | //// D_OI D[0:0] | 00h: Slow FFh: Fast | | | | F8 | D7 | AWB HUE COR | Locks AWB to prevent WB from being unbalance when RB | R/W | 86 | | | | | gain reach upper or lower limit. | • • | | | | | | 0h: OFF 1h: ON | | | | | D6 | Reserved | Reserved | | | | | D5 | AWBSPD_FIX | Fixed AWB convergence speed SW | | | | | | | 0h: Slower near convergence level | | | | | | | 1h: Constant speed | | | | | | Reserved | Reserved | | | | F9 | | Reserved | Reserved | R/W | 00 | | FA | D7-0 | H_START[7:0] | Horizontal picture start position setting | R/W | 41 | | | | | [H start point] = H_START[7:0] x 2 + 1 | | | | Sub<br>Add.<br>(Hex) | bit | Register name | Description | Read<br>only or<br>R/W | Default<br>(Hex) | |----------------------|------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------| | FB | D7 | Reserved | Reserved | R/W | 50 | | | D6-0 | H_WIDTH[6:0] | Horizontal picture size setting [H width] = H_WIDTH[6:0] x 8 | | | | FC | D7-0 | V_START[7:0] | Vertical picture start position setting [V start point] = V_START[7:0] x 2 + 1 | R/W | 0C | | FD | D7-6 | Reserved | Reserved | R/W | 3C | | | D5-0 | V_HEIGHT[5:0] | Vertical picture size setting [V height] = V_HEIGHT[5:0] x 8 | | | | FE | D7-4 | PIC_FORMAT[3:0] | Picture output format setting 0h: Raw-6 (Time shared 10bit) 4h: Raw-8 (Time shared 10bit) 8h: Raw-8 (8bit) 2h, 3h, 6h, 7h, 9h-Fh: Reserved | R/W | 50 | | | D3-0 | Reserved | Reserved | | | | FF | D7 | SLEEP | Software standby setting. Set this register with STANDBY. 0h: ON (Standby) 1h: OFF (Normal) | R/W | 35 | | | D6 | Reserved | Reserved | | | | | D5-4 | PARALLEL_OUTSW[1:0] | Data output test mode SW Oh: Normal 2h: All H 3h: All High-Z | | | | | D3 | DCLK_POL | DCLK output polarity SW Oh: Normal 1h: Inverted | | | | | D2-0 | Reserved | Reserved | | | V0.21 Dec. 12, 2008 30/40 #### 12. Electrical Characteristics #### 12.1. Absolute Maximum Ratings | Items | Symbol | Rating | Unit | |-----------------------------------|-----------------------|-------------------|------| | Power supply voltage | AVDD<br>DVDD<br>IOVDD | -0.3 to 3.6 | V | | | DVDD15<br>AVDD15 | | V | | Input voltage | V <sub>in</sub> | -0.3 to IOVDD+0.3 | | | Input current of protection diode | l <sub>in</sub> | +/- 20 | mA | | Storage temperature | T <sub>stg</sub> | -30 to 85 | °C | The absolute maximum ratings of a semiconductor device are a set of specified parameter values, which must not be exceeded during operation, even for an instant. If any of these rating would be exceeded during operation, the device electrical characteristics may be irreparably altered and the reliability and lifetime of the device can no longer be guaranteed. Moreover, these operations with exceeded ratings may cause break down, damage and/or degradation to any other equipment. Applications using the device should be designed such that each maximum rating will never be exceeded in any operating conditions. Before using, creating and/or producing designs, refer to and comply with the precautions and conditions set forth in this documents. #### 12.2. Operating Conditions | Item | Symbol | | Unit | | | |---------------------------|------------------------|-----------|------|-------|-------| | item | Symbol | Min. | Тур. | Max. | Ullit | | | AVDD | 2.6 | 2.8 | 3.0 | | | | DVDD | 1.7 | 1.8 | 1.9 | | | Power supply voltage | IOVDD *3 | 1,7 | 1.8 | 1.9 | V | | | | 2.6 | 2.8 | 3.0 | | | | DVDD15 *4<br>AVDD15 *4 | 1.4 | 1.5 | 1.6 | | | Input voltage | $V_{in}$ | 0 | - | IOVDD | | | Operating temperature *1 | T <sub>opr</sub> | -20 to 60 | | | °C | | Functional temperature *2 | $T_{func}$ | -30 to 70 | | | | #### Notes: V0.21 Dec. 12, 2008 31/40 <sup>\*1:</sup> Operating temperature is the temperature range that performance is guaranteed. <sup>\*2:</sup> Functional temperature is the temperature range that function is guaranteed, however performance is not guaranteed. <sup>\*3:</sup> The power supply for IOVDD is 1.8V -/+ 0.1V or 2.8V -/+ 0.2V. <sup>\*4</sup> In case the build-in regulator is not used. #### 12.3. DC Characteristics Condition: Ta=25 degree C AVDD=2.8V, DVDD =1.8V, IOVDD=1.8V | Items | | Symbol | Conditions | Min. | Rating<br>Typ. | Max. | Unit | |-----------------------------------------|---------------------------|---------------------------|----------------|-----------|----------------|-----------|------| | | DVDD | I <sub>DVDD NORMAL</sub> | Mayread | - | - | 30 | mA | | | IOVDD | I <sub>IOVDD NORMAL</sub> | Normal, | - | - | 5.1 | mA | | | AVDD | I <sub>AVDD NORMAL</sub> | 30fps, VGA | - | - | 8 | mA | | <b>.</b> . | DVDD | I <sub>DVDD SW STBY</sub> | Standby mode | - | - | 500 | μΑ | | Current | IOVDD | $I_{IOVDD}$ SW STBY | (Software | - | - | 50 | μΑ | | consumption | AVDD | I <sub>AVDD</sub> SW STBY | standby) | - | - | 50 | μΑ | | | DVDD | I <sub>DVDD HW STBY</sub> | Power down | - | - | 10 | μΑ | | | IOVDD | $I_{IOVDD}$ HW STBY | mode (Hardware | - | - | 10 | μΑ | | | AVDD | I <sub>AVDD HW STBY</sub> | standby) | - | - | 10 | μΑ | | EXTCLK input<br>voltage<br>(sine wave)* | Peak to peak voltage | $V_{\sf pp\;CLK}$ | - | 0.5 | - | 1.2 | V | | EXTCLK input | Low level input voltage | V <sub>IL CLK</sub> | - | - | - | IOVDDx0.2 | V | | (square<br>wave) | High level input voltage | $V_{IH\;CLK}$ | - | IOVDDx0.8 | - | - | V | | DATA quitaut | Low level output voltage | V <sub>OL DOUT</sub> | - | - | - | IOVDDx0.2 | V | | DATA output | High level output voltage | $V_{OHDOUT}$ | - | IOVDDx0.8 | - | - | V | | HSYNC, | Low level output voltage | $V_{OL\ SYNC}$ | - | - | - | IOVDDx0.2 | V | | VSYNC<br>output | High level output voltage | $V_{OH\;SYNC}$ | - | IOVDDx0.8 | - | - | V | | DCLK output | Low level output voltage | V <sub>OL DCLK</sub> | - | - | - | IOVDDx0.2 | V | | DCLK output | High level output voltage | $V_{OH\;DCLK}$ | - | IOVDDx0.8 | - | - | V | | RESET input | Low level input voltage | $V_{IL\;RESET}$ | - | - | - | IOVDDx0.2 | V | | KLSL1 IIIput | High level input voltage | $V_{IH\;RESET}$ | - | IOVDDx0.8 | - | - | V | | PWRDWN | Low level input voltage | $V_{\rm IL~PWRDWN}$ | - | - | - | IOVDDx0.2 | V | | input | High level input voltage | $V_{IH\ PWRDWN}$ | - | IOVDDx0.8 | - | - | V | | SCL input | Low level input voltage | $V_{IL\ SCL}$ | - | - | | IOVDDx0.2 | V | | | High level input voltage | $V_{IH\;SCL}$ | - | IOVDDx0.8 | - | - | V | | SDA<br>input/output | Low level input voltage | $V_{\rm IL~SDA}$ | - | - | | IOVDDx0.2 | V | | | High level input voltage | $V_{IH\;SDA}$ | - | IOVDDx0.8 | - | - | V | | **I | Low level output voltage | $V_{OL\;SDA}$ | - | - | - | 0.4 | V | <sup>\*</sup>Note: In case of a sine wave using for EXTCLK, a coupling capacitor is required with the input terminal. #### 12.4. AC Characteristics #### 12.4.1. EXTCLK input conditions | Items | Symbol | Condition | Min. | Тур. | Max. | Unit | |------------------|------------------------|-------------------|-------|------|-------|------| | EXTCLK frequency | f <sub>EXTCLK</sub> | With built-in PLL | 9.0 | - | 26.0 | MHz | | Fall time | $t_{f;CLK}$ | - | - | - | 5 | ns | | Clock duty | DUTY <sub>EXTCLK</sub> | - | 45/55 | - | 55/45 | % | Table 9 EXTCLK input conditions #### Note: In case of a sine wave using for EXTCLK, a coupling capacitor is required with the input terminal. Figure 8 EXTCLK waveform (Sine wave) Figure 9 EXTCLK waveform (Square wave) #### 12.4.2. SDA and SCL | | Symbol | Min. | Max. | Unit | Notes | | |-------------------------------------------------------------------------------------------|-------------------------|-----------------------|------|------|-------|----| | | Clock frequency | f <sub>SCL</sub> | 0 | 400 | KHz | | | | Low period | t <sub>LOW;SCL</sub> | 1.3 | = | μs | | | SCL | High period | t <sub>HIGH;SCL</sub> | 0.6 | - | μs | | | | Rise time | $t_{r;SCL}$ | - | 300 | ns | | | | Fall time | t <sub>f;SCL</sub> | - | 300 | ns | | | CDA | Rise time | $t_{r;SDA}$ | - | 300 | ns | | | SDA | Fall time | t <sub>f;SDA</sub> | - | 300 | ns | *1 | | Hold time(repeated) START condition After this period, the first clock pulse is generated | | t <sub>HD;STA</sub> | 0.6 | - | μs | | | Setup time for a repeated START condition | | t <sub>SU;STA</sub> | 0.6 | - | μs | | | Data | t <sub>HD;DAT</sub> | 0 | - | ns | | | | Data | t <sub>SU;DAT</sub> | 100 | - | ns | | | | Setup time | t <sub>su;sto</sub> | 0.6 | = | μs | | | | Width of spike pulse | Normal | t <sub>SP1</sub> | 0 | 50 | ns | | | | Wake-up from sleep mode | t <sub>SP2</sub> | 0 | 20 | ns | | <sup>\*1)</sup> All values referred to V<sub>IHmin</sub> and V<sub>ILmax</sub> levels Table 10 SDA and SCL Figure 10 SDA and SCL ### 12.4.3. DATA7 to DATA0, DCLK, HSYNC and VSYNC | Items | Symble | Min. | Max. | Unit | Notes | | |--------------------|-------------|---------------------|------|------|-------|----| | DCLK | Rise time | t <sub>r:DCLK</sub> | - | 6 | ns | | | DOLK | Fall time | $t_{f:DCLK}$ | - | 6 | ns | | | DATA0 to 7 | Rise time | $T_{r:DATA}$ | - | 6 | ns | *1 | | HSYNC and VSYNC | Fall time | $t_{f:DATA}$ | - | 6 | ns | ' | | Setup time of data | | $t_{pd:SU}$ | 10 | ı | ns | | | Hold time of | $t_{pd:HD}$ | 10 | - | ns | | | <sup>\*1</sup> All values referred to V<sub>OHmin</sub> and V<sub>OLmax</sub> levels. Table 11 DCLK and DATA out Figure 11 DCLK and DATA out ## 13. Reference of Application Circuit Figure 12 Reference of application circuit V0.21 Dec. 12, 2008 36/40 ## 14. Characteristics of Lens | ľ | ГЕМ | VALUE | UNITS | |---------------|------------|--------------|--------| | Optic | al format | 1/10 | inch | | | Horizontal | - | degree | | Field of view | Vertical | - | degree | | | Diagonal | 67.0 | degree | | Fn | umber | F2.8 | - | | TV d | istortion | -0.6 | % | | Foca | al length | 1.3546 | mm | | Manua | I focusing | Fixed focus | - | | Str | ucture | Doublet lens | - | Note: The optical values are obtained by simulation. Table 12 Characteristics of Lens ## 15. Module dimensions Unit: mm V0.21 Dec. 12, 2008 38/40 ### 16. Instruction for the Camera Module handling - 1. Use a wrist strap for human body grounding while at work. - 2. Do not touch the surface of lens with finger or hand to keep the lens clean. - 3. Do not put stress on the lens block to keep optical performance. - 5. Do not drop the camera module on the floor which causes breaking and flaw. - 5. Pick up the edge of lens holder with fingers carefully if it is necessary for the assembly by direct handling. - 6. Do not expose to strong light, such as the sun for long periods. These will be influence the optical characteristics. #### **RESTRICTIONS ON PRODUCT USE** - •The information contained herein subject to change without notice. - •The TOSHIBA is continuously working to improve the quality and reliability of its products. Nevertheless, semiconductor device in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in marking a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling quide for Semiconductor devices", or "TOSHIBA Semiconductor Reliability Handbook" etc. - •The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliance, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all type of safety devices, etc.. Unintended Usage of TOSIHBA products listed in this document shall be made at the customer's own risk. - •The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. - •The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patents or other rights of TOSHIBA or the third parties. - •Please use this product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances. Toshiba assumes no liability for damage or losses occurring as a result of noncompliance with applicable laws and regulations. - •The products described in this document are subject to foreign exchange and foreign trade control laws. V0.21 Dec. 12, 2008 39/40 TOSHIBA Preliminary TCM9001MD ## **Revision History** | Revision | Date | Comments | |---------------|------------------------------|-----------------------------------------------------------------------------------------------------| | V0.1<br>V0.21 | Sep 29, 2008<br>Dec 12, 2008 | New<br>Amended the Characteristics of Lens in page 37.<br>Amended the Module dimensions in page 38. | V0.21 Dec. 12, 2008 40/40