

# L6220

### Quad Darlington switches

### Features

- Four non inverting inputs with enable
- Output voltage up to 50 V
- Output current up to 1.8 A
- Very low saturation voltage
- TTL compatible inputs
- Integral fast recirculation diodes

### Description

The L6220 monolithic quad Darlington switch is designed for high current, high voltage switching applications. Each of the four switches is controlled by a logic input and all four are controlled by a common inhibit input. All inputs are TTL-compatible for direct connection to logic circuits.



Each switch consists of an open-collector Darlington transistor plus a fast diode for switching applications with inductive loads. The emitters of the four switches are common.co. Any number of inputs and outputs of the same device may be paralleled.

The L6220 is mounted in a Fowerdip 12 + 2 + 2 package.

#### Table 1. Order code

| Ordercode | Package    |
|-----------|------------|
| É-L6220   | Powerdip16 |
|           |            |



June 2010

| Table 2.     | Pin descrip    |                                      |
|--------------|----------------|--------------------------------------|
| Pin N#       | Pin name       | Function                             |
| 1            | OUT 4          | Output of driver 4                   |
| 2            | CLAMP B        | Diode clamp to driver 3 and driver 4 |
| 3            | OUT 3          | Output of driver 3                   |
| 4, 5, 12, 13 | GND            | Common ground                        |
| 6            | OUT 2          | Output of driver 2                   |
| 7            | CLAMP A        | Diode clamp to driver 1 and driver 2 |
| 8            | OUT 1          | Output of driver 1                   |
| 9            | IN 1           | Input to driver 1                    |
| 10           | IN 2           | Input to driver 2                    |
| 11           | V <sub>S</sub> | Logic supply voltage                 |
| 14           | INHIBIT        | Inhibit input to all drivers         |
| 15           | IN 3           | Input to driver 3                    |
| 16           | IN 4           | Input to driver 4                    |
|              |                |                                      |

#### Table 2.Pin description

### Figure 2. Pin connections



### Table 3. Truth table

| Enable | Inputs 1, 4 | Power out | Enable | Inputs 2, 3 | Power out |
|--------|-------------|-----------|--------|-------------|-----------|
| L      | Н           | ON        | L      | L           | ON        |
| L      | L           | OFF       | L      | Н           | OFF       |
| Н      | х           | OFF       | Н      | Х           | OFF       |

For each input :

H = High level

L = Low level

5



| Symbol                   | Parameter                                                                           | Value          | Unit   |
|--------------------------|-------------------------------------------------------------------------------------|----------------|--------|
| V <sub>o</sub>           | Output voltage                                                                      | 50             | V      |
| Vs                       | Logic supply voltage                                                                | 7              | V      |
| $V_{\rm IN}, V_{\rm EN}$ | Input voltage, enable voltage                                                       | V <sub>S</sub> |        |
| Ι <sub>C</sub>           | Continuous collector current (for each channel)                                     | 1.8            | А      |
| Ι <sub>C</sub>           | Collector peak current (repetitive, duty cycle = 10 % $t_{on}$ = 5 ms)              | 2.5            | А      |
| Ι <sub>C</sub>           | Collector peak current (non repetitive, t = 10 $\mu$ s)                             | 3.2            | А      |
| Т <sub>ор</sub>          | Operating temperature range (junction)                                              | – 40 to + 150  | °C     |
| T <sub>stg</sub>         | Storage temperature range                                                           | – 55 to + 150  | °C     |
| I <sub>sub</sub>         | Output substrate current                                                            | 350            | mA     |
| P <sub>tot</sub>         | Total power dissipation at T <sub>pins</sub> = 90 °C<br>at T <sub>amb</sub> = 70 °C | 4.3<br>1       | w<br>W |
| Table 5.                 | Thermal data                                                                        | AUCTI          |        |
| Symbol                   | Parameter                                                                           | Value          | Unit   |

Absolute maximum ratings Table 4.

#### Table 5. Thermal data

| Symbol                 | Parameter                                | Value | Unit |
|------------------------|------------------------------------------|-------|------|
| R <sub>th j-pins</sub> | Thermal resistance junction-pins max.    | 14    | °C/W |
| R <sub>th j-amb</sub>  | Thermal resistance junction-ambient max. | 80    | °C/W |
| Table 6.               | Electrical characteristics               |       |      |

| Table 6. | Electrical characteristics |
|----------|----------------------------|
|          |                            |

|      | Symbol                                   | Parameter                                                                          | Test condition                                                                                                       | Min. | Тур. | Max.            | Unit       |
|------|------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|-----------------|------------|
|      | VS                                       | Logic supply voltage                                                               |                                                                                                                      | 4.5  |      | 5.5             | V          |
|      |                                          | Logic supply current                                                               | All outputs ON, $I_{C} = 0.7 A$                                                                                      |      |      | 20              | mA         |
|      | ۱ <sub>s</sub>                           | Logic supply current                                                               | All outputs OFF                                                                                                      |      |      | 20              | mA         |
|      | $V_{CE(sus)}$                            | Output sustaining voltage                                                          | $I_{C}$ = 100 mA, $V_{IN}$ = $V_{IN}H$                                                                               | 46   |      |                 | V          |
|      | I <sub>CEX</sub>                         | Output leakage current                                                             | $V_{CE} = 50 \text{ V}, V_{IN 1.4} = V_{IN}H$                                                                        |      |      | 1               | mA         |
| sole | V <sub>CE(sat)</sub>                     | Collector emitter saturation<br>voltage (one input on ; all<br>others inputs off.) | $V_{s} = 4.5 V$<br>$V_{IN 2.3} = V_{IN}L, V_{INH} = V_{INH}L$<br>$I_{C} = 0.6 A$<br>$I_{C} = 1 A$<br>$I_{C} = 1.8 A$ |      |      | 1<br>1.2<br>1.6 | v          |
| Ob   | V <sub>IN</sub> L,<br>V <sub>INH</sub> L | Input low voltage                                                                  |                                                                                                                      |      |      | 0.8             | v          |
|      | I <sub>IN</sub> L, I <sub>INH</sub> L    | Input low current                                                                  | $V_{IN} = V_{INL}, V_{EN} = V_{ENL}$                                                                                 |      |      | - 100           | μ <b>A</b> |
|      | V <sub>IN</sub> H,<br>V <sub>INH</sub> H | Input high voltage                                                                 |                                                                                                                      | 2.0  |      |                 | v          |
|      | I <sub>IN</sub> H, I <sub>INH</sub> H    | Input high current                                                                 | $V_{IN} = V_{IN}H, V_{INH} = V_{INH}H$                                                                               |      |      | ±10             | μA         |



| $\begin{tabular}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                         | $\begin{tabular}{ c c c c c } \hline I_{R} & current \\ \hline V_{F} & Clamp diod voltage \\ \hline t_{d \ (on)} & Turn \ on \ de \\ \hline t_{d \ (off)} & Turn \ off \ de \\ \hline \Delta I_{S} & Logic \ supp \\ variation \\ \hline \end{tabular}$ | de forward<br>lay time<br>lay time<br>bly current | $\begin{split} I_{F} &= 1 \text{ A} \\ I_{F} &= 1.8 \text{ A} \\ V_{p} &= 5 \text{ V}, \text{ R}_{L} &= 10 \Omega \\ V_{p} &= 5 \text{ V}, \text{ R}_{L} &= 10 \Omega \\ V_{IN} &= 5 \text{ V}, \text{ V}_{EN} &= 5 \text{ V} \\ I_{out} &= -300 \text{ mA for each channel} \end{split}$ |      | 3.01 | 1.6<br>2.0<br>2<br>5<br>120 | V<br>V<br>μs<br>mA |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------------------|--------------------|
| $V_F$ voltage $I_F = 1.8 \text{ A}$ 2.0V $t_{d (on)}$ Turn on delay time $V_p = 5 \text{ V}, \text{ R}_L = 10 \Omega$ 2 $\mu \text{s}$ $t_{d (off)}$ Turn off delay time $V_p = 5 \text{ V}, \text{ R}_L = 10 \Omega$ 5 $\mu \text{s}$ $\Delta I_s$ Logic supply current<br>variation $V_{IN} = 5 \text{ V}, V_{EN} = 5 \text{ V}$<br>$I_{out} = -300 \text{ mA for each}$ 120mA | VF     voltage       t <sub>d</sub> (on)     Turn on de       t <sub>d</sub> (off)     Turn off de       ΔI <sub>s</sub> Logic supp                                                                                                                     | lay time<br>lay time<br>ly current                | $I_{F} = 1.8 \text{ A}$ $V_{p} = 5 \text{ V}, \text{ R}_{L} = 10 \Omega$ $V_{p} = 5 \text{ V}, \text{ R}_{L} = 10 \Omega$ $V_{IN} = 5 \text{ V}, \text{ V}_{EN} = 5 \text{ V}$ $I_{out} = -300 \text{ mA for each channel}$                                                               | 0    | 3.01 | 2.0<br>2<br>5<br>120        | V<br>μs<br>mA      |
| t_d (off)Turn off delay time $V_p = 5 V, R_L = 10 \Omega$ 5 $\mu s$ $\Delta I_s$ Logic supply current<br>variation $V_{IN} = 5 V, V_{EN} = 5 V$<br>$I_{out} = -300 \text{ mA for each}$ 120mA                                                                                                                                                                                    | $\frac{t_{d (off)}}{\Delta I_{s}} \qquad \begin{array}{c} \text{Turn off de} \\ \text{Logic supp} \\ \text{variation} \end{array}$                                                                                                                      | lay time<br>ly current                            | $V_{p} = 5 \text{ V}, \text{ R}_{L} = 10 \Omega$ $V_{IN} = 5 \text{ V}, \text{ V}_{EN} = 5 \text{ V}$ $I_{out} = -300 \text{ mA for each}$ channel                                                                                                                                        | 0,00 | 3.01 | 5<br>120                    | μs<br>mA           |
| $\Delta I_{s}  \begin{array}{c} \text{Logic supply current} \\ \text{variation} \end{array}  \begin{array}{c} V_{IN} = 5 \text{ V},  V_{EN} = 5 \text{ V} \\ I_{out} = -300 \text{ mA for each} \\ \text{channel} \end{array}  \begin{array}{c} 120 \text{ mA} \end{array}$                                                                                                      | △I <sub>s</sub> Logic supp<br>variation                                                                                                                                                                                                                 | bly current                                       | $V_{IN} = 5 V$ , $V_{EN} = 5 V$<br>$I_{out} = -300 \text{ mA for each}$<br>channel                                                                                                                                                                                                        | 0,00 | 3.01 | 120                         | mA                 |
| $\Delta I_{s} \qquad \begin{array}{c} \text{Logic supply current} \\ \text{variation} \end{array} \qquad \begin{array}{c} I_{out} = -300 \text{ mA for each} \\ \text{channel} \end{array} \qquad \begin{array}{c} 120 \text{ mA} \end{array}$                                                                                                                                   | ΔI <sub>S</sub> variation                                                                                                                                                                                                                               |                                                   | I <sub>out</sub> = – 300 mA for each<br>channel                                                                                                                                                                                                                                           | ,0   | 3.01 |                             |                    |
| obsolete Product(s)                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                         |                                                   | te                                                                                                                                                                                                                                                                                        | 070  | 301  | -jle                        |                    |
|                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                         | ct(s)                                             | 0105016                                                                                                                                                                                                                                                                                   |      |      |                             |                    |

| Table 6. | Electrical characteristics | (continued) | ) |
|----------|----------------------------|-------------|---|
|          |                            | (ooninaoa)  | , |

4/14



### 1 Test circuits

#### Figure 3. Logic supply current



Set V<sub>1</sub> = 4.5 V, V<sub>2</sub> = 0.8 V, V<sub>INH</sub> = 4.5 V or V<sub>1</sub> = 0.8 V, V<sub>2</sub> = 4.5 V, V<sub>INH</sub> = 0.8 V for I<sub>S</sub> (all outputs off)

Set  $V_1 = 2 V$ ,  $V_2 = 0.8 V$ ,  $V_{IN} = 0.8 V$  for  $I_S$  (all outputs on)

### Figure 4. Output sustaining voltage



### Figure 5. Output leakage current







Figure 6. Collector-emitter saturation voltage





Set S<sub>1</sub>, S<sub>2</sub> open, V<sub>IN</sub>, V<sub>INH</sub> = 0.8 V for I<sub>IN</sub> L, I<sub>INH</sub> L

Set S<sub>1</sub>, S<sub>2</sub> open, V<sub>IN</sub>, V<sub>INH</sub> = 2 V for I<sub>IN</sub> H, I<sub>INH</sub> H

Set  $S_1,\,S_2$  close,  $V_{IN},\,V_{INH}$  = 0.8 V for  $V_{IN}$  L,  $V_{INH}$  L

Set S<sub>1</sub>, S<sub>2</sub> close, V<sub>IN</sub>, V<sub>INH</sub> = 2 V for V<sub>IN</sub> H, V<sub>INH</sub> H

#### Figure 8. Clamp diode leakage current.









#### Figure 10. Switching times test circuit



#### Figure 11. Switching times waveforms







voltage versus junction temperature at IF = 1 A



Figure 16. Collector saturation voltage versus Figure 17. Free-wheeling diode forward junction temperature at IC = 8 A







### 2 Application information

When inductive loads are driven by L6220, a zener diode in series with the integral freewheeling diodes increases the voltage across which energy stored in the load is discharged and therefore speeds the current decay *Figure 18*.









For reliability it is suggested that the zener is chosen so that  $V_p + V_z < 35$  V.

The reasons for this are two-fold :

- 1. The zener voltage changes in temperature and current.
- 2. The instantaneous power must be limited to avoid the reverse second breakdown.

The particular internal logic allows an easier full step driving using only two input signals.

#### Figure 20. Full step driving









Obsolete Product(s)- Obsolete Product(s)

10/14

Doc ID 1378 Rev 3



57

### 3 Mounting instructions

The Rth j-amb of the L6220 can be reduced by soldering the GND pins to a suitable copper area of the printed circuit board (*Figure 22*) or to an external heatsink (*Figure 23*).

The diagram of *Figure 24* shows the maximum dis-sipable power Ptot and the Rth j-amb as a function of the side " a" of two equal square copper areas having a thickness of  $35\mu$  (1.4 mils). During soldering the pins temperature must not exceed 260 °C and the soldering time must not be longer than 12 seconds.

The external heatsink or printed circuit copper area must be connected to electrical ground.

# Figure 22. Example of P.C. board copper area Figure 23. External heatsink mounting which is used as heatsink example









В

b

Е

е

F

Т

L

z

Ζ



Figure 26. DIP16 mechanical data & package dimensions

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

8 

su

## L6220

## 4 Revision history

| Table 7. | Document revision history |
|----------|---------------------------|
|----------|---------------------------|

| Date        | Revision | Description of changes                                                                                                                                                  |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01-Sep-2003 | 1        | First issue                                                                                                                                                             |
| 01-Jul-2004 | 2        | Cancelled the L6220N part number and the relative<br>references.<br>Changed the style-look following the new "Corporate<br>Technical Pubblications Design Guide" rules. |
| 01-Jun-2010 | 3        | Changed the order code to E-L6220 on page 1.                                                                                                                            |

obsolete Product(s). Obsolete Product(s)

Doc ID 1378 Rev 3

57

#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

