

## **General Description**

The MAX9880A evaluation kit (EV kit) is a fully assembled and tested surface-mount PCB that evaluates the MAX9880A IC, which is a low-power, high-performance, stereo audio codec with audio processing. To facilitate evaluation, the EV kit includes input and output RCA connections, capless and single-ended headphone connectors (J3, J4), and two on-board digital microphones (U15, U16).

Integrated into the EV kit design is a digital audio transceiver (U11) and a USB stereo audio DAC (U12). The digital audio transceiver provides audio input and output through the on-board TOSLINK connectors (J5, J6) and the USB stereo audio DAC provides audio input through the mini-USB connector (J10).

The device's I<sup>2</sup>C/2-wire and SPI<sup>™</sup> control bus are interfaced to the on-board MAXQ2000 microcontroller, allowing for evaluation with the EV kit software.

## **Features**

- USB Powered
- ♦ Configurable I<sup>2</sup>C/2-Wire or SPI Interface
- USB, TOSLINK, and RCA Audio Input Connections
- 3.5mm, TOSLINK, and RCA Audio Output Connections
- Windows<sup>®</sup> 2000-, Windows XP<sup>®</sup>-, and Windows Vista<sup>®</sup> (32-Bit)-Compatible Software
- Surface-Mount Components
- Fully Assembled and Tested

## **\_Ordering Information**

| E   |
|-----|
| Kit |
| k   |

+Denotes lead(Pb)-free and RoHS compliant.

## \_Component List

| DESIGNATION                                    | QTY | DESCRIPTION                                                                                              | DESIGNATION                                      | QTY | DESCRIPTION                                                                |
|------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----|----------------------------------------------------------------------------|
| CLK, DATA                                      | 0   | Not installed, miniature test points                                                                     | C21, C22, C27,<br>C29, C35, C40,                 |     | 0.1µF ±10%, 6.3V X5R ceramic                                               |
| C1–C9, C12–<br>C17, C23–C26,<br>C33, C43, C50, | 30  | $1\mu$ F ±10%, 10V X5R ceramic                                                                           | C42, C44–C47,<br>C51, C55, C56,<br>C69, C75, C76 | 17  | capacitors (0402)<br>Murata GRM155R60J104K                                 |
| C68, C71,<br>C77–C86, C92,<br>C93              |     | Murata GRM155R61A105K                                                                                    | C28                                              | 1   | 4700pF ±10%, 25V X7R ceramic<br>capacitor (0603)<br>Murata GRM188R71E473K  |
| C10                                            | 1   | 2.2µF ±20%, 6.3V X5R ceramic<br>capacitor (0402)<br>Murata GRM155R60J225M<br>Taiyo Yuden JMK105BJ225MV-F | C30                                              | 1   | 0.47µF ±10%, 6.3V X5R<br>ceramic capacitor (0603)<br>Murata GRM188R60J474K |
| C11, C18                                       | 2   | 220µF ±20%, 4V tantalum<br>capacitors (S case)<br>Nichicon F950G227MSAAM1Q2                              | C34, C36, C37,<br>C41, C73, C74                  | 6   | 8pF ±0.5pF, 50V C0G ceramic<br>capacitors (0402)<br>Murata GRM1555C1H8R0D  |
| C19, C20, C31,<br>C32, C57                     | 5   | 0.01µF ±10%, 25V X7R ceramic<br>capacitors (0402)<br>Murata GRM155R71E103K                               | C38, C58–C65,<br>C87–C90                         | 0   | Not installed, ceramic<br>capacitors (0402)                                |

SPI is a trademark of Motorola, Inc. Windows, Windows XP, and Windows Vista are registered

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

trademarks of Microsoft Corp.

**Evaluates: MAX9880A** 

| DESIGNATION                                                                  | ΟΤΥ | DESCRIPTION                                                                                   |
|------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------|
| C39                                                                          | 1   | 33000pF ±10%, 16V X7R<br>ceramic capacitor (0603)<br>Murata GRM188R71C333K                    |
| C48, C49                                                                     | 2   | 18pF ±5%, 50V C0G ceramic<br>capacitors (0603)<br>Murata GRM1885C1H180J<br>TDK C1608C0G1H180J |
| C52, C70, C91                                                                | 3   | 10µF ±10%, 6.3V X5R ceramic<br>capacitors (0805)<br>Murata GRM219R60J106K                     |
| C66, C72                                                                     | 2   | 47μF ±20%, 6.3V tantalum<br>capacitors (0805)<br>AVX TLJR476M006R3200                         |
| D1                                                                           | 1   | Yellow LED (0603)                                                                             |
| D2                                                                           | 1   | Red LED (0603)                                                                                |
| FB1, FB2                                                                     | 2   | $0\Omega$ resistors (0603)                                                                    |
| J1, J9                                                                       | 2   | Phono jacks (side-entry PCB mount), white                                                     |
| J2, J8                                                                       | 2   | Phono jacks (side-entry PCB mount), red                                                       |
| JЗ                                                                           | 1   | 4-conductor, 3.5mm stereo<br>headphone jack                                                   |
| J4                                                                           | 1   | 3.5mm stereo headphone jack                                                                   |
| J5                                                                           | 1   | Fiber optic transmitting module<br>Toshiba TOTX147AL                                          |
| J6                                                                           | 1   | Fiber optic receiving module<br>Toshiba TORX147L                                              |
| J7, J10                                                                      | 2   | Mini-USB type-B connectors                                                                    |
| JU1–JU11,<br>JU14–JU18,<br>JU21, JU22,<br>JU24, JU25,<br>JU26, JU28,<br>JU29 | 23  | 2-pin headers, 0.1in centers                                                                  |
| JU12                                                                         | 1   | 5-pin header, 0.1in centers                                                                   |
| JU13, JU19,<br>JU27                                                          | 3   | 3 x 4-pin headers, 0.1in centers                                                              |
| JU20                                                                         | 1   | 3 x 2-pin header, 0.1in centers                                                               |
| JU23, JU30                                                                   | 0   | Not installed, 3-pin headers,<br>0.1in centers                                                |

## Component List (continued)

| DESIGNATION                   | QTY | DESCRIPTION                                                                            |
|-------------------------------|-----|----------------------------------------------------------------------------------------|
| L1                            | 1   | 47µH inductor<br>Murata LQH43MN470J03L                                                 |
| R1–R4, R27                    | 5   | 2.2k $\Omega$ ±1% resistors (0402)                                                     |
| R5, R6, R8,<br>R28, R39       | 5   | 10k $\Omega$ ±5% resistors (0402)                                                      |
| R7, R15, R16,<br>R29, R45–R48 | 0   | Not installed, resistors (0402)                                                        |
| R9–R14, R30–<br>R33, R41–R44  | 14  | $0\Omega$ resistors (0402)                                                             |
| R17                           | 1   | $402\Omega \pm 1\%$ resistor (0603)                                                    |
| R18                           | 1   | 47k $\Omega$ ±5% resistor (0603)                                                       |
| R19, R20                      | 2   | 220 $\Omega$ ±5% resistors (0603)                                                      |
| R21, R22, R23                 | 3   | 1.5k $\Omega$ ±5% resistors (0603)                                                     |
| R24, R25                      | 2   | $27\Omega \pm 5\%$ resistors (0603)                                                    |
| R26                           | 1   | $470\Omega \pm 5\%$ resistor (0603)                                                    |
| R34, R37                      | 2   | 1.5k $\Omega$ ±5% resistors (0402)                                                     |
| R35, R36                      | 2   | $22\Omega \pm 5\%$ resistors (0402)                                                    |
| R38                           | 1   | $1M\Omega \pm 5\%$ resistor (0402)                                                     |
| TP1-TP5                       | 5   | Miniature test points                                                                  |
| U1                            | 1   | Audio codec (48 WLP)<br>Maxim MAX9880AEWM+                                             |
| U2, U3                        | 0   | Not installed, SPDM left-input<br>Class D amplifiers (9 WLP)                           |
| U4                            | 1   | Bidirectional 4-channel level<br>translator (12 UCSP™)<br>Maxim MAX13042EEBC+          |
| U5                            | 1   | Microcontroller (56 TQFN-EP*)<br>Maxim MAXQ2000-RBX+                                   |
| U6, U7                        | 2   | 3.3V low-noise linear regulators<br>(5 SC70)<br>Maxim MAX8511EXK33+<br>(Top Mark: AEI) |
| U8, U9                        | 2   | 1.8V low-noise linear regulators<br>(5 SC70)<br>Maxim MAX8510EXK18+<br>(Top Mark: AEA) |

UCSP is a trademark of Maxim Integrated Products, Inc.

## **\_Component List (continued)**

| DESIGNATION | QTY | DESCRIPTION                                                                           |
|-------------|-----|---------------------------------------------------------------------------------------|
| U10         | 1   | 2.5V low-noise linear regulator<br>(5 SC70)<br>Maxim MAX8511EXK25+<br>(Top Mark: ADV) |
| U11         | 1   | Digital audio transceiver<br>(28 SO)<br>Cirrus CS8427-CSZ                             |
| U12         | 1   | USB audio codec (32 QFP)<br>Texas Instruments PCM2707PJT                              |
| U13         | 1   | USB-to-UART converter<br>(32 QFN)<br>FTDI FT232BQ                                     |
| U14         | 1   | EEPROM (8 SO)<br>Atmel AT93C46EN-SH-B                                                 |
| U15, U16    | 2   | 1.8V digital microphones (5 LGA)<br>Akustica AKU2002C                                 |
| U17         | 1   | Logic-level translator<br>(10-pin µMAX <sup>®</sup> )<br>Maxim MAX1840EUB+            |

| DESIGNATION | QTY | DESCRIPTION                                                             |
|-------------|-----|-------------------------------------------------------------------------|
| Y1          | 1   | 12.288MHz crystal<br>(3.2mm x 2.5mm)<br>Kyocera<br>CX3225SB12288D0FLJZ1 |
| Y2          | 1   | 13MHz crystal oscillator<br>(2.5mm x 2mm)<br>ECS Inc. ECS-2033-130-BN   |
| Y3          | 1   | 16MHz crystal oscillator<br>(3.2mm x 2.5mm)                             |
| Y4          | 1   | 12MHz crystal oscillator<br>(3.2mm x 2.5mm)                             |
| Y5          | 1   | 6MHz crystal                                                            |
|             | 38  | Shunts                                                                  |
|             | 1   | PCB: MAX9880A EVALUATION<br>KIT+                                        |

\*EP = Exposed pad.

## **Component Suppliers**

| SUPPLIER                                    | PHONE        | WEBSITE                     |
|---------------------------------------------|--------------|-----------------------------|
| AVX Corporation                             | 843-946-0238 | www.avxcorp.com             |
| Murata Electronics North America, Inc.      | 770-436-1300 | www.murata-northamerica.com |
| Nichicon USA                                | 858-824-1515 | www.nichicon-us.com         |
| Taiyo Yuden                                 | 800-348-2496 | www.t-yuden.com             |
| TDK Corp.                                   | 847-803-6100 | www.component.tdk.com       |
| Toshiba America Electronic Components, Inc. | 949-623-2900 | www.toshiba.com/taec        |

Note: Indicate that you are using the MAX9880A when contacting these component suppliers.

 $\mu\text{MAX}$  is a registered trademark of Maxim Integrated Products, Inc.



**Evaluates: MAX9880A** 

## \_Quick Start

#### **Required Equipment** MAX9880A EV kit (USB cable included)

- Audio source with mini-USB connection
- Headphones and/or a speaker
- Windows 2000, Windows XP, or Windows Vista PC with a spare USB port

**Note:** In the following sections, software-related items are identified by bolding. Text in **bold** refers to items directly from the EV kit software. Text in **bold and under-lined** refers to items from the Windows operating system.

#### Procedure

The EV kit is fully assembled and tested. Follow the steps below to verify board operation:

- Visit <u>www.maxim-ic.com/tools/evkit/</u> to download the latest version of the EV kit software, 9880ARxx. ZIP. Save the EV kit software to a temporary folder and uncompress the ZIP file.
- Install the EV kit software on your computer by running the INSTALL.EXE program inside the temporary folder. The program files are copied and icons are created in the Windows <u>Start I Programs</u> menu.
- 3) Verify that the shunts on jumpers JU13, JU19, JU20, and JU27 are configured as shown in Figure 1 (the line indicates a shunt installation).
- 4) Verify that the remaining jumpers are configured as listed in Table 1.
- 5) Connect the USB cable from the PC to the EV kit board's J7 mini-USB connector. A <u>Building Driver</u> <u>Database</u> window pops up in addition to a <u>New</u> <u>Hardware Found</u> message if this is the first time the EV kit board is connected to the PC. If a window is not seen that is similar to the one described above after 30s, remove the USB cable from the EV kit and

reconnect it. Administrator privileges are required to install the USB device driver on Windows 2000, Windows XP, and Windows Vista.

- 6) Follow the directions of the <u>Add New Hardware</u> <u>Wizard</u> to install the USB device driver. Choose the <u>Search for the best driver for your device</u> option. Specify the location of the device driver to be <u>C:\Program Files\MAX9880A</u> (default installation directory) using the <u>Browse</u> button. Refer to the USB\_Driver\_Help.PDF document included with the software for additional information.
- Connect the headphones to the capless 3.5mm headphone jack (J4) and/or speakers to the OUTR (J8) and OUTL (J9) RCA output connectors.
- 8) Connect the audio source to the mini-USB input connector (J10).
- 9) Enable the audio source.
- 10) Start the EV kit software by opening its icon in the <u>Start I Programs</u> menu.
- Perform a software quick start by selecting the Quick Start F3 menu item from the Tools menu bar (or by pressing F3).
- 12) Verify that the input audio can be heard through the connected headphones and/or speakers.
- 13) The EV kit is now ready for further evaluation.

## Table 1. Remaining Jumper Positions (JU1–JU12, JU14–JU18, JU21, JU22, JU24, JU25, JU26, JU28, JU29)

| JUMPER                                          | SHUNT POSITION |
|-------------------------------------------------|----------------|
| JU1–JU11, JU18, JU24, JU25,<br>JU26, JU28, JU29 | Not installed  |
| JU12                                            | 1-4            |
| JU14–JU17, JU21, JU22                           | Installed      |



Figure 1. Default Shunt Positions (JU13, JU19, JU20, and JU27)

Evaluates: MAX9880A

**Detailed Description of Software** 

The MAX9880A EV kit software is divided into three tabs: **Analog Audio**, **Digital Audio**, and **Control Registers**. The analog and digital tabs are image-based tabs, providing a visualization of the MAX9880A's (U1) configuration and an interpretation of the register organization. The control tab provides a map of the device registers, as well as configuration control of each register bit.

The software also includes a **Status** group box (see the *Status Register* section), five command buttons, a menu bar, and a status bar. The status bar is used to report EV kit connectivity, the interface mode, the device's address

(I<sup>2</sup>C mode), and the device's revision ID. The functionality of the command buttons is provided in Table 2 and the menu bar items are discussed in the *Menu Bar* section.

The controls for the device registers are discussed in subsequent sections, which have been organized in the same manner as the register descriptions in the MAX9880A IC data sheet. As such, when evaluating the EV kit hardware and software, both the IC data sheet and the EV kit data sheet should be referenced.

#### Menu Bar

The software's menu bar provides five drop-down menus: **File**, **View**, **Options**, **Tools**, and **Help**. Their associated menu items are listed and detailed in Table 3.

| BUTTON         | FUNCTIONALITY                                                                                                                                                     |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Read All       | Reads all device registers and updates all three tabs to reflect the state of the device registers.                                                               |
| Write All      | Writes all the hex values (0x??) shown on the <b>Control Registers</b> tab to the associated register on the U1 device.                                           |
| Reset          | Resets the device to its power-on-reset (POR) state.                                                                                                              |
| Connect        | Attempts to establish a connection to the EV kit. First establishing a connection with the EV kit's on-board microcontroller (MAXQ2000) and then with the device. |
| MAX9880A Power | Toggles the device SHDN bit. When enabled, the button's image turns blue.                                                                                         |

## **Table 2. Command Buttons**

| Table | 3. | Menu | Bar | Items |
|-------|----|------|-----|-------|
|-------|----|------|-----|-------|

| MENU ITEMS                     | DESCRIPTION                                                                                                                                                                                                                      |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| File                           |                                                                                                                                                                                                                                  |
| Load Settings CTRL+O           | Landalaguage a py27 configuration file (and the Squall and Sattings contion)                                                                                                                                                     |
| Save Settings CTRL+S           | Loads/saves a .ax27 configuration file (see the <i>Save/Load Settings</i> section).                                                                                                                                              |
| l Exit                         | Closes the software.                                                                                                                                                                                                             |
| View                           |                                                                                                                                                                                                                                  |
| Show S/PDIF Transceiver        | Enables the CS8427 register tab, providing access to the digital audio transceiver's (U11)                                                                                                                                       |
| Registers                      | registers (refer to the Cirrus Logic CS8427 data sheet for details).                                                                                                                                                             |
| Options                        |                                                                                                                                                                                                                                  |
| Auto Connect                   | Enables continuous device detection.                                                                                                                                                                                             |
| Auto Read Status               | Enables polling of the Status register (0x00).                                                                                                                                                                                   |
| I Interrupt Enables            | Set/clear the device's interrupt enables.                                                                                                                                                                                        |
| I I <sup>2</sup> C Clock Speed | Provides I <sup>2</sup> C clock options: 100kHz or 400kHz.                                                                                                                                                                       |
| Tools                          |                                                                                                                                                                                                                                  |
| Interface (Advanced User) F1   | Opens the Advanced User Interface window (see the Advanced User Interface section).                                                                                                                                              |
| l Quick Start F3               | Automatically establishes a connection with the EV kit and the U1 device (I <sup>2</sup> C mode only), then enables the U1 device and configures it for USB audio input (see the <i>Quick Start</i> section for hardware setup). |
| I Quick Connect F4             | Establishes a connection with the EV kit and the U1 device (I <sup>2</sup> C mode only), then enables the device.                                                                                                                |
| Help                           |                                                                                                                                                                                                                                  |
| l Help F2                      | Provides instructions on where to find the latest EV kit data sheet.                                                                                                                                                             |
| About                          | Provides software information.                                                                                                                                                                                                   |

## Audio Tabs

The **Analog Audio** and **Digital Audio** tabs utilize images to illustrate the capabilities of the U1 device, display its current configuration, and provide a visualization of the signal paths from input to output. Figure 2 shows



Figure 2. GUI Blocks

some of the different GUI images, aside from the various rectangular blocks, that are used to access device registers. In most cases, selecting an image brings up a secondary window that provides controls for configuring the device. When making register changes, the block's color changes from gray to blue when that signal path has been properly configured and activated.

**Note**: Placing the cursor over an image brings up a hint box, displaying a list of registers associated with that image.

Figures 3 and 4 show the state of the software's **Analog Audio** and **Digital Audio** tabs after the procedure in the **Quick Start** section has been performed. The device is configured to take a USB audio signal, connected to J10, and output it on the capless headphone jack (J4) and line output connectors (J8, J9).



Figure 3. Analog Audio Tab





Figure 4. Digital Audio Tab

## **Control Registers Tab**

The **Control Registers** tab (Figure 5) contains a register map of the U1 device. The tab is organized from left to right with the register names, bit names, and edit boxes. The bit names are used to display the current state of each bit (bold text = 1). In addition, a register's bits can be individually toggled by single-clicking on the bit's name.

The edit boxes are used to display a register's current state and are updated after a read all, bit click, or con-

figuration change has been made on the **Analog Audio** and **Digital Audio** tabs. The edit boxes can also be used to configure the device registers. This is accomplished by entering the desired 8-bit hex value (0x??) into the edit box and then pressing the Enter key.

**Note**: the register addresses provided on the **Control Registers** tab are for I<sup>2</sup>C. When operating in SPI mode, the register addresses are obtained by adding 0x200 to the I<sup>2</sup>C address. The 0xFF register is not accessible in SPI mode.

| (9880A Evaluation Kit<br>w <u>O</u> ptions <u>T</u> ools <u>H</u> elp |               |               |           |                |             |             |                |             | Ŀ          |
|-----------------------------------------------------------------------|---------------|---------------|-----------|----------------|-------------|-------------|----------------|-------------|------------|
| Scale Volume Slew Compl                                               | lete PLL Unio | ock Jack Dete | ect SHDN  | Read All Write | All Reset   |             | MAX9880A Power |             | ΑΧΙ        |
| g Audio Digital Audio Control P                                       | Registers     |               |           |                |             |             |                |             | <b>ZZZ</b> |
|                                                                       | B7            | B6            | B5        | B4             | B3          | B2          | B1             | BO          |            |
| Status/Interrupt<br>0x00 Status                                       | CLD           | SLD           | ULK       |                |             |             | JDET           |             | 0x00       |
| 0x01 Jack Sense                                                       | JKSNS[1]      | JKSNS[0]      |           |                |             |             |                |             | 0xC0       |
| 0x02 AUX High                                                         | AUX[15]       | AUX[14]       | AUX[13]   | AUX[12]        | AUX[11]     | AUX[10]     | AUX[9]         | AUX[8]      | 0x00       |
| 0x03 AUX Low                                                          | AUX[7]        | AUX[6]        | AUX[5]    | AUX[4]         | AUX[3]      | AUX[2]      | AUX[1]         | AU×[0]      | 0x00       |
| 0x04 Interrupt Enable                                                 | ICLD          | ISLD          | IULK      |                |             |             | IJDET          |             | 0x00       |
| System Clock Control<br>0x05 System Clock                             |               |               | PSCLK[1]  | PSCLK[0]       | FREQ1[3]    | FREQ1[2]    | FREQ1[1]       | FREQ1[0]    | 0x10       |
| DAI1 Clock Control<br>0x06 Stereo Audio Clock<br>Control High         | PLL1          | NI1[14]       | NI1[13]   | NI1[12]        | NI1[11]     | NI1[10]     | NI1[9]         | NI1[8]      | 0x60       |
| 0x07 Stereo Audio Clock<br>Control Low                                | NI1[7]        | NI1[6]        | NI1[5]    | NI1[4]         | NI1[3]      | NI1[2]      | NI1[1]         | NI1[0]      | 0x00       |
| DAI1 Configuration<br>0x08 Interface Mode A                           | MAS1          | WCI1          | BCI1      | DLY1           | HIZOFF1     | TDM1        | FSW1           |             | 0x10       |
| 0x09 Interface Mode B                                                 | DL1           | SEL1          | SDOEN1    | SDIEN1         | DMON01      | BSEL1[2]    | BSEL1[1]       | BSEL1[0]    | 0x30       |
| 0x0A Time-Division Multiplex                                          | SLOTL1[1]     | SLOTL1[0]     | SLOTR1[1] | SLOTR1[0]      | SLOTDLY1[3] | SLOTDLY1[2] | SLOTDLY1[1]    | SLOTDLY1[0] | 0x00       |
| DAI2 Clock Control                                                    |               |               |           |                |             |             |                |             |            |
| 0x0B Stereo Audio Clock                                               | PLL2          | NI2[14]       | NI2[13]   | NI2[12]        | NI2[11]     | NI2[10]     | NI2[9]         | NI2[8]      | 0x60       |
| 0x0C Stereo Audio Clock<br>Control Low                                | NI2[7]        | NI2[6]        | NI2[5]    | NI2[4]         | NI2[3]      | NI2[2]      | NI2[1]         | NI2[0]      | 0x00       |
| DAI2 Configuration                                                    |               |               |           |                |             |             |                |             |            |
| 0x0D Interface Mode A                                                 | MAS2          | WCI2          | BCI2      | DLY2           | HIZOFF2     | TDM2        | FSW2           | WS2         | 0x10       |
| 0x0E Interface Mode B                                                 | DL2           | SEL2          | SDOEN2    | SDIEN2         | DMON02      | BSEL2[2]    | BSEL2[1]       | BSEL2[0]    | 0x00       |
| 0x0F Time-Division Multiplex                                          | SLOTL2[1]     | SLOTL2[0]     | SLOTR2[1] | SLOTR2[0]      | SLOTDLY2[3] | SLOTDLY2[2] | SLOTDLY2[1]    | SLOTDLY2[0] | 0x00       |
| Mivore                                                                |               |               |           |                |             |             |                |             |            |

Figure 5. Control Registers Tab

## Table 4. S/PDIF Transceiver Window Controls

| CONTROL                        | DESCRIPTION                                                                                                                                                                                                                                   |  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Enable SPDIF checkbox          | Enables autoconfiguration of the CS8427 digital audio transceiver (U11).                                                                                                                                                                      |  |
| Autoconfigure CODEC checkbox   | When checked, it enables auto configuration of the U1 device. When not checked, the U1 device must be manually configured.                                                                                                                    |  |
| Signal Path radio buttons      | Provides three auto-configure options ( <b>Playback only</b> , <b>Record only</b> , and <b>Playback</b><br><b>and Record</b> ) used to auto configure the U1 and U11 devices (see below for signal path details).                             |  |
| LRCLK Frequency drop-down list | Provides LRCLK frequency options. Refer to the <i>Clock Control</i> section in the MAX9880 IC data sheet.                                                                                                                                     |  |
| Cancel button                  | Closes the window without making configuration changes.                                                                                                                                                                                       |  |
| Configure button               | Auto configures the U11 device (if <b>Enable SPDIF</b> is checked) or auto configures the U1 device (if <b>Autoconfigure CODEC</b> is checked); autoconfigurations are based on the <b>Signal Path</b> and <b>LRCLK Frequency</b> selections. |  |

## Table 5. USB Audio (Enable Window)

| BUTTON | DESCRIPTION                                                                           |
|--------|---------------------------------------------------------------------------------------|
| Yes    | Enables the USB audio playback and auto configures the U1 device.                     |
| No     | Enables the USB audio playback only (the U1 device must be manually configured).      |
| Cancel | Closes the window (the USB audio is not enabled and the U1 device is not configured). |

## Table 6. USB Audio (Disable Window)

| BUTTON | DESCRIPTION*                                                |
|--------|-------------------------------------------------------------|
| ОК     | Disables the USB audio playback.                            |
| Cancel | Closes the window (the USB audio playback is not disabled). |

\*This window only disables the USB audio playback. The U1 device configuration is not changed.

#### S/PDIF Audio

The **S/PDIF** block on the **Digital Audio** tab opens the **S/PDIF Transceiver** window (Figure 6), which provides controls for evaluating the U1 device with the on-board digital audio transceiver (U11). The digital audio transceiver is hardwired to the U1 device's S1 interface through header JU13. See the *Digital Audio Interfaces (S1, S2)* section for hardware details. The available controls and their descriptions are listed in Table 4.

For the devices to automatically be configured, a signal path and LRCLK frequency must be selected and the **Enable SPDIF** and **Autoconfigure CODEC** checkboxes must be checked. In addition, the master clock input (MCLK) should be configured as instructed by the window's displayed text. See the *Master Clock (MCLK)* section for MCLK configuration options.



Figure 6. S/PDIF Transceiver Window

#### **USB** Audio

The **USB** block on the **Digital Audio** tab opens the **USB Audio** window that either enables or disables audio playback through the on-board USB stereo audio DAC (U12), depending on the current enabled/disabled state. This allows USB audio to be played through the U1 device. The USB stereo audio DAC is hardwired to the U1 device's S2 interface through header JU19. See the *Digital Audio Interfaces (S1, S2)* section for hardware details. The enable and disable window (Figures 7a and 7b) options are listed in Tables 5 and 6.

#### **Status Register**

The **Status** group box provides labels that report the state of the Status register bits (CLD, SLD, ULK, JDET) and the SHDN bit (see Table 7). The other status registers (Jack Status, AUX) are reported on their individual windows. Jack Status can be monitored by selecting the **JACKSNS** block, and the AUX registers are reported on the **Auxiliary Configuration** window, which is accessed by selecting the **AUX[15:0]** block. See the *Jack Detection* and *ADC Input Register* sections.

#### **Interrupt Enables**

Hardware interrupts are enabled/disabled by setting/ clearing the interrupt item listed under the **Options I Interrupt Enables** menu item. In order for a status register flag to be reported on the device's open-drain IRQ pin, the corresponding interrupt enable bit must be set. Otherwise, the flag is only reported as a software interrupt in the **Status** group box.



Figure 7a. USB Stereo Audio DAC (Enable Window)



Figure 7b. USB Stereo Audio DAC (Disable Window)

## Table 8. DAI\_ Basic Window Controls

**Digital Audio Interface and Clock Registers** The system and digital audio clock registers and digital audio interface registers are all accessed by calacting

audio interface registers are all accessed by selecting the **Digital Interface 1** or **Digital Interface 2** blocks on the **Digital Audio** tab. The DAI1 clock control and configuration registers are controlled through the digital audio interface 1 windows and the DAI2 clock control and configuration registers are controlled through the digital audio interface 2 windows. Each of the digital audio interfaces has two windows, basic and advanced. The System Clock register (0x05) is accessed from both digital audio interface windows.

The first time selecting a **Digital Interface** block, on the **Digital Audio** tab, opens the digital audio interface's basic window. The interface's advanced window is initially accessed by pressing the **Advanced Mode** button on the digital audio interface basic windows. Similarly, the basic window can be accessed by pressing the **Basic Mode** button on the advanced window. Any subsequent clicking of the **Digital Interface** blocks opens either the basic or advanced interface window, whichever window was active last.

See the *Digital Audio Interface 1 - Basic* and *Digital Audio Interface 1 - Advanced* sections and refer to the *Clock Control* and *Digital Audio Interface* sections of the MAX9880A IC data sheet for a complete understanding on how to use and configure the digital audio interfaces.

## Table 7. Status Bits

| LABEL                | BIT (REGISTER) |
|----------------------|----------------|
| Full Scale           | CLD (0x00)     |
| Volume Slew Complete | SLD (0x00)     |
| PLL Unlock           | ULK (0x00)     |
| Jack Detect          | JDET (0x00)    |
| SHDN (shutdown)      | SHDN (0x27)    |

| CONTROL                                                                                | DESCRIPTION                                                                                          |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| MCLK Frequency edit box                                                                | Derives the PSCLK setting from the MCLK frequency.                                                   |
| Master/Slave drop-down list                                                            | Sets the master mode bit (MAS_).                                                                     |
| Audio Selection drop-down list                                                         | Configures the connection between S1/S2 pins and DAI1/DAI2 signal paths (SEL_, SDOEN_, SDIEN_ bits). |
| LRCLK Frequency drop-down list                                                         | Configures clock control when the interface is set for normal or PLL mode.                           |
| <b>Configuration</b> drop-down list Configures the delay mode, TDM mode, and TDM slot. |                                                                                                      |
| Configure         button         Configures the U1 device and closes the window.       |                                                                                                      |
| Advanced Mode button                                                                   | Opens the digital audio interface's advanced window.                                                 |
| Cancel button                                                                          | Closes the window without configuring the U1 device.                                                 |

# Evaluates: MAX9880A

#### Digital Audio Interface 1 - Basic

This window provides basic controls for configuring the digital audio interfaces. In this window, when making configuration changes, the **Configure** button must be pressed for the settings to be applied to the device. See Table 8 for a description of the controls on the interface's basic window shown in Figure 8.

#### Digital Audio Interface 1 - Advanced

The advanced window (Figure 9) provides more direct configuration of each digital audio interface. The window is divided into several group boxes, each of which is described in Table 9. See Table 9 for a description of the controls on the interface's advanced window shown in Figure 9.

#### **Digital Mixers**

The audio mixers for the left and right DACs are configured on the **DAC Mixer** window (Figure 10), which is opened by selecting the DAC **MIX** block on the **Digital Audio** tab. Selecting the DAI1 checkboxes enables the DAC gain, voice DAC level, volume control, and filtering blocks for the DAI1 signal path. Selecting the DAI2 checkboxes enables the stereo DAC level, volume control, and filtering blocks for the DAI2 signal path. See the *Digital Gain Registers, Line Input Registers*, and *Digital Filtering Registers* sections for block-specific details.

#### **Digital Filtering Registers**

The devices' IIR (voice) and FIR (audio) digital filters are configured by selecting the appropriate **Filtering** block on the **Digital Audio** tab. Filtering for the DAI1 signal

| MCLK Frequency  | Master / Slave | Audio Selection        |   |
|-----------------|----------------|------------------------|---|
| 12.288 MHz      | Slave 💌        | S1 to DAI1 (DAC & ADC) | • |
| LRCLK Frequency | Configuration  |                        |   |
| 48kHz ▼         | I25 <b>•</b>   |                        |   |

Figure 8. Digital Audio Interface 1 - Basic Window

## Table 9. DAI\_ Advanced Window Controls

| GROUP BOX       | DESCRIPTION                                                                                                                                                                         |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Audio Selection | Configures SDOEN_, SDIEN_, and SEL_ of both digital audio interfaces.                                                                                                               |
| Data Loop       | Configures the DL_ bit of the audio interface. Also sets the SEL_ bit of the other audio interface if <b>SDINS1 to SDOUTS2</b> is selected.                                         |
| Configuration   | Configures MAS_, BSEL_, WCI_, BCI_, DLY_, and HIZOFF_ of the audio interface. Also configures DMONO for DAI1 (DAI1 window only) and WS and DHF for DAI2 (DAI2 window only).         |
| TDM Mode        | Configures TDM_, SLOTL_, SLOTR_, and FSW                                                                                                                                            |
| Data Delay      | Configures SLOTDLY                                                                                                                                                                  |
| Clock Control   | Configures PSCLK, FREQ1, NI_, and PLL The <b>Rapid Lock Mode</b> checkbox enables rapid lock mode when the device is configured for slave mode (MAS_ bit = 0) and the PLL_ bit = 1. |

| Audio Selection                                              |                             | Data Loop                       |                         |  |
|--------------------------------------------------------------|-----------------------------|---------------------------------|-------------------------|--|
| C Disabled                                                   |                             | Normal Operation                |                         |  |
| Connect 51 to DAI1 (DAC and ADC)                             |                             | C SDINS1 to SDOUTS2             | Close                   |  |
| C Connect 52 to DAI1 (DAC and ADC)                           |                             | Configuration                   |                         |  |
|                                                              |                             | Master / Slave                  | I LRCLK Invert          |  |
| C Connect S1 to DAI2 (DAC only)                              |                             | Slave 💌                         | BCLK Invert             |  |
| C Connect S2 to DAI2 (DAC only)                              |                             |                                 | 🔽 Data Delay            |  |
|                                                              |                             | BCLK Frequency                  | DAC Mono Mode           |  |
| C Connect 51 to DAI1 (DAC and ADC) and 52 to DAI2 (DAC only) |                             | Off                             | Disable SDOUT HI-Z Mode |  |
| C Connect 52 to DAI1 (DAC and ADC                            | ) and 51 to DAI2 (DAC only) | Clock Control                   |                         |  |
| TDM Mode                                                     |                             | MCLK Prescaler (PSCLK)          |                         |  |
| T Enabled                                                    | Data Delay                  | PCLK = MCLK (10MHz < MCL        | K < 20MHz)              |  |
| TDM Slot - Left TDM Slot - Right                             | C Delay Slot 1              | Funch Internet Compliant / FDF/ | 21)                     |  |
| Slot 1 V Slot 1 V Delay Slot 2                               |                             |                                 |                         |  |
|                                                              | E Delay Slot 3              | INOrmal or PLL Mode             | <u> </u>                |  |
| Frame Sync Width                                             |                             | NI (PCLK to LRCLK Ratio)        | x6000                   |  |
| Dulce Width - 1 BCLK Cude                                    | 1 Delay Slot 4              | []                              | ,,                      |  |

Figure 9. Digital Audio Interface 1 - Advanced Window

Figure 10. DAC Mixer Window

**Evaluates: MAX9880A** 

paths is accessed by selecting either of its Filtering blocks and filtering for the DAI2 signal path is enabled/ disabled by clicking its associated Filtering block.

The DAI1 Filtering blocks open the DAI1 Filtering window. The Filtering Mode radio buttons configure the filtering mode for DAI1's DAC and ADC signals. When the Voice Filters (IIR) radio button is selected, group boxes for the ADC Digital Audio Filter (ADC Highpass Filter) and DAC Digital Audio Filter (DAC Highpass Filter) registers are visible, providing a selection of five highpass filter types. When the Audio Filters (FIR) radio button is selected, a DC-blocking filter is available. The ADC and DAC DC-blocking filters are enabled/disabled by selecting/deselecting the appropriate checkbox. The DC-blocking filter for the DAI2 path is enabled/disabled by clicking on the DAI2 Filtering block.

The DAI1 and DAI2 **Filtering** blocks are also used to display the current state of their digital filters (see Figure 11). The filter blocks display an image, representing the type of filtering (highpass or DC blocking) being applied to the DAI\_ signals. In addition, the DAI1 **Filtering** blocks display the configured filtering mode (voice filters or music filters).

#### **SPDM Output Registers**

The SPDM Configuration and Input registers are accessed through the **SPDM CLOCK**, **SPDML**, and **SPDMR** blocks on the **Digital Audio** tab (see Figure 12). These blocks are used to enable/disable the SPDM data outputs and configure the SPDM clock rate (SPDMCLK). The SPDM input mixers (MIXSPDML, MIXSPDMR) are configured by selecting the **MIX** block associated with the SPDMDATA output.

To utilize the SPDM data output, configure the EV kit hardware as described in the *SPDM Output* section.

#### **Digital Gain Registers**

The digital gain registers are accessed by selecting the appropriate gain blocks on the **Digital Audio** tab (see Table 10). The Voice DAC Level register is divided into two gain blocks. The first gain block is for DAC gain and the second is for DAC muting and level control. The gain block coming from the ADC **Filtering** block opens the **ADC Level Control** window, providing access to both the ADC gain and level-control settings.



Figure 11. DAI\_ Filtering Blocks



Figure 12. SPDM Bocks

## Table 10. Digital Gain Blocks

| REGISTER            | GUI BLOCK(S)                                                   |
|---------------------|----------------------------------------------------------------|
| Sidetone            | Sidetone gain block                                            |
| Stereo DAC<br>Level | Gain block from the <b>Digital Interface</b><br><b>2</b> block |
| Voice DAC Level     | Gain blocks from the <b>Digital Interface</b><br>1 block       |
| Left ADC Level      | Gain block from the ADC Filtering                              |
| Right ADC Level     | block                                                          |

#### **Line Input Registers**

The mute and gain settings for the line inputs (LINL and RINL) are accessed by selecting the first gain block on their respective input signal path. The gain blocks open the **Left Line Input** and **Right Line Input** windows, each of which provides controls to mute, enable, and configure the gain of the respective line input.

#### Playback Volume Registers (Line inputs, DAC inputs)

The second gain block on the LINL and RINL inputs opens the Left/Right Volume Control window that is

used to configure the Left Volume Control and Right Volume Control registers (see Figure 13). These registers control the mute and playback volume settings for both the DAC and line input audio signals. As such, this window is also accessible from the **Digital Audio** tab by selecting the gain blocks going into the DAL\_DAC **Filtering** blocks.

The volume control window also provides the option to synchronize the left and right settings. When the **Sync Right and Left** checkbox is selected, the **Left Playback Volume** slider and **Mute** checkbox configure both the left and right playback volumes.

| Left Playback Volume  | -20.00dB |      |
|-----------------------|----------|------|
| +6dB                  | ☐ Mute   | Mute |
| Right Playback Volume | -20.00dB |      |
| +6dB                  | Mute     | Mute |
| Sync Right and Left   | Close    |      |

Figure 13. Left/Right Volume Control Window

Evaluates: MAX9880A

#### Line Output Registers

The mute and gain settings for the line outputs (LOUTL, LOUTR) are accessed by selecting the outputs' gain block. The gain blocks open the **Left Line Output Gain** and **Right Line Output Gain** windows, each of which provides controls to mute and configure the gain of that line output. See Figure 14 for the **Left Line Output Gain** window. The windows also provide checkboxes to enable/disable the Mode register (0x24) bits, digital volume slew speed (DSLEW), smooth volume changes (VSEN), and change on zero-crossings (ZDEN). Refer to the MAX9880A IC data sheet for register details.

The line output gain windows also provide the option to synchronize the left and right output settings. When the **Sync Right and Left** checkbox is selected, only one line output gain window should be open, as this single window configures both the left and right line output gains

#### **Microphone Input Registers**

The MICL and MICR microphone inputs are routed through two gain stages, preamplifier gain and programmable gain amplifier, to the ADCs. These gain stages are accessed by selecting the two gain blocks associated with the microphone signal paths. The first gain block opens a **Microphone Pre-Amp** window that is used to enable/disable the analog microphone circuitry and set the preamplifier gain. The **Microphone Pre-Amp** windows also support synchronization between the left and right microphone settings.

The second gain blocks open the **Left** and **Right MIC PGA** windows, which provide a slider and edit box for configuring the programmable gain amplifiers. These windows also include a **Change on Zero Crossings** checkbox that sets/clears the zero-crossing detection bit  $(\overline{\text{ZDEN}})$  of the Mode register (0x24).

When the left or right digital microphones are enabled, the left analog microphone input (MICL) is not available. Refer to the *Digital Microphone Input* and *Microphone Inputs* sections in the MAX9880A IC data sheet for more information.

#### **Microphone Bias Register**

The microphone bias register bit (MBIAS) is accessed by selecting the **MICBIAS** block on the **Analog Audio** tab. The **MIC Bias Voltage** window provides two configuration options for the microphone bias voltage (1.525V and 2.2V). The microphone bias is enabled when the PALEN or PAREN bits of registers 0x20 and 0x21, respectively, are set.



Figure 14. Left Line Output Gain Window

#### **ADC Input Register**

The ADC input register is used to configure the ADC audio input mixers, as well as configure, enable, and utilize the device's auxiliary input (AUX). The **ADC Left** and **Right Input Mixer** windows are accessed by selecting the **MIX** blocks associated with the **Left** and **Right ADC** on the **Analog Audio** tab. The AUX controls are provided on the **Auxiliary Configuration** window, which is accessed by selecting the **AUX[15:0]** block (see Figure 15).

#### **Audio Input Mixers**

The left and right input mixers can be configured to mix audio signals from the analog microphones, singleended line inputs, or a combination of both inputs. If an input mixer is configured to mix the right line input and the right line input is disabled, then the left line input is routed to both mixers. This logic is reflected by the input labels displayed on the ADC **MIX** blocks.

When an input for the ADC input mixers is selected, the associated ADC **MIX** block is highlighted blue to indicate

that this section of the signal path is configured. Note that when the digital microphone input is enabled, the corresponding input mixer is disabled (i.e., if the left/right digital microphone is enabled, the left/right ADC audio input mixer is disabled).

The input mixer windows also provide the option to synchronize the left and right input mixers. When the **Sync Right and Left** checkbox is selected, only one input mixer window should be open, as this single window configures both the left and right input mixers.

#### Auxiliary Input

The auxiliary input is a secondary function of the device's JACKSNS pin and is configured through the **Auxiliary Configuration** window (Figure 15). The auxiliary input is used to perform ADC measurements of an external DC voltage applied to the AUX pad. See the *JACKSNS/AUX* section for details on configuring the EV kit hardware for auxiliary input DC measurements.



Figure 15. Auxiliary Configuration Window



The two top group boxes (Setup and Calibration) represent the procedures for properly configuring the ADC for performing DC voltage measurements. The first time this window is opened, the Calibration and Voltage Measurement group boxes are disabled. This is intentional and ensures that the ADC gets properly configured before the first DC measurement is taken. Refer to the ADC section in the MAX9880A IC data sheet for detailed steps for configuring the device.

The **Setup** group box contains a **Clocking Mode** group box that provides radio buttons to determine how the device should be set up. As there are specific deviceconfiguration requirements, the **Autoconfigure Device** option is recommended, unless it is known that the current device configuration meets the setup requirements. The disabled labels are associated with the autoconfiguration option and display the settings that are applied once the **Configure** button is pressed.

Once the configuration is complete, the **Offset** group box is activated, enabling the second step, offset calibration. If the **Use existing configuration** (manual operation) is selected, the **Select current LRCLK Frequency** dropdown list is also activated; otherwise, it stays disabled. Pressing the offset **Calibrate** button executes the procedure listed in the *Offset Calibration Procedure* section of the MAX9880A IC data sheet.

Once the offset calibration sequence is complete, the **Gain** group box is activated, enabling the final step, gain calibration. Pressing the gain **Calibrate** button executes the procedure listed in the *Gain Calibration Procedure* section of the MAX9880A IC data sheet. The result (K) of the gain calibration is displayed below the gain **Calibrate** button.

After the calibration sequences are completed, the **Voltage Measurement** group box is activated and the device is ready to perform DC measurements. Pressing the **Measure** button executes the procedure listed in the *DC Measurement Procedure* of the MAX9880A IC data sheet. The result is displayed both as a voltage and a 16-bit hex value. Additional DC measurements are performed by pressing the **Measure** button again.

#### **Digital Microphone Input Register**

Using the on-board digital microphones requires both hardware and software configuration. See the *Microphone Inputs* section for hardware configuration options. For software configuration, select the **DIG MIC** block on the **Analog Audio** tab. The digital microphone clock is set by selecting one of the radio button options, and the left/right digital microphone inputs are enabled by checking the corresponding checkbox on the **Digital Microphone Input** window. When using either of the digital microphone inputs, the left analog microphone input is not available. Similarly, the left/right ADC input mixers are disabled when the left/right digital microphones are enabled.

#### **Mode Register**

The Mode register is used to configure slew speed (DSLEW), volume-change smoothing (VSEN), line input zero-crossing detection (ZDEN), and headphone amplifier mode (HPMODE). The DSLEW, VSEN, and ZDEN settings are configurable through the Left Line Output Gain and Right Line Output Gain windows; additionally, the ZDEN setting can be configured through the Left MIC PGA and Right MIC PGA windows.

#### Headphone Modes (HPMODE)

The headphone amplifier mode is configured by selecting either of the headphone output amplifier blocks and selecting one of the eight headphone amplifier modes. Once a selection is made, the headphone image changes to display the current headphone configuration. Figure 16 shows images for two of the eight possible headphone configurations, stereo capless and stereo single-ended. The EV kit hardware should also be configured to match the software-selected headphone configuration (see the *Headphone Outputs* section).

#### **Jack Detection**

Jack detection is configured and monitored on the **Jack Detect/Jack Status** window, which is accessed by selecting the **JACKSNS** block on the **Analog Audio** tab. This window provides access to both the Jack Detect register (0x25) and the Jack Status register (0x01). Also note that the JDET bit of the Status register (0x00) is displayed in the **Status** group box at the top of the main software window. See Table 11 for jack detect/jack status controls.

#### **Enable Register**

The Enable register provides enables for the left/right line inputs, left/right line outputs, and left/right DACs and ADCs. The line input and output enables are accessed from Left Line Input and Right Line Input windows and the line outputs are configurable through the Left Line Out Enable and Right Line Out Enable windows. Figure 17 shows which GUI blocks provide access to the line input and line output enables.

The left and right DAC and ADC enables are accessed by selecting the DAC and ADC blocks available on both the **Analog Audio** and **Digital Audio** tabs. Note that when enabling the right DAC/ADC, the left DAC/ADC should also be enabled.

#### System Shutdown Register

The register's SHDN bit is used to place the device in a lower-power shutdown mode. This feature is controlled by the **MAX9880A Power** button at the top of the main software window. This register is also used to configure the device crystal oscillator. This is configured by selecting the **CRYSTAL** block on the **Digital Audio** tab.

#### **Device Revision ID**

The device's revision ID is stored in registers 0x14 and 0xFF. After the software has established a connection to the EV kit and device, it reads one of these two registers to determine the device's revision ID. In SPI mode, the 0x214 (0x14 in I<sup>2</sup>C mode) register is read, and in I<sup>2</sup>C mode the 0xFF register is read. If the revision ID is not recognized, the software displays a dialog box informing that a noncompatible device has been detected.

**Note:** When in SPI mode, the 0xFF register is not accessible.



Figure 16. Headphone Modes (2 of 8)

## Table 11. Jack Detect/Jack Status Controls

| GUI CONTROL                                                                             | DESCRIPTION                                                                                         |
|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Jack Detection radio buttons                                                            | Configures JDTEN bit (enable: JDETEN = 1).                                                          |
| Jack Detect Debounce radio buttons                                                      | Configures the JDEB bits.                                                                           |
| Jack Sense group box                                                                    | Displays the status of the JACKSNS bits. This requires that Jack Detection be enabled (JDETEN = 1). |
| Jack Action group boxDisplays the results of the Jack Detection logic, when JDETEN = 1. |                                                                                                     |
| Jack Sense Weak Pullup group box                                                        | Configures the JDWK bit.                                                                            |

**//**//XI//

#### **Save/Load Settings**

Register configurations can be saved/loaded by selecting the **Save Settings CTRL+S** or **Load Settings CTRL+O** menu item from the **File** menu bar. The save operation saves the state of the U1 device registers, S/PDIF transceiver (U11) registers, and a few generalpurpose input-output (GPIO) settings to a configuration file. The load operation configures the U1 and U11 device registers and sets/clears specific GPIO pins based on the data and settings contained in the configuration file.

A Configuration 1.ax27 file is included in the MAX9880A software directory and contains the data and settings that result from performing the procedure in the *Quick Start* section. The default and recommended file extension is .ax27.

#### **Advanced User Interface**

The **Advanced User Interface** window can also be used to communicate with the U1 and U11 devices. Use the **Tools I Interface (Advanced Users) F1** menu item to open the interface window, which can be used for SPI communication, I<sup>2</sup>C/SMBus<sup>™</sup> communication, and to control the MAXQ2000 GPIOs that the EV kit utilizes. This window consists of four main tabs: **Connection, Bit Set/Clear, 2-wire Interface**, and **3-wire Interface** (see Figure 18). The interface utility only accepts and outputs hexadecimal number format.

#### Connect

The **Connection** tab is used to establish a connection with the MAXQ2000 interface included on the EV kit.

#### Bit Set/Clear

The **Bit Set/Clear** tab provides control of the MAXQ2000's available GPIO pins. The only GPIO pins utilized by the EV kit are listed in Table 12, along with their functionality.

#### 2-Wire Interface

The 2-wire interface tab's General commands tab (Figure 19) allows general-purpose 2-wire commands to be sent using the Command (SMBus Protocols, Raw Block Read/Write, EEPROM Read/Write) drop-down list and the Execute button. The read/write commands to use with the U1 device are SMBusWriteByte and SMBusReadByte. The SMBusWriteByte transmits the device address, command, and 1 byte of data. The SMBusReadByte transmits the device address, a command, and then retransmits the device address and reads 1 byte of data.

The device address used by the commands is the value displayed in the **Target Device Address** dropdown list, which is generated by pressing the **Hunt for active listeners** button. This button scans the entire 2-wire address space, reporting each address that is acknowledged. For both a read and write operation, the **Command Byte** is the register address. The data to write to the target device should be entered in the **Data Out** field and the data that is read is reported in the **Data In** field. The SCL frequency can also be configured by selecting the **Low Level commands** tab and using the speed buttons and/or edit fields to set the operating frequency.



Figure 17. Line Input and Output Enable Blocks

SMBus is a trademark of Intel Corp.

## **Table 12. GPIO Functionality**

| MAXQ2000 GPIO | NET NAME     | I/O    | FUNCTIONALITY                                                          |
|---------------|--------------|--------|------------------------------------------------------------------------|
| K1            | 9880A_IRQ    | Input  | Used to monitor the U1 device's IRQ pin.                               |
| K2            | CS2          | Output | Chip select for U1 device's SPI interface.                             |
| K3            | CONNECT      | Output | Enables/disables PC detection of the USB audio DAC (U12).              |
| K4            | CS8427_RST   | Output | Controls the RST pin of the digital audio interface transceiver (U11). |
| K5            | 9880A_SELECT | Input  | Used to poll the U1 device's SELECT pin.                               |

| Bit Set / Clear                                       |  |
|-------------------------------------------------------|--|
| Bit Set / Clear                                       |  |
|                                                       |  |
| Pin Command Status Pin Command Status                 |  |
| K1 High Low Read High K9 High Low Read High           |  |
| High Low Read High K10 High Low Read High             |  |
| K3<br>Green High Low Read High K11 High Low Read High |  |
| ✓ blink K3 fast blink rate K12 High Low Read High     |  |
| K4 High Low Read Low K13 High Low Read High           |  |
| K5 High Low Read Low K14 High Low Read High           |  |
| K6 High Low Read High K15 High Low Read High          |  |
| K7 High Low Read High K0 High Low Read Low            |  |
|                                                       |  |

#### Figure 18. Advanced User Interface (Bit Set/Clear Tab)

**Evaluates: MAX9880A** 

Evaluates: MAX9880A

#### SPI Interface

The SPI interface is configured and used by selecting the **3-wire Interface** tab. The **Connection** and **Configuration** group boxes are used to configure the SPI interface. The EV kit's SPI connections and default interface configuration are shown in Table 13 and Figure 20, respectively.

The SPI interface can be used to read and write to the U1 and U11 devices. The slave device is selected by configuring K2 (U1,  $\overline{CS2}$ ) or K9 (U11,  $\overline{CS1}$ ) as the interface's

chip-select. Refer to the MAX9880A and CS8427 IC data sheets for additional SPI information.

To communicate with the U1 device, enter the 24-bit (3-byte) SPI frame into the **Data bytes to be written** edit box and press the **Send Now** button. For a read operation, the data received is displayed in the **Data bytes received** edit box. Refer to the *Serial Peripheral Interface (SPI)* section in the MAX9880A IC data sheet for additional information.

| Connection Bit Se                                                                                           | t/Clear 2-wire interface                                                                          | Logging                      |              |                  |  |
|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------|--------------|------------------|--|
| Device Address<br>Target Devic                                                                              | e Address: 0x20                                                                                   | ✓ 0010000r/                  | M Hunt for a | ictive listeners |  |
| General commands                                                                                            | SMBus register watch                                                                              | Low Level command            | ls           |                  |  |
| Command (SMBus                                                                                              | Protocols, Raw Block R                                                                            | ead/Write, EEPROM F          | Read/Write)  |                  |  |
| Q - SMBusQuick(                                                                                             | addr) -> device present?                                                                          | ¥ [                          | xecute       | PASS             |  |
| Command byte:                                                                                               | )x00 💉 Data Out:                                                                                  | { 0x00, 0xCD }               |              | ~                |  |
| Byte count: 1                                                                                               | 💲 Data In:                                                                                        | ?                            |              |                  |  |
| Use SMBus PE                                                                                                | C Packet Error Correctio                                                                          | on byte                      |              |                  |  |
| Hunting for active li<br>Found a device at (<br>One Device was fo<br>Executing protocol<br>SMBusQuick(0x20) | steners on SCL/SDA<br>Jx20<br>und at 0x20<br>Q - SMBusQuick(addr) -><br>···> Success: Device is F | • device present?<br>Present |              |                  |  |

Figure 19. Advanced User Interface (2-Wire Interface Tab's General Commands Tab)

## \_Detailed Description of Hardware

The MAX9880A EV kit evaluates the MAX9880A lowpower, high-performance, stereo audio codec with audio processing (U1). The EV kit includes input and output RCA connections, capless and single-ended headphone connectors (J3, J4), and two on-board digital microphones (U15, U16). The EV kit also includes USBpowered low-dropout (LDO) linear regulators that allow the EV kit to be evaluated without any external supplies. These LDOs provide the 1.8V and 3.3V voltages required by the U1 device and support circuitry. Integrated into the EV kit design is a digital audio transceiver (U11) and a USB stereo audio DAC (U12). The digital audio transceiver provides audio input and output through the on-board TOSLINK connectors (J5, J6), and the USB stereo audio DAC provides audio input through the mini-USB connector (J10).

The EV kit also includes a MAXQ2000 microcontroller (U5) that interfaces with the U1 device's I2C and SPI control bus and allows the EV kit to be evaluated with the EV kit software. See the *Detailed Description of Software* section.

## Table 13. SPI Interface

| MAXQ2000 SPI INTERFACE | MAXQ2000 GPIO | NET NAME  | FUNCTION                              |
|------------------------|---------------|-----------|---------------------------------------|
| SEG1/P0.1              | K2            | CS2       | Chip select for the U1 SPI interface  |
| P5.4/SS                | K9            | CS1       | Chip select for the U11 SPI interface |
| P5.6/SCLK              | K10           | CCLK      | SPI SCLK clock                        |
| P5.7/MISO              | K11           | MAXQ_MISO | Master in/slave out                   |
| P5.5/MOSI              | K12           | CDIN      | Master out/slave in                   |

| Connection Bit Set/Clear 3-wire interface Logging  |                                                                             |
|----------------------------------------------------|-----------------------------------------------------------------------------|
| Connection                                         | Configuration                                                               |
| K10 Clock (SCK) (SCLK)                             | Send & receive MSB first CPOL=1 (clock idles high) CPHA=1 (sample 2nd edge) |
| K12 Solution Master to slave (MOSI) (DIN)          | MOSI Data Inverted Logic<br>MISO Data Inverted Logic                        |
| K11 🕑 Data from slave to master (MISO) (DOUT)      | CS is active high, idle low                                                 |
| K2 Schip-select (CS) for data framing              | 8.0 🗸 X 1 MHz 🖌                                                             |
| Use standard connections for high-speed SPI        | Get Speed Set Speed                                                         |
| Send and Receive Data<br>Data bytes to be written: |                                                                             |
| 0x55, 0x4A                                         |                                                                             |
| Send Now repeat 1                                  |                                                                             |
| ?                                                  |                                                                             |

Figure 20. Advanced User Interface (3-Wire Interface Tab)



#### Master Clock (MCLK)

The EV kit provides jumper JU12 to select the source of the device's master clock input (see Table 14). The MCLK input can be connected to GND, RMCK, FUNC2, or the on-board 13MHz crystal oscillator (Y2). When connected to RMCK or FUNC2, the clock signal is provided by the digital audio transceiver or the USB stereo audio DAC, respectively.

#### Interface Configuration (JU21)

The U1 device is configured for I<sup>2</sup>C/2-wire or SPI operation through jumper JU21 (see Table 15). Once the interface mode is configured, the shunts on headers JU20 and JU27 need to be configured, as shown in Table 16. Note that the JU20 and JU27 headers should be configured in an exclusive-or manner (i.e., only one header is shunted at a time). Once all three headers are properly configured, the PC-based EV kit software can be used to configure and control the device. See the *Detailed Description of Software* section.

Refer to the *Serial Peripheral Interface (SPI)* and *I*<sup>2</sup>*C Serial Interface* sections in the MAX9880A IC data sheet for additional SPI and I<sup>2</sup>C details.

#### **Microphone Inputs**

The U1 device can be evaluated with digital microphones and/or analog microphones. The EV kit provides the capability to evaluate the device with only digital microphones, only analog microphones, or a combination of both types (see Table 17). The left analog microphone connects across the MICLN and MICLP pads and the right analog microphone connects across the MICRN and MICRP pads. Both single-ended and differential analog microphones can be used with the EV kit (see Table 18). Two digital microphones (U15, U16) are included on the EV kit and are connected to the device's left microphone inputs (MICLN, MICLP) through jumpers JU8 and JU9.

#### Microphone Bias (JU3, JU4)

The U1 device's microphone bias (MICBIAS) output can be used to power two external analog microphones by installing shunts on jumpers JU3 and JU4. If digital microphones are used remove the shunt from jumper JU4.

When using the digital microphones, remove the shunts from jumpers JU5 and JU6 and leave the left microphone input pads (MICLN, MICLP) unconnected. Similarly, when using the SPDM output, remove the shunts from jumpers JU1 and JU2 and leave the right microphone input pads (MICRN, MICRP) unconnected. See the *SPDM Output* section.

| SHUNT POSITION | U1 MCLK INPUT                               | FREQUENCY                             |
|----------------|---------------------------------------------|---------------------------------------|
| 1-2            | Connected to ground                         | —                                     |
| 1-3            | Connected to pin 10 (RMCK) of U11           | MCLK = 256 x S/PDIF input sample rate |
| 1-4*           | Connected to on-board crystal oscillator Y2 | MCLK = 13MHz                          |
| 1-5            | Connected to pin 18 (FUNC2) of U12          | MCLK = 256 x USB input sample rate    |

## Table 14. JU12 Function

\*Default position.

#### Table 15. JU21 Function

| SHUNT POSITION | U1 SELECT PIN                            | DESCRIPTION                          |
|----------------|------------------------------------------|--------------------------------------|
| Installed*     | Connected to ground                      | U1 device interface = $I^2C/2$ -wire |
| Not installed  | Connected to DVDDIO through resistor R39 | U1 device interface = SPI            |
|                |                                          |                                      |

\*Default position.

## Table 16. JU20 and JU27 Function

| U1                       | U1 SHUNT POSITION        |                         | DESCRIPTION                                                                                                |  |
|--------------------------|--------------------------|-------------------------|------------------------------------------------------------------------------------------------------------|--|
| INTERFACE                | JU20                     | JU27                    | DESCRIPTION                                                                                                |  |
| I <sup>2</sup> C/2-wire* | Pins 2-3 of each<br>row* | Not installed*          | The U1 device's I <sup>2</sup> C interface is connected to the EV kit's I <sup>2</sup> C con-<br>trol bus. |  |
| SPI                      | Not installed            | Pins 2-3 of each<br>row | The U1 device's SPI interface is connected to the EV kit's SPI con-<br>trol bus.                           |  |

\*Default position.

#### **SPDM Output**

The U1 device provides an SPDM output by retasking the MICRN and MICRP device pins. This feature is selectable through I<sup>2</sup>C and is accessed through the **SPDM** blocks on the **Digital Audio** tab. When utilizing the SPDM output, the MICRN and MICRP pads cannot be used for microphone input and shunts should be removed from jumpers JU1 and JU2.

To access the SPDM output signals, shunts must be installed on jumpers JU18 and JU24. This configuration connects the SPDM output (SPDMDATA, SPDMCLK) to the DSD\_DATA and DSD\_CLK pads.

## JACKSNS/AUX

The U1 device's JACKSNS/AUX pin has dual functionality, allowing it to be used as an input for jack detection, or as an input for measuring DC voltages.

#### Jack Detection (JACKSNS)

To utilize this feature, configure jumper JU7 according to Table 19, disable the **AUX** block on the **Analog Audio** tab, and refer to the *Mode Configuration* section in the MAX9880A IC data sheet for additional details and configuration options. Once the EV kit is configured for jack detection, there is one of three methods for utilizing this feature: through the JACKSNS pad, through the J3 headphone jack, or through the MICLP pad, which requires that a shunt be installed on jumper JU29.

| SHUNT POSITION |               |                                     | DESCRIPTION                                                                                                                                 |  |  |
|----------------|---------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| JU8            | JU9           | MICROPHONE INFOIS                   | DESCRIPTION                                                                                                                                 |  |  |
| Not installed  | Not installed | Two analog microphones*             | Analog microphones connected across MICLN, MICLP, MICRN, and MICRP pads.                                                                    |  |  |
| Installed      | installed     | Two digital microphones             | On-board digital microphones (U15 and U16) connected to device's left microphone inputs.                                                    |  |  |
| Installed      | Installed     | Analog and digital micro-<br>phones | On-board digital microphones (U15 and U16) connected to left microphone inputs and analog microphone connected across MICRN and MICRP pads. |  |  |

## Table 17. Microphone Input Configuration

\*Default position.

## Table 18. Analog Microphone Configuration

|                                | SHUNT POSITION |               |               |           |               |               |
|--------------------------------|----------------|---------------|---------------|-----------|---------------|---------------|
| ANALOG MICROPHONE              | JU1            | JU2           | JU5           | JU6       | JU3           | JU4           |
| Single-ended (without MICBIAS) | Х              | Installed     | Installed     | Х         | Not installed | Not installed |
| Single-ended (with MICBIAS)    | Х              | Not installed | Not installed | X         | Installed     | Installed     |
| Differential (without MICBIAS) | Installed      | Not installed | Not installed | Installed | Not installed | Not installed |
| Differential (with MICBIAS)    | Installed      | Not installed | Not installed | Installed | Installed     | Installed     |

X = Don't care.

## Table 19. JU7 Function

| SHUNT POSITION | U1 JACKSNS/AUX PIN                                                                         | MODE                    |
|----------------|--------------------------------------------------------------------------------------------|-------------------------|
| Installed      | Connected to the JACKSNS pad                                                               | Jack detection          |
| Not installed* | Connected to the AUX pad through resistor-dividers R5 (10k $\Omega)$ and R6 (10k $\Omega)$ | DC voltage measurements |

\*Default position.

#### Measuring DC Voltages (AUX)

To utilize this feature, configure jumper JU7 according to Table 19, remove the shunt from jumper JU29, ensure that a headphone plug is not plugged in to jumper JU3, and enable the **AUX** block on the **Analog Audio** tab, and refer to the *ADC* section in the MAX9880A IC data sheet for setup and configuration details. The applied DC voltage (VAUX) is divided down before measured by the device's ADC. The measured DC voltage (VDC) is:

$$V_{DC} = \frac{R5}{(R5 + R6)} \times V_{AUX}$$

where the default divider ratio is equal to 1/2.

#### **Audio Inputs and Outputs**

The U1 device's audio inputs and outputs are routed to the various connectors, headers, and pads on the EV kit. Table 20 lists the audio input connections and Table 21 lists the audio output connections. Refer to the MAX9880A IC data sheet and EV kit software for audio signal routing details (i.e., which audio inputs can be routed to the available audio outputs).

#### **Headphone Outputs**

The U1 device supports three headphone output modes, single-ended, differential, and capacitorless. All three modes can be evaluated using the ROUT\_ and LOUT\_

Table 20. Audio Inputs

| AUDIO<br>INPUT | U1 PIN        | DESCRIPTION                               |
|----------------|---------------|-------------------------------------------|
| J1             | LINL          | Single-ended left line input<br>(LINEINL) |
| J2             | LINR          | Single-ended right line input (LINEINR)   |
| J6             | S1 interface* | S/PDIF audio input from U11               |
| J10            | S2 interface* | USB audio input from U12                  |
| MICL_ pad      | MICL_         | Left analog microphone                    |
| MICR_ pad      | MICR_         | Right analog microphone                   |
| U15            | MICL_         | Left digital microphone<br>(DIGMIC_)      |
| U16            | MICL_         | Right digital microphone<br>(DIGMIC_)     |

\*S\_ interface pins = SDOUTS\_, SDINS\_, BCLKS\_, and LRCLKS\_. pads provided on the EV kit, in conjunction with the JU10 and JU11 jumpers. Refer to the *Headphone Modes* section of the MAX9880A IC data sheet.

To facilitate evaluation with single-ended and capacitorless output modes, the EV kit provides two 3.5mm headphone jacks (J3, J4). The J4 headphone jack is configured for capacitorless output mode and the J3 headphone jack is configured for single-ended output mode.

#### **On-Board LDOs**

The EV kit includes on-board LDO linear regulators (U6, U8, U9, and U10), allowing the EV kit to operate without external power supplies. These LDO regulators provide power to the U1 device's power-supply pins: DVDD, MICVDD, PVDD, AVDD, and DVDDS1. The LDO regulator outputs can be isolated from the power-supply pins through jumpers JU14–JU17, and JU22, respectively.

A fifth LDO linear regulator (U7) provides power to the MAXQ2000 circuit, level translators (U4, U17), crystal oscillator (Y2), stereo digital audio transceiver (U11), USB stereo audio DAC (U12), and S/PDIF connectors (J5, J6). All the LDO linear regulators are powered by the USB bus voltage (+5V) from the J7 mini-USB connector.

# Table 21. Audio Outputs

| AUDIO<br>OUTPUT | U1 PIN                     | DESCRIPTION                                       |
|-----------------|----------------------------|---------------------------------------------------|
| J3              | ROUTP and<br>LOUTP         | Single-ended headphone output with jack detection |
| J4              | ROUTP, LOUTP,<br>and LOUTN | Capless headphone output                          |
| J5              | S1 interface*              | S/PDIF audio output on U11                        |
| J8              | LOUTR                      | Single-ended line output<br>(OUTR)                |
| Jð              | LOUTL                      | Single-ended line output<br>(OUTL)                |
| ROUT_ pads      | ROUT_                      | Right headphone output                            |
| LOUT_ pads      | LOUT_                      | Left headphone output                             |
|                 |                            |                                                   |

\*S\_ interface pins = SDOUTS\_, SDINS\_, BCLKS\_, and LRCLKS\_.

device's registers, select the Show S/PDIF Transceiver

Registers item from the View drop-down menu. This

enables the CS8427 tab, which functions in the same

manner as the Control Registers tab. When the U11

device is enabled, the Read All button also reads all the

The USB stereo audio DAC connects to the mini-USB connector J10 for audio input. The audio DAC uses a

standard Windows class driver, and when connected to

a PC it is recognized as an external sound card, allow-

ing audio from a PC to be played through the EV kit. This audio path is configured and enabled by selecting the

USB block on the Digital Audio tab. See the USB Audio

USB Stereo Audio DAC (U12)

U11 registers and updates the CS8427 tab.

## **Digital Audio Interfaces (S1, S2)**

The two digital audio interfaces (S1, S2) of the U1 device are routed through headers JU13 and JU19 to the onboard digital audio transceiver (U11) and USB stereo audio DAC (U12), respectively (see Tables 24 and 25). Place shunts across all 2-3 positions to connect the U1 device's S1 and S2 interfaces to the listed U11 and U12 interfaces.

#### Digital Audio Transceiver (U11)

The digital audio transceiver connects to TOSLINK connectors J5 and J6 for audio input and output. The device is operated in software mode ( $\overline{\text{HS}}$  pin tied low) and is connected to the U1 device's S1 digital audio interface. The audio transceiver is also interfaced to the EV kit's SPI control bus and is selected by the  $\overline{\text{CS1}}$  chip select line. See the *S*/*PDIF Audio* section.To manually configure the

## Table 22. JU10 and JU11 Function

| SHUNT<br>POSITION | HEADPHONE MODE                                                 |  |
|-------------------|----------------------------------------------------------------|--|
| Installed         | Single-ended (clickless)                                       |  |
| Not installed*    | Differential, capacitorless, or single-ended<br>(fast turn-on) |  |

\*Default position.

## Table 23. JU14–JU17 and JU22 Functions

| SHUNT POSITION | DVDD<br>(JU14)                                                      | MICVDD<br>(JU22) | PVDD<br>(JU16) | AVDD<br>(JU15) | DVDDIO*<br>(JU17) |
|----------------|---------------------------------------------------------------------|------------------|----------------|----------------|-------------------|
| Installed**    | 1.8V                                                                | 1.8V             | 1.8V           | 1.8V           | 3.3V              |
| Not installed  | Connect an external supply across their respective pads and ground. |                  |                |                |                   |

section.

\*Connects to DVDDS1.

\*\*Default position.

## Table 24. S1 Interface Header (JU13)

| JU13                 |                        |                       |  |  |
|----------------------|------------------------|-----------------------|--|--|
| POSITION 1<br>(LEFT) | POSITION 2<br>(CENTER) | POSITION 3<br>(RIGHT) |  |  |
| GND                  | DACIN1                 | U11_DAC               |  |  |
| GND                  | ADCOUT1                | U11_ADC               |  |  |
| GND                  | LRCLK1                 | U11_LRCLK             |  |  |
| GND                  | BCLK1                  | U11_BCLK              |  |  |

## Table 25. S2 Interface Header (JU19)

| JU19                 |                        |                        |  |
|----------------------|------------------------|------------------------|--|
| POSITION 1<br>(LEFT) | POSITION 2<br>(CENTER) | POSITION 3*<br>(RIGHT) |  |
| GND                  | DACIN2                 | U12_DAC                |  |
| GND                  | ADCOUT2                | U12_ADC                |  |
| GND                  | LRCLK2                 | U12_LRCLK              |  |
| GND                  | BCLK2                  | U12_BCLK               |  |

\*Signals are routed from the U4 level translator.

# Evaluates: MAX9880A



Figure 21a. MAX9880A EV Kit Schematic—MAX9880A Device (Sheet 1 of 7)



Figure 21b. MAX9880A EV Kit Schematic—Class D Amplifiers (Sheet 2 of 7)



**MAX9880A Evaluation Kit** 

Figure 21c. MAX9880A EV Kit Schematic—SPDIF, USB\_AUDIO, and MAXQ2000 CONTROL Headers, On-Board Crystal Oscillator, and Interface-Mode-Selection Jumper (JU21) (Sheet 3 of 7)



Figure 21d. MAX9880A EV Kit Schematic—CS8427 Digital Audio Transceiver (Sheet 4 of 7)



Figure 21e. MAX9880A EV Kit Schematic—PCM2707 USB Stereo Audio DAC (Sheet 5 of 7)

M/IXI/M



Figure 21f. MAX9880A EV Kit Schematic—MAXQ2000 Interface Circuit (Sheet 6 of 7)





Figure 21g. MAX9880A EV Kit Schematic—On-Board LDOs (Sheet 7 of 7)



Figure 22. MAX9880A EV Kit Component Placement Guide— Component Side



Figure 24. MAX9880A EV Kit PCB Layout—Layer 2



Figure 23. MAX9880A EV Kit PCB Layout—Component Side



Figure 25. MAX9880A EV Kit PCB Layout—Layer 3

Evaluates: MAX9880A





Figure 26. MAX9880A EV Kit PCB Layout—Layer 4



Figure 27. MAX9880A EV Kit PCB Layout—Layer 5



Figure 28. MAX9880A EV Kit PCB Layout—Solder Side

## **Revision History**

| REVISION | REVISION | DESCRIPTION     | PAGES   |
|----------|----------|-----------------|---------|
| NUMBER   | DATE     |                 | CHANGED |
| 0        | 9/10     | Initial release | —       |

37

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_\_\_

© 2010 Maxim Integrated Products

Maxim is a registered trademark of Maxim Integrated Products, Inc.