

### **General Description**

The MAX8728 generates all the supply rails for thin-film transistor (TFT) liquid-crystal display (LCD) panels in TVs and monitors. It includes step-down and step-up regulators, positive and negative charge pumps, and a dualmode, logic-controlled high-voltage switch control block. The MAX8728 can operate from input voltages from 7V to 13.2V and is optimized for LCD TV panel and LCD monitor applications running directly from 12V supplies.

EVALUATION KIT **AVAILABLE** 

The step-up and step-down regulators feature internal power MOSFETs and high-frequency operation allowing the use of small inductors and capacitors, resulting in a compact solution. Both switching regulators use fixed-frequency, current-mode control architectures, providing fast load-transient response and easy compensation. The positive and negative charge-pump regulators provide TFT gate-driver supply voltages. Both output voltages can be adjusted with external resistive voltage-dividers.

The MAX8728 is available in a small (5mm x 5mm), lowprofile (0.8mm), 32-pin TQFN package and operates over the -40°C to +85°C temperature range.

## **Applications**

LCD Monitors

LCD TVs

### Ordering Information

| PART        | TEMP RANGE     | PIN-<br>PACKAGE          | PACKAGE<br>CODE |
|-------------|----------------|--------------------------|-----------------|
| MAX8728ETJ+ | -40°C to +85°C | 32 TQFN-EP*<br>5mm x 5mm | T3255-4         |

- +Denotes lead-free package.
- \*EP = Exposed pad.

## **Pin Configuration**



True Shutdown is a trademark of Maxim Integrated Products, Inc.

#### **Features**

- ♦ Optimized for 10.8V to 13.2V Input Supply
- ♦ 7V to 13.2V Input Supply Range
- ♦ Selectable Frequency (500kHz/1MHz/1.5MHz)
- ♦ Current-Mode Step-Down Regulator 14V Internal n-Channel MOSFET 1.5% Accurate Output
- **♦ Current-Mode Step-Up Regulator** 19V Internal n-Channel MOSFET 1% Accurate Output

True Shutdown™ (Output Goes to Zero)

- ♦ 180° Out-of-Phase Switching
- ♦ Adjustable Positive/Negative Charge Pumps
- Soft-Start and Timer Delay Fault Latch for All **Outputs**
- **♦ Logic-Controlled, High-Voltage Switches**
- ♦ Power-Up and Power-Down Sequences
- ♦ Thermal-Overload Protection

### Simplified Operating Circuit



MIXIM

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

#### **ABSOLUTE MAXIMUM RATINGS**

| IN, INL, SUPP to GND                                  | ±0.3V0.3V to VSUPP + 0.3V GND0.3V to +6V DEL,0.3V to VCC + 0.3V±0.3V6V to +0.3V6V to +0.3V0.3V to +19V0.3V to VIN + 0.3V0.3V to +40V0.3V to +40V | Operatir                       |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| · ·                                                   |                                                                                                                                                  | 32-Pin<br>Operatin             |
| SRC to SUPP<br>SRC to SUPP (momentary)<br>GON to SUPP | 14V to +30V                                                                                                                                      | Junction<br>Storage<br>Lead Te |
|                                                       |                                                                                                                                                  |                                |

| SRC to DRN                                            | 0.3V to +40V   |
|-------------------------------------------------------|----------------|
| DRN to GND                                            | 0.3V to +40V   |
| GON to DRN                                            | 0.3V to +30V   |
| V <sub>L</sub> Short Circuit to GND                   |                |
| REF Short Circuit to GND                              | Continuous     |
| DRVN RMS Current                                      | 400mA          |
| DRVP RMS Current                                      | +100mA         |
| LX2 RMS Current                                       | +1.6A          |
| GND2 RMS Current                                      | +1.6A          |
| LX1 RMS Current                                       | 1.6A           |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                |
| 32-Pin Thin QFN (derate 34.5mW/°C above +             | +70°C)2758mW   |
| Operating Temperature Range                           | 40°C to +85°C  |
| Junction Temperature                                  | +150°C         |
| Storage Temperature Range                             | 65°C to +160°C |
| Lead Temperature (soldering, 10s)                     | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

(Circuit of Figure 1,  $V_{IN} = V_{INL} = V_{SUPP} = 12V$ ,  $V_{OUT1} = +3.3V$ ,  $V_{SRC} = 28V$ , GND1 = GND2 = GNDP = GND = 0,  $I_{REF} = 0$ ,  $T_A = 0^{\circ}C$  to  $+85^{\circ}C$ . Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                                                                         | CONDITIONS                                                                                                                                    | MIN                                   | TYP  | MAX  | UNITS   |
|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|------|---------|
| GENERAL                                                                           |                                                                                                                                               | •                                     |      |      | •       |
| IN, INL Input Voltage Range                                                       | For VL regulator operation                                                                                                                    | 7.0                                   | 12.0 | 13.2 | V       |
| INL Quiescent Current                                                             | V <sub>FB2</sub> = V <sub>FBP</sub> = 2.2V, V <sub>FBN</sub> = 0,<br>LX2 not switching, LX1 switching                                         |                                       | 7    |      | mA      |
| IN Standby Supply Current                                                         | $V_{IN} = 7V$ to 13.2V, $EN = \overline{SHDN} = GND$                                                                                          |                                       |      | 0.5  | mA      |
|                                                                                   | FSEL = GND                                                                                                                                    | 1275                                  | 1500 | 1730 |         |
| Switching Frequency                                                               | FSEL = V <sub>CC</sub>                                                                                                                        | 850                                   | 1000 | 1150 | kHz     |
|                                                                                   | FSEL = REF                                                                                                                                    | 425                                   | 530  | 610  |         |
| Phase Difference Between<br>Step-Down/Positive and<br>Step-Up/Negative Regulators |                                                                                                                                               |                                       | 180  |      | Degrees |
| VL REGULATOR                                                                      | •                                                                                                                                             | •                                     |      |      |         |
| VL Output Voltage                                                                 | 7V < V <sub>INL</sub> < 13.2V, V <sub>FB1</sub> = V <sub>FB2</sub> = V <sub>FBP</sub> = 1.9V, V <sub>FBN</sub> = 0.5V, I <sub>VL</sub> = 25mA | 4.8                                   | 5.0  | 5.1  | V       |
| VL Undervoltage Lockout<br>Threshold                                              | VL rising, 2.5% hysteresis                                                                                                                    | _ rising, 2.5% hysteresis 3.8 4.0 4.1 |      | V    |         |
| REFERENCE                                                                         |                                                                                                                                               | •                                     |      |      | •       |
| REF Output Voltage                                                                | No external load                                                                                                                              | 1.98                                  | 2.00 | 2.02 | V       |
| REF Load Regulation                                                               | 0 < I <sub>REF</sub> < 50μA                                                                                                                   |                                       |      | 10   | mV      |
| REF Sink Current                                                                  | REF Sink Current REF in regulation 0                                                                                                          |                                       |      | 10   | μΑ      |
| REF Undervoltage Lockout<br>Threshold                                             | Rising edge, 200mV hysteresis                                                                                                                 |                                       | 1.5  |      | V       |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1,  $V_{IN} = V_{INL} = V_{SUPP} = 12V$ ,  $V_{OUT1} = +3.3V$ ,  $V_{SRC} = 28V$ , GND1 = GND2 = GNDP = GND = 0,  $I_{REF} = 0$ ,  $T_A = 0^{\circ}C$  to +85°C. Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                                      | CC                                             | ONDITIONS                                                            | MIN   | TYP   | MAX   | UNITS |
|------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------|-------|-------|-------|-------|
| STEP-DOWN REGULATOR                            |                                                |                                                                      |       |       |       | •     |
| OUT1 Voltage in Fixed Mode                     |                                                | $V_{IN} = 7.0V$ to 13.2V, EN = $V_{CC}$ , $I_{LOAD} = 0.5A$ (Note 1) |       | 3.30  | 3.35  | V     |
| FB1 Regulation Voltage in Adjustable Modes     | 20% to 35% duty of ILOAD = 0.5A (Note          |                                                                      | 1.97  | 2.00  | 2.03  | V     |
| FB1 Adjustable Mode Threshold Voltage          |                                                |                                                                      | 0.10  | 0.15  | 0.20  | V     |
| Output Voltage Adjust Range                    |                                                |                                                                      | 2.0   |       | 3.6   | V     |
| Step-Down Regulator Fault Trip                 | Fixed mode, OUT                                | 1 falling                                                            |       | 2.640 |       | V     |
| Level                                          | Adjustable mode,                               | FB1 falling                                                          | 1.536 | 1.600 | 1.664 | V     |
| FB1 Input Leakage Current                      | $V_{FB1} = 2.1V$                               |                                                                      | -100  |       | +100  | nA    |
| Low-Frequency Operation OUT1 Threshold         | LX1 only                                       |                                                                      |       | 1.3   |       | V     |
| I                                              |                                                | FSEL = GND                                                           |       | 250   |       |       |
| Low-Frequency Operation<br>Switching Frequency | LX1 only                                       | FSEL = V <sub>CC</sub>                                               |       | 167   |       | kHz   |
| Cwitching Frequency                            |                                                | FSEL = REF                                                           |       | 83    |       |       |
| DC Load Regulation                             | 0 < I <sub>OUT1</sub> < 2A, El                 | V = VCC                                                              |       | 0.5   |       | %     |
| DC Line Regulation                             | 7V <v<sub>IN &lt; 13.2V, E</v<sub>             | $EN = V_{CC}$                                                        |       | 0.1   |       | %/V   |
| LX1-to-IN Switch<br>On-Resistance              |                                                |                                                                      |       | 200   | 300   | mΩ    |
| LX1-to-GND1 Switch On-Resistance               |                                                |                                                                      | 10    | 22    | 40    | Ω     |
| Positive Current Limit                         |                                                |                                                                      | 2.5   | 2.8   | 3.1   | А     |
| Skip Mode I <sub>MAX</sub> Threshold           | EN = GND                                       |                                                                      | 0.50  | 0.60  | 0.75  | А     |
| Soft-Start Ramp Time                           |                                                |                                                                      |       | 1.7   |       | ms    |
| Maximum Duty Cycle                             |                                                |                                                                      | 70    | 77    | 85    | %     |
| STEP-UP REGULATOR                              | -                                              |                                                                      | •     |       |       | •     |
| Output Voltage Range                           |                                                |                                                                      | VIN   |       | 17    | V     |
| Maximum Duty Cycle                             |                                                |                                                                      | 65    | 75    | 85    | %     |
| Minimum On-Time                                |                                                |                                                                      |       | 65    | 100   | ns    |
| FB2 Regulation Voltage                         | FB2 = COMP, C <sub>CC</sub>                    | OMP = 1nF                                                            | 1.98  | 2.00  | 2.02  | V     |
| FB2 Fault Trip Level                           | Falling edge                                   |                                                                      | 1.728 | 1.800 | 1.872 | V     |
| FB2 Load Regulation                            | 0 < I <sub>AVDD</sub> < full, transient only   |                                                                      |       | -1    |       | %     |
| FB2 Line Regulation                            | V <sub>IN</sub> = 10.8V to 13.2V               |                                                                      |       | 0.08  | 0.15  | %/V   |
| FB2 Input Bias Current                         | V <sub>FB2</sub> = 2V                          |                                                                      | -150  |       | +150  | nA    |
| FB2 Transconductance                           | $\Delta I = \pm 2.5 \mu A$ at COMP, FB2 = COMP |                                                                      | 75    | 160   | 280   | μS    |
| FB2 Voltage Gain                               | FB2 to COMP                                    |                                                                      |       | 700   |       | V/V   |
| LX2 Leakage Current                            | $V_{FB2} = 2.1V, V_{LX2}$                      | = 13V                                                                |       | 4     | 40    | μA    |
| LX2 Current Limit                              | $V_{FB2} = 1.8V$ , duty                        | cycle is 25%                                                         | 1.2   | 1.5   | 1.8   | А     |



## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1,  $V_{IN} = V_{INL} = V_{SUPP} = 12V$ ,  $V_{OUT1} = +3.3V$ ,  $V_{SRC} = 28V$ , GND1 = GND2 = GNDP = GND = 0,  $I_{REF} = 0$ ,  $T_A = 0^{\circ}C$  to  $+85^{\circ}C$ . Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                                 | CONDITIONS                                         | MIN                 | TYP                 | MAX                 | UNITS |
|-------------------------------------------|----------------------------------------------------|---------------------|---------------------|---------------------|-------|
| Current-Sense Transresistance             |                                                    | 0.6                 | 1.2                 | 1.8                 | V/A   |
| LX2 On-Resistance                         |                                                    |                     | 0.5                 | 1.0                 | Ω     |
| Soft-Start Period                         |                                                    |                     | 3                   |                     | ms    |
| POSITIVE CHARGE-PUMP REC                  | GULATOR                                            |                     |                     |                     |       |
| FBP Regulation Voltage                    |                                                    | 1.98                | 2.00                | 2.02                | V     |
| FBP Line Regulation Error                 | $V_{IN} = V_{SUPP} = 10.8V \text{ to } 13.2V$      |                     |                     | 6                   | mV    |
| FBP Input Bias Current                    | V <sub>FBP</sub> = 2.1V                            | -50                 |                     | +50                 | nA    |
| DRVP p-Channel MOSFET On-Resistance       |                                                    |                     | 4                   |                     | Ω     |
| DRVP n-Channel MOSFET On-Resistance       |                                                    |                     | 1                   |                     | Ω     |
| FBP Fault Trip Level                      | Falling edge                                       | 1.536               | 1.600               | 1.664               | V     |
| Positive Charge-Pump Soft-Start Period    |                                                    |                     | 3                   |                     | ms    |
| NEGATIVE CHARGE-PUMP RE                   | GULATOR                                            | l                   |                     |                     |       |
| FBN Regulation Voltage                    | V <sub>REF</sub> - V <sub>FBN</sub>                | 1.727               | 1.750               | 1.773               | V     |
| FBN Input Bias Current                    | V <sub>FBN</sub> = 250mV                           | -50                 |                     | +50                 | nA    |
| FBN Line Regulation                       | V <sub>IN</sub> = 10.8V to 13.2V                   | 6                   |                     | 6                   | mV    |
| DRVN p-Channel MOSFET On-Resistance       |                                                    |                     | 4                   |                     | Ω     |
| DRVN n-Channel MOSFET On-Resistance       |                                                    |                     | 1                   |                     | Ω     |
| FBN Fault Trip Level                      | Rising edge                                        |                     | 600                 |                     | mV    |
| Negative Charge-Pump<br>Soft-Start Period |                                                    |                     | 3                   |                     | ms    |
| SEQUENCE CONTROL                          |                                                    | 1                   |                     |                     |       |
| SHDN Input Low Voltage                    |                                                    |                     |                     | 0.4                 | V     |
| SHDN Input High Voltage                   |                                                    | 2                   |                     |                     | V     |
| SHDN Input Current                        |                                                    |                     |                     | 1                   | μΑ    |
| EN Charge Current                         | During startup, V <sub>EN</sub> = 1.0V             | 4                   | 5                   | 6                   | μΑ    |
| EN Turn-On Threshold                      |                                                    | 0.95                | 1.00                | 1.05                | V     |
| DEL Capacitor Charge Current              | During startup, V <sub>DEL</sub> = 1.0V            | 4                   | 5                   | 6                   | μΑ    |
| DEL Turn-On Threshold                     |                                                    | 0.95                | 1.00                | 1.05                | V     |
| GATE Output Sink Current                  | EN = high, GATE = IN                               | 8                   | 11                  | 14                  | μΑ    |
| GATE On Voltage                           | EN = high                                          | V <sub>IN</sub> - 6 | V <sub>IN</sub> - 5 | V <sub>IN</sub> - 4 | V     |
| GATE Done Threshold                       | EN = high, VGATE_DONE - VGATE_ ON                  | 0                   | 1                   |                     | V     |
| GATE Pullup Resistance                    | EN = low, V <sub>GATE</sub> = V <sub>IN</sub> - 5V |                     | 1                   |                     | kΩ    |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1,  $V_{IN} = V_{INL} = V_{SUPP} = 12V$ ,  $V_{OUT1} = +3.3V$ ,  $V_{SRC} = 28V$ , GND1 = GND2 = GNDP = GND = 0,  $I_{REF} = 0$ ,  $T_A = 0^{\circ}C$  to +85°C. Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                                     | CONDITIONS                                                                                                                          | MIN                   | TYP      | MAX  | UNITS |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|------|-------|
| DEL, EN Discharge Switch<br>On-Resistance     | SHDN = low or fault tripped                                                                                                         | 20                    |          |      | Ω     |
| FBN Discharge Switch<br>On-Resistance         | EN = low or fault tripped                                                                                                           |                       | 5        |      | kΩ    |
| POSITIVE GATE-DRIVER TIMIN                    | G AND CONTROL SWITCHES                                                                                                              |                       |          |      |       |
| CTL Input Low Voltage                         |                                                                                                                                     |                       |          | 0.6  | V     |
| CTL Input High Voltage                        |                                                                                                                                     | 2.0                   |          |      | V     |
| CTL Input Leakage Current                     |                                                                                                                                     | -1                    |          | +1   | μΑ    |
| CTL-to-GON Rising Propagation Delay           | $1k\Omega$ from DRN to GND, 1.5nF from GON to GND                                                                                   |                       | 100      |      | ns    |
| CTL-to-GON Falling Propagation Delay          | $1k\Omega$ from DRN to GND, 1.5nF from GON to GND                                                                                   |                       | 250      |      | ns    |
| SRC Input Voltage Range                       |                                                                                                                                     |                       |          | 38   | V     |
| 0001 10                                       | VMODE = VREF, VDEL = VCTL = 3V                                                                                                      |                       | 1.5      | 2.0  |       |
| SRC Input Current                             | VMODE = VREF, VDEL = 3V, VCTL = 0                                                                                                   |                       | 0.14     | 0.20 | mA mA |
| DRN Input Current                             | VMODE = VREF, VDRN = 8V, VDEL = 3V,<br>VGON > VDRN, VCTL = 0                                                                        |                       | 0        | 1    | μА    |
| SRC Switch On-Resistance                      | VMODE = VREF, VDEL = VCTL = 3V                                                                                                      |                       | 15       | 30   | Ω     |
| SRC Switch Saturation Current                 | VMODE = VREF, VDEL = VCTL = 3V,<br>VSRC - VGON > 5V                                                                                 |                       | 260      |      | mA    |
| DRN Switch<br>On-Resistance                   | V <sub>MODE</sub> = V <sub>REF</sub> , V <sub>DEL</sub> = 3V, V <sub>CTL</sub> = 0, V <sub>GON</sub> = 28V, V <sub>THR</sub> = 1.4V |                       | 25       | 50   | Ω     |
| DRN Switch Saturation Current                 | VMODE = VREF, VDEL = 3V, VCTL = 0, VGON<br>= 28V, VTHR = 1.4V, VGON - VDRN > 5V                                                     |                       | 100      |      | mA    |
| MODE Switch On-Resistance                     | SHDN = GND                                                                                                                          |                       | 1        |      | kΩ    |
| MODE Current-Source Stop<br>Voltage Threshold | MODE rising                                                                                                                         | 1.2                   | 1.4      | 1.6  | V     |
| MODE Charge Current                           | Operating mode 2, V <sub>MODE</sub> = 0.7V                                                                                          | 40                    | 50       | 60   | μA    |
| MODE Voltage Threshold                        | Enabling DRN switch control in mode 2                                                                                               | 0.8                   | 1.0      | 1.2  | V     |
| THR to GON Voltage Gain                       |                                                                                                                                     | 9.4                   | 10.0     | 10.6 | V/V   |
| FAULT DETECTION                               |                                                                                                                                     |                       |          |      | •     |
| Duration to Trigger Fault                     |                                                                                                                                     |                       | 50       |      | ms    |
| Thermal Shutdown Threshold                    | 15°C typical hysteresis                                                                                                             |                       | +160     |      | °C    |
| SWITCHING-FREQUENCY SELE                      | ECTION                                                                                                                              |                       |          |      |       |
|                                               | FSEL = V <sub>CC</sub> (1MHz)                                                                                                       | V <sub>CC</sub> - 0.4 |          |      |       |
| FSEL Input Levels                             | FSEL = REF (0.5MHz)                                                                                                                 | 1.65                  | <u> </u> | 2.35 | V     |
|                                               | FSEL = GND (1.5MHz)                                                                                                                 |                       |          | 0.5  |       |
| FSEL Input Current                            | Forced to V <sub>CC</sub>                                                                                                           |                       | 10       |      | μΑ    |



### **ELECTRICAL CHARACTERISTICS**

(Circuit of Figure 1,  $V_{INL} = V_{SUPP} = 12V$ ,  $V_{OUT1} = +3.3V$ ,  $V_{SRC} = 28V$ , GND1 = GND2 = GNDP = GND = 0,  $I_{REF} = 0$ ,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ .) (Note 2)

| PARAMETER                                 | CONDITIONS                                                                                          | MIN             | TYP | MAX   | UNITS |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------|-----|-------|-------|
| GENERAL                                   |                                                                                                     | •               |     |       |       |
| IN, INL Input Voltage Range               | For VL regulator operation                                                                          | 7.0             |     | 13.2  | V     |
| IN Standby Supply Current                 | $V_{IN} = 7V$ to 13.2V, $EN = \overline{SHDN} = GND$                                                |                 |     | 0.5   | mA    |
|                                           | FSEL = GND                                                                                          | 1175            |     | 1800  |       |
| Switching Frequency                       | FSEL = V <sub>CC</sub>                                                                              | 780             |     | 1150  | kHz   |
|                                           | FSEL = REF                                                                                          | 400             |     | 610   |       |
| VL REGULATOR                              |                                                                                                     |                 |     |       |       |
| VL Output Voltage                         | $7V < V_{INL} < 13.2V$ , $V_{FB1} = V_{FB2} = V_{FBP} = 1.9V$ , $V_{FBN} = 0.5V$ , $I_{VL} = 25$ mA | 4.8             |     | 5.1   | V     |
| VL Undervoltage Lockout<br>Threshold      | VL rising, 2.5% hysteresis                                                                          | 3.8             |     | 4.1   | V     |
| REFERENCE                                 |                                                                                                     |                 |     |       |       |
| REF Output Voltage                        | No external load                                                                                    | 1.97            |     | 2.02  | V     |
| REF Load Regulation                       | 0 < I <sub>RFI</sub> < 50μA                                                                         |                 |     | 10    | mV    |
| STEP-DOWN REGULATOR                       |                                                                                                     |                 |     |       |       |
| OUT1 Voltage in Fixed Mode                | V <sub>IN</sub> = 6.0V to 13.2V, EN = V <sub>CC</sub> ,<br>I <sub>LOAD</sub> = 0.5A (Note 1)        | 3.23            |     | 3.35  | V     |
| FB1 Regulation Voltage in Adjustable Mode | 20% to 35% duty cycle, EN = V <sub>CC</sub> ,<br>I <sub>OUT1</sub> = 0.5A (Note 1)                  | 1.97            |     | 2.03  | V     |
| FB1 Adjustable-Mode<br>Threshold Voltage  |                                                                                                     | 0.10            |     | 0.20  | V     |
| Output Voltage Adjust Range               |                                                                                                     | 2.0             |     | 3.6   | V     |
| Step-Down Regulator Fault Trip<br>Level   | Adjustable mode, FB1 falling                                                                        | 1.536           |     | 1.664 | V     |
| LX1-to-IN Switch<br>On-Resistance         |                                                                                                     |                 |     | 550   | mΩ    |
| LX1-to-GND1 Switch On-Resistance          |                                                                                                     | 8               |     | 40    | Ω     |
| Positive Current Limit                    |                                                                                                     | 2.3             |     | 3.1   | А     |
| Skip Mode I <sub>MAX</sub> Threshold      | EN = GND                                                                                            | 0.45            |     | 0.75  | А     |
| Maximum Duty Cycle                        |                                                                                                     | 70              |     | 85    | %     |
| STEP-UP REGULATOR                         |                                                                                                     |                 |     |       |       |
| Output Voltage Range                      |                                                                                                     | V <sub>IN</sub> |     | 17    | V     |
| Maximum Duty Cycle                        |                                                                                                     | 65              |     | 85    | %     |
| FB2 Regulation Voltage                    | FB2 = COMP, C <sub>COMP</sub> = 1nF                                                                 | 1.97            |     | 2.02  | V     |
| LX2 Current Limit                         | V <sub>FB2</sub> = 1.8V, duty cycle is 25%                                                          | 1.2             |     | 1.8   | А     |
| LX2 On-Resistance                         |                                                                                                     |                 |     | 1     | Ω     |

### **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1,  $V_{IN} = V_{INL} = V_{SUPP} = 12V$ ,  $V_{OUT1} = +3.3V$ ,  $V_{SRC} = 28V$ , GND1 = GND2 = GNDP = GND = 0,  $I_{REF} = 0$ ,  $I_{A} = -40^{\circ}C$  to  $+85^{\circ}C$ .) (Note 2)

| PARAMETER                                      | CONDITIONS                                                                         | MIN TYP             | MAX                 | UNITS |  |  |  |
|------------------------------------------------|------------------------------------------------------------------------------------|---------------------|---------------------|-------|--|--|--|
| CHARGE-PUMP REGULATORS                         |                                                                                    |                     |                     |       |  |  |  |
| FBP Regulation Voltage                         |                                                                                    | 1.97                | 2.02                | V     |  |  |  |
| FBN Regulation Voltage                         | V <sub>REF</sub> - V <sub>FBN</sub>                                                | 1.71                | 1.78                | V     |  |  |  |
| SEQUENCE CONTROL                               |                                                                                    |                     |                     |       |  |  |  |
| SHDN Input Low Voltage                         |                                                                                    |                     | 0.4                 | V     |  |  |  |
| SHDN Input High Voltage                        |                                                                                    | 2                   |                     | V     |  |  |  |
| EN Turn-On Threshold                           |                                                                                    | 0.95                | 1.10                | V     |  |  |  |
| DEL Turn-On Threshold                          |                                                                                    | 0.95                | 1.10                | V     |  |  |  |
| GATE On Voltage                                | EN = high                                                                          | V <sub>IN</sub> - 6 | V <sub>IN</sub> - 4 | V     |  |  |  |
| GATE Done Threshold                            | EN = high, VGATE_DONE - VGATE_ON                                                   | 0                   |                     | V     |  |  |  |
| POSITIVE GATE-DRIVER TIM                       | ING AND CONTROL SWITCHES                                                           |                     |                     |       |  |  |  |
| CTL Input Low Voltage                          |                                                                                    |                     | 0.6                 | V     |  |  |  |
| CTL Input High Voltage                         |                                                                                    | 2.1                 |                     | V     |  |  |  |
| SRC Input Voltage Range                        |                                                                                    |                     | 38                  | V     |  |  |  |
| SDC Input Current                              | VMODE = VREF, VDEL = VCTL = 3V                                                     |                     | 2.3                 | m ^   |  |  |  |
| SRC Input Current                              | V <sub>MODE</sub> = V <sub>REF</sub> , V <sub>DEL</sub> = 3V, V <sub>CTL</sub> = 0 |                     | 0.2                 | mA    |  |  |  |
| SRC Switch On-Resistance                       | V <sub>MODE</sub> = V <sub>REF</sub> , V <sub>DEL</sub> = V <sub>CTL</sub> = 3V    |                     | 30                  | Ω     |  |  |  |
| DRN Switch On-Resistance                       | VMODE = VREF, VDEL = 3V, VCTL = 0,<br>VGON = 28V, VTHR = 1.4V                      |                     | 50                  | Ω     |  |  |  |
| MODE Current-Source Stop-<br>Voltage Threshold | MODE rising                                                                        | 1.2                 | 1.6                 | V     |  |  |  |
| MODE Voltage Threshold                         | Enabling DRN switch control in mode 2                                              | 0.8                 | 1.2                 | V     |  |  |  |
| THR-to-GON Voltage Gain                        |                                                                                    | 9.4                 | 10.6                | V/V   |  |  |  |

Note 1: When the inductor is in continuous conduction (EN = VCC or heavy load), the output voltage has a DC regulation level lower than the error comparator threshold by 50% of the output voltage ripple. In discontinuous conduction (EN = GND with light load), the output voltage has a DC regulation level higher than the error comparator threshold by up to 50% of the output voltage ripple.

Note 2: Specifications to -40°C are guaranteed by design, not production tested.

### **Typical Operating Characteristics**

(Circuit of Figure 1.  $V_{IN} = V_{INL} = V_{SUPP} = 12V$ ,  $AV_{DD} = 13.5V$ ,  $V_{GON} = 28V$ ,  $V_{GOFF} = -6V$ ,  $V_{OUT1} = 3.3V$ , FSEL = GND,  $T_A = +25^{\circ}C$ , unless otherwise noted.)



## STEP-DOWN REGULATOR LOAD TRANSIENT RESPONSE



## STEP-UP REGULATOR EFFICIENCY vs. LOAD CURRENT (MEASURED AT L1/C3 JUNCTION)



## NORMALIZED STEP-DOWN REGULATOR OUTPUT VOLTAGE vs. LOAD CURRENT



#### STEP-DOWN REGULATOR SOFT-START (HEAVY LOAD)



## NORMALIZED STEP-UP REGULATOR OUTPUT VOLTAGE vs. LOAD CURRENT



## Typical Operating Characteristics (continued)

(Circuit of Figure 1.  $V_{INL} = V_{SUPP} = 12V$ ,  $AV_{DD} = 13.5V$ ,  $V_{GON} = 28V$ ,  $V_{GOFF} = -6V$ ,  $V_{OUT1} = 3.3V$ , FSEL = GND,  $T_A = +25^{\circ}C$ , unless otherwise noted.)

#### STEP-UP REGULATOR SOFT-START (HEAVY LOAD)



# STEP-UP REGULATOR LOAD TRANSIENT RESPONSE (100mA TO 600mA)



## STEP-UP REGULATOR PULSED-LOAD TRANSIENT RESPONSE (100ma TO 1A)



## TIMER-DELAY OVERCURRENT PROTECTION



## SWITCHING FREQUENCY vs. INPUT VOLTAGE



## NORMALIZED VL OUTPUT VOLTAGE vs. VL CURRENT



### Typical Operating Characteristics (continued)

(Circuit of Figure 1.  $V_{IN} = V_{INL} = V_{SUPP} = 12V$ ,  $AV_{DD} = 13.5V$ ,  $V_{GON} = 28V$ ,  $V_{GOFF} = -6V$ ,  $V_{OUT1} = 3.3V$ , FSEL = GND,  $T_A = +25^{\circ}C$ , unless otherwise noted.)













### Typical Operating Characteristics (continued)

(Circuit of Figure 1.  $V_{IN} = V_{INL} = V_{SUPP} = 12V$ ,  $AV_{DD} = 13.5V$ ,  $V_{GON} = 28V$ ,  $V_{GOFF} = -6V$ ,  $V_{OUT1} = 3.3V$ , FSEL = GND,  $T_A = +25^{\circ}C$ , unless otherwise noted.)

#### NEGATIVE CHARGE-PUMP LOAD TRANSIENT RESPONSE



#### **POWER-UP SEQUENCE**



#### INL SUPPLY CURRENT vs. INL VOLTAGE



#### **INL SUPPLY CURRENT vs. TEMPERATURE**



## HIGH-VOLTAGE SWITCH CONTROL (MODE 1)



#### HIGH-VOLTAGE SWITCH CONTROL (MODE 2)





## **Pin Description**

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | GND1 | Step-Down Regulator and Negative Charge-Pump Power Ground                                                                                                                                                                                               |
| 2   | OUT1 | Step-Down Regulator Output Sense Input. OUT1 is the inverting input to the internal current-sense amplifier. Connect OUT1 directly to the step-down regulator output.                                                                                   |
| 3   | DRVN | Negative Charge-Pump Regulator Driver Output. See the Negative Charge-Pump Regulator section for details.                                                                                                                                               |
| 4   | CTL  | High-Voltage Switch-Control Block Timing Control Input. See the High-Voltage Switch Control section for                                                                                                                                                 |
| 5   | IN   | Step-Down Regulator and Negative Charge-Pump Regulator Supply Input                                                                                                                                                                                     |
| 6   | LX1  | Step-Down Regulator Switching Node. LX1 is the source of the internal high-side MOSFET. Connect the inductor and Schottky catch diode to LX1 and minimize the trace area for low EMI.                                                                   |
| 7   | BST  | Step-Down Regulator Bootstrap Pin. BST is the supply for the high-side MOSFET gate driver. Connect a 0.1µF ceramic capacitor from BST to LX1.                                                                                                           |
| 8   | INL  | 5V Internal Linear Regulator and Startup Circuitry Supply Input. The input voltage range of INL is between +7.0V and +13.2V. Connect a 0.22µF ceramic capacitor between INL and GND. Place the capacitor close to the IC.                               |
| 9   | VL   | 5V Internal Linear Regulator Output. VL powers the internal MOSFET gate drivers and the control circuitry. Bypass VL to GND with a 1µF ceramic capacitor. VL can provide up to 25mA external load current.                                              |
| 10  | Vcc  | Internal Reference Supply Input. Connect V <sub>CC</sub> directly to VL.                                                                                                                                                                                |
| 11  | SHDN | Active-Low Shutdown Control Input. All outputs (except for REF and VL) are disabled and the GATE pin goes high when SHDN is low.                                                                                                                        |
| 12  | GND  | Analog Ground                                                                                                                                                                                                                                           |
| 13  | REF  | Reference Output. Connect a 0.22µF ceramic capacitor between REF and GND. All regulator outputs are disabled until REF exceeds its UVLO threshold.                                                                                                      |
| 14  | FBP  | Positive Charge-Pump Regulator Feedback Input. Connect FBP to the center of a resistive voltage-divider between the positive output and GND to set the positive charge-pump regulator output voltage. Place the resistive voltage-divider close to FBP. |
| 15  | GNDP | Positive Charge-Pump Power Ground                                                                                                                                                                                                                       |
| 16  | DRVP | Positive Charge-Pump Regulator Driver Output. See the Positive Charge-Pump Regulator section for details.                                                                                                                                               |
| 17  | SUPP | Positive Charge-Pump Regulator Supply Input. Connect SUPP directly to IN and bypass SUPP to GNDP with a minimum 0.1µF ceramic capacitor.                                                                                                                |
| 18  | FSEL | Frequency Select Pin. Connect FSEL to REF for 500kHz operation. Connect FSEL to V <sub>CC</sub> for 1MHz operation. Connect to GND for 1.5MHz operation.                                                                                                |
| 19  | SRC  | High-Voltage Switch Control Block Input. SRC is the source of the internal, high-voltage, p-channel MOSFET.                                                                                                                                             |
| 20  | GON  | High-Voltage Switch Control Block Output. GON is the common junction of the internal high-voltage MOSFETs. GON is internally pulled to GND through a 4mA internal current source when the switch control block is disabled.                             |

## Pin Description (continued)

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21  | DRN  | High-Voltage Switch Control Input. DRN is the drain of the internal high-voltage p-channel MOSFET connected to GON. See the <i>High-Voltage Switch Control</i> section for details.                                                                                                                                                                                                        |
| 22  | THR  | GON Falling Regulation Adjustment Input. Connect THR to the center of a resistive voltage-divider between a reference supply and GND to adjust the GON falling regulation set point. CTL and MODE allow GON to disconnect from SRC and be discharged through DRN; discharge stops when GON reaches 10 x V <sub>THR</sub> . See the <i>High-Voltage Switch Control</i> section for details. |
| 23  | FB2  | Step-Up Regulator Feedback Input. Connect FB2 to the center of a resistive voltage-divider between the step-up regulator output and GND to set the step-up regulator output voltage. Place the resistive voltage-divider close to FB2.                                                                                                                                                     |
| 24  | FBN  | Negative Charge-Pump Regulator Feedback Input. Connect FBN to the center of a resistive voltage-divider between the negative output and REF to set the negative charge-pump regulator output voltage. Place the resistive voltage-divider close to FBN.                                                                                                                                    |
| 25  | GND2 | Step-Down Regulator Power Ground                                                                                                                                                                                                                                                                                                                                                           |
| 26  | LX2  | Step-Up Regulator Switching Node. Connect the inductor and the Schottky diode to LX2 and minimize the trace area for low EMI.                                                                                                                                                                                                                                                              |
| 27  | GATE | Input MOSFET Gate-Driver Output. GATE controls an external p-channel MOSFET between the input voltage and the step-up regulator's inductor. The switch is off when the step-up regulator is turned off, so that the regulator's output discharges to ground. During startup, the step-up regulator's soft-start begins when V <sub>GATE</sub> falls below the GATE done threshold.         |
| 28  | EN   | Enable Input. Pulling EN high or leaving EN unconnected enables the step-up regulator and the negative charge pump. Connecting EN to GND disables the above blocks and puts the step-down regulator in skip mode. EN sources 5µA to allow a capacitor-controlled startup delay.                                                                                                            |
| 29  | MODE | High-Voltage Switch-Control Block Mode Selection Input and Timing-Adjustment Input. See the <i>High-Voltage Switch Control</i> section for details.                                                                                                                                                                                                                                        |
| 30  | DEL  | Positive Charge-Pump Regulator and High-Voltage Switch-Control Delay Input. Connect a capacitor between DEL and GND to set the delay time. A 5μA current source charges C <sub>DEL</sub> . DEL is internally pulled to GND through a 20Ω internal resistor in shutdown.                                                                                                                    |
| 31  | COMP | Step-Up Regulator Error Amplifier Compensation Pin. See the Loop Compensation section for details.                                                                                                                                                                                                                                                                                         |
| 32  | FB1  | Step-Down Regulator Feedback Input. Connect FB1 to the center of a resistive voltage-divider between the step-down regulator output and GND to set the step-down regulator output voltage.                                                                                                                                                                                                 |
|     | EP   | Exposed Pad. Connect the exposed backside pad to GND and provide adequate thermal path to cool the IC. See the PC Board Layout and Grounding section.                                                                                                                                                                                                                                      |





Figure 1. Typical Operating Circuit

14 \_\_\_\_\_\_\_ **////XI///** 

### Typical Operating Circuit

The typical operating circuit (Figure 1) of the MAX8728 is a complete power-supply system for TFT LCD panels in monitors and TVs. The circuit generates a +3.3V logic supply, a +13.5V source driver supply, a +28V positive gate driver supply, and a -6V negative gate driver supply from a  $12V \pm 10\%$  input supply and operates at 1.5MHz. Table 1 lists some selected components and Table 2 lists the contact information for component suppliers.

### \_Detailed Description

The MAX8728 is a multiple-output power supply designed primarily for TFT LCD panels used in monitors and TVs. It contains a step-down switching regulator to generate the logic supply rail, a step-up switching regulator to generate the source driver supply, and two charge-pump regulators to generate the gate-driver supplies. Each regulator features adjustable output voltage, digital soft-start, and timer-delayed fault protection. Both the step-down and step-up regulators use fixedfrequency current-mode control architectures. The two switching regulators are 180° out of phase to minimize the input ripple. The internal oscillator offers three pinselectable frequency options (500kHz/1MHz/1.5MHz) allowing users to optimize their designs based on the specific application requirements. In addition, the MAX8728 features a high-voltage switch-control block, an internal 5V linear regulator, a 2V reference output, well-defined power-up and power-down sequences, and thermal-overload protection. Figure 2 shows the MAX8728 functional diagram.

#### Step-Down Regulator

The step-down regulator consists of an internal n-channel MOSFET with gate driver, a lossless current-sense network, a current-limit comparator, and a PWM controller block. The external power stage consists of a Schottky diode rectifier, an inductor, and output capacitors. The output voltage is regulated by changing the duty cycle of the high-side MOSFET. A bootstrap circuit that uses a 0.1µF flying capacitor between LX1 and BST provides the supply voltage for the high-side gate driver. Although the MAX8728 also includes a  $25\Omega$  (typ) low-side MOSFET, this switch is used to charge the bootstrap capacitor during startup and maintains fixed-frequency operation at light load and cannot be used as a synchronous rectifier. An external Schottky diode (D2 in Figure 1) is always required.

#### **PWM Controller Block**

The heart of the PWM control block is a multi-input, open-loop comparator that sums three signals: the out-

**Table 1. Component List (1.5MHz)** 

| DESIGNATION        | DESCRIPTION                                                                         |
|--------------------|-------------------------------------------------------------------------------------|
| C1, C3, C4, C5, C6 | 10μF ±20%, 16V X5R ceramic<br>capacitors (1206)<br>TDK C3216X5R1C106M               |
| D1, D2             | 3A, 30V Schottky diode (M-flat)<br>Toshiba CMS02 (top mark S2)                      |
| D3, D4, D5         | 220mA, 100V dual diode (SOT23)<br>Fairchild MMBD4148SE (top mark D4)                |
| L1                 | 6.4μH, 1.5ADC inductor<br>Sumida CDRH6D12-6R4                                       |
| L2                 | 2.6μH, 2.6ADC inductor<br>Sumida CDRH6D12-2R6                                       |
| P1                 | 2.4A, -20V p-channel MOSFET<br>(3-pin SuperSOT)<br>Fairchild FDN304P (top mark 304) |

### **Table 2. Component Suppliers**

| SUPPLIER                | PHONE        |
|-------------------------|--------------|
| Fairchild Semiconductor | 408-822-2000 |
| Sumida                  | 847-545-6700 |
| TDK                     | 847-803-6100 |
| Toshiba                 | 949-455-2000 |

put voltage signal with respect to the reference voltage, the current-sense signal, and the slope compensation. The PWM controller is a direct-summing type, lacking a traditional error amplifier and the phase shift associated with it. This direct-summing configuration approaches ideal cycle-by-cycle control over the output voltage.

When EN is high or floating, the controller always operates in fixed-frequency PWM mode. Each pulse from the oscillator sets the main PWM latch that turns on the high-side switch until the PWM comparator changes state. As the high-side switch turns off, the low-side switch turns on. The low-side switch stays on until the beginning of the next clock cycle.

When EN is low, the controller operates in skip mode. The skip mode dramatically improves light-load efficiency by reducing the effective frequency, which reduces switching losses. It keeps the actual peak inductor current at about 0.8A in an active cycle, allowing subsequent cycles to be skipped. Skip mode transitions seamlessly to fixed-frequency PWM operation as load current increases.





Figure 2. Functional Diagram

#### Current Limiting and Lossless Current Sensing

The current-limit circuit turns off the high-side MOSFET switch whenever the voltage across the high-side MOSFET exceeds an internal threshold corresponding to the actual current limit of 2.8A ±10%.

For current-mode control, an internal lossless sense network derives a current-sense signal from the inductor DC resistance. The time constant of the current-sense network is not required to match the time constant of the inductor and has been chosen to provide sufficient current-ramp signal for stable operation at each operating frequency. The current-sense signal is AC-coupled into the PWM comparator, eliminating most DC output voltage variation with load current.

#### Low-Frequency Operation

The step-down regulator of the MAX8728 enters into low-frequency operating mode if the voltage on OUT1 is below 1.3V. In the low-frequency mode, the switching frequency of the step-down regulator is 1/6 the oscillator frequency. This feature prevents potentially uncontrolled inductor current if OUT1 is overloaded or shorted to ground.

#### Soft-Start and Fault Protection

The step-down regulator includes a 7-bit soft-start DAC that steps the internal reference voltage from zero to 2V in 128 steps. The soft-start period is 3ms (typ) and FB1 fault detection is disabled during this period. The soft-start feature effectively limits the inrush current during startup (see the Step-Down Regulator Soft-Start (Heavy Load) waveforms in the *Typical Operating Characteristics*). The MAX8728 monitors OUT1 (fixed-output mode) or FB1 (adjustable-output mode) for undervoltage conditions. If the voltage is continuously below 80% (typ) of the nominal regulation point for approximately 50ms, the MAX8728 sets a fault latch, shutting down all outputs except VL and REF.

#### Step-Up Regulator

The step-up regulator employs a current-mode, fixed-frequency PWM architecture to maximize loop bandwidth and provide fast transient response to pulsed loads typical of TFT LCD panel source drivers. The integrated MOSFET and the built-in digital soft-start function reduce the number of external components required while controlling inrush currents. The output voltage can be set from V<sub>IN</sub> to 28V with an external resistive voltage-divider. The regulator controls the output voltage and the power delivered to the output by modulating the duty cycle of the internal power MOSFET in each switching cycle.

#### **PWM Controller Block**

An error amplifier compares the signal at FB2 to 2.0V and changes the COMP output. The voltage at COMP sets the peak inductor current. As the load varies, the error amplifier sources or sinks current to the COMP output accordingly to produce the inductor peak current necessary to service the load. To maintain stability at high duty cycles, a slope-compensation signal is summed with the current-sense signal.

On the rising edge of the internal clock, the controller sets a flip-flop, turning on the n-channel MOSFET and applying the input voltage across the inductor. The current through the inductor ramps up linearly, storing energy in its magnetic field. Once the sum of the current-feedback signal and the slope compensation exceed the COMP voltage, the controller resets the flipflop and turns off the MOSFET. Since the inductor current is continuous, a transverse potential develops across the inductor that turns on the diode (D1). The voltage across the inductor then becomes the difference between the output voltage and the input voltage. This discharge condition forces the current through the inductor to ramp back down, transferring the energy stored in the magnetic field to the output capacitor and the load. The MOSFET remains off for the rest of the clock cycle.

#### Input Switch Control

The GATE pin of the MAX8728 controls an optional external p-channel MOSFET between the input supply and the inductor of the step-up regulator. This function disconnects the step-up regulator from the input supply and allows the regulator output to discharge to ground when the step-up regulator is disabled. When EN is low, GATE is internally pulled up to the input supply through a  $1k\Omega$  resistor. Once EN and  $\overline{SHDN}$  are high and the negative charge-pump regulator is in regulation, the MAX8728 starts pulling down GATE with an 11µA internal current source. The external p-channel MOSFET turns on and connects the input supply to the step-regulator when VGATE falls below the turn-on threshold of the MOSFET. When VGATE reaches VIN - 4V, the step-up regulator is enabled and initiates a soft-start routine. VGATE continues to fall until it reaches V<sub>IN</sub> - 5V.

#### Soft-Start and Fault Protection

The step-up regulator achieves soft-start by linearly ramping up its internal current limit. The soft-start terminates when the output reaches regulation or the full current limit has been reached. The current limit rises from zero to the full current limit in approximately 3ms.



The soft-start feature effectively limits the inrush current during startup (see the Step-Down Regulator Soft-Start (Heavy Load) waveforms in the *Typical Operating Characteristics*). The MAX8728 monitors FB2 for undervoltage conditions. If the voltage is continuously below 90% of the nominal regulation point for approximately 50ms, the MAX8728 sets a fault latch, shutting down all outputs except VL, REF, and the step-down regulator.

#### **Positive Charge-Pump Regulator**

The positive charge-pump regulator is typically used to generate the positive supply rail for the TFT LCD gate-driver ICs. The output voltage is set with an external resistive voltage-divider from its output to GND with the midpoint connected to FBP. The number of charge-pump stages and the setting of the feedback divider determine the output voltage of the positive charge-pump regulator. The charge pump includes a high-side, p-channel MOSFET (P1) and a low-side, n-channel MOSFET (N1) to control the power transfer as shown in Figure 3.

The error comparator compares the feedback signal (FBP) with a 2.0V internal reference. If the feedback signal is below the reference, the charge-pump regulator turns on P1 and turns off N1 when the rising edge of the oscillator clock arrives, level shifting the flying capacitors (C18 and C19) by VSUPP volts. If the resulting voltage on C18 and C19 is greater than their asso-

ciated reservoir capacitors (C20 and C15), charge flows until the diode connecting each flying capacitor to its reservoir capacitor turns off. The falling edge of the oscillator clock turns off P1 and turns on N1, charging the flying capacitors (C18 and C19) through the diodes that connect them to the reservoir capacitors (C21 and C20). If the feedback signal is above the reference when the rising edge of the oscillator comes, the regulator ignores this clock edge and keeps N1 on and P1 off.

The positive charge-pump regulator's startup can be delayed by connecting an external capacitor from DEL to GND. An internal constant-current source begins charging the DEL capacitor when EN and SHDN are logic high. the negative charge pump reaches regulation, and GATE has gone low. When the DEL voltage exceeds VRFF/2. the positive charge-pump regulator is enabled. Each time it is enabled, the positive charge-pump regulator goes through a soft-start routine by ramping up its internal reference voltage from 0 to 2V in 128 steps. The soft-start period is 3ms (typ) and FBP fault detection is disabled during this period. The soft-start feature effectively limits the inrush current during startup. The MAX8728 also monitors the FBP voltage for undervoltage conditions. If VFBP is continuously below 80% of its nominal regulation point for approximately 50ms, the MAX8728 sets a fault latch, shutting down all outputs except VL, REF, and the step-down regulator.



Figure 3. Positive Charge-Pump Regulator Block Diagram

#### **Negative Charge-Pump Regulator**

The negative charge-pump regulator is typically used to generate the negative supply rail for the TFT LCD gatedriver ICs. The output voltage is set with an external resistive voltage-divider from its output to REF with the midpoint connected to FBN. The number of charge-pump stages and the setting of the feedback-divider determine the output of the negative charge-pump regulator. The charge-pump controller includes a high-side, p-channel MOSFET (P2) and a low-side, n-channel MOSFET (N2) to control the power transfer as shown in Figure 4.

The error comparator compares the feedback signal (FBN) with a 250mV internal reference. If the feedback signal is above the reference, the charge-pump regulator turns on N2 and turns off P2 when the rising edge of the oscillator clock arrives, level shifting the flying capacitor (C16). The falling edge of the oscillator clock turns off N2 and turns on P2, charging the flying capacitor (C16) through the diode that connects it to the reservoir capacitor (C1). If the feedback signal is below the reference (output is in regulation) when the rising edge of the oscillator comes, the regulator ignores this clock edge and keeps P2 on and N2 off.

The negative charge-pump regulator is enabled when SHDN and EN are logic high and the step-down regulator reaches regulation. Each time it is enabled, the negative charge-pump regulator goes through a soft-start routine by ramping down its internal reference voltage from 2V to 250mV in 128 steps. The soft-start period is 3ms (typ) and FBN fault detection is disabled during this period. The soft-start feature effectively limits the inrush current during startup. The MAX8728 also monitors the FBN voltage for undervoltage conditions. If VFBN is continuously above 600mV for approximately 50ms, the MAX8728 sets a fault latch, shutting down all outputs except VL, REF, and the step-down regulator.

#### **High-Voltage Switch Control**

The MAX8728's high-voltage switch control block (Figure 5) consists of two high-voltage, p-channel MOSFETs: Q1, between SRC and GON and Q2, between GON and DRN. The switch control block is enabled when VDEL goes above VREF/2. Q1 and Q2 are controlled by CTL and MODE. There are two different modes of operation (see the *Typical Operating Characteristics* section).

Activate the first mode by connecting MODE to REF. When CTL is logic high, Q1 turns on and Q2 turns off, connecting GON to SRC. When CTL is logic low, Q1



Figure 4. Negative Charge-Pump Regulator Block Diagram



turns off and Q2 turns on, connecting GON to DRN. GON can then be discharged through a resistor connected between DRN and GND or  $AV_{DD}$ . Q2 turns off and stops discharging GON when  $V_{GON}$  reaches 10 times the voltage on THR.

When VMODE is less than 0.9 x VREF, the switch control block works in the second mode. The rising edge of VCTL turns on Q1 and turns off Q2, connecting GON to SRC. An internal n-channel MOSFET Q3 between MODE and GND is also turned on to discharge an external capacitor between MODE and GND. The falling edge of VCTL turns off Q3, and an internal 50µA current source starts charging the MODE capacitor. Once VMODE exceeds 0.5 x VREF, the switch control block turns off Q1 and turns on Q2, connecting GON to DRN. GON can then be discharged through a resistor connected between DRN and GND or AVDD. Q2 turns off and stops discharging GON when VGON reaches 10 times the voltage on THR.

When the LCD is shut down or in a fault state, the switch control block is disabled, DZL is held low, and GON is discharged to GND through an internal 4mA current source. If the DRN resistor connects DRN to AVDD or another voltage above ground, the Q2 body diode conducts. To prevent the body diode conduction, an external diode must be added in series with the DRN resistor (D6 in Figure 1). During startup, the 4mA current source and Q4 are released when GATE reaches the GATE DONE threshold.

#### Linear Regulator (VL)

The MAX8728 includes an internal linear regulator. INL is the input of the linear regulator. The input voltage range is between 7V and 13.2V. The output voltage is set to 5V. The regulator powers the internal MOSFET drivers, PWM controllers, charge-pump regulators, and logic circuitry. The total external load capability is 25mA. Bypass VL to GND with a minimum 1µF ceramic capacitor.

#### Reference Voltage (REF)

The reference output is nominally 2V, and can source at least 50µA (see the *Typical Operating Characteristics* section). V<sub>CC</sub> is the input of the internal reference block. Bypass REF with a 0.22µF ceramic capacitor connected between REF and GND.

#### Frequency Selection (FSEL)

The step-down regulator and step-up regulator use the same internal oscillator. The FSEL input selects the switching frequency. Table 3 shows the switching frequency based on the FSEL connection. High-frequency (1.5MHz) operation optimizes the application for the

smallest component size, trading off efficiency due to higher switching losses. Low-frequency (500kHz) operation offers the best overall efficiency at the expense of component size and board space.

To reduce the input RMS current, the step-down regulator and the step-up regulator operate 180° out of phase from each other. The feature allows the use of less input capacitance.

#### **Power-Up Sequence**

The step-down regulator starts up when the MAX8728's internal reference voltage (REF) is above its undervoltage lockout (UVLO) threshold and \$\overline{SHDN}\$ is logic high. The FB1 fault-detection circuit is enabled after the step-down regulator reaches regulation. The negative charge-pump regulator starts up when both EN and \$\overline{SHDN}\$ are logic high and REF is above its UVLO threshold. Once the negative charge-pump regulator output is in regulation, the MAX8728 enables the FBN fault-detection circuit and the input-switch control block, which starts pulling down GATE with a 11µA internal current source. The external p-channel MOSFET turns on and connects the input supply to the step-up regulator when VGATE falls below the turn-on threshold of the MOSFET.

When VGATE reaches the GATE DONE threshold, the MAX8728 enables the step-up regulator and the positive charge-pump adjustable delay block. The FB2 fault-detection circuit is enabled after the step-up regulator reaches regulation. The delay block charges the DEL capacitor with an internal  $5\mu A$  current source and VDEL rises linearly. When VDEL exceeds 1V (typ), the MAX8728 enables the positive charge-pump regulator and the high-voltage switch control block. The FBP fault detection is enabled after the positive charge-pump regulator reaches regulation.

#### **Power-Down Control**

The MAX8728 disables the step-up regulator, positive charge-pump regulator, negative charge-pump regulator, input switch control block, delay block, and high-voltage switch control block when EN or SHDN is logic low, or when any fault latch is set. The step-down regulator is disabled only when SHDN is logic low, the step-down fault latch is set, or during thermal overload.

**Table 3. Frequency Selection** 

| FSEL | SWITCHING FREQUENCY (kHz) |
|------|---------------------------|
| GND  | 1500                      |
| VCC  | 1000                      |
| REF  | 500                       |



Figure 5. Switch-Control Functional Diagram

#### **Fault Protection**

During steady-state operation, if any output of the four regulators (step-down regulator, step-up regulator, positive charge-pump regulator, and negative chargepump regulator) does not exceed its respective faultdetection threshold, the MAX8728 activates an internal fault timer. If any condition or the combination of conditions indicates a continuous fault for the fault-timer duration (50ms typ), the MAX8728 sets a fault latch. If the fault is caused by the step-up regulator or one of the charge pumps (LCD fault), the MAX8728 shuts down all the outputs except VL, REF, and the stepdown regulator. Once the fault condition is removed, toggle EN or SHDN, or cycle the input voltage to clear the LCD fault latch and restart the LCD supplies. If the fault is caused by the step-down regulator, the MAX8728 shuts down all the outputs except VL and REF. Once the fault condition is removed, toggle SHDN or cycle the input voltage to clear the step-down fault latch and restart the supplies.

#### **Thermal-Overload Protection**

The thermal-overload protection prevents excessive power dissipation from overheating the MAX8728. When the junction temperature exceeds  $T_J = +160^{\circ}C$ , a thermal sensor immediately activates the fault protection, which shuts down all the outputs except the reference, allowing the device to cool down. Once the device cools down by approximately 15°C, the MAX8728 automatically restarts all the supplies.

The thermal-overload protection protects the controller in the event of fault conditions. For continuous operation, do not exceed the absolute maximum junction temperature rating of  $T_J = +150^{\circ}C$ .

### **Design Procedure**

# Step-Down Regulator Design Inductor Selection

Three key inductor parameters must be specified: inductance value (L), peak current (IPEAK), and DC resistance (RDC). The following equation includes a constant, LIR, which is the ratio of peak-to-peak inductor ripple current to DC load current. A higher LIR value allows smaller inductance, but results in higher losses and higher ripple. A good compromise between size and losses is typically found at a 30% ripple-current to load-current ratio (LIR = 0.3), which corresponds to a peak inductor current 1.15 times the DC load current:

$$L_{OUT1} \ = \ \frac{V_{OUT1} \ \times \left(V_{IN} \ - \ V_{OUT1}\right)}{V_{IN} \ \times \ f_{SW} \ \times \ I_{OUT1(MAX)} \ \times \ LIR}$$

where I<sub>OUT1</sub>(MAX) is the maximum DC load current, and the switching frequency fsw is 1.5MHz when FSEL is tied to GND, 1MHz when FSEL is tied to V<sub>CC</sub>, and 500kHz when FSEL is tied to REF. The exact inductor value is not critical and can be adjusted to make tradeoffs among size, cost, and efficiency. Lower inductor values minimize size and cost, but they also increase the output ripple and reduce the efficiency due to higher peak currents. On the other hand, higher inductor values increase efficiency, but at some point resistive losses due to extra turns of wire will exceed the benefit gained from lower AC current levels.

The inductor's saturation current must exceed the peak inductor current. The peak current can be calculated by:

$$I_{OUT1\_RIPPLE} = \frac{V_{OUT1} \times (V_{IN} - V_{OUT1})}{f_{SW} \times L_{OUT1} \times V_{IN}}$$
$$I_{OUT1\_PEAK} = I_{OUT1(MAX)} + \frac{I_{OUT1\_RIPPLE}}{2}$$

The inductor's DC resistance should be low for good efficiency. Find a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. Ferrite cores are usually the best choice, especially at the higher frequency settings. Shielded-core geometries help keep noise, EMI, and switching waveform jitter low.

#### Input Capacitors

The input filter capacitors reduce peak currents drawn from the power source and reduce noise and voltage ripple on the input caused by the regulator's switching. They are usually selected according to input ripple current requirements and voltage rating, rather than capacitance value. The input voltage and load current determine the RMS input ripple current (IRMS):

$$I_{RMS} = I_{OUT1} \times \frac{\sqrt{V_{OUT1} \times (V_{IN} - V_{OUT1})}}{V_{IN}}$$

The worst case is  $I_{RMS} = 0.5 \times I_{OUT1}$ , which occurs at  $V_{IN} = 2 \times V_{OUT1}$ .

For most applications, ceramic capacitors are used because of their high ripple current and surge-current capabilities. For optimal circuit long-term reliability, choose an input capacitor that exhibits less than +10°C temperature rise at the RMS input current corresponding to the maximum load current.

#### **Output-Capacitor Selection**

Since the MAX8728's step-down regulator is internally compensated, it is stable with any reasonable amount of output capacitance. However, the actual capacitance and equivalent series resistance (ESR) affect the regulator's output ripple voltage and transient response. The rest of this section deals with how to determine the output capacitance and ESR needs according to the ripple voltage and load-transient requirements.

The output voltage ripple has two components: variations in the charge stored in the output capacitor, and the voltage drop across the capacitor's ESR caused by the current into and out of the capacitor:

$$\begin{split} \text{Vout1\_ripple} &= \text{Vout1\_ripple(esr)} + \text{Vout1\_ripple(c)} \\ \text{Vout1\_ripple(esr)} &= \text{Iout1\_ripple} \times \text{Resr\_out1} \\ \text{Vout1\_ripple(c)} &= \frac{\text{Iout1\_ripple}}{8 \times \text{Cout1}} \times \text{f}_{\text{SW}} \end{split}$$

where I<sub>OUT1\_RIPPLE</sub> is defined in the *Step-Down Regulator Design, Inductor Selection* section, C<sub>OUT1</sub> is output capacitance, and R<sub>ESR\_OUT1</sub> is the ESR of output capacitor C<sub>OUT1</sub>. In Figure 1's circuit, the inductor ripple current is 0.6A. If the voltage ripple requirement of Figure 1's circuit is  $\pm 1\%$  of the 3.3V output, then the total peak-to-peak ripple voltage should be less than 66mV. Assuming that the ESR ripple and the capacitive ripple each should be less than 50% of the total peak-to-peak ripple, then the ESR should be less than  $55\text{m}\Omega$  and the output capacitance should be more than  $1.5\mu\text{F}$  to meet the total ripple requirement. A  $22\mu\text{F}$  capacitor with ESR (including PC board trace resistance) of  $10\text{m}\Omega$  is selected for the standard application circuit in Figure 1, which easily meets the voltage-ripple requirement.

The step-down regulator's output capacitor and ESR also affect the voltage undershoot and overshoot when the load steps up and down abruptly. The undershoot and overshoot also have two components: the voltage steps caused by ESR and voltage sag and soar due to the finite capacitance and inductor slew rate. Use the following formulae to check if the ESR is low enough and the output capacitance is large enough to prevent excessive soar and sag.

The amplitude of the ESR step is a function of the load step and the ESR of the output capacitor:

Vout1 esr step = 
$$\Delta$$
lout1 x Resr out1

The amplitude of the capacitive sag is a function of the load step, the output capacitor value, the inductor

value, the input-to-output voltage differential, and the maximum duty cycle:

$$V_{OUT1\_SAG} = \frac{L_{OUT1} \times (\Delta I_{OUT1})^{2}}{2 \times C_{OUT1} \times (V_{IN(MIN)} \times D_{MAX} - V_{OUT1})}$$

The amplitude of the capacitive soar is a function of the load step, the output capacitor value, the inductor value and the output voltage:

$$V_{OUT1\_SOAR} = \frac{L_{OUT1} \times (\Delta I_{OUT1})^2}{2 \times C_{OUT1} \times V_{OUT1}}$$

Given the component values in the circuit of Figure 1, during a 2A step-load transient, the voltage step due to capacitor ESR is negligible. The voltage sag and soar are 40.2mV and 71.6mV, respectively.

#### Rectifier Diode

The MAX8728's high switching frequency demands a high-speed rectifier. Schottky diodes are recommended for most applications because of their fast recovery time and low forward voltage. In general, a 2A Schottky diode works well in the MAX8728's step-down regulator.

#### Output-Voltage Selection

Connect a resistive voltage-divider between OUT1 and GND with the center tap connected to FB1 to adjust the output voltage. Choose R12 (resistance from FB1 to GND) to be between  $5k\Omega$  and  $50k\Omega$ , and solve for R11 (resistance from OUT1 to FB1) using the equation:

$$R11 = R12 \times \left(\frac{V_{OUT1}}{V_{FB1}} - 1\right)$$

where V<sub>FB1</sub> = 2V, and V<sub>OUT1</sub> may vary from 2V to 3.6V. Connecting a small capacitor (e.g., 47pF) between FB1 and GND reduces FB1 noise sensitivity.

#### Step-Up Regulator Design

#### **Inductor Selection**

The inductance value, peak-current rating, and series resistance are factors to consider when selecting the step-up inductor. These factors influence the converter's efficiency, maximum output load capability, transient response time, and output voltage ripple. Physical size and cost are also important factors to be considered

The maximum output current, input voltage, output voltage, and switching frequency determine the inductor value. Very high inductance values minimize the cur-

rent ripple and therefore reduce the peak current, which decreases core losses in the inductor and I<sup>2</sup>R losses in the entire power path. However, large inductor values also require more energy storage and more turns of wire, which increase physical size and can increase I<sup>2</sup>R losses in the inductor. Low inductance values decrease the physical size but increase the current ripple and peak current. Finding the best inductor involves choosing the best compromise between circuit efficiency, inductor size, and cost.

The equations used here include a constant LIR, which is the ratio of the inductor peak-to-peak ripple current to the average DC inductor current at the full load current. The best trade-off between inductor size and circuit efficiency for step-up regulators generally has an LIR between 0.2 and 0.5. However, depending on the AC characteristics of the inductor core material and ratio of inductor resistance to other power-path resistances, the best LIR can shift up or down. If the inductor resistance is relatively high, more ripple can be accepted to reduce the number of turns required and increase the wire diameter. If the inductor resistance is relatively low, increasing inductance to lower the peak current can decrease losses throughout the power path. If extremely thin, high-resistance inductors are used, as is common for LCD panel applications, the best LIR can increase to between 0.5 and 1.0.

Once a physical inductor is chosen, higher and lower values of the inductor should be evaluated for efficiency improvements in typical operating regions.

Calculate the approximate inductor value using the typical input voltage (VIN), the maximum output current (IAVDD(MAX)), the expected efficiency ( $\eta_{TYP}$ ) taken from an appropriate curve in the *Typical Operating Characteristics*, and an estimate of LIR based on the above discussion:

$$L_{AVDD} \; = \left(\frac{V_{IN}}{V_{AVDD}}\right)^2 \; \left(\frac{V_{AVDD} \; - \; V_{IN}}{I_{AVDD(MAX)} \; \times \; f_{SW}}\right) \left(\frac{\eta_{TYP}}{LIR}\right)$$

Choose an available inductor value from an appropriate inductor family. Calculate the maximum DC input current at the minimum input voltage  $V_{IN(MIN)}$  using conservation of energy and the expected efficiency at that operating point ( $\eta_{MIN}$ ) taken from an appropriate curve in the *Typical Operating Characteristics*:

$$I_{IN(DC,MAX)} \ = \ \frac{I_{AVDD(MAX)} \ \times \ V_{AVDD}}{V_{IN(MIN)} \ \times \ \eta_{MIN}}$$

Calculate the ripple current at that operating point and the peak current required for the inductor:

$$\begin{split} I_{AVDD\_RIPPLE} \; = \; & \frac{V_{IN(MIN)} \, \times \, \left( V_{AVDD} \, - \, V_{IN(MIN)} \right)}{L_{AVDD} \, \times \, V_{AVDD} \, \times \, f_{SW}} \\ I_{AVDD\_PEAK} \; = \; & I_{IN(DC,MAX)} \, + \, \frac{I_{AVDD\_RIPPLE}}{2} \end{split}$$

The inductor's saturation current rating and the MAX8728's LX2 current limit should exceed  $I_{AVDD\_PEAK}$  and the inductor's DC current rating should exceed  $I_{IN(DC,MAX)}$ . For good efficiency, choose an inductor with less than  $0.1\Omega$  series resistance.

Considering the *Typical Operating Circuit* in Figure 1, the maximum load current (I<sub>AVDD(MAX)</sub>) is 500mA with a 13.5V output and a typical input voltage of 12V. Choosing an LIR of 0.3 and estimating efficiency of 95% at this operating point:

$$L_{AVDD} = \left(\frac{12V}{13.5V}\right)^2 \left(\frac{13.5V - 12V}{0.5A \times 1.5MHz}\right) \left(\frac{0.95}{0.5}\right) \approx 6.4 \mu H$$

Using the circuit's minimum input voltage (10.8V) and estimating efficiency of 90% at that operating point:

$$I_{IN(DC,MAX)} = \frac{0.5A \times 13.5V}{10.8V \times 0.9} \approx 0.69A$$

The ripple current and the peak current are:

$$I_{RIPPLE} = \frac{10.8V \times (13.5V - 10.8V)}{6.4\mu H \times 13.5V \times 1.5MHz} \approx 0.23A$$

$$I_{PEAK} = 0.69A + \frac{0.23A}{2} \approx 0.81A$$

#### **Output-Capacitor Selection**

The total output voltage ripple has two components: the capacitive ripple caused by the charging and discharging of the output capacitance, and the ohmic ripple due to the capacitor's ESR:

$$\begin{split} V_{AVDD\_RIPPLE} &= V_{AVDD\_RIPPLE(C)} + V_{AVDD\_RIPPLE(ESR)} \\ V_{AVDD\_RIPPLE(C)} &\approx \frac{I_{AVDD}}{C_{AVDD}} \left( \frac{V_{AVDD} - V_{IN}}{V_{AVDD} \times f_{SW}} \right) , \text{ and} \\ V_{AVDD\_RIPPLE(ESR)} &\approx I_{AVDD\_PEAK} \times R_{ESR\_} \end{split}$$

where I<sub>AVDD\_PEAK</sub> is the peak-inductor current (see the *Inductor Selection* section). For ceramic capacitors, the

output voltage ripple is typically dominated by VAVDD\_RIPPLE(C). The voltage rating and temperature characteristics of the output capacitor must also be considered.

#### Input-Capacitor Selection

The input capacitor reduces the current peaks drawn from the input supply and reduces noise injection into the IC. Two 10µF ceramic capacitors are used in the *Typical Applications Circuit* (Figure 1) because of the high-source impedance seen in typical lab setups. Actual applications usually have much lower source impedance since the step-up regulator often runs directly from the output of another regulated supply. Typically, the input capacitance can be reduced below the values used in the *Typical Operating Circuit*.

#### Rectifier Diode

The MAX8728's high-switching frequency demands a high-speed rectifier. Schottky diodes are recommended for most applications because of their fast recovery time and low forward voltage. In general, a 1A to 2A Schottky diode complements the internal MOSFET well.

#### Output-Voltage Selection

The output voltage of the step-up regulator is adjusted by connecting a resistive voltage-divider from the output (VAVDD) to GND with the center tap connected to FB2 (see Figure 1). Select R2 in the  $10 k\Omega$  to  $50 k\Omega$  range. Calculate R1 with the following equation:

$$R1 = R2 \times \left(\frac{V_{AVDD}}{V_{FB2}} - 1\right)$$

where  $V_{FB2}$ , the step-up regulator's feedback set point, is 2.0V. Place R1 and R2 close to the IC.

#### Loop Compensation

Choose R<sub>COMP</sub> (R3 in Figure 1) to set the high-frequency integrator gain for fast-transient response. Choose C<sub>COMP</sub> (C13 in Figure 1) to set the integrator zero to maintain loop stability.

For low-ESR output capacitors, use the following equations to obtain stable performance and good transient response:

$$\begin{split} R_{COMP} &\approx \frac{250 \times V_{IN} \times V_{AVDD} \times C_{AVDD}}{L_{AVDD} \times I_{AVDD(MAX)}} \\ C_{COMP} &\approx \frac{V_{AVDD} \times C_{AVDD}}{20 \times I_{AVDD(MAX)} \times R_{COMP}} \end{split}$$

To further optimize transient response, vary R<sub>COMP</sub> in 20% steps and C<sub>COMP</sub> in 50% steps while observing transient response waveforms.

### **Charge-Pump Regulators**

### Selecting the Number of Charge-Pump Stages

For highest efficiency, always choose the lowest number of charge-pump stages that meet the output requirement.

The number of positive charge-pump stages is given by:

$$n_{POS} = \frac{V_{GON} - V_{SUPP}}{V_{SUPP} - (2 \times V_D) - (I_{GON} \times R_{EFF})}$$

where npos is the number of positive charge-pump stages,  $V_{GON}$  is the output of the positive charge-pump regulator,  $I_{GON}$  is the positive charge-pump output current,  $V_{SUPP}$  is the supply voltage of the charge-pump regulators,  $V_{D}$  is the forward voltage drop of the charge-pump diode, and  $R_{EFF}$  is the effective output resistance of the charge-pump switches ( $10\Omega$  typ.)

The number of negative charge-pump stages is given by:

$$n_{NEG} = \frac{-V_{GOFF}}{V_{SUPP} - (2 \times V_D) - (I_{GOFF} \times R_{EFF})}$$

where n<sub>NEG</sub> is the number of negative charge-pump stages, V<sub>GOFF</sub> is the output of the negative charge-pump regulator, and I<sub>GOFF</sub> is the negative charge-pump output current.

The above equations assume that the flying capacitors are large enough to not further limit the output current.

#### Flying Capacitors

Increasing the flying capacitor (Cx) value lowers the effective source impedance and increases the output current capability. Increasing the capacitance indefinitely has a negligible effect on output current capability because the internal switch resistance and the diode impedance place a lower limit on the source impedance. A  $0.1\mu F$  ceramic capacitor works well, except in cases of low frequency, low headroom, and high current. The flying capacitor's voltage rating must exceed the following:

where n is the stage number in which the flying capacitor appears.

#### Charge-Pump Output Capacitor

Decreasing the flying capacitance reduces the output ripple. Increasing the output capacitance reduces the output ripple and improves the transient response. Use the following equations to approximate the output ripple:

$$\begin{split} V_{RIPPLE\_POS} = & \left[ \frac{\left( n_{POS} + 1 \right) \times V_{SUPP} - 2 \times n_{POS} \times V_{D} - V_{OUT\_POS}}{n_{POS}} \right] \\ & \times \frac{C_{X\_POS}}{C_{OUT\_POS}} \\ V_{RIPPLE\_NEG} = & \left[ \frac{n_{NEG} \times V_{SUPP} - 2 \times n_{NEG} \times V_{D} + V_{OUT\_NEG}}{n_{NEG}} \right] \\ & \times \frac{C_{X\_NEG}}{C_{OUT\_NEG}} \end{split}$$

where V<sub>OUT\_POS</sub> is the positive charge-pump output voltage, C<sub>X\_POS</sub> is the flying capacitor of the positive charge pump, C<sub>OUT\_POS</sub> is the output capacitor of the positive charge-pump, V<sub>OUT\_NEG</sub> is the negative charge-pump output voltage, C<sub>X\_NEG</sub> is the flying capacitor of the negative charge pump, and C<sub>OUT\_NEG</sub> is the output capacitor of the negative charge pump.

#### Output-Voltage Selection

Adjust the positive charge-pump regulator's output voltage by connecting a resistive voltage-divider from SRC to GND with the center tap connected to FBP (Figure 1). Select the lower resistor of divider R7 in the  $10 k\Omega$  to  $30 k\Omega$  range. Calculate upper resistor R8 with the following equation:

$$R7 = R8 \times \left(\frac{V_{GON}}{V_{FBP}} - 1\right)$$

where  $V_{FBP} = 2V$  (typ). Adding a small capacitor (e.g., 10pF) across R7 reduces pulse grouping and output noise.

Adjust the negative charge-pump regulator's output voltage by connecting a resistive voltage-divider from VGOFF to REF with the center tap connected to FBN (Figure 1). Select R9 in the 35k $\Omega$  to 68k $\Omega$  range. Calculate R10 with the following equation:

$$R10 = R9 \times \frac{V_{FBN} - V_{GOFF}}{V_{RFF} - V_{FBN}}$$

where  $V_{FBN}=250 \text{mV}$ ,  $V_{REF}=12 \text{V}$ . Note that REF can only source up to  $50 \mu \text{A}$ ; using a resistor less than  $35 k \Omega$  for R9 results in higher bias current than REF can supply.

#### **PC Board Layout and Grounding**

Careful PC board layout is important for proper operation. Use the following guidelines for good PC board layout:

- 1) Minimize the area of respective high-current loops by placing each DC-DC converter's inductor, diode, and output capacitors near its input capacitors and its LX\_ and GND\_ pins. For the step-down regulator, the high-current input loop goes from the positive terminal of the input capacitor to the IC's IN pin, out of LX1, to the inductor, to the positive terminals of the output capacitors, reconnecting the output capacitor and input capacitor ground terminals. The high-current output loop is from the inductor to the positive terminals of the output capacitors, to the negative terminals of the output capacitors, and to the Schottky diode (D2). For the step-up regulator, the high-current input loop goes from the positive terminal of the input capacitor to the inductor, to the IC's LX2 pin, out of GND2, and to the input capacitor's negative terminal. The high-current output loop is from the positive terminal of the input capacitor to the inductor, to the output diode (D1), to the positive terminal of the output capacitors, reconnecting between the output capacitor and input capacitor ground terminals. Connect these loop components with short, wide connections. Avoid using vias in the high-current paths. If vias are unavoidable, use many vias in parallel to reduce resistance and inductance.
- 2) Create a power ground island (GND1) for the stepdown regulator, consisting of the input and output capacitor grounds and the GND1 pin. Connect all these together with short, wide traces or a small ground plane. Similarly, create a power ground island (GND2) for the step-up regulator, consisting of the input and output capacitor grounds and the GND2 pin. Maximizing the width of the power ground traces improves efficiency and reduces output voltage ripple and noise spikes. Create an analog ground plane (GND) consisting of the GND pin, all the feedback-divider ground connections, the COMP and DEL capacitor ground connections, and the device's exposed backside pad, with a large area of in-the-layer or solder-side copper with large or multiple vias to the backside pad to cool the IC. Connect the GND1, GND2, and GND islands by connecting the three ground pins directly to the exposed backside pad. Make no other connections between these separate ground planes.

- 3) Place all feedback voltage-divider resistors as close to their respective feedback pins as possible. The divider's center trace should be kept short. Placing the resistors far away causes their FB traces to become antennas that can pick up switching noise. Care should be taken to avoid running any feedback trace near LX1, LX2, DRVP, or DRVN.
- 4) Place the INL pin and REF pin bypass capacitors as close to the device as possible. The ground connection of the INL bypass capacitor should be connected directly to the GND pin with a wide trace.
- 5) Minimize the length and maximize the width of the traces between the output capacitors and the load for best transient responses.
- 6) Minimize the size of the LX1 and LX2 nodes while keeping them wide and short. Keep the LX1 and LX2 nodes away from feedback nodes (FB1, FB2, FBP, and FBN) and analog ground. Use DC traces as shield if necessary.

Refer to the MAX8728 evaluation kit for an example of proper board layout.

**Chip Information** 

**TRANSISTOR COUNT: 6752** 

PROCESS: BiCMOS

## Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



28 /**N**/**X**1/**N** 

### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)

| COMMON DIMENSIONS |           |      |           |      |           |         |           |      |           |      |      |         |      |      |      |
|-------------------|-----------|------|-----------|------|-----------|---------|-----------|------|-----------|------|------|---------|------|------|------|
| PKG.              | 16L 5×5   |      | 20L 5×5   |      |           | 28L 5×5 |           |      | 32L 5x5   |      |      | 40L 5x5 |      |      |      |
| SYMBOL            | MIN.      | NOM. | MAX.      | MIN. | NOM.      | MAX.    | MIN.      | NOM. | MAX.      | MIN. | NOM. | MAX.    | MIN. | NDM. | MAX. |
| Α                 | 0.70      | 0.75 | 0.80      | 0.70 | 0.75      | 0.80    | 0.70      | 0.75 | 0.80      | 0.70 | 0.75 | 0.80    | 0.70 | 0.75 | 0.80 |
| A1                | 0         | 0.02 | 0.05      | ۰    | 0.02      | 0.05    | 0         | 0.02 | 0.05      | 0    | 0.02 | 0.05    | 0    | 0.02 | 0.05 |
| A2                | 0.20 REF. |      | 0.20 REF. |      | 0.20 REF. |         | 0.20 REF. |      | 0.20 REF. |      |      |         |      |      |      |
| b                 | 0.25      | 0.30 | 0.35      | 0.25 | 0.30      | 0.35    | 0.20      | 0.25 | 0.30      | 0.20 | 0.25 | 0.30    | 0.15 | 0.20 | 0.25 |
| D                 | 4.90      | 5.00 | 5.10      | 4.90 | 5.00      | 5.10    | 4.90      | 5.00 | 5.10      | 4.90 | 5.00 | 5.10    | 4.90 | 5.00 | 5.10 |
| E                 | 4.90      | 5.00 | 5.10      | 4.90 | 5.00      | 5.10    | 4.90      | 5.00 | 5.10      | 4,90 | 5.00 | 5.10    | 4.90 | 5.00 | 5.10 |
| e                 | 0.80 BSC. |      | 0.65 BSC. |      | 0.50 BSC. |         | 0.50 BSC. |      | 0.40 BSC. |      |      |         |      |      |      |
| k                 | 0.25      | -    | -         | 0.25 | -         | -       | 0.25      | -    | _         | 0.25 | -    | _       | 0.25 | -    | -    |
| ٦                 | 0.30      | 0.40 | 0.50      | 0.45 | 0.55      | 0.65    | 0.45      | 0.55 | 0.65      | 0.30 | 0.40 | 0.50    | 0.30 | 0.40 | 0.50 |
| N                 | 16        |      | 20        |      | 28        |         | 32        |      | 40        |      |      |         |      |      |      |
| ND                | 4         |      | 5         |      | 7         |         | 8         |      | 10        |      |      |         |      |      |      |
| NE                | 4         |      | 5         |      | 7         |         | 8         |      |           | 10   |      |         |      |      |      |
| JEDEC             | WHHB      |      | WHHC      |      | WHHD-1    |         | VHHD-2    |      |           |      |      |         |      |      |      |

- DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
- ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
- N IS THE TOTAL NUMBER OF TERMINALS.
- THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED VITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
- DIMENSION & APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETVEEN
- 0.25 mm AND 0.30 mm FROM TERMINAL TIP.
- ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.
- DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.
  COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS VELL AS THE TERMINALS.
- DRAWING CONFORMS TO JEDEC MO220, EXCEPT EXPOSED PAD DIMENSION FOR T2855-3, T2855-6, T4055-1 AND T4055-2.
- VARPAGE SHALL NOT EXCEED 0.10 mm.
- MARKING IS FOR PACKAGE DRIENTATION REFERENCE ONLY.
- NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY.
- LEAD CENTERLINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION "e", ±0.05.

-DRAWING NOT TO SCALE-

| EXPOSED PAD VARIATIONS |      |      |          |      |      |      |  |  |
|------------------------|------|------|----------|------|------|------|--|--|
| PKG.                   |      | D2   |          | E2   |      |      |  |  |
| CODES                  | MIN. | NOM. | MAX.     | MIN. | NDM. | MAX. |  |  |
| T1655-2                | 3.00 | 3.10 | 3.20     | 3.00 | 3.10 | 3.20 |  |  |
| T1655-3                | 3.00 | 3.10 | 3.20     | 3.00 | 3.10 | 3.20 |  |  |
| T1655N-1               | 3.00 | 3.10 | 3<br>3   | 3.00 | 3.10 | 3.20 |  |  |
| T2055-3                | 3.00 | 3.10 | 3.20     | 3.00 | 3.10 | 3.20 |  |  |
| T2055-4                | 3.00 | 3.10 | 3.20     | 3.00 | 3.10 | 3.20 |  |  |
| T2055-5                | 3.15 | 3.25 | 3.35     | 3.15 | 3.25 | 3.35 |  |  |
| T2055M-5               | 3.15 | 3.25 | 3.35     | 3.15 | 3.25 | 3.35 |  |  |
| T2855-3                | 3.15 | 3.25 | 3.35     | 3.15 | 3.25 | 3.35 |  |  |
| T2855-4                | 2.60 | 2.70 | 2.80     | 2.60 | 2.70 | 2.80 |  |  |
| T2855-5                | 2.60 | 2.70 | 2.80     | 2.60 | 2.70 | 2.80 |  |  |
| T2855-6                | 3.15 | 3.25 | 35<br>33 | 3.15 | 3.25 | 3.35 |  |  |
| T2855-7                | 2.60 | 2.70 | 2.80     | 2.60 | 2.70 | 2.80 |  |  |
| T2055-8                | 3.15 | 3.25 | 3.35     | 3.15 | 3,25 | 3.35 |  |  |
| T2855N-1               | 3.15 | 3.25 | 3.35     | 3.15 | 3.25 | 3.35 |  |  |
| T3255-3                | 3.00 | 3.10 | 3,20     | 3.00 | 3.10 | 3.20 |  |  |
| T3255-4                | 3.00 | 3.10 | 3.20     | 3.00 | 3.10 | 3.20 |  |  |
| T3255M-4               | 3.00 | 3.10 | 3.20     | 3.00 | 3.10 | 3.20 |  |  |
| T3255-5                | 3.00 | 3.10 | 3.20     | 3.00 | 3.10 | 3.20 |  |  |
| T3255N-1               | 3.00 | 3.10 | 3.20     | 3.00 | 3.10 | 3.20 |  |  |
| T4055-1                | 3.40 | 3.50 | 3.60     | 3.40 | 3.50 | 3.60 |  |  |
| T4055-2                | 3.40 | 3,50 | 3.60     | 3,40 | 3.50 | 3.60 |  |  |



PACKAGE DUTLINE, 16,20,28,32,40L THIN QFN, 5x5x0.8mm

DOCUMENT CONTROL NO. 21-0140

K

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600