

# **Specification for Approval**

PRODUCT NAME: 1.0 inch 128X64 dots Yellow OLED PRODUCT NO.: PMO13505

|       | CUSTOMER    |  |
|-------|-------------|--|
|       |             |  |
|       |             |  |
|       |             |  |
|       | APPROVED BY |  |
|       |             |  |
|       |             |  |
|       |             |  |
| DATE: |             |  |

Pacer International

- 1 - REV.: A02 2007/08/23



## **REVISION RECORD**

| REV. | REVISION DESCRIPTION                                                                                                                                           | REV. DATE    | REMARK               |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------|
| X01  | INITIAL RELEASE                                                                                                                                                | 2007. 07. 04 |                      |
| X02  | <ul> <li>Add the operating conditions for different luminance</li> <li>Add the panel electrical specifications</li> <li>Add the application circuit</li> </ul> | 2007. 07. 27 | Page 6, 7, 8 &<br>18 |
| A01  | <ul> <li>Transfer from X version</li> <li>Add the information of module weight</li> <li>Add the packing specification</li> </ul>                               | 2007. 08. 08 | Page 5 & 21          |
| A02  | ■ Modify luminance specifications                                                                                                                              | 2007. 08. 23 | Page 6 & 8           |

- 2 - REV.: A02 2007/08/23



## **CONTENTS**

| ITEM                                             | PAGE |
|--------------------------------------------------|------|
| 1. SCOPE                                         | 4    |
| 2. WARRANTY                                      | 4    |
| 3. FEATURES                                      | 4    |
| 4. MECHANICAL DATA                               | 5    |
| 5. MAXIMUM RATINGS                               | 6    |
| 6. ELECTRICAL CHARACTERISTICS                    | 7    |
| 6.1 D.C ELECTRICAL CHARACTERISTICS               |      |
| 6.2 ELECTRO-OPTICAL CHARACTERISTICS              |      |
| 7. INTERFACE                                     | 9    |
| 7.1 FUNCTION BLOCK DIAGRAM                       |      |
| 7.2 PANEL LAYOUT DIAGRAM                         |      |
| 7.3 PIN ASSIGNMENTS                              |      |
| 7.4 GRAPHIC DISPLAY DATA RAM ADDRESS MAP         |      |
| 7.5 INTERFACE TIMING CHART                       |      |
| 8. POWER ON / OFF SEQUENCE & APPLICATION CIRCUIT | 17   |
| 8.1 POWER ON / OFF SEQUENCE                      |      |
| 8.2 APPLICATION CIRCUIT                          |      |
| 8.3 COMMAND TABLE                                |      |
| 9. RELIABILITY TEST CONDITIONS                   | 19   |
| 10. EXTERNAL DIMENSION                           | 20   |
| 11. PACKING SPECIFICATION                        | 21   |
| 12. APPENDIXES                                   | 22   |

- 3 - REV.: A02 2007/08/23



#### 1. SCOPE

This specification is to define the general provisions and quality requirements that apply to the supply of display cells manufactured by RiTdisplay. This document, together with the Module Ass'y Drawing, is the highest-level specification for this product.

#### 2. WARRANTY

RiTdisplay warrants that the products delivered pursuant to this specification (or order) will conform to the agreed specifications for twelve (12) months from the shipping date ("Warranty Period"). RiTdisplay is obligated to repair or replace the products which are found to be defective or inconsistent with the specifications during the Warranty Period without charge, on condition that the products are stored or used as the conditions specified in the specifications. Nevertheless, RiTdisplay is not obligated to repair or replace the products without charge if the defects or inconsistency are caused by the force majeure or the reckless behaviors of the customer.

After the Warranty Period, all repairs or replacements of the products are subject to charge.

#### 3. FEATURES

- Small molecular organic light emitting diode
- Color : Yellow
- Panel matrix: 128\*64
- Driver IC: SSD1325T6R1 (16 Gray scale)
- Excellent quick response time.
- Extremely thin thickness for best mechanism design: 1.61mm
- High contrast : 2000:1
- Wide viewing angle: 160°
- 8-bit 6800-series parallel interface, 8-bit 8080-series parallel interface, serial peripheral interface
- Wide range of operating temperature : -40 to 70 °C
- Anti-glare polarizer.

- 4 - REV.: A02 2007/08/23



## 4. MECHANICAL DATA

| NO | ITEM              | SPECIFICATION                  | UNIT            |
|----|-------------------|--------------------------------|-----------------|
| 1  | Dot Matrix        | 128 (W) x 64 (H)               | dot             |
| 2  | Dot Size          | 0.15 (W) x 0.17 (H)            | mm <sup>2</sup> |
| 3  | Dot Pitch         | 0.17 (W) x 0.19 (H)            | mm <sup>2</sup> |
| 4  | Aperture Rate     | 79                             | %               |
| 5  | Active Area       | 21.74 (W) x 12.14 (H)          | mm <sup>2</sup> |
| 6  | Panel Size        | 29.6 (W) x 19.7 (H)            | mm <sup>2</sup> |
| 7  | Panel Thickness   | 1.61 ± 0.1                     | mm              |
| 8  | Module Size       | 29.6 (W) x 34.1 (H) x 1.61 (D) | mm <sup>3</sup> |
| 9  | Diagonal A/A size | 1.0                            | inch            |
| 10 | Module Weight     | 2.01 ± 10%                     | gram            |

- 5 - REV.: A02 2007/08/23



## **5. MAXIMUM RATINGS**

| ITEM                              | MIN    | MAX | UNIT | Condition                   | Remark            |
|-----------------------------------|--------|-----|------|-----------------------------|-------------------|
| Supply Voltage (V <sub>DD</sub> ) | -0.3   | 3.5 | V    | Ta = 25°C                   | IC maximum rating |
| Supply Voltage (Vcc)              | 8      | 16  | V    | Ta = 25°C                   | IC maximum rating |
| Operating Temp.                   | -40    | 70  | °C   |                             |                   |
| Storage Temp                      | -40    | 85  | °C   |                             |                   |
| Humidity                          | -      | 85  | %    |                             |                   |
| Life Time                         | 29,000 | -   | Hrs  | 110 cd/m², 50% checkerboard | Note (1)          |
| Life Time                         | 35,000 | -   | Hrs  | 90 cd/m², 50% checkerboard  | Note (2)          |
| Life Time                         | 45,000 | -   | Hrs  | 70 cd/m², 50% checkerboard  | Note (3)          |

#### Note:

(A) Under Vcc = 12V, Ta = 25°C, 50% RH.

(B) Life time is defined the amount of time when the luminance has decayed to less than 50% of the initial measured luminance.

(1) Setting of  $110 \text{ cd/m}^2$ :

- Contrast setting : 0x6e

- Frame rate : 105Hz

- Duty setting: 1/64

(2) Setting of  $90 \text{ cd/m}^2$ :

- Contrast setting: 0x59

Frame rate : 105HzDuty setting : 1/64

(3) Setting of  $70 \text{ cd/m}^2$ :

Contrast setting: 0x44

- Frame rate : 105Hz

- Duty setting: 1/64

- 6 - REV.: A02 2007/08/23



## **6. ELECTRICAL CHARACTERISTICS**

### **6.1 D.C ELECTRICAL CHARACTERISTICS**

| SYMBOL           | PARAMETERS                                                                                                                  | TEST CONDITION     | MIN                     | TYP | MAX                     | UNIT |
|------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------|-----|-------------------------|------|
| Vcc              | Analog power supply (for OLED panel)                                                                                        | Ta=-20 °C to +70°C | 11.5                    | 12  | 12.5                    | V    |
| V <sub>DD</sub>  | Digital power supply                                                                                                        | Ta=-20 °C to +70°C | 2.4                     | 2.7 | 3.5                     | V    |
| I <sub>DD</sub>  | Operating current for $V_{DD}$<br>$V_{DD} = 2.7V$ , $V_{CC} = 12V$ ,<br>IREF = 10uA<br>No panel attached,<br>All Display ON | Contrast=7F        | -                       | -   | 650                     | uA   |
| I <sub>cc</sub>  | Operating current for $V_{CC}$<br>$V_{DD} = 2.7V$ , $V_{CC} = 12V$ ,<br>IREF = 10uA<br>No panel attached,<br>All Display ON | Contrast=7F        | -                       | 700 | -                       | uA   |
| V <sub>IH</sub>  | Hi logic input level                                                                                                        |                    | 0.8*<br>V <sub>DD</sub> | -   | $V_{DD}$                | V    |
| V <sub>IL</sub>  | Low logic input level                                                                                                       |                    | 0                       | -   | 0.2*<br>V <sub>DD</sub> | V    |
| V <sub>OH</sub>  | Hi logic output level                                                                                                       |                    | 0.9*<br>V <sub>DD</sub> | -   | $V_{DD}$                | V    |
| V <sub>OL</sub>  | Low logic output level                                                                                                      |                    | 0                       | -   | 0.1*<br>V <sub>DD</sub> | V    |
|                  | Segment on output current                                                                                                   | Contrast=7F        | -                       | 300 | 370                     | uA   |
|                  | V <sub>DD</sub> =2.7V, V <sub>CC</sub> =12V,<br>IREF=10uA, Display on,                                                      | Contrast=5F        | -                       | 225 | -                       | uA   |
| I <sub>SEG</sub> | Segment pin under test is                                                                                                   | Contrast=3F        | -                       | 150 | -                       | uA   |
|                  | connected with a 20K resistive load to V <sub>SS</sub>                                                                      | Contrast=1F        | -                       | 75  | -                       | uA   |

- 7 - REV.: A02 2007/08/23



#### **6.2 ELECTRO-OPTICAL CHARATERISTICS**

#### PANEL ELECTRICAL SPECIFICATIONS

| PARAMETER           | MIN    | TYP. | MAX  | UNITS             | COMMENTS           |
|---------------------|--------|------|------|-------------------|--------------------|
| Normal mode current |        | 7    | 9    | mA                | All pixels on (1)  |
| Standby mode        |        | 1    | 2    | mA                | Standby mode       |
| current             |        | I .  |      | IIIA              | 10% pixels on (2)  |
| Normal mode power   |        | 84   | 108  | mW                | All pixels on (1)  |
| consumption         |        | 04   | 106  | IIIVV             | All pixels off (1) |
| Standby mode power  |        | 12   | 24   | mW                | Standby mode       |
| consumption         |        | 12   | 24   | 11100             | 10% pixels on (2)  |
| Normal Luminance    | 70     | 90   |      | cd/m <sup>2</sup> | Display Average    |
| Standby Luminance   |        | 10   |      | cd/m <sup>2</sup> | Display Average    |
| CIEx (Yellow)       | 0.43   | 0.47 | 0.51 |                   | v v (CIE 1021)     |
| CIEy (Yellow)       | 0.45   | 0.49 | 0.53 |                   | x, y (CIE 1931)    |
| Dark Room Contrast  | 2000:1 |      |      |                   |                    |
| Viewing Angle       | 160    |      |      | degree            |                    |
| Response Time       |        | 10   |      | μs                |                    |

## (1) Normal mode condition:

Driving Voltage: 12V
Contrast setting: 0x59
Frame rate: 105Hz
Duty setting: 1/64
(2) Standby mode condition:

Driving Voltage: 12V
 Contrast setting: 0x00
 Frame rate: 105Hz
 Duty setting: 1/64

\_

- 8 - REV.: A02 2007/08/23



## 7. INTERFACE

#### 7.1 FUNCTION BLOCK DIAGRAM



128x64 OLED Module

#### 7.2 PANEL LAYOUT DIAGRAM



- 9 - REV.: A02 2007/08/23



## 7.3 PIN ASSIGNMENTS

| Pin No. | Pin Name | Description                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VSL      | This pin is the output pin for the voltage output low level for SEG signals. A capacitor should be connected between this pin and Vss.                                                                                                                                                                                                                                                           |
| 2       | VSS      | This is a ground pin. It also acts as a reference for the logic pins and the OLED driving voltages. It must be connected to external ground.                                                                                                                                                                                                                                                     |
| 3       | GDR      | This output pin drives the gate of the external NMOS of the booster circuit.                                                                                                                                                                                                                                                                                                                     |
| 4       | VDDB     | This is the power supply pin for the GDR pin buffer. It must be connected when the converter is used.                                                                                                                                                                                                                                                                                            |
| 5       | FB       | This pin is the feedback resistor input of the booster circuit. It is used to adjust the booster output voltage level (Vcc).                                                                                                                                                                                                                                                                     |
| 6       | RESE     | This pin connects to the source current pin of the external NMOS of the booster circuit.                                                                                                                                                                                                                                                                                                         |
| 7       | VBREF    | This pin is the internal voltage reference of booster circuit. A stabilization capacitor should be connected between this pin and Vss for both internal and external Vcc usage.                                                                                                                                                                                                                  |
| 8       | NC       |                                                                                                                                                                                                                                                                                                                                                                                                  |
| 9       | NC       | These pins should be left open individually.                                                                                                                                                                                                                                                                                                                                                     |
| 10      | NC       | ·                                                                                                                                                                                                                                                                                                                                                                                                |
| 11      | VDD      | This is a voltage supply pin. It must be connected to external source.                                                                                                                                                                                                                                                                                                                           |
| 12      | BS1      | These pins are MCU interface selection input.                                                                                                                                                                                                                                                                                                                                                    |
| 13      | BS2      | These pins are MCU interface selection input.                                                                                                                                                                                                                                                                                                                                                    |
| 14      | NC       | These pins should be left open individually.                                                                                                                                                                                                                                                                                                                                                     |
| 15      | CS#      | This pin is the chip select input. The chip is enabled for MCU communication only when CS# is pulled low.                                                                                                                                                                                                                                                                                        |
| 16      | RES#     | This pin is reset signal input. When the pin is low, initialization of the chip is executed.                                                                                                                                                                                                                                                                                                     |
| 17      | D/C#     | This pin is Data/Command control pin. When the pin is pulled high, the input at D7-D0 is treated as display data. When the pin is pulled low, the input at D7-D0 will be transferred to the command register. For detail relationship to MCU interface signals, please refer to the Timing Characteristics Diagrams.                                                                             |
| 18      | R/W#     | This pin is MCU interface input. When interfacing to a 6800-series microprocessor, this pin will be used as Read/Write (R/W#) selection input. Pull this pin to "High" for read mode and pull it to "LOW" for write mode. When 8080 interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled low and the CS# is pulled low. |

- 10 - REV.: A02 2007/08/23



| 19 | E/RD# | This pin is MCU interface input. When interfacing to a 6800-series microprocessor, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled high and the CS# is pulled low. When connecting to an 8080-microprocessor, this pin receives the Read (RD#) signal. Data read operation is initiated when this pin is pulled low and CS# is pulled low. |  |  |  |  |  |  |  |  |
|----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 20 | D0    |                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| 21 | D1    | These pine are 0 hit hi directional data has to be connected to                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| 22 | D2    | These pins are 8-bit bi-directional data bus to be connected to                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| 23 | D3    | the microprocessor's data bus. When serial mode is selected, D1 will be the serial data input SDIN and D0 will be the serial clock input SCLK.                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
| 24 | D4    |                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| 25 | D5    |                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| 26 | D6    |                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| 27 | D7    |                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| 28 | IREF  | This pin is segment current reference pin. A resistor should be connected between this pin and Vss. Set the current at 10uA.                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| 29 | VCOMH | This pin is the input pin for the voltage output high level for COM signals. It can be supplied externally or internally. When VCOMH is generated internally, a capacitor should be connected between this pin and VSS.                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| 30 | VCC   | This is the most positive voltage supply pin of the chip. It can be supplied externally or generated internally by using internal DC-DC voltage converter.                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| 31 | NC    | The pin should be left open individually.                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |

- 11 - REV.: A02 2007/08/23



#### 7.4 GRAPHIC DISPLAY DATA RAM ADDRESS MAP

The GDDRAM is a bit mapped static RAM holding the bit pattern to be displayed. The size of the RAM is 128x80x4 bits. For mechanical flexibility, re-mapping on both Segment and Common outputs can be selected by software. (Refer to Table 3-7 for GDDRAM address map description)

SEG Outputs
Column Address
(HEX)

|       | SEG0           |            | SEG1       | SEG2       | SEG3       | SEG124     | SEG125     | SEG126     | SEG127     |
|-------|----------------|------------|------------|------------|------------|------------|------------|------------|------------|
|       |                | 0          | 00         |            | 11         | 3          | 3E 3F      |            |            |
| COM0  | 00             | D0[3:0]    | D0[7:4]    | D1[3:0]    | D1[7:4]    | D62[3:0]   | D62[7:4]   | D63[3:0]   | D63[7:4]   |
| COM1  | 01             | D64[3:0]   | D64[7:4]   | D65[3:0]   | D65[7:4]   | D126[3:0]  | D126[7:4]  | D127[3:0]  | D127[7:4]  |
| I     | I              |            |            |            |            | <br>MÎ     |            |            |            |
| COM78 | 4E             | D4992[3:0] | D4992[7:4] | D4993[3:0] | D4993[7:4] | D5054[3:0] | D5054[7:4] | D5055[3:0] | D5055[7:4] |
| COM79 | 4F             | D5056[3:0] | D5056[7:4] | D5057[3:0] | D5057[7:4] | D5118[3:0] | D5118[7:4] | D5119[3:0] | D5119[7:4] |
| СОМ   | Row<br>Address |            |            |            |            |            |            |            |            |

Outputs (HEX)

(Display Startline=0)

(Display Startline=0)

Table 3– GDDRAM address map showing Horizontal Address Increment A[2]=0, Column Address Re-map A[0]=0, Nibble Re-map A[1]=0, COM Re-map A[4]=0, and Display Start Line=00H (Data byte sequence: D0, D1, ..., D5118, D5119)

|                |                         |          |          |           |           | _  |    |   |   |            |            |            |            | i           |     |                |
|----------------|-------------------------|----------|----------|-----------|-----------|----|----|---|---|------------|------------|------------|------------|-------------|-----|----------------|
|                |                         | SEG0     | SEG1     | SEG2      | SEG3      |    |    |   |   | SEG124     | SEG125     | SEG126     | SEG127     | SEG Outputs |     |                |
|                |                         | C        | 00 01    |           | 01        |    | 01 |   |   |            |            | 3          | Ε          | 3           | BF. | Column Address |
| COM0           | 00                      | D0[3:0]  | D0[7:4]  | D80[3:0]  | D80[7:4]  | ī  |    | Ī | 7 | D4960[3:0] | D4960[7:4] | D5040[3:0] | D5040[7:4] | (HEX)       |     |                |
| COM1           | 01                      | D1[3:0]  | D1[7:4]  | D81[3:0]  | D81[7:4]  |    | _  | L | 1 | D4961[3:0] | D4961[7:4] | D5041[3:0] | D5041[7:4] |             |     |                |
| 1              | Ι                       |          |          |           |           |    | I  | 1 | I |            |            |            |            |             |     |                |
| COM78          | 4E                      | D78[3:0] | D78[7:4] | D158[3:0] | D158[7:4] | T, | Γ  | 7 | Ι | D5038[3:0] | D5038[7:4] | D5118[3:0] | D5118[7:4] |             |     |                |
| COM79          | 4F                      | D79[3:0] | D79[7:4] | D159[3:0] | D159[7:4] | ľ  |    | ľ | V | D5039[3:0] | D5039[7:4] | D5119[3:0] | D5119[7:4] |             |     |                |
| COM<br>Outputs | Row<br>Address<br>(HEX) |          |          |           |           |    |    |   |   |            |            |            |            | •           |     |                |

Table 4–GDDRAM address map showing Horizontal Address Increment A[2]=1, Column Address Re-map A[0]=0, Nibble Re-map A[1]=0, COM Re-map A[4]=0, and Display Start Line=00H (Data byte sequence: D0, D1, ..., D5118, D5119)

- 12 - REV.: A02 2007/08/23



|                |                         | SEG0       | SEG1       | SEG2       | SEG3       | SEG124     | SEG125     | SEG126     | SEG127     | SEG Outputs    |
|----------------|-------------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------------|
|                |                         | 3          | BF         | 3          | E          | C          | )1         | C          | 10         | Column Address |
| СОМО           | 00                      | D63[7:4]   | D63[3:0]   | D62[7:4]   | D62[3:0]   | D1[7:4]    | D1[3:0]    | D0[7:4]    | D0[3:0]    | (HEX)          |
| COM1           | 01                      | D127[7:4]  | D127[3:0]  | D126[7:4]  | D126[3:0]  | D65[7:4]   | D65[3:0]   | D64[7:4]   | D64[3:0]   |                |
| _              | _                       |            |            |            | 111        |            |            |            |            |                |
| COM78          | 4E                      | D5055[7:4] | D5055[3:0] | D5054[7:4] | D5054[3:0] | D4993[7:4] | D4993[3:0] | D4992[7:4] | D4992[3:0] |                |
| COM79          | 4F                      | D5119[7:4] | D5119[3:0] | D5118[7:4] | D5118[3:0] | D5057[7:4] | D5057[3:0] | D5056[7:4] | D5056[3:0] |                |
| COM<br>Outputs | Row<br>Address<br>(HEX) |            |            |            |            |            |            |            |            |                |
|                | Address                 |            |            |            |            |            |            |            |            |                |

Table 5–GDDRAM address map showing Horizontal Address Increment A[2]=0, Column Address Re-map A[0]=1, Nibble Re-map A[1]=1, COM Re-map A[4]=0, and Display Start Line=00H (Data byte sequence: D0, D1, ..., D5118, D5119)

|                |                         | SEG0       | SEG1       | SEG2       | SEG3       | SEG124     | SEG125     | SEG126     | SEG127     | SEG Outputs    |
|----------------|-------------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------------|
|                |                         | C          | 10         | C          | 1          | 3          | E          | 3          | F          | Column Address |
| COM15          | 0F                      | D0[3:0]    | D0[7:4]    | D1[3:0]    | D1[7:4]    | D62[3:0]   | D62[7:4]   | D63[3:0]   | D63[7:4]   | (HEX)          |
| COM14          | 0E                      | D64[3:0]   | D64[7:4]   | D65[3:0]   | D65[7:4]   | D126[3:0]  | D126[7:4]  | D127[3:0]  | D127[7:4]  |                |
| I              | -                       |            |            |            |            | llÎ        |            |            |            |                |
| COM17          | 11                      | D4992[3:0] | D4992[7:4] | D4993[3:0] | D4993[7:4] | D5054[3:0] | D5054[7:4] | D5055[3:0] | D5055[7:4] |                |
| COM16          | 10                      | D5056[3:0] | D5056[7:4] | D5057[3:0] | D5057[7:4] | D5118[3:0] | D5118[7:4] | D5119[3:0] | D5119[7:4] |                |
| COM<br>Outputs | Row<br>Address<br>(HEX) |            |            |            |            |            |            |            |            |                |

Table 6–GDDRAM address map showing Horizontal Address Increment A[2]=0, Column Address Re-map A[0]=0, Nibble Re-map A[1]=0, COM Re-map A[4]=1, and Display Start Line=16H (Data byte sequence: D0, D1, ..., D5118, D5119)



Table 7–GDDRAM address map showing Horizontal Address Increment A[2]=0, Column Address Re-map A[0]=0, Nibble Re-map A[1]=0, COM Re-map A[4]=0, Display Start Line=00H (Data byte sequence: D0, D1, ..., D4834, D4835), Column Start Address=01H, Column End Address=3EH, Row Start Address=01H and Row End Address=4EH

- 13 - REV.: A02 2007/08/23



#### 7.5 INTERFACE TIMING CHART

## 8080-Series MPU Parallel Interface Timing Characteristics

 $(V_{DD} - V_{SS} = 2.4 \text{ to } 3.5\text{V}, T_A = 25^{\circ}\text{C})$ 

| Symbol             | Parameter                            | Min | Тур | Max | Unit |
|--------------------|--------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time                     | 300 | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                   | 10  | -   | -   | ns   |
| $t_{AH}$           | Address Hold Time                    | 0   | -   | -   | ns   |
| $t_{DSW}$          | Write Data Setup Time                | 40  | -   | -   | ns   |
| $t_{\mathrm{DHW}}$ | Write Data Hold Time                 | 15  | -   | -   | ns   |
| $t_{DHR}$          | Read Data Hold Time                  | 20  | -   | -   | ns   |
| t <sub>OH</sub>    | Output Disable Time                  | -   | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time                          | -   | -   | 140 | ns   |
| t <sub>PWLR</sub>  | Read Low Time                        | 120 | -   | -   | ns   |
| t <sub>PWLW</sub>  | Write Low Time                       | 60  | -   | -   | ns   |
| t <sub>PWHR</sub>  | Read High Time                       | 60  | -   | -   | ns   |
| t <sub>PWHW</sub>  | Write High Time                      | 60  | -   | -   | ns   |
| t <sub>R</sub>     | Rise Time                            | -   | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time                            | -   | -   | 15  | ns   |
| t <sub>CS</sub>    | Chip select setup time               |     | -   | -   | ns   |
| t <sub>CSH</sub>   | Chip select hold time to read signal | 0   | -   | -   | ns   |
| t <sub>CSF</sub>   | Chip select hold time                | 20  | -   | -   | ns   |

## 8080-series parallel interface characteristics (Form 1)





- 14 - REV.: A02 2007/08/23



## 8080-series parallel interface characteristics (Form2)





- 15 - REV.: A02 2007/08/23



## **Serial Interface Timing Characteristics**

 $(V_{DD} - V_{SS} = 2.4 \text{ to } 3.5 \text{V}, T_A = 25^{\circ}\text{C})$ 

| Symbol            | Parameter              | Min | Тур | Max | Unit |
|-------------------|------------------------|-----|-----|-----|------|
| $t_{ m cycle}$    | Clock Cycle Time       | 250 | -   | -   | ns   |
| $t_{AS}$          | Address Setup Time     | 150 | -   | -   | ns   |
| t <sub>AH</sub>   | Address Hold Time      | 150 | -   | -   | ns   |
| $t_{CSS}$         | Chip Select Setup Time | 120 | -   | -   | ns   |
| $t_{CSH}$         | Chip Select Hold Time  | 60  | -   | -   | ns   |
| t <sub>DSW</sub>  | Write Data Setup Time  | 100 | -   | -   | ns   |
| $t_{DHW}$         | Write Data Hold Time   | 100 | -   | -   | ns   |
| t <sub>CLKL</sub> | Clock Low Time         | 100 | -   | -   | ns   |
| t <sub>CLKH</sub> | Clock High Time        | 100 | -   | -   | ns   |
| $t_R$             | Rise Time              | -   | -   | 15  | ns   |
| t <sub>F</sub>    | Fall Time              | -   | -   | 15  | ns   |

#### **Serial Interface Characteristics**



- 16 - REV.: A02 2007/08/23



#### 8. POWER ON / OFF SEQUENCE & APPLICATION CIRCUIT

#### 8.1 POWER ON / OFF SEQUENCE

#### Power ON sequence:

- Power ON VDD.
- 2. After VDD become stable, set RES# pin LOW (logic low) for at least 3us(t1) and then HIGH (logic high).
- After set RES# pin LOW (logic low ), wait for at least 3us(t2). Then Power ON Vcc.(1)
- 4. After Vcc become stable, send command AFh for display ON. SEG/COM will be ON after 100ms(taf).



#### Power OFF sequence:

- 1. Send command AEh for display OFF.
- 2. Wait until panel discharges completely.
- 3. Power OFF Vcc. (1), (2)
- 4. Wait for toff Power OFF VDD. (where Minimum toff=0ms, Typical toff=100ms)



#### Note:

- (1) Since an ESD protection circuit is connected between VDD and VCC, VCC becomes lower than VDD whenever VDD is ON and VCC is OFF as shown in the dotted line of VCC in above figures.
- (2) Vcc should be disabled when it is OFF.

- 17 - REV.: A02 2007/08/23



#### **8.2 APPLICATION CIRCUIT**



#### Component:

C1: 4.7uF/16V (0805)

C2: 4.7uF/25V (Tantalum type)

C3: 0.1uF/16V(0603) C4: 0.1uF/16V(0603) R1: 1M ohm(0603)

This circuit is for 8080 interface.

#### **8.3 COMMAND TABLE**

Refer to SSD1325 IC Spec.

- 18 - REV.: A02 2007/08/23



## 9. RELIABILITY TEST CONDITIONS

| No. | Items                                  | Specification                                                                                         | Quantity |
|-----|----------------------------------------|-------------------------------------------------------------------------------------------------------|----------|
| 1   | High temp. (Non-operation)             | 85°C, 240hrs                                                                                          | 5        |
| 2   | High temp. (Operation)                 | 70°C, 120hrs                                                                                          | 5        |
| 3   | Low temp. (Operation)                  | -40°C, 120hrs                                                                                         | 5        |
| 4   | High temp. / High humidity (Operation) | 65°C, 90%RH, 120hrs                                                                                   | 5        |
| 5   | Thermal shock<br>(Non-operation)       | -40°C ~85°C (-40°C /30min;<br>transit /3min; 85°C /30min; transit<br>/3min) 1cycle: 66min, 100 cycles | 5        |
| 6   | Vibration                              | Frequency: 5~50HZ, 0.5G<br>Scan rate: 1 oct/min<br>Time: 2 hrs/axis<br>Test axis: X, Y, Z             | 1 Carton |
| 7   | Drop                                   | Height: 120cm Sequence : 1 angle \ 3 edges and 6 faces Cycles: 1                                      | 1 Carton |
| 8   | ESD (Non-operation)                    | Air discharge model, ±8kV, 10 times                                                                   | 5        |

#### Test and measurement conditions

- 1. All measurements shall not be started until the specimens attain to temperature stability.
- 2. All-pixels-on is used as operation test pattern.
- 3. The degradation of Polarizer are ignored for item 1, 4 & 5.

#### **Evaluation criteria**

- 1. The function test is OK.
- 2. No observable defects.
- 3. Luminance: > 50% of initial value.
- 4. Current consumption: within  $\pm$  50% of initial value.

- 19 - REV.: A02 2007/08/23



## **10. EXTERNAL DIMENSION**



- 20 - REV.: A02 2007/08/23



## 11. PACKING SPECIFICATION



- 21 - REV.: A02 2007/08/23



#### 12. APPENDIXES

#### **APPENDIX 1: DEFINITIONS**

#### A. DEFINITION OF CHROMATICITY COORDINATE

The chromaticity coordinate is defined as the coordinate value on the CIE 1931 color chart for R, G, B, W.

#### **B. DEFINITION OF CONTRAST RATIO**

The contrast ratio is defined as the following formula:

#### C. DEFINITION OF RESPONSE TIME

The definition of turn-on response time Tr is the time interval between a pixel reaching 10% of steady state luminance and 90% of steady state luminance. The definition of turn-off response time Tf is the time interval between a pixel reaching 90% of steady state luminance and 10% of steady state luminance. It is shown in Figure 2.



Figure 2: Response time

- 22 - REV.: A02 2007/08/23



#### D. DEFINITION OF VIEWING ANGLE

The viewing angle is defined as Figure 3. Horizontal and vertical (H & V) angles are determined for viewing directions where luminance varies by 50% of the perpendicular value.



Figure 3: Viewing Angle

- 23 - REV.: A02 2007/08/23



#### **APPENDIX 2: MEASUREMENT APPARATUS**

#### A. LUMINANCE/COLOR COORDINATE

PHOTO RESEARCH PR-705, MINOLTA CS-100



#### **B. CONTRAST / RESPONSE TIME / VIEW ANGLE**

**WESTAR CORPORATION FPM-510** 



- 24 - REV.: A02 2007/08/23



## C. ESD ON AIR DISCHARGE MODE



- 25 - REV.: A02 2007/08/23



#### **APPENDIX 3: PRECAUTIONS**

#### A. RESIDUE IMAGE

Because the pixels are lighted in different time, the luminance of active pixels may reduce or differ from inactive pixels. Therefore, the residue image will occur. To avoid the residue image, every pixel needs to be lighted up uniformly.

- 26 - REV.: A02 2007/08/23