

# True Zero-Speed, High Accuracy Gear Tooth Sensor IC

# **Features and Benefits**

- Optimized robustness against magnetic offset variation
- Small signal lockout for immunity against vibration
- Tight duty cycle and timing accuracy over full operating temperature range
- True zero-speed operation
- Air gap independent switchpoints
- Large operating air gaps achieved through use of gain adjust and offset adjust circuitry
- Defined power-on state (POS)
- Wide operating voltage range
- Digital output representing target profile
- Single chip sensing IC for high reliability
- Small mechanical size
- Optimized Hall IC magnetic system
- Fast start-up

Not to scale

Undervoltage lockout (UVLO)

# Package: 4-pin SIP (suffix SG)

# Description

The ATS667 is a true zero-speed gear tooth sensor IC consisting of an optimized Hall IC-rare earth pellet configuration in a single overmolded package. The unique IC and package design provides a user-friendly solution for digital gear tooth sensing applications. This small package can be easily assembled and used in conjunction with gears of various shapes and sizes.

The device incorporates a dual element Hall IC that switches in response to differential magnetic signals created by a ferromagnetic target. The IC contains a sophisticated compensating circuit designed to eliminate the detrimental effects of magnet and system offsets. Digital processing of the analog signal provides zero-speed performance independent of air gap and also dynamic adaptation of device performance to the typical operating conditions found in automotive applications (reduced vibration sensitivity). High-resolution peak detecting DACs are used to set the adaptive switching thresholds of the device. Hysteresis in the thresholds reduces the negative effects of any anomalies in the magnetic signal associated with the targets used in many automotive applications.

The ATS667 is optimized for transmission applications. It is available in a lead (Pb) free 4-pin SIP package with a 100% matte tin plated leadframe.

# **Functional Block Diagram**



ATS667-DS, Rev. 5

#### **Selection Guide**

| Part Number                                         | Packing*                     |  |  |  |
|-----------------------------------------------------|------------------------------|--|--|--|
| ATS667LSGTN-T                                       | 13-in. reel, 800 pieces/reel |  |  |  |
| *Contract Allegran B for additional popular antiona |                              |  |  |  |

\*Contact Allegro<sup>®</sup> for additional packing options



## **Absolute Maximum Ratings**

| Characteristic                | Symbol               | Notes                      | Rating     | Unit |
|-------------------------------|----------------------|----------------------------|------------|------|
| Supply Voltage                | V <sub>cc</sub>      | See Power Derating section | 26.5       | V    |
| Reverse Supply Voltage        | V <sub>RCC</sub>     |                            | -18        | V    |
| Reverse Supply Current        | I <sub>RCC</sub>     |                            | -50        | mA   |
| Reverse Output Voltage        | V <sub>ROUT</sub>    |                            | -0.5       | V    |
| Output Sink Current           | I <sub>OUT</sub>     |                            | 25         | mA   |
| Operating Ambient Temperature | T <sub>A</sub>       | Range L                    | -40 to 150 | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                            | 165        | °C   |
| Storage Temperature           | T <sub>stg</sub>     |                            | –65 to 170 | °C   |

## **Pin-out Diagram**



#### Terminal List

| Number | Name | Function            |  |  |
|--------|------|---------------------|--|--|
| 1      | VCC  | Supply voltage      |  |  |
| 2      | VOUT | Device output       |  |  |
| 3      | TEST | Tie to GND or float |  |  |
| 4      | GND  | Ground              |  |  |



### OPERATING CHARACTERISTICS Valid over operating voltage and temperature ranges; unless otherwise noted

| Characteristics Symbol Test Condit                           |                       | Test Conditions                                                                                                                                                                                                                           | Min. | Typ.1      | Max. | Unit |
|--------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------|------|
| Electrical Characteristics                                   |                       | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                     |      |            |      |      |
| Supply Voltage <sup>2</sup>                                  | V <sub>cc</sub>       | Operating, $T_J < T_J(max)$                                                                                                                                                                                                               | 4.0  | -          | 24   | V    |
| Undervoltage Lockout (UVLO)                                  | V <sub>CC(UV)</sub>   |                                                                                                                                                                                                                                           | _    | 3.5        | 3.95 | V    |
| Reverse Supply Current                                       | I <sub>RCC</sub>      | V <sub>CC</sub> = -18 V                                                                                                                                                                                                                   | _    | _          | - 10 | mA   |
| Supply Zener Clamp Voltage                                   | Vz                    | I <sub>CC</sub> = 15 mA, T <sub>A</sub> = 25 °C                                                                                                                                                                                           | 26.5 | _          | _    | V    |
| Supply Zener Current                                         | Ι <sub>Z</sub>        | $T_A = 25^{\circ}C, T_J < T_J(max)$ , continuous, $V_Z = 26.5 V$                                                                                                                                                                          | _    | _          | 15   | mA   |
| Querra la Querra et                                          |                       | Output off                                                                                                                                                                                                                                | 4    | 7          | 12   | mA   |
| Supply Current                                               | I <sub>CC</sub>       | Output on                                                                                                                                                                                                                                 | 4    | 7          | 12   | mA   |
| Power-On State Characteristics                               |                       |                                                                                                                                                                                                                                           |      |            |      |      |
| Power-On State                                               | POS                   | Connected as in figure 6                                                                                                                                                                                                                  | _    | High       | _    | _    |
| Power-On Time <sup>3</sup>                                   | t <sub>PO</sub>       | $S_{ROT}$ < 200 rpm; $V_{CC}$ > $V_{CC}$ (min)                                                                                                                                                                                            | _    | _          | 2    | ms   |
| OUTPUT STAGE                                                 | -                     | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                     |      | · · ·      |      |      |
| Low Output Voltage                                           | V <sub>OUT(SAT)</sub> | I <sub>OUT</sub> = 10 mA, Output = on                                                                                                                                                                                                     | _    | 100        | 250  | mV   |
| Output Zener Clamp Voltage                                   | V <sub>ZOUT</sub>     | $I_{OUT} = 3 \text{ mA}, T_A = 25^{\circ}\text{C}$                                                                                                                                                                                        | 26.5 |            | _    | V    |
| Output Current Limit                                         | I <sub>OUT(LIM)</sub> | $V_{OUT}$ = 12 V, $T_J < T_J(max)$                                                                                                                                                                                                        | 25   | 45         | 70   | mA   |
| Output Leakage Current                                       | I <sub>OUT(OFF)</sub> | Output = off, V <sub>OUT</sub> = 24 V                                                                                                                                                                                                     | _    | _          | 10   | μA   |
| Output Rise Time                                             | t <sub>r</sub>        | $R_{PULLUP} = 1 k\Omega$ , $C_L = 4.7 nF$ , $V_{PULLUP} = 12 V$ ,<br>10% to 90%, connected as in figure 6                                                                                                                                 |      | 10         | _    | μs   |
| Output Fall Time                                             | t <sub>f</sub>        | $R_{PULLUP}$ = 1 kΩ, C <sub>L</sub> = 4.7 nF, V <sub>PULLUP</sub> = 12 V,<br>90% to 10%, connected as in figure 6                                                                                                                         |      | 0.6        | 2    | μs   |
| D-to- A Converter (DAC) Characteristic                       | s                     | 11                                                                                                                                                                                                                                        |      | 1 1        |      |      |
| Allowable User Induced Differential Offset <sup>4,5</sup>    | B <sub>DIFFEXT</sub>  | User induced differential offset                                                                                                                                                                                                          | _    | ±60        | _    | G    |
| Calibration                                                  |                       | · · · · ·                                                                                                                                                                                                                                 |      |            |      |      |
| Initial Calibration <sup>6</sup>                             | CAL                   | Possible reduced edge detection accuracy, duty cycle not guaranteed                                                                                                                                                                       | _    | 1          | 6    | edge |
| Update Method                                                |                       | Running mode operation, bounded for increasing AG, unlimited for decreasing AG                                                                                                                                                            |      | Continuous | _    | _    |
| Operating Characteristics (with Allegr                       | o 60-0 Refer          | ence Target)                                                                                                                                                                                                                              |      |            |      |      |
| Operational Air Gap Range <sup>7</sup>                       | AG <sub>OP</sub>      | Repeatability and duty cycle within specification                                                                                                                                                                                         |      | -          | 2.5  | mm   |
| Maximum Operational Air Gap Range                            | AG <sub>OPMAX</sub>   | Output switching only (no missing edges)                                                                                                                                                                                                  | _    | _          | 3.1  | mm   |
| Relative Repeatability <sup>8</sup>                          | $T_{\theta E}$        | 100 G <sub>pk-pk</sub> ideal sinusoidal signal, T <sub>A</sub> =150°C, S <sub>ROT</sub> =1000 rpm (f=1000 Hz)                                                                                                                             | _    | 0.06       | _    | deg. |
| Maximum Single Outward Sudden Air<br>Gap Change <sup>9</sup> | ∆AG <sub>MAX</sub>    | $\begin{array}{l} \mbox{Percentage of most recent AG_{pk-pk}, single} \\ \mbox{instantaneous air gap increase, } f < 500  \text{Hz}, \\ \mbox{V}_{\text{PROC}(pk-pk)} > \mbox{V}_{\text{LOE}} \mbox{ after sudden AG change} \end{array}$ | _    | 40         | _    | %    |
| Duty Cycle                                                   | D                     | Measured as $V_{OUT}$ , connected as in figure 6;<br>Wobble < 0.5 mm, $AG_{OP} < AG_{OP}(max)$ , direction of target rotation pin 4 to pin 1                                                                                              | 42   | 47         | 52   | %    |

Continued on the next page...



#### OPERATING CHARACTERISTICS (continued) Valid over operating voltage and temperature ranges; unless otherwise noted

| Characteristics                    | Symbol               | Test Conditions                                                                                    |    | Typ.1 | Max.  | Unit |
|------------------------------------|----------------------|----------------------------------------------------------------------------------------------------|----|-------|-------|------|
| Switchpoint Characteristics        |                      |                                                                                                    |    |       |       |      |
| Operational Speed                  | S <sub>ROT</sub>     | Allegro 60–0 Reference Target                                                                      | 0  | -     | 12000 | rpm  |
| Bandwidth                          | f <sub>-3dB</sub>    | Cutoff frequency for low-pass filter                                                               | 15 | 20    | -     | kHz  |
| Operate Point                      | B <sub>OP</sub>      | % of peak-to-peak $V_{PROC}$ referenced from PDAC to NDAC, AG < $AG_{max}, V_{OUT}$ high to low    | -  | 70    | -     | %    |
| Release Point                      | B <sub>RP</sub>      | % of peak-to-peak $V_{PROC}$ referenced from PDAC to NDAC, AG < $AG_{max}$ , $V_{OUT}$ low to high | -  | 30    | -     | %    |
| Running Mode Lockout Enable (LOE)  | V <sub>LOE(RM)</sub> | V <sub>PROC(PK-PK)</sub> < V <sub>LOE(RM)</sub> = output switching disabled                        | _  | 100   | _     | mV   |
| Running Mode Lockout Release (LOR) | V <sub>LOR(RM)</sub> | $V_{PROC(PK-PK)} < V_{LOR(RM)}$ = output switching enabled                                         | _  | 220   | -     | mV   |

<sup>1</sup>Typical data is at  $V_{CC}$  = 12 V and  $T_A$  = 25°C, unless otherwise noted. Performance may vary for individual units, within the specified maximum and minimum limits.

<sup>2</sup> Maximum voltage must be adjusted for power dissipation and junction temperature; see Power Derating section.

<sup>3</sup> Power-On Time is the time required to complete the internal Automatic Offset Adjust; the DACs are then ready for peak acquisition.

<sup>4</sup>1 G (gauss) = 0.1 mT (millitesla).

<sup>5</sup>The device compensates for magnetic and installation offsets. Offsets greater than specification in gauss may cause inaccuracies in the output. <sup>6</sup>For power-on  $S_{ROT} \leq 200$  rpm, edges are sensed target mechanical edges (see figure Definitions of Terms for Switchpoints).

<sup>7</sup>Operational Air Gap Range is dependent on the available magnetic field. The available field is target geometry and material dependent and should be independently characterized. The field available from the Allegro 60-0 reference target is given in the reference target parameter section.

<sup>8</sup>The repeatability specification is based on statistical evaluation of a sample population, evaluated at 1000 Hz. Repeatability is measured at 150°C because the lowest signal-to-noise ratio for the V<sub>PROC</sub> signal occurs at elevated temperatures. Therefore, the worst-case repeatability for the device will also occur at elevated temperatures.

<sup>9</sup>Single maximum allowable air gap change in outward direction (increase in air gap).

#### Definitions of Terms for Switchpoints



<sup>a</sup>Sensed Edge: leading (rising) mechanical edge in forward rotation, trailing (falling) mechanical edge in reverse rotation <sup>b</sup>B<sub>OP(FWD)</sub> triggers the output transition during forward rotation, and B<sub>OP(REV)</sub> triggers the output transition during reverse rotation



## Reference Target 60-0 (60 Tooth Target)

| Characteristics          | Symbol         | Test Conditions                                | Тур. | Units | Symbol Key                      |
|--------------------------|----------------|------------------------------------------------|------|-------|---------------------------------|
| Outside Diameter         | Do             | Outside diameter of target                     | 120  | mm    | øD <sub>07</sub> h <sub>t</sub> |
| Face Width               | F              | Breadth of tooth, with respect to branded face | 6    | mm    | Branded Face                    |
| Angular Tooth Thickness  | t              | Length of tooth, with respect to branded face  | 3    | deg.  |                                 |
| Angular Valley Thickness | t <sub>v</sub> | Length of valley, with respect to branded face | 3    | deg.  |                                 |
| Tooth Whole Depth        | h <sub>t</sub> |                                                | 3    | mm    |                                 |
| Material                 |                | Low Carbon Steel                               | -    | -     |                                 |











# **Characteristic Performance**

14 12 10 TA (°C) IccoFF (mA) 8 25 6 150 4 2 0 10 20 30 0 V<sub>CC</sub> (V)

Supply Current (Off) versus Supply Voltage

#### Supply Current (On) versus Ambient Temperature



Output Voltage versus Ambient Temperature V<sub>CC</sub> = 12 V, I<sub>LOAD</sub> = 10 mA



Supply Current (On) versus Supply Voltage



Duty Cycle versus Air Gap Allegro 60-0 Reference Target 52 51 50 49 T<sub>A</sub> (°C) 48 (%) 47 ۵ ---- 25 46 - 150 45 44 43 42 0 0.5 1.0 1.5 2.0 2.5 3.0 AG (mm)



# **ATS667LSG** True Zero-Speed, High Accuracy Gear Tooth Sensor IC

## THERMAL CHARACTERISTICS may require derating at maximum conditions, see application information

| Characteristic             | Symbol          | Test Conditions*                                                                                                                                   | Value | Units |
|----------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|
|                            |                 | Single-sided PCB with copper limited to solder pads                                                                                                | 126   | °C/W  |
| Package Thermal Resistance | $R_{\theta JA}$ | Two-sided PCB with copper limited to solder pads and 3.57 in. <sup>2</sup> (23.03 cm <sup>2</sup> ) of copper area each side, connected to GND pin | 84    | °C/W  |

\*Additional information is available on the Allegro website.





#### **Power Dissipation versus Ambient Temperature**





# **Functional Description**

## Hall Technology

The ATS667 contains a single-chip differential Hall-effect sensor IC, a samarium cobalt pellet, and a flat ferrous pole piece (concentrator). As shown in figure 1, the Hall IC supports two Hall elements, which sense the magnetic profile of the ferrous gear target simultaneously, but at different points (spaced at a 2.2 mm pitch), generating a differential internal analog voltage,  $V_{PROC}$ , that is processed for precise switching of the digital output signal.

The Hall IC is self-calibrating and also possesses a temperature compensated amplifier and offset cancellation circuitry. Its voltage regulator provides supply noise rejection throughout the operating voltage range. Changes in temperature do not greatly affect this device due to the stable amplifier design and the offset compensation circuitry. The Hall transducers and signal processing electronics are integrated on the same silicon substrate, using a proprietary BiCMOS process.

## **Target Profiling During Operation**

An operating device is capable of providing digital information that is representative of the mechanical features of a rotating gear. The waveform diagram in figure 3 presents the automatic translation of the mechanical profile, through the magnetic profile that it induces, to the digital output signal of the ATS667. No additional optimization is needed and minimal processing circuitry is required. This ease of use reduces design time and incremental



Figure 1. Relative motion of the target is detected by the dual Hall elements mounted on the Hall IC.



Figure 2. This left-to-right (pin 1 to pin 4) direction of target rotation results in a high output state when a tooth of the target gear is nearest the package face (see figure 3). A right-to-left (pin 4 to pin 1) rotation inverts the output signal polarity. assembly costs for most applications.

## **Determining Output Signal Polarity**

In figure 3, the top panel, labeled Mechanical Position, represents the mechanical features of the target gear and orientation to the device. The bottom panel, labeled IC Output Signal, displays the square waveform corresponding to the digital output signal that results from a rotating gear configured as shown in figure 2, and electrically connected as in figure 6. That direction of rotation (of the gear side adjacent to the package face) is: perpendicular to the leads, across the face of the device, from the pin 1 side to the pin 4 side. This results in the IC output switching from low state to high state as the leading edge of a tooth (a rising mechanical edge, as detected by the IC) passes the package face. In this configuration, the device output switches to its high polarity when a tooth is the target feature nearest to the package. If the direction of rotation is reversed, so that the gear rotates from the pin 4 side to the pin 1 side, then the output polarity inverts. That is, the output signal goes high when a falling edge is detected, and a valley is nearest to the package.



Figure 3. The magnetic profile reflects the geometry of the target, allowing the ATS667 to present an accurate digital output response.



## **Continuous Update of Switchpoints**

Switchpoints are the threshold levels of the differential internal analog signal,  $V_{PROC}$ , at which the device changes output signal state. The value of  $V_{PROC}$  is directly proportional to the magnetic flux density, B, induced by the target and sensed by the Hall elements. As  $V_{PROC}$  rises through a certain limit, referred to as the operate point,  $B_{OP}$ , the output state changes from high to low. As  $V_{PROC}$  falls below  $B_{OP}$  to a certain limit, the release point,  $B_{RP}$ , the output state changes from high.

As shown in panel C of figure 4, threshold levels for the ATS667 switchpoints are established as a function of the peak input signal levels. The ATS667 incorporates an algorithm that continuously monitors the input signal and updates the switching thresholds accordingly with limited inward movement of  $V_{PROC}$ . The switchpoint for each edge is determined by the detection of the previous two signal edges. In this manner, variations are tracked in real time.



Figure 4. The Continuous Update algorithm allows the Allegro IC to interpret and adapt to variances in the magnetic field generated by the target as a result of eccentric mounting of the target, out-of-round target shape, and similar dynamic application problems that affect the TEAG (Total Effective Air Gap). Not detailed in the figure are the boundaries for peak capture DAC movement which intentionally limit the amount of inward signal variation the IC is able to react to over a single transition. The algorithm is used to establish and subsequently update the device switchpoints ( $B_{OP}$  and  $B_{RP}$ ). The hysteresis,  $B_{HYS(#x)}$ , at each target feature configuration results from this recalibration, ensuring that it remains properly proportioned and centered within the peak-to-peak range of the internal analog signal,  $V_{PROC}$ .

As shown in panel A, the variance in the target position results in a change in the TEAG. This affects the IC as a varying magnetic field, which results in proportional changes in the internal analog signal,  $V_{PROC}$ , shown in panel B. The Continuous Update algorithm is used to establish switchpoints based on the fluctuation of  $V_{PROC}$ , as shown in panel C.



## Start Mode Hysteresis

This feature helps to ensure optimal self-calibration by rejecting electrical noise and low-amplitude target vibration during initialization. This prevents AGC from calibrating the IC on such spurious signals. Calibration can be performed using the actual target features.

A typical scenario is shown in figure 5. The Start Mode Hysteresis,  $PO_{HYS}$ , is a minimum level of the peak-to-peak amplitude of the internal analog electrical signal,  $V_{PROC}$ , that must be exceeded before the ATS667 starts to compute switchpoints.



Figure 5. Operation of Start Mode Hysteresis

- At power-on (position 1), the ATS667 begins sampling  $V_{\mbox{\scriptsize PROC}}$
- At the point where the Start Mode Hysteresis, PO<sub>HYS</sub>, is exceeded, the device establishes an initial switching threshold, by using the Continuous
  Update algorithm. If V<sub>PROC</sub> is falling through the limit on the low side (position 2), the switchpoint is B<sub>RP</sub>, and if V<sub>PROC</sub> is rising through the limit on the
  high side (position 4), it is B<sub>OP</sub>. After this point, Start Mode Hysteresis is no longer a consideration. Note that a valid V<sub>PROC</sub> value exceeding the Start
  Mode Hysteresis can be generated either by a legitimate target feature or by excessive vibration.
- In either case, because the switchpoint is immediately passed as soon as it is established, the ATS667 enables switching:
   --If on the low side, at B<sub>RP</sub> (position 2) the output would switch from low to high. However, because output is already high, no output switching occurs. At the next switchpoint, where B<sub>OP</sub> is passed (position 3), the output switches from high to low.
   --If on the high side, at B<sub>OP</sub> (position 4) the output switches from high to low.

As this example demonstrates, initial output switching occurs with the same polarity, regardless of whether the Start Mode Hysteresis is exceeded on the high side or on the low side.



## **Undervoltage Lockout**

When the supply voltage falls below the undervoltage lockout voltage,  $V_{CC(UV)}$ , the device enters Reset, where the output state returns to the Power-On State (POS) until sufficient  $V_{CC}$  is supplied. I<sub>CC</sub> levels may not meet datasheet limits when  $V_{CC} < V_{CC}(min)$ . This lockout feature prevents false signals, caused by undervoltage conditions, from propagating to the output of the IC.

# **Power Supply Protection**

The device contains an on-chip regulator and can operate over a wide  $V_{CC}$  range. For devices that must operate from an unregulated power supply, transient protection must be added externally. For applications using a regulated line, EMI/RFI protection may still be required. Contact Allegro for information on the circuitry needed for compliance with various EMC specifications. Refer to figure 6 for an example of a basic application circuit.

# Automatic Gain Control (AGC)

This feature allows the device to operate with an optimal internal electrical signal, regardless of the air gap (within the AG specification). At power-on, the device determines the peak-to-peak amplitude of the signal generated by the target. The gain of the IC is then automatically adjusted. Figure 7 illustrates the effect of this feature.

# Automatic Offset Adjust (AOA)

The AOA circuitry automatically compensates for the effects of chip, magnet, and installation offsets. This circuitry is continuously active, including during both power-on mode and running mode, compensating for any offset drift (within the Allowable User Induced Differential Offset). Continuous operation also allows it to compensate for offsets induced by temperature variations over time.

# Running Mode Lockout

The ATS667 has a running mode lockout feature to prevent switching in response to small signals that are characteristic of vibration signals. The internal logic of the chip considers small signal amplitudes below a certain level to be vibration. The output is held to the state prior to lockout until the amplitude of the signal returns to normal operational levels.

# **Assembly Description**

The ATS667 is integrally molded into a plastic body that has been optimized for size, ease of assembly, and manufacturability. High operating temperature materials are used in all aspects of construction.





Figure 7. Automatic Gain Control (AGC). The AGC function corrects for variances in the air gap. Differences in the air gap cause differences in the magnetic field at the device, but AGC prevents that from affecting device performance, as shown in the lowest panel.



# Power Derating

The device must be operated below the maximum junction temperature of the device,  $T_{J(max)}$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro website.)

The Package Thermal Resistance,  $R_{\theta JA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\theta JC}$ , is relatively small component of  $R_{\theta JA}$ . Ambient air temperature,  $T_A$ , and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at  $P_D$ .

$$P_{\rm D} = V_{\rm IN} \times I_{\rm IN} \tag{1}$$

$$\Delta T = P_D \times R_{\theta JA} \tag{2}$$

$$T_J = T_A + \Delta T \tag{3}$$

For example, given common conditions such as:  $T_A = 25$  °C,  $V_{CC} = 12$  V,  $I_{CC} = 7.5$  mA, and  $R_{\theta JA} = 126$  °C/W, then:

$$P_D = V_{CC} \times I_{CC} = 12 \text{ V} \times 7.5 \text{ mA} = 90 \text{ mW}$$

$$\Delta T = P_D \times R_{\theta JA} = 90 \text{ mW} \times 126 \text{ }^{\circ}\text{C/W} = 11.3 \text{ }^{\circ}\text{C}$$

$$T_J = T_A + \Delta T = 25^{\circ}C + 11.3^{\circ}C = 36.3^{\circ}C$$

A worst-case estimate,  $P_D(max)$ , represents the maximum allowable power level ( $V_{CC}(max)$ ,  $I_{CC}(max)$ ), without exceeding  $T_J(max)$ , at a selected  $R_{\theta JA}$  and  $T_A$ . *Example*: Reliability for  $V_{CC}$  at  $T_A=150^{\circ}$ C, package SG, using a single-layer PCB.

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA}=126 \text{ °C/W}, T_J(max)=165 \text{ °C}, V_{CC}(max)=24 \text{ V}, \text{ and } I_{CC}(max)=12 \text{ mA}.$ 

Calculate the maximum allowable power level,  $P_D(max)$ . First, invert equation 3:

$$\Delta T_{max} = T_J(max) - T_A = 165 \circ C - 150 \circ C = 15 \circ C$$

This provides the allowable increase to  $T_J$  resulting from internal power dissipation. Then, invert equation 2:

$$P_D(max) = \Delta T_{max} \div R_{\theta JA} = 15^{\circ}C \div 126^{\circ}C/W = 119 \text{ mW}$$

Finally, invert equation 1 with respect to voltage:

 $V_{CC}(est) = P_D(max) \div I_{CC}(max) = 119 \text{ mW} \div 12 \text{ mA} = 9.9 \text{ V}$ The result indicates that, at  $T_A$ , the application and device can dissipate adequate amounts of heat at voltages  $\leq V_{CC}(est)$ .

Compare  $V_{CC}(est)$  to  $V_{CC}(max)$ . If  $V_{CC}(est) \le V_{CC}(max)$ , then reliable operation between  $V_{CC}(est)$  and  $V_{CC}(max)$  requires enhanced  $R_{\theta JA}$ . If  $V_{CC}(est) \ge V_{CC}(max)$ , then operation between  $V_{CC}(est)$  and  $V_{CC}(max)$  is reliable under these conditions.



# Package SG, 4-Pin SIP





#### **Revision History**

| Revision | Current<br>Revision Date | Description of Revision |
|----------|--------------------------|-------------------------|
| Rev. 5   | April 14, 2011           | Update T <sub>θE</sub>  |
|          |                          |                         |

Copyright ©2009-2011, Allegro MicroSystems, Inc.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

