

### **Features and Benefits**

- True zero-speed operation
- Automatic Gain Control (AGC) for air gap independent switchpoints
- Automatic Offset Adjustment (AOA) for signal processing optimization
- Running-mode calibration for continuous optimization
- Precise duty cycle over operating temperature range
- Internal current regulator for two-wire operation
- Undervoltage lockout
- On-chip voltage regulator with wide operating voltage range and stability in the presence of a variety of complex load impedances
- Single chip IC for high reliability

### Package: 4-pin SIP (suffix SH)



Not to scale

## Description

The ATS682LSH is a Hall-effect integrated circuit and rare earth pellet combination that provides a user-friendly solution for true zero-speed digital gear-tooth sensing in two-wire applications. This small package, with an optimized two-wire leadframe, can be easily assembled and used in conjunction with a wide variety of gear shapes and sizes.

The integrated circuit incorporates a dual-element Hall-effect circuit and signal processing that switches in response to differential magnetic signals created by ferrous gear teeth. The circuitry contains a sophisticated digital circuit that reduces magnet and system offsets, calibrates the gain for air gap independent switchpoints and provides true zero-speed operation.

Signal optimization occurs at power-up through the adjustment of offset and gain and is and is maintained throughout operation with the use of a running-mode calibration scheme. Running-mode calibration provides immunity from environmental effects such as micro-oscillations of the sensed target or sudden air gap changes.

The regulated current output is configured for two-wire interface circuitry and is ideally suited for obtaining speed information in wheel speed applications. The Hall element spacing is optimized for high resolution, small diameter targets. The package is lead (Pb) free, with 100% matte tin lead frame plating.

### **Functional Block Diagram**



# Miniature, Two-Wire, True Zero Speed Differential Peak-Detecting Sensor IC

#### **Selection Guide**

| Part Number   | Packing*                   |  |  |
|---------------|----------------------------|--|--|
| ATS682LSHTN-T | 800 pieces per 13-in. reel |  |  |

<sup>\*</sup>Contact Allegro® for additional packing options



### **Absolute Maximum Ratings**

| Characteristic                | Symbol               | Notes                         | Rating     | Unit |  |
|-------------------------------|----------------------|-------------------------------|------------|------|--|
| Supply Voltage                | V <sub>cc</sub>      | Refer to Power Derating curve | 28         | V    |  |
| Reverse Supply Voltage        | V <sub>RCC</sub>     |                               | -18        | V    |  |
| Operating Ambient Temperature | T <sub>A</sub>       | Range L                       | -40 to 150 | °C   |  |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                               | 165        | °C   |  |
| Storage Temperature           | T <sub>stg</sub>     |                               | -65 to 170 | °C   |  |

## **Pin-out Diagram**



### **Terminal List**

| Number | Name | Function                      |  |  |
|--------|------|-------------------------------|--|--|
| 1      | VCC  | Connects power supply to chip |  |  |
| 2      | NC   | No connection                 |  |  |
| 3      | TEST | Test (float or tie to ground) |  |  |
| 4      | GND  | Ground terminal               |  |  |

# Miniature, Two-Wire, True Zero Speed Differential Peak-Detecting Sensor IC

## $\textbf{OPERATING CHARACTERISTICS} \ \ \text{Valid at V}_{\text{CC}} \ \ \text{and T}_{\text{A}} \ \text{within specification; unless otherwise noted}$

| Characteristics                      | Symbol                                          | Test Conditions                                                                                                                          | Min. | Typ.1                 | Max. | Unit <sup>2</sup> |
|--------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|-------------------|
| Electrical Characteristics           |                                                 |                                                                                                                                          |      |                       |      |                   |
| Supply Voltage <sup>3</sup>          | V <sub>CC</sub>                                 | Operating, T <sub>J</sub> <t<sub>J(max)</t<sub>                                                                                          | 4.0  | _                     | 24   | V                 |
| Undervoltage Lockout                 | V <sub>CCUV</sub>                               | $V_{CC} = 0 \rightarrow 5 \text{ V or } 5 \rightarrow 0 \text{ V}$                                                                       | -    | _                     | 3.95 | V                 |
| Supply Zener Clamp Voltage           | V <sub>Z</sub>                                  | $I_{CC} = I_{CC}(max) + 3 \text{ mA}, T_A = 25^{\circ}\text{C}$                                                                          | 28   | _                     | _    | V                 |
| Supply Zener Current                 | I <sub>Z</sub>                                  | T <sub>A</sub> = 25°C, V <sub>S</sub> = 28 V                                                                                             | -    | -                     | 19.8 | mA                |
| Supply Current                       | I <sub>CC(LOW)</sub>                            |                                                                                                                                          | 5.0  | 7                     | 8.4  | mA                |
| Supply Current                       | I <sub>CC(HIGH)</sub>                           |                                                                                                                                          | 11.8 | 14                    | 16.8 | mA                |
| Supply Current Ratio                 | I <sub>CC(HIGH)</sub> /<br>I <sub>CC(LOW)</sub> | Measured as ratio of high current to low current                                                                                         | 1.9  | _                     | _    | _                 |
| Reverse Battery Current <sup>4</sup> | I <sub>RCC</sub>                                | V <sub>RCC</sub> = -18 V                                                                                                                 | -    | -                     | -5   | mA                |
| Power-On State Characteristics       |                                                 |                                                                                                                                          |      |                       |      |                   |
| Power-On Time <sup>5</sup>           | t <sub>PO</sub>                                 | V <sub>CC</sub> > V <sub>CC</sub> (min), f <sub>OP</sub> < 100 Hz                                                                        | _    | 1                     | 2    | ms                |
| Power-On State <sup>6</sup>          | POS                                             | $t > t_{PO}$                                                                                                                             | _    | I <sub>CC(HIGH)</sub> | _    | _                 |
| Output Stage                         |                                                 |                                                                                                                                          |      |                       |      |                   |
| Output Slew Rate <sup>7,8</sup>      | dI/dt                                           | $R_{SENSE}$ = 100 Ω, $C_{LOAD}$ = 10 pF, no $C_{BYP}$ (see figure 7)                                                                     | _    | 14                    | _    | mA/µs             |
| Performance Characteristics          |                                                 |                                                                                                                                          |      |                       |      |                   |
| Operating Frequency <sup>9</sup>     | f <sub>OP</sub>                                 |                                                                                                                                          | 0    | _                     | 8000 | Hz                |
| Analog Signal Bandwidth              | BW                                              |                                                                                                                                          | 20   | 40                    | _    | kHz               |
| Operate Point                        | B <sub>OP</sub>                                 | Magnitude (see figure 6)                                                                                                                 | _    | 120                   | _    | mV                |
| Release Point                        | B <sub>RP</sub>                                 | Magnitude (see figure 6)                                                                                                                 | -    | 120                   | _    | mV                |
| Calibration                          | ·                                               |                                                                                                                                          |      |                       |      |                   |
| Initial Calibration                  | CAL                                             | Quantity of rising output (current) edges required for accurate edge detection; edge accuracy not guaranteed during initial calibration. |      | -                     | 3    | edge              |

Continued on the next page...



## Miniature, Two-Wire, True Zero Speed Differential Peak-Detecting Sensor IC

### **OPERATING CHARACTERISTICS** (continued) Valid at V<sub>CC</sub> and T<sub>A</sub> within specification; unless otherwise noted

| Characteristics                                | Symbol Test Conditions                            |                                                                                            | Min. | Typ.1 | Max. | Unit <sup>2</sup> |  |
|------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------|------|-------|------|-------------------|--|
| Digital-to-Analog Converter (DAC) Cha          | Digital-to-Analog Converter (DAC) Characteristics |                                                                                            |      |       |      |                   |  |
| Allowable User-Induced Differential Offset     | ΔB <sub>DIFFEXT</sub>                             | Operation within specification                                                             | _    | ± 60  | _    | G                 |  |
| Functional Characteristics                     |                                                   |                                                                                            |      |       |      |                   |  |
| Operating Signal Range <sup>10</sup>           | B <sub>DIFF</sub>                                 | Differential signal, measured peak-to-peak; operation within specification                 | 30   | _     | 1000 | G                 |  |
| Minimum Operating Signal                       | B <sub>DIFFOP(MIN)</sub>                          | Output switching (no missed edges); duty cycle not guaranteed 20 –                         |      | _     | _    | G                 |  |
| Allowable Signal Amplitude Variation           | B <sub>SOA</sub>                                  | See Functional Description section                                                         | _    | _     | _    | _                 |  |
| Operational Air Gap Range                      | AG                                                | Using Reference Target 60-0, duty cycle within specification                               | 0.5  | -     | 2.75 | mm                |  |
| Maximum Operational Air Gap Range              | AG <sub>OP(MAX)</sub>                             | Using Reference Target 60-0, output switching (no missed edges); duty cycle not guaranteed |      | -     | 3.00 | mm                |  |
| Duty Cycle <sup>11</sup>                       | D                                                 | AG within specification                                                                    | 41   | _     | 61   | %                 |  |
| Consecutive Duty Cycle Variation <sup>12</sup> | err <sub>D</sub>                                  | AG = 1.5 mm                                                                                | _    | ±1.5  | _    | %                 |  |

<sup>&</sup>lt;sup>1</sup>Typical values are at T<sub>A</sub> = 25°C and V<sub>CC</sub> = 12 V. Performance may vary for individual units, within the specified maximum and minimum limits.



<sup>&</sup>lt;sup>2</sup>1 G (gauss) = 0.1 mT (millitesla).

<sup>&</sup>lt;sup>3</sup>Maximum voltage must be adjusted for power dissipation and junction temperature; see Power Derating section.

<sup>4</sup>Negative current is defined as conventional current coming out of (sourced from) the specified device terminal.

<sup>&</sup>lt;sup>5</sup>Power-On Time includes the time required to complete the internal automatic offset adjust after which the DAC is ready for peak acquisition.

<sup>6</sup>See Device Operation section.

 $<sup>^{7}</sup>$ dI is the difference between 10% of  $I_{CC(LOW)}$  and 90% of  $I_{CC(HIGH)}$ , and dt is the time period between those two points.  $^{8}C_{LOAD}$  is the probe capacitance of the oscilloscope used to make the measurement.

<sup>&</sup>lt;sup>9</sup>Refer to Functional Description section for performance over input magnetic frequency.

<sup>&</sup>lt;sup>10</sup>AG is dependent on the available magnetic field. The available field is dependent on target geometry and material, and should be independently characterized. The field available from the Reference Target is given in the Reference Target parameter section of the datasheet.

<sup>&</sup>lt;sup>11</sup>Target rotation from pin 4 to pin 1.

<sup>&</sup>lt;sup>12</sup>Consecutive Duty Cycle Variation represents the difference between consecutive duty cycles, D(n) – D(n–1); mean ± 3 sigma.

Thermal Characteristics may require derating at maximum conditions, see Power Derating section

| Characteristic Symbol      |                | Test Conditions*                                                                                                              | Value | Unit |
|----------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------|-------|------|
|                            |                | Single layer PCB, with copper limited to solder pads                                                                          |       | °C/W |
| Package Thermal Resistance | $R_{	heta JA}$ | Single layer PCB, with copper limited to solder pads and 3.57 in. <sup>2</sup> (23.03 cm <sup>2</sup> ) copper area each side | 84    | °C/W |

<sup>\*</sup>Additional thermal information available on the Allegro website







5

# Miniature, Two-Wire, True Zero Speed Differential Peak-Detecting Sensor IC

### Reference Target 60-0 (60 Tooth Target)

| Characteristics          | Symbol         | Test Conditions                                | Тур. | Units | Symbol Key                                  |
|--------------------------|----------------|------------------------------------------------|------|-------|---------------------------------------------|
| Outside Diameter         | D <sub>o</sub> | Outside diameter of target                     | 120  | mm    | vt Do ¬ ht¬                                 |
| Face Width               | F              | Breadth of tooth, with respect to branded face | 6    | mm    |                                             |
| Angular Tooth Thickness  | t              | Length of tooth, with respect to branded face  | 3    | deg.  | Japan San San San San San San San San San S |
| Angular Valley Thickness | t <sub>v</sub> | Length of valley, with respect to branded face | 3    | deg.  | Air Gap 7                                   |
| Tooth Whole Depth        | h <sub>t</sub> |                                                | 3    | mm    |                                             |
| Material                 |                | Low Carbon Steel                               | _    | _     | Branded Face of Package                     |









### **Characteristic Performance**

#### Supply Current (Low) versus Supply Voltage



#### Supply Current (Low) versus Ambient Temperature



Suppply Current (High) versus Supply Voltage



Supply Current (High) versus Ambient Temperature



**Supply Current Ratio versus Ambient Temperature** 







The trend of duty cycle versus air gap is driven by the actual magnetic profile of the target (see Reference Target figures)





# Miniature, Two-Wire, True Zero Speed Differential Peak-Detecting Sensor IC

## **Functional Description**

### **Hall Technology**

This single-chip differential Hall-effect sensor IC possesses two Hall elements spaced at a fixed distance (1.5 mm), which simultaneously are affected by the magnetic profile of the target, and generate a differential internal analog voltage,  $V_{PROC}$ , that is processed for precise switching of the digital output signal.

The Hall IC is self-calibrating and also possesses a temperature compensated amplifier and offset compensation circuitry. Its voltage regulator provides supply noise rejection throughout the operating voltage range. Changes in temperature do not greatly affect this device due to the stable amplifier design and the offset compensation circuitry. The Hall transducers and signal processing electronics are integrated on the same silicon substrate, using a proprietary BiCMOS process.

### **Target Profiling**

An operating device is capable of providing digital information that is representative of the magnetic features on a rotating target. The waveform diagram shown in figure 3 represents the automatic translation of the magnetic profile to the digital output signal of the IC.

#### **Output Polarity**

Figure 3 shows the output polarity for the orientation of the target and package shown in figure 2. The target direction of rotation



Figure 1. Relative motion of the target is detected by the dual Hall elements mounted on the Hall IC.



Figure 2. This left-to-right (pin 1 to pin 4) direction of target rotation results in a low output signal when a tooth of the target gear is nearest the face of the package (see Figure 3). A right-to-left (pin 4 to pin 1) rotation inverts the output signal polarity.

shown is perpendicular to the leads, across the face of the device, from pin 1 to pin 4. This results in the IC output switching from high,  $I_{CC(HIGH)}$ , to low  $I_{CC(LOW)}$ , as the leading edge of a tooth (a rising mechanical edge, as detected by the IC) passes the branded face. In this configuration, the device output current switches to its low polarity when a tooth is the target feature nearest to the branded face. If the direction of rotation is reversed, then the output polarity inverts.

Note: the translated output voltage polarity is dependent on the position of a sense resistor,  $R_{SENSE}$  (see figure 4).



Figure 3. Output Profile of a gear target for the polarity indicated in figure 2.



Figure 4. Voltage profiles for high-side and low-side two-wire sensing.



1.508.853.5000: www.allegromicro.com

# Miniature, Two-Wire, True Zero Speed Differential Peak-Detecting Sensor IC

### **Automatic Gain Control (AGC)**

AGC allows the device to operate with an optimal internal electrical signal, regardless of the air gap (within the operating signal range specification). During calibration, the device determines the peak-to-peak amplitude of the signal generated by the target and automatically adjusts the signal gain. Figure 5 illustrates the effect of this feature.

### **Automatic Offset Adjust (AOA)**

AOA circuitry automatically compensates for the effects of chip, magnet, and installation offsets. (For capability, see Allowable User-Induced Differential Offset, in the Operating Characteristics table.) This circuitry is continuously active in both calibration mode and running mode. Continuous operation of AOA allows the IC to compensate for offset drift and for offsets induced by temperature variations over time.

### **Digital Peak Detection**

A digital-to-analog converter (DAC) tracks the internal analog voltage signal  $V_{PROC}$ , and is used for holding the peak value of the internal analog signal. In the example shown in figure 6, the DAC would first track up with the signal and hold the upper peak value. When  $V_{PROC}$  drops below this peak value by  $B_{OP}$ , the device hysteresis, the output switches, and the DAC begin tracking the signal downward toward the negative  $V_{PROC}$  peak. After the DAC acquires the negative peak, the output again switches states when  $V_{PROC}$  is greater than the peak by the value  $B_{RP}$ . At this point, the DAC tracks up again and the cycle repeats. The digital tracking of the differential analog signal allows the IC to achieve true zero-speed operation.





Figure 5: Automatic Gain Control (AGC). The AGC function corrects for variances in the air gap. Differences in the air gap affect the magnetic gradient, but AGC prevents that from affecting device performance, as shown in the lowest panel.

Figure 6. Peak detection switchpoint detail



### **Power Supply Protection**

The device contains an on-chip regulator and can operate over a wide  $V_{CC}$  range. For devices that need to operate from an unregulated power supply, transient protection must be added externally. For applications using a regulated line, EMI/RFI protection may still be required. Contact Allegro for information on the circuitry needed for compliance with various EMC specifications. Refer to figure 7 for an example of a basic application circuit.

### **Undervoltage Lockout**

When the supply voltage falls below the undervoltage lockout threshold,  $V_{CC(UV)}$ , the device enters Reset mode, where the output state returns to the Power-On State (POS) until sufficient  $V_{CC}$  is supplied.  $I_{CC}$  levels may not meet datasheet limits when  $V_{CC} < V_{CC}(min)$ .

### **Assembly Description**

This device is molded into a plastic body that has been optimized for size, ease of assembly, and manufacturability. High operat-

Test pin floating

ATS682

GND

Test pin floating

C<sub>BYP</sub>
0.01 μF

ing temperature materials are used in all aspects of construction. Refer to the Allegro website, www.allegromicro.com, for more specific applications notes on finished package processing.

### **Diagnostics**

The regulated current output is configured for two-wire applications, requiring one less wire for operation than do switches with the traditional open-collector output. Additionally, the system designer inherently gains diagnostics because there is always output current flowing, which should be in either of two narrow ranges, shown in figure 8 as  $I_{\rm CC(HIGH)}$  and  $I_{\rm CC(LOW)}$ . Any current level not within these ranges indicates a fault condition. If  $I_{\rm CC} > I_{\rm CC(HIGH)}({\rm max})$ , then a short condition exists, and if  $I_{\rm CC} < I_{\rm CC(LOW)}({\rm min})$ , then an open condition exists. Any value of  $I_{\rm CC}$  between the allowed ranges for  $I_{\rm CC(HIGH)}$  and  $I_{\rm CC(LOW)}$  indicates a general fault condition.



Figure 7. Typical application circuit

Figure 8. Diagnostic characteristics of supply current values



### **Device Operation**

**Power-On** When power ( $V_{CC} > V_{CC}(min)$ ) is applied to the device, a short period of time is required to activate the various portions of the IC. During this period, the ATS682 powers-on in the high current state,  $I_{CC(HIGH)}$ . After power-on, there are conditions that could induce a change in the output state. Such an event could be caused by thermal transients, but it would also require a static applied magnetic field, proper signal polarity, and particular direction and magnitude of internal signal drift.

**Initial Offset Adjust** The IC initially compensates for differential offset,  $\Delta B_{APP}$ , that results from chip, magnet, and installation alignment. Once the effective differential magnetic offset has been cancelled, the digital tracking DAC is ready to track the signal and provide output switching.

The period of time required for both power-on and initial offset adjust is defined as the Power-On Time specification.

**Calibration Mode** The calibration mode allows the IC to automatically select the proper signal gain and continue to adjust for

DC differential magnetic offset. The AGC is active, and selects the optimal signal gain based on the amplitude of the  $V_{PROC}$  signal. Following each adjustment to the AGC DAC, the Offset DAC is also adjusted to ensure the internal analog signal is properly centered. During this mode, the tracking DAC is active and output switching occurs, but the duty cycle is not guaranteed to be within specification.

**Running Mode** After the initial calibration process ( $CAL_I$  edges) establishes a signal gain, the device moves to Running mode. During Running mode, the IC tracks the input signal and continues to give an output edge for every peak of the signal. AOA remains active to compensate for any offset drift over time.

The ATS682 also incorporates an algorithm for adjusting the signal gain during Running mode. This algorithm is designed to optimize the  $V_{PROC}$  signal amplitude in instances where the magnetic signal during the calibration period is not representative of the amplitude of the magnetic signal for the installed application air gap (see figure 9).



Figure 9: Operation of Running Mode Gain Adjust.

Position 1. The device is initially powered-on. Self-calibration occurs.

Position 2. Small amplitude oscillation of the target sends an erroneously small differential signal to the device. The amplitude of  $V_{PROC}$  is greater than the switching hysteresis ( $B_{OP}$  and  $B_{RP}$ ), and the device output switches.

Position 3. The calibration period completes on the third rising output edge, and the device enters Running mode.

Position 4. True target rotation occurs and the correct magnetic signal is generated for the installation air gap. The established signal gain is too large for the rotational magnetic signal of the target, at the given air gap.

Position 5. Running mode calibration corrects the signal gain to an optimal level for the installation air gap.



1.508.853.5000; www.allegromicro.com

### **Characteristic Allowable Signal Amplitude Variation**

The colored area in figure 10 shows B<sub>SOA</sub>, the safe operating area of allowable magnetic signal amplitude within which the IC will continue output switching. The output duty cycle is wholly dependent on the magnetic signature of the target across the air gap range of movement, and may not always be within specification throughout the entire operating region (to B<sub>DIFF</sub>(max)). Signal amplitude changes may be due to deflection (relative air

gap change between Hall element and target), target eccentricity, magnet temperature coefficient or a combination thereof.

The axis parameters for the chart in figure 10 are defined in figure 11. As an example, assume the case where the signal changes from the nominal at the installed air gap (B<sub>CAL</sub>) within the range defined by an increase factor of  $B_{DIFF}(max) / B_{CAL} = 3.0$ , and a decrease of  $B_{DIFF(lim)}\,/\,B_{CAL}$  = 0.75. This case is plotted with an "x" in figure 10.



Figure 10. Allowable Signal Amplitude Change chart



Figure 11. Illustration of  $B_{CAL},\,B_{DIFF}(max)$  and  $B_{DIFF(lim)}$  for amplitude variation discussion.  $B_{CAL}$  is the magnetic amplitude at the IC during its calibration cycle  $\mathsf{B}_{\mathsf{DIFF}}(\mathsf{max})$  and  $\mathsf{B}_{\mathsf{DIFF}(\mathsf{lim})}$  are the maximum and minimum magnetic amplitudes during IC operation.



### **Power Derating**

The device must be operated below the maximum junction temperature of the device,  $T_J(max)$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro MicroSystems Web site.)

The Package Thermal Resistance,  $R_{\theta JA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\theta JC}$ , is a relatively small component of  $R_{\theta JA}$ . Ambient air temperature,  $T_A$ , and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at  $P_D$ .

$$P_D = V_{IN} \times I_{IN} \tag{1}$$

$$\Delta T = P_D \times R_{\theta IA} \tag{2}$$

$$T_{J} = T_{A} + \Delta T \tag{3}$$

For example, given common conditions such as:  $T_A$ = 25°C,  $V_{CC}$ = 12 V,  $I_{CC}$ = 7 mA, and  $R_{\theta JA}$  = 126 °C/W, then:

$$P_D = V_{CC} \times I_{CC} = 12 \text{ V} \times 7 \text{ mA} = 84 \text{ mW}$$
  
 $\Delta T = P_D \times R_{\theta JA} = 84 \text{ mW} \times 126 \text{ °C/W} = 10.6 \text{ °C}$   
 $T_I = T_\Delta + \Delta T = 25 \text{ °C} + 10.6 \text{ °C} = 35.6 \text{ °C}$ 

A worst-case estimate,  $P_D(max)$ , represents the maximum allowable power level ( $V_{CC}(max)$ ,  $I_{CC}(max)$ ), without exceeding  $T_J(max)$ , at a selected  $R_{\theta JA}$  and  $T_A$ .

Example: Reliability for  $V_{CC}$  at  $T_A=150$ °C.

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA}$ =126°C/W,  $T_J(max)$ =165°C,  $V_{CC}(max)$ =24 V, and  $I_{CC}$ =16.8 mA.

Calculate the maximum allowable power level, P<sub>D</sub>(max). First, invert equation 3:

$$\Delta T(max) = T_J(max) - T_A = 165 \,^{\circ}C - 150 \,^{\circ}C = 15 \,^{\circ}C$$

This provides the allowable increase to  $T_J$  resulting from internal power dissipation. Then, invert equation 2:

$$P_D(max) = \Delta T(max) \div R_{\theta JA} = 15^{\circ}C \div 126^{\circ}C/W = 119 \text{ mW}$$
  
Finally, invert equation 1 with respect to voltage:

 $V_{CC(est)} = P_D(max) \div I_{CC} = 119 \text{ mW} \div 16.8 \text{ mA} = 7.1 \text{ V}$ The result indicates that, at  $T_A$ , the application and device can dissipate adequate amounts of heat at voltages  $\leq V_{CC(est)}$ .

Compare  $V_{CC(est)}$  to  $V_{CC}(max)$ . If  $V_{CC(est)} \leq V_{CC}(max)$ , then reliable operation between  $V_{CC(est)}$  and  $V_{CC}(max)$  requires enhanced  $R_{\theta JA}$ . If  $V_{CC(est)} \geq V_{CC(max)}$ , then operation between  $V_{CC(est)}$  and  $V_{CC}(max)$  is reliable under these conditions.



## Package SH 4-Pin SIP



## Miniature, Two-Wire, True Zero Speed Differential Peak-Detecting Sensor IC

Copyright ©2009, Allegro MicroSystems, Inc.

The products described herein are manufactured under one or more of the following U.S. patents: 5,264,783; 5,389,889; 5,442,283; 5,517,112; 5,581,179; 5,650,719; 5,686,894; 5,694,038; 5,729,130; 5,917,320; 6,091,239; 6,100,680; 6,232,768; 6,242,908; 6,265,865; 6,297,627; 6,525,531; 6,690,155; 6,693,419; 6,919,720; 7,046,000; 7,053,674; 7,138,793; 7,199,579; 7,253,614; 7,365,530; 7,368,904; 7,518,414; 7,548,056; and other patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com



16