

# LP8358 150mA, µCap, Low Dropout Voltage Regulator with **Power Good General Description**

The LP8358 is a µCap, precise CMOS voltage regulator with low Power good output R<sub>DSON</sub>.

It provides up to 150mA and consumes a typical of 10nA in shutdown mode. The LP8358 output stage is designed with a push pull output for faster transient recovery response.

The LP8358 is optimized to work with low value, low cost ceramic capacitors. The output typically require only 1µF of output capacitance for stability. The enable pin can be tied to V<sub>IN</sub> for easy board layout.

The LP8358 is designed for portable, battery powered equipment applications with small space requirements.

The LP8358 is available in a 5-pin SOT-23 package. Performance is specified for the -40°C to +125°C temperature range and is available in a fixed 1.2V. For other output voltage options, please contact National Semiconductor.

#### Features

- Low power good R<sub>DSON</sub>: 20Ω
- Power good indicator
- Stability with low ESR capacitors
- Low ground current: 120µA
- 150mA output current
- "Zero" shutdown current mode Fast transient recovery response
- Auto discharge
- Thermal shutdown
- Current limiting

### Applications

- Processor power-up sequencing
- Laptop, notebook and palm top computer
- PCMCIA V<sub>CC</sub> and V<sub>PP</sub> regulation switching



# **Ordering Information**

| Package      | Part Number   | Package Marking Transport Media |                        | NSC Drawing |  |
|--------------|---------------|---------------------------------|------------------------|-------------|--|
| 5-Pin SOT-23 | LP8358MF-1.2  | LH2B                            | 1k Units Tape and Reel | MEOFA       |  |
|              | LP8358MFX-1.2 |                                 | 3k Units Tape and Reel | MF03A       |  |

# **Connection Diagram**

LP8358



# **Pin Description**

| Pin Number | Pin Name         | Pin Function         |
|------------|------------------|----------------------|
| 1          | V <sub>IN</sub>  | Input Voltage        |
| 2          | GND              | Ground               |
| 3          | EN               | Enable Input Logic,  |
|            |                  | Logic High = Enabled |
|            |                  | Logic Low = Shutdown |
|            |                  | (Do not leave open)  |
| 4          | PG               | Power Good Output    |
| 5          | V <sub>OUT</sub> | Output Voltage       |

www.national.com



### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| ESD Tolerance (Note 2)                               |                   |
|------------------------------------------------------|-------------------|
| Human Body Model                                     | 2000V             |
| Junction Temperature                                 | 150°C             |
| V <sub>IN</sub> , V <sub>OUT</sub> , V <sub>EN</sub> | –0.3 TO 6.5V      |
| Soldering Information                                |                   |
| Infrared or Convection (20 sec)                      | 235°C             |
| Wave Soldering (10 sec)                              | 260°C (lead temp) |
|                                                      |                   |

# **Operating Ratings**

| Supply Voltages               |                       |
|-------------------------------|-----------------------|
| V <sub>IN</sub>               | 2.7V to 6V            |
| V <sub>EN</sub>               | 0V to V <sub>IN</sub> |
| Junction Temp. Range (Note 3) | -40°C to +125°C       |
| Storage Temperature Range     | –65°C to 150°C        |
| Package Themal Resistance     |                       |
| SOT23-5                       | 235°C/W               |
|                               |                       |

# **Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}$ C,  $V_{IN} = 2.7$ V,  $I_L = 100\mu$ A,  $C_{OUT} = 1\mu$ F,  $V_{EN} \ge 2.0$ V. **Boldface** limits apply over the entire operating temperature range,  $-40^{\circ}$ C to  $125^{\circ}$ C.

| $V_{O} = \begin{array}{c} (Not) \\ \hline V_{O} \\ \hline \\ \\ \hline \\ \\ \\ \hline \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ $ | e 5) (No<br>3<br>4 | ote 4) | (Note 5) |    |  |
|------------------------------------------------------------------------------------------------------------------------|--------------------|--------|----------|----|--|
| V <sub>o</sub> Output Voltage Accuracy $I_{L} = 100\mu A$                                                              | 3<br>4             |        | 0        |    |  |
| $\frac{-4}{\sqrt{1-2}}$                                                                                                | 4                  |        | 3        | %  |  |
| $\Lambda V / V$   Line Regulation   $V = 2.7 V + 0.6 V$                                                                | 13                 |        | 4        |    |  |
| $\Delta v_{O}/v_{O}$ Life negation $v_{IN} = 2.7 v_{IO} \delta v$ -U                                                   |                    |        | 0.3      | %  |  |
| $\Delta V_{O}/V_{O}$ Load Regulation I <sub>L</sub> = 0.1mA to 150mA (Note 6)                                          |                    | 1      | 4        | %  |  |
| $I_Q$ Quiescent Current $V_{EN} \le 0.4V$ (Shutdown), PG = NC                                                          | C                  | 0.01   | 1        | μA |  |
| $I_{GND}$ Ground Pin Current (Note 5) $I_L = 0mA, V_{EN} \ge 2.0V$ (active),                                           | 1                  | 120    | 180      | μΑ |  |
| $I_{L} = 150 \text{mA}, V_{EN} \ge 2.0 \text{V} \text{ (active)},$ $V_{IN} = 6 \text{V}$                               | 1                  | 160    | 225      |    |  |
| PSRRPower Supply Rejection<br>Ratiof = 120Hz, $C_{OUT} = 4.7 \mu F$ ,<br>$I_L = 150 mA$                                |                    | 62     |          | dB |  |
| I <sub>LIMIT</sub> Current Limit V <sub>OUT</sub> = 0V 16                                                              | <b>50</b> 3        | 350    |          | mA |  |
| Thermal Protection                                                                                                     |                    |        |          |    |  |
| Thermal Shutdown                                                                                                       | 1                  | 150    |          | °C |  |
| Temperature                                                                                                            |                    |        |          |    |  |
| Enable Input                                                                                                           |                    |        |          |    |  |
| V <sub>IL</sub> Enable Input Voltage Level Logic Low (off) , V <sub>IN</sub> = 5.5V                                    |                    |        | 0.4      | V  |  |
| $V_{IH}$ Logic High (on), $V_{IN} = 5.5V$ 2                                                                            | 2                  |        |          | V  |  |
| $I_{IL}$ Enable Input Current $V_{IL} \le 0.4V, V_{IN} = 5.5V$                                                         | C                  | 0.01   |          | μA |  |
| $I_{\rm IH} \ge 2.0V, V_{\rm IN} = 5.5V$                                                                               | C                  | 0.01   |          | μA |  |
| Power Good                                                                                                             | •                  | •      |          |    |  |
| V <sub>PG</sub> Low Threshold % of V <sub>OUT</sub> (PG ON) 89                                                         | 9                  |        |          | 0/ |  |
| High Threshold % of V <sub>OUT</sub> (PG OFF)                                                                          |                    |        | 97       | 70 |  |
| V <sub>OL</sub> PG Output Logic-Low I <sub>POWERGOOD</sub> = 100μA, Fault<br>Voltage Condition                         | :                  | 2.0    | 10.0     | mV |  |
| R <sub>DSON</sub> Power Good Output On -<br>Resistance I <sub>POWERGOOD</sub> = 1mA, Fault Condition                   |                    | 20     |          | Ω  |  |
| I <sub>PG</sub> Power Good Leakage Power Good Off, V <sub>PG</sub> = 5.5V   Current Current Current                    | C                  | 0.01   |          | μA |  |
| V <sub>PG</sub> Delay Delay Time to Power Good See Timing Diagram 1                                                    | I :                | 2.1    | 5        | ms |  |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. Note 2: Human body model, 1.5kΩ in series with 100pF.

Note 3: The maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(max)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

Note 4: Typical Values represent the most likely parametric norm.

Note 5: All limits are guaranteed by testing or statistical analysis.

Note 6: Regulation is measured at constant junction temperature using low duty cycle pulse testing.

www.national.com

4

#### Electrical Characteristics (Continued)

Note 7: Ground pin current is the regulator quiescent current. The total current drawn from the supply is the sum of the load current plus the ground pin current.



LP8358



# **Typical Performance Characteristics** Unless otherwise specified, $V_{IN} = 3.3V$ , $C_{OUT} = 1\mu$ F, $T_A = 25^{\circ}$ C and powergood pull up resistor = $47k\Omega$ .







Short Circuit Current vs. Temperature



Power Good Delay vs. Input Voltge



www.national.com



**Output Voltage vs. Temperature** 



**Output Voltage vs. Output Current** 









**Typical Performance Characteristics** Unless otherwise specified,  $V_{IN} = 3.3V$ ,  $C_{OUT} = 1\mu$ F,  $T_A = 25^{\circ}$ C and powergood pull up resistor =  $47k\Omega$ . (Continued)





Voltage Noise vs. Frequency





www.national.com

# **Application Notes**

The LP8358 is a linear regulator with power good output designed to be used with a low ESR, low cost ceramic capacitors.

#### **EXTERNAL CAPACITORS**

The LP8358 regulator requires an output capacitor to maintain stability. The capacitor must be at least  $1\mu$ F or greater. The capacitor can be low-ESR ceramic chip capacitor, however for improved capacitance over temperature, tantalum capacitors can be used.

A 1 $\mu$ F input capacitor is recommend when the supply capacitance is more than 10 inches away from the device, or when the supply is a battery.

X7R dielectric ceramic capacitors are recommended because of their temperature performance. X7R-type capacitor change capacitance by 15% over their operating temperature range and are the most stable type of ceramic capacitors. Z5U and Y5V dielectric capacitors change value by as much 50% and 60% respectively over their operating temperature range. To use a ceramic chip capacitor with Y5V dielectric, the value must be much higher than a X7/R ceramic or a tantalum capacitor to ensure the same minimum capacitance value over the operating temperature range. Tantalum capacitors have a very stable dielectric (10% over their operating temperature range) and can also be used with this device.

#### ENABLE/SHUTDOWN

The LP8358 has an active high enable pin that allows the regulator to be disabled. Applying a Logic Level low (<0.4 V) to the Shutdown pin will cause the output to turn off, in this state current consumed by the regulator goes nearly to zero. Applying a Logic Level high (>2.0V) enables the output voltage. The enable/shutdown pin must not be left floating; a floating enable pin may cause an indeterminate state on the output.

#### **ACTIVE SHUTDOWN**

The LP8358 is designed with a N-channel MOSFET that acts as a shutdown clamp. The N-channel turns on when the device is disabled to allow the output capacitor and load to discharge

#### POWER GOOD

The power good output is an open-drain output with extreme low  $R_{\rm DSON}.$  It is designed essentially to work as a power-on reset generator once the regulated voltage is up and/ or a

fault condition. When a fault condition occurs, the output of the power good pin goes low. The power good output comes back up once the output has reached 97% of its nominal value and 1ms to 5ms delay has passed , see timing diagram.

The LP8358 internal circuit monitors overcurrent, temperature and falling output voltage. If one of these conditions is flagged this indicates a fault condition.

The flagged condition output is fed into an onchip delay circuit that drives the open drain output transistor.

#### TRANSIENT RESPONSE

The LP8358 implements a unique output stage to dramatically improve transient response recovery time. The output is a totem-pole configuration with a P-channel MOSFET pass device and a N-channel MOSFET clamp. The N-channel clamp is a significantly smaller device that prevents the output voltage from overshooting when a heavy load is removed. This feature helps to speed up the transient response by significantly decreasing transient response recovery time during the transition from heavy load to light load.

#### THERMAL BEHAVIOR

The LP8358 regulator has internal thermal shutdown to protect the device from over heating. Under all operating conditions, the maximum junction temperature of the LP8358 must be below 125°C. Maximum power dissipation can be calculated based on the output current and the voltage drop across the part. The maximum power dissipation is

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}})/\theta_{\mathsf{J}\mathsf{A}}$$

 $\theta$   $_{JA}$  is the junction-to-ambient thermal resistance, 235°C/W for the LP8358 in the SOT23-5 package. T<sub>A</sub> is the maximum ambient temperature T  $_{J(MAX)}$  is the maximum junction temperature of the die, 125°C.

When operating the LP8358 at room temperature, the maximum power dissipation is 425mW.

The actual power dissipated by the regulator is

$$P_{D} = (V_{IN} - V_{OUT})I_{L} + V_{IN} I_{GND}$$

Substituting  $P_{D(MAX)}$ , determined above, for  $P_D$  and solving for the operating condition that is critical to the application will give the maximum operating condition for the regulator circuit. To prevent the device from entering thermal shutdown, maximum power dissipation cannot be exceeded.



National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.