

## **LP3982**

# Micropower, Ultra Low-Dropout, Low-Noise, 300mA CMOS Regulator

## **General Description**

The LP3982 low-dropout (LDO) CMOS linear regulator is available in 1.8V, 2.5V, 2.77V, 2.82V, 3.0V, 3.3V, and adjustable versions. They deliver 300mA of output current. Packaged in an 8-Pin MSOP, the LP3982 is pin and package compatible with Maxim's MAX8860. The LM3982 is also available in the small footprint LLP package.

The LP3982 suits battery powered applications because of its shutdown mode (1nA typ), low quiescent current (90 $\mu$ A typ), and LDO voltage (120mV typ). The low dropout voltage allows for more utilization of a battery's available energy by operating closer to its end-of-life voltage. The LP3982's PMOS output transistor consumes relatively no drive current compared to PNP LDO regulators.

This PMOS regulator is stable with small ceramic capacitive loads (2.2µF typ).

These devices also include regulation fault detection, a bandgap voltage reference, constant current limiting and thermal overload protection.

#### **Features**

- MAX8860 pin, package and spec. compatible
- LLP space saving package
- 300mA guaranteed output current
- 120mV typical dropout @ 300mA
- 90µA typical quiescent current
- 1nA typical shutdown mode
- 60dB typical PSRR
- 2.5V to 6V input range
- 120µs typical turn-on time
- Stable with small ceramic output capacitors
- 37µV RMS output voltage noise (10Hz to 100kHz)
- Over temperature/over current protection
- ±2% output voltage tolerance

## **Applications**

- Wireless handsets
- DSP core power
- Battery powered electronics
- Portable information appliances

## **Application Circuit**



## Absolute Maximum Ratings (Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

 $\mathsf{V}_\mathsf{IN},\,\mathsf{V}_\mathsf{OUT},\,\mathsf{V}_\mathsf{SHDN}^{-},\,\mathsf{V}_\mathsf{SET},\,\mathsf{V}_\mathsf{CC},$ 

 $V_{\overline{\text{FAULT}}}$  -0.3V to 6.5V Fault Sink Current 20mA Power Dissipation (Note 3)

Storage Temperature Range -65°C to 160°C Junction Temperature (T<sub>J</sub>) 150°C

Lead Temperature (10 sec.) 260°C

**ESD** Rating

Human Body Model (Note 6) 2kV
Machine Model 200V

Thermal Resistance ( $\theta_{JA}$ )

 8-Pin MSOP
 223°C/W

 8-Pin LLP
 (Note 3)

## Operating Ratings(Note 1), (Note 2)

Temperature Range -40°C to 85°C Supply Voltage 2.5V to 6.0V

#### **Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for  $V_{IN} = V_O$  +0.5V (Note 7),  $V_{\overline{SHDN}} = V_{IN}$ ,  $C_{IN} = C_{OUT} = 2.2 \mu F$ ,  $C_{CC} = 33 n F$ ,  $T_J = 25 ^{\circ} C$ . **Boldface** limits apply for the operating temperature extremes: -40  $^{\circ} C$  and 85  $^{\circ} C$ .

| Symbol             | Parameter                    | Conditions                                                                       | Min<br>(Note 5) | Typ<br>(Note 4) | Max<br>(Note 5) | Units                  |
|--------------------|------------------------------|----------------------------------------------------------------------------------|-----------------|-----------------|-----------------|------------------------|
| V <sub>IN</sub>    | Input Voltage                |                                                                                  | 2.5             | , ,             | 6.0             | V                      |
| $\Delta V_{O}$     | Output Voltage Tolerance     | $100\mu A \le I_{OUT} \le 300mA$<br>$V_{IN} = V_O + 0.5V, (Note 7)$              | -2              |                 | +2              | % of                   |
|                    |                              | SET = OUT for the Adjust<br>Versions                                             | -3              |                 | +3              | V <sub>OUT (NOM)</sub> |
| Vo                 | Output Adjust Range          | Adjust Version Only                                                              | 1.25            |                 | 6               | V                      |
| Io                 | Maximum Output Current       | Average DC Current Rating                                                        | 300             |                 |                 | mA                     |
| I <sub>LIMIT</sub> | Output Current Limit         |                                                                                  | 330             | 770             |                 | mA                     |
| I <sub>Q</sub>     | Supply Current               | I <sub>OUT</sub> = 0mA                                                           |                 | 90              | 270             |                        |
|                    |                              | I <sub>OUT</sub> = 300mA                                                         |                 | 225             |                 | μΑ                     |
|                    | Shutdown Supply Current      | V <sub>O</sub> = 0V, SHDN = GND                                                  |                 | 0.001           | 1               | μΑ                     |
| V <sub>DO</sub>    | Dropout Voltage              | I <sub>OUT</sub> = 1mA                                                           |                 | 0.4             |                 |                        |
|                    | (Note 7), (Note 8)           | I <sub>OUT</sub> = 200mA                                                         |                 | 80              | 220             | mV                     |
|                    |                              | I <sub>OUT</sub> = 300mA                                                         |                 | 120             |                 |                        |
| $\Delta V_{O}$     | Line Regulation              | $I_{OUT} = 1 \text{mA}, (V_O + 0.5 \text{V}) \le V_I \le 6 \text{V}$<br>(Note 7) | -0.1            | 0.01            | 0.1             | %/V                    |
|                    | Load Regulation              | 100μA ≤ I <sub>OUT</sub> ≤ 300mA                                                 |                 | 0.002           |                 | %/mA                   |
| e <sub>n</sub>     | Output Voltage Noise         | $I_{OUT} = 10\text{mA}, 10\text{Hz} \le f \le 100\text{kHz}$                     |                 | 37              |                 | μV <sub>RMS</sub>      |
|                    | Output Voltage Noise Density | $10Hz \le f \le 100kHz, C_{OUT} = 10\mu F$                                       |                 | 190             |                 | nV/ √Hz                |
| V <sub>SHDN</sub>  | SHDN Input Threshold         | $V_{IH}$ , $(V_O + 0.5V) \le V_I \le 6V$<br>(Note 7)                             | 2               |                 |                 | .,                     |
|                    |                              | $V_{IL}, (V_O + 0.5V) \le V_I \le 6V$<br>(Note 7)                                |                 |                 | 0.4             | V                      |
| I <sub>SHDN</sub>  | SHDN Input Bias Current      | SHDN = GND or IN                                                                 |                 | 0.1             | 100             | nA                     |
| I <sub>SET</sub>   | SET Input Leakage            | SET = 1.3V, Adjust Version Only (Note 9)                                         |                 | 0.1             | 2.5             | nA                     |
| V <sub>FAULT</sub> | FAULTDetection Voltage       | $V_{O} \ge 2.5V, I_{OUT} = 200mA$ (Note 10)                                      |                 | 280             | mV              |                        |
|                    | FAULT Output Low Voltage     | I <sub>SINK</sub> = 2mA                                                          |                 | 0.115           | 0.25            | V                      |
| I <sub>FAULT</sub> | FAULT Off-Leakage Current    | FAULT = 3.6V, SHDN = 0V                                                          |                 | 0.1             | 100             | nA                     |
| T <sub>SD</sub>    | Thermal Shutdown             |                                                                                  |                 | 160             |                 |                        |
| -                  | Temperature                  |                                                                                  |                 |                 |                 | °C                     |
|                    | Thermal Shutdown Hysteresis  |                                                                                  |                 | 10              |                 |                        |
| T <sub>ON</sub>    | Start-Up Time                | $C_{OUT}$ = 10 $\mu$ F, $V_{O}$ at 90% of Final Value                            |                 | 120             |                 | μs                     |

Note 1: Absolute Maximum ratings indicate limits beyond which damage may occur. Electrical specifications do not apply when operating the device outside of its rated operating conditions.

## **Electrical Characteristics** (Continued)

Note 2: All voltages are with respect to the potential at the ground pin.

Note 3: Maximum Power dissipation for the device is calculated using the following equations:

$$P_D = \frac{T_{J(MAX)} - T_A}{\theta_{JA}}$$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance. E.g. for the MSOP-8 package  $\theta_{JA} = 223^{\circ}\text{C/M}$ ,  $T_{J(MAX)} = 150^{\circ}\text{C}$  and using  $T_A = 25^{\circ}\text{C}$ , the maximum power dissipation is found to be 561mW. The derating factor  $(-11\theta_{JA}) = -4.5\text{mW}/^{\circ}\text{C}$ , thus below 25°C the power dissipation figure can be increased by 4.5mW per degree, and similarity decreased by this factor for temperatures above 25°C. The value of the  $\theta_{JA}$  for the LLP package is specifically dependent on the PCB trace area, trace material, and the number of layers and thermal vias. For improved thermal resistance and power dissipation for the LLP package, refer to Application Note AN-1187.

Note 4: Typical Values represent the most likely parametric norm.

Note 5: All limits are guaranteed by testing or statistical analysis.

Note 6: Human body model:  $1.5k\Omega$  in series with 100pF.

Note 7: Condition does not apply to input voltages below 2.5V since this is the minimum input operating voltage.

Note 8: Dropout voltage is measured by reducing V<sub>IN</sub> until V<sub>O</sub> drops 100mV from its nominal value at V<sub>IN</sub> -V<sub>O</sub> = 0.5V. Dropout Voltage does not apply to the 1.8 version

Note 9: The SET pin is not externally connected for the fixed versions.

Note 10: The FAULT detection voltage is specified for the input to output voltage differential at which the FAULT pin goes active low.

## **Functional Block Diagram**



## **Typical Performance Characteristics** Unless otherwise specified, $V_{IN} = V_O + 0.5V$ , $C_{IN} = C_{OUT} = 2.2\mu F$ , $C_{CC} = 33nF$ , $T_J = 25^{\circ}C$ , $V_{SHDN} = V_{IN}$ .

## Dropout Voltage vs. Load Current (For Different Output Voltages)



#### **FAULT** Detect Threshold vs. Load Current



### Supply Current vs. Load Current

20036928



## Dropout Voltage vs. Load Current (For Different Output Temperatures)



#### Supply Current vs. Input Voltage



#### Power Supply Rejection Ratio vs. Frequency



20036904

# $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified}, \textbf{V}_{IN} = \textbf{V}_{O} + 0.5 \textbf{V}, \textbf{C}_{IN} = \textbf{C}_{OUT} = 2.2 \mu \textbf{F}, \textbf{C}_{CC} = 33 n \textbf{F}, \textbf{T}_{J} = 25 ^{\circ} \textbf{C}, \textbf{V}_{\overline{SHDN}} = \textbf{V}_{IN}. \end{tabular}$













# **Typical Performance Characteristics** Unless otherwise specified, $V_{IN} = V_O + 0.5V$ , $C_{IN} = C_{OUT} = 2.2\mu$ F, $C_{CC} = 33$ nF, $T_J = 25$ °C, $V_{SHDN} = V_{IN}$ . (Continued)





## Application Information

#### **GENERAL INFORMATION**

LP3982 is package, pin and performance compatible with Maxim's MAX8860 excluding reverse battery protection and Dual Mode™ function (fixed and adjustable combined).

Figure 1 shows the functional block diagram for the LP3982. A 1.25V bandgap reference, an error amplifier and a PMOS pass transistor perform voltage regulation while being supported by shutdown, fault, and the usual Temperature and current protection circuitry

The regulator's topology is the classic type with negative feedback from the output to one of the inputs of the error amplifier. Feedback resistors  $\mathsf{R}_1$  and  $\mathsf{R}_2$  are either internal or external to the IC, depending on whether it is the fixed voltage version or the adjustable version. The negative feedback and high open loop gain of the error amplifier cause the two inputs of the error amplifier to be virtually equal in voltage. If the output voltage changes due to load changes, the error amplifier provides the appropriate drive to the pass transistor to maintain the error amplifier's inputs as virtually equal. In short, the error amplifier keeps the output voltage constant in order to keep its inputs equal.



FIGURE 1. Functional Block Diagram for the LP3982

#### **OUTPUT VOLTAGE SETTING (ADJ VERSION ONLY)**

The output voltage is set according to the amount of negative feedback (Note that the pass transistor inverts the feedback signal.) Figure 2 simplifies the topology of the LP3982. This type of regulator can be represented as an op amp configured as non-inverting amplifier and a fixed DC Voltage (V\_{REF}) for its input signal. The special characteristic of this op amp is its extra-large output transistor that only sources current. In terms of its non-inverting configuration, the output voltage equals  $V_{\rm REF}$  times the closed loop gain:

$$V_{O} = V_{REF} \left[ \frac{R_1}{R_2} + 1 \right]$$

Utilize the following equation for adjusting the output to a particular voltage:

$$R_1 = R_2 \left[ \frac{V_0}{1.25V} - 1 \right]$$

Choose  $R_2 = 100k$  to optimize accuracy, power supply rejection, noise and power consumption.



FIGURE 2. Regulator Topology Simplified

## Application Information (Continued)

Similarity in the output capabilities exists between op amps and linear regulators. Just as rail-to-rail output op amps allow their output voltage to approach the supply voltage, low dropout regulators (LDOs) allow their output voltage to operate close to the input voltage. Both achieve this by the configuration of their output transistors. Standard op amps and regulator outputs are at the source (or emitter) of the output transistor. Rail-to-rail op amp and LDO regulator outputs are at the drain (or collector) of the output transistor. This replaces the threshold (or diode drop) limitations on the output with the less restrictive source-to-drain (or V<sub>SAT</sub>) limitations. There is a trade-off, of course. The output impedance become significantly higher, thus providing a critically lower pole when combined with the capacitive load. That's why rail-to-rail op amps are usually poor at driving capacitive loads and recommend a series output resistor when doing so. LDOs require the same series resistance except that the internal resistance of the output capacitor will usually suffice. Refer to the output capacitance section for more information.

#### **OUTPUT CAPACITANCE**

The LP3982 is specifically designed to employ ceramic output capacitors as low as  $2.2\mu\text{F}$ . Ceramic capacitors below  $10\mu\text{F}$  offer significant cost and space savings, along with high frequency noise filtering. Higher values and other types and of capacitor may be used, but their equivalent series resistance (ESR) should be maintained below  $0.5\Omega$ 

Ceramic capacitor of the value required by the LP3982 are available in the following dielectric types: Z5U, Y5V, X5R and X7R. The Z5U and Y5V types exhibit a 50% or more drop in capacitance value as their temperature increases from 25°C, an important consideration. The X5R generally maintain their capacitance value within  $\pm 20\%$ . The X7R type are desirable for their tighter tolerance of 10% over temperature.

Ceramic capacitors pose a challenge because of their relatively low ESR. Like most other LDOs, the LP3982 relies on a zero in the frequency response to compensate against excessive phase shift in the regulator's feedback loop. If the phase shift reaches 360° (i.e.; becomes positive), the regulator will oscillate. This compensation usually resides in the zero generated by the combination of the output capacitor with its equivalent series resistance (ESR). The zero is intended to cancel the effects of the pole generated by the load capacitance (CL) combined with the parallel combination of the load resistance (R<sub>L</sub>) and the output resistance (RO) of the regulator. The challenge posed by low ESR capacitors is that the zero it generates can be too high in frequency for the pole that it's intended to compensate. The LP3982 overcomes this challenge by internally generating a strategically placed zero.



FIGURE 3. Simplified Model of Regulator Loop Gain Components

Figure 3 shows a basic model for the linear regulator that helps describe what happens to the output signal as it is processed through its feedback loop; that is, describe its loop gain (LG). The LG includes two main transfer functions: the error amplifier and the load. The error amplifier provides voltage gain and a dominant pole, while the load provides a zero and a pole. The LG of the model in Figure 3 is described by the following equation:

$$LG (j\omega) = \frac{A_O}{1 + j \left[\frac{\omega}{^{\omega}POLE}\right]^*} \frac{1 + j\omega (ESR \times C_L)}{1 + j\omega ((ESR + R_O /\!/ R_L) C_L)}$$

The first term of the above equation expresses the voltage gain (numerator) and a single pole role-off (denominator) of the error amplifier. The second term expresses the zero (numerator) and pole (denominator) of the load in combination with the  $\rm R_{\rm O}$  of the regulator.

Figure 4 shows a Bode plot that represents a case where the zero contributed by the load is too high to cancel the effect of the pole contributed by the load and  $R_{\rm O}$ . The solid line illustrates the loop gain while the dashed line illustrates the corresponding phase shift. Notice that the phase shift at unity gain is a total 360° -the criteria for oscillation.

## Application Information (Continued)



FIGURE 4. Loop Gain Bode Plot Illustrating Inadequately High Zero for Stability Compensation

The LP3982 generates an internal zero that makes up for the inadequately high zero of the low ESR ceramic output capacitor. This internally generated zero is strategically placed to provide positive phase shift near unity gain, thus providing a stable phase margin.

#### **NO-LOAD STABILITY**

The LP3982 remains stable during no-load conditions, a necessary feature for CMOS RAM keep-alive applications.

#### **INPUT CAPACITOR**

The LP3982 requires a minimum input capacitance of about  $1\mu F$ . The value may be increased indefinitely. The type is not critical to stability. However, instability may occur with bench set-ups where long supply leads are used, particularly at near dropout and high current conditions. This is attributed to the lead inductance coupling to the output through the gate oxide of the pass transistor; thus, forming a pseudo LCR network within the Loop-gain. A  $10\mu F$  tantalum input capacitor remedies this non-situ condition; its larger ESR acts to dampen the pseudo LCR network. This may only be necessary for some bench setups.  $1\mu F$  ceramic input capacitor are fine for most end-use applications.

If a tantalum input capacitor is intended for the final application, it is important to consider their tendency to fail in short circuit mode, thus potentially damaging the part.

#### **NOISE BYPASS CAPACITOR**

The noise bypass capacitor (CC) significantly reduces output noise of the LP3982. It connects between pin 6 and ground. The optimum value for CC is 33nF.

Pin 6 directly connects to the high impedance output of the bandgap. The DC leakage of the CC capacitor should be considered; loading down the reference will reduce the output voltage. NPO and COG ceramic capacitors typically offer very low leakage. Polypropylene and polycarbonate film carbonate capacitor offer even lower leakage currents.

CC does not affect the transient response; however, it does affect turn-on time. The smaller the CC value, the quicker the turn-on time.

#### POWER DISSIPATION

Power dissipation refers to the part's ability to radiate heat away from the silicon, with packaging being a key factor. A reasonable analogy is the packaging a human being might wear, a jacket for example. A jacket keeps a person comfortable on a cold day, but not so comfortable on a hot day. It would be even worse if the person was exerting power (exercising). This is because the jacket has resistance to heat flow to the outside ambient air, like the IC package has a thermal resistance from its junctions to the ambient  $(\theta_{\text{JA}})$ .

 $\theta_{\text{JA}}$  has a unit of temperature per power and can be used to calculate the IC's junction temperature as follows:

$$T_J = \theta_{JA} (PD) + T_A$$

 $T_J$  is the junction temperature of the IC.  $\theta_{JA}$  is the thermal resistance from the junction to the ambient air outside the package. PD is the power exerted by the IC, and  $T_A$  is the ambient temperature.

PD is calculated as follows:

$$PD = I_{OUT} (V_{IN} - V_{O})$$

 $\theta_{JA}$  for the LP3982 package (MSOP-8) is 223°C/W with no forced air flow, 182°C/W with 225 linear feet per minute (LFPM) of air flow, 163°C/W with 500 LFPM of air flow, and 149°C/W with 900 LFPM of air flow.

 $\theta_{JA}$  can also be decreased (improved) by considering the layout of the PC board: heavy traces (particularly at  $V_{IN}$  and the two  $V_{OUT}$  pins), large planes, through-holes, etc.

Improvements and absolute measurements of the  $\theta_{JA}$  can be estimated by utilizing the thermal shutdown circuitry that is internal to the IC. The thermal shutdown turns off the pass transistor of the device when its junction temperature reaches 160°C (Typical). The pass transistor doesn't turn on again until the junction temperature drops about 10°C (hysteresis).

Using the thermal shutdown circuit to estimate ,  $\theta_{JA}$  can be done as follows: With a low input to output voltage differential, set the load current to 300mA. Increase the input voltage until the thermal shutdown begins to cycle on and off. Then slowly decrease  $V_{IN}$  (100mV increments) until the part stays on. Record the resulting voltage differential ( $V_{D}$ ) and use it in the following equation:

$$\theta_{JA} = \frac{(160 - T_A)}{(0.300 \times V_D)}$$

#### **FAULT DETECTION**

The LP3982 provides a FAULT pin that goes low during out of regulation conditions like current limit and thermal shutdown, or when it approaches dropout. The latter monitors the input-to-output voltage differential and compares it against a threshold that is slightly above the dropout voltage. This threshold also tracks the dropout voltage as it varies with load current. Refer to Fault Detect vs. Load Current curve in the typical characteristics section.

The FAULT pin requires a pull-up resistor since it is an open-drain output. This resistor should be large in value to reduce energy drain. A  $100k\Omega$  pull-up resistor works well for most applications.

Figure 5 shows the LP3985 with delay added to the  $\overline{\text{FAULT}}$  pin for the reset pin of a microprocessor. The output of the comparator stays low for a preset amount of time after the regulator comes out of a fault condition.

## **Application Information** (Continued)



FIGURE 5. Power on Delayed Reset Application

The delay time for the application of Figure 5 is set as follows:

$$C_{DELAY} = \frac{-t}{R_{P} ln \left[ 1 - \frac{V_{REF}}{V_{O}} \right]}$$

The application is set for a reset delay time of 8.8ms. Note that the comparator should have high impedance inputs so as to not load down the  $V_{\mathsf{REF}}$  at the CC pin of the LP3982.

#### **SHUTDOWN**

The LP3982 goes into sleep mode when the  $\overline{SHDN}$  pin is in a logic low condition. During this condition, the pass transistor, error amplifier, and bandgap are turned off, reducing the supply current to 1nA typical. The maximum guaranteed voltage for a logic low at the  $\overline{SHDN}$  pin is 0.4V. A minimum guaranteed voltage of 2V at the  $\overline{SHDN}$  pin will turn the LP3982 back on. The  $\overline{SHDN}$  pin may be directly tied to  $V_{IN}$  to keep the part on. The  $\overline{SHDN}$  pin may exceed  $V_{IN}$  but not the ABS MAX of 6.5V.

Figure 6 shows an application that uses the  $\overline{SHDN}$  pin. It detects when the battery is too low and disconnects the load by turning off the regulator. A micropower comparator (LMC7215) and reference (LM385) are combined with resistors to set the minimum battery voltage. At the minimum battery voltage, the comparator output goes low and tuns off the LP3982 and corresponding load. Hysteresis is added to the minimum battery threshold to prevent the battery's recovery voltage from falsely indicating an above minimum condition. When the load is disconnected from the battery, it automatically increases in terminal voltage because of the reduced IR drop across its internal resistance. The Minimum battery detector of figure 6 has a low detection threshold  $(V_{LT})$  of 3.6V that corresponds to the minimum battery volt-

age. The upper threshold  $(V_{\rm UT})$  is set for 4.6V in order to exceed the recovery voltage of the battery.



FIGURE 6. Minimum Battery Detector that Disconnects the Load Via the SHDN Pin of the LP3982

Resistor value for  $V_{LT}$  and  $V_{LT}$  are determined as follows:

$$G_{T} = \frac{1}{R_{1}} + \frac{1}{R_{2}} + \frac{1}{R_{3}}$$

$$V_{UT} = R_{1} (V_{REF}) G_{T}$$

$$V_{LT} = R_1 // R_2 (V_{REF}) G_T$$

(The application of figure 6 used a  $G_T$  of  $5\mu$  mho)

$$R_1 = \frac{V_{UT1}}{V_{REF}(G_T)}$$

$$R_2 = \frac{1}{\frac{V_{REF}(G_T)}{V_{LT}} - \frac{1}{R_1}}$$

$$R_3 = \frac{1}{G_T - \left[\frac{1}{R_1} + \frac{1}{R_2}\right]}$$

The above procedure assumes a rail-to-rail output comparator. Essentially,  $R_2$  is in parallel with  $R_1$  prior to reaching the lower threshold, then  $R_2$  becomes parallel with  $R_3$  for the upper threshold. Note that the application requires rail-to-rail input as well.

The resistor values shown in *Figure 6* are the closest practical to calculated values.

#### **FAST START-UP**

The LP3982 provides fast start-up time for better system efficiency. The start-up speed is maintained when using the optional noise bypass capacitor. An internal  $500\mu A$  current source charges the capacitor until it reaches about 90% of its final value.

## **Connection Diagrams**



#### 8-Pin LLP Surface Mount



Note: The SET pin is internally disconnected for the fixed versions.

## **Ordering Information**

| Package    | Part Number     | Package Marking | Transport Media          | NSC Drawing |
|------------|-----------------|-----------------|--------------------------|-------------|
| 8-Pin MSOP | LP3982IMM-ADJ   | LEVB            | 1k Units Tape and Reel   | MUA08A      |
|            | LP3982IMMX-ADJ  | LEVB            | 3.5k Units Tape and Reel |             |
|            | LP3982IMM-1.8   | LENB            | 1k Units Tape and Reel   |             |
|            | LP3982IMMX-1.8  | LEIND           | 3.5k Units Tape and Reel |             |
|            | LP3982IMM-2.5   | LEPB -          | 1k Units Tape and Reel   |             |
|            | LP3982IMMX-2.5  | LEFB            | 3.5k Units Tape and Reel |             |
|            | LP3982IMM-2.77  | LERB -          | 1k Units Tape and Reel   |             |
|            | LP3982IMMX-2.77 | LEND            | 3.5k Units Tape and Reel |             |
|            | LP3982IMM-2.82  | LESB            | 1k Units Tape and Reel   |             |
|            | LP3982IMMX-2.82 | LEOD            | 3.5k Units Tape and Reel |             |
|            | LP3982IMM-3.0   | LETB            | 1k Units Tape and Reel   |             |
|            | LP3982IMMX-3.0  | LEID            | 3.5k Units Tape and Reel |             |
|            | LP3982IMM-3.3   | LEUB            | 1k Units Tape and Reel   |             |
|            | LP3982IMMX-3.3  | LEUB            | 3.5k Units Tape and Reel |             |
| 8-Pin LLP  | LP3982ILD-1.8   | LNB             | 1k Units Tape and Reel   | LDA08C      |
|            | LP3982ILDX-1.8  | LIND            | 4.5k Units Tape and Reel |             |
|            | LP3982ILD-2.5   | LPB             | 1k Units Tape and Reel   |             |
|            | LP3982ILDX-2.5  | LFB             | 4.5k Units Tape and Reel |             |
|            | LP3982ILD-2.77  | LRB             | 1k Units Tape and Reel   |             |
|            | LP3982ILDX-2.77 | LND             | 4.5k Units Tape and Reel |             |
|            | LP3982ILD-2.82  | LSB             | 1k Units Tape and Reel   |             |
|            | LP3982ILDX-2.82 | LOD             | 4.5k Units Tape and Reel |             |
|            | LP3982ILD-3.0   | LTB             | 1k Units Tape and Reel   |             |
|            | LP3982ILDX-3.0  | LID             | 4.5k Units Tape and Reel |             |
|            | LP3982ILD-3.3   | LUB             | 1k Units Tape and Reel   |             |
|            | LP3982ILDX-3.3  | LUB             | 4.5k Units Tape and Reel |             |
|            | LP3982ILD-ADJ   | LVB             | 1k Units Tape and Reel   |             |
|            | LP3982ILDX-ADJ  | LVD             | 4.5k Units Tape and Reel |             |

10



### **Notes**

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.

Leadfree products are RoHS compliant.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560