



# **High Frequency Programmable Topology Controller**

#### **FEATURES**

- Buck or Boost Configuration
- Voltage Mode Control
- 2.7-V to 6-V Input Voltage Range for V<sub>DD</sub> and V<sub>S</sub>
- Programmable PWM/PSM Control
  - Up to 2-MHz Switching Frequency in PWM
  - Synchronous Rectification in PWM
  - Less than 200-μA I<sub>DD</sub> in PSM

- Integrated UVLO and POR
- Integrated Soft-Start
- Synchronization
- Shutdown Current <1 μA</li>

#### **DESCRIPTION**

The Si9166 is a programmable topology controller for today's continuous changing portable electronic market. Si9166 provides flexibility of utilizing various battery configurations and chemistries such as NiCd, NiMhy, or Li+ with input voltage range of 2.7 V to 6 V. An additional flexibility is provided with topology programmability to power multiple loads such as power amplifiers, microcontrollers, or baseband logic IC's. The converters can be programmed to be synchronous Buck or Boost topology. For ultra-high efficiency, converters are designed to operate in synchronous rectified PWM mode under full load while transforming into externally controlled

pulse skipping mode (PSM) under light load. All these features are provided by the Si9166 without sacrificing system integration requirements of fitting these circuits into ever demanding smaller and smaller space. The Si9166 is capable of switching up to 2 MHz to minimize the output inductor and capacitor size in order to decrease the overall converter size.

The Si9166 is available in both standard and lead (Pb)-free TSSOP-16 pin packages and specified to operate over the industrial temperature range of -25°C to 85°C.

#### TYPICAL APPLICATION CIRCUITS





Document Number: 70847 S-40701—Rev. C, 19-Apr-04



#### **ABSOLUTE MAXIMUM RATINGS**

| Voltages Referenced to GND                                                  | Peak Output Current (DH, DL)                                            |
|-----------------------------------------------------------------------------|-------------------------------------------------------------------------|
| V <sub>DD</sub>                                                             | Storage Temperature                                                     |
| MODE, PWM/ $\overline{PSM}$ , SYNC, $\overline{SD}$ , $V_{REF}$ , $R_{OSC}$ | Operating Junction Temperature                                          |
| COMP, FB                                                                    | Power Dissipation (Package) <sup>a</sup>                                |
| V <sub>O</sub>                                                              | 16-Pin TSSOP (Q Suffix) <sup>b</sup>                                    |
| PGND                                                                        | Thermal Impedance (θ <sub>JA</sub> )                                    |
| Voltages Referenced to PGND                                                 | 16-Pin TSSOP                                                            |
| V <sub>S.</sub>                                                             | Notes  a. Device mounted with all leads soldered or welded to PC board. |
| DH, DL0.3 V to V <sub>S</sub> + 0.3 V                                       | b. Derate 7.4 mW/°C above 25°C.                                         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **RECOMMENDED OPERATING CONDITIONS**

| Voltages Referenced to AGND         VDD         2.7 V to 6 V           MODE, PWM/PSM, SYNC, SD         0 V to VDD           Voltages Referenced to PGND         0 V to VDD | $\begin{array}{ccc} F_{OSC} & & 200 \text{ kHz to 2 MHz} \\ R_{OSC} & & 25 \text{ k}\Omega \text{ to 300 k}\Omega \\ V_{REF} \text{ Capacitor} & & 0.1 \mu\text{F} \end{array}$ |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Voltages Referenced to PGND                                                                                                                                                |                                                                                                                                                                                 |

| SPECIFICATIONS                  |                     |                                                                 |                     |      |                     |                |
|---------------------------------|---------------------|-----------------------------------------------------------------|---------------------|------|---------------------|----------------|
|                                 |                     | Test Conditions Unless Otherwise Specified                      | Limits              |      |                     |                |
| Parameter                       | Symbol              | $2.7 \text{ V} \le \text{V}_{DD}, \text{V}_{S} \le 6 \text{ V}$ | Min <sup>a</sup>    | Typb | Max <sup>a</sup>    | Unit           |
| Reference                       |                     |                                                                 |                     | •    | 1                   | •              |
| Output Voltage                  | V                   | I <sub>REF</sub> = 0A                                           | 1.268               | 1.3  | 1.332               | V              |
| Output Voltage                  | $V_{REF}$           | I <sub>REF</sub> = 0, T <sub>A</sub> = 25°C                     | 1.280               | 1.3  | 1.320               | ] v            |
| Load Regulation                 | $\Delta V_{REF}$    | V <sub>DD</sub> = 3.3 V, -500 μA < I <sub>REF</sub> <0          |                     | 3    |                     | mV             |
| Power Supply Rejection          | P <sub>SRR</sub>    |                                                                 |                     | 60   |                     | dB             |
| UVLO                            |                     |                                                                 |                     |      |                     |                |
| Under Voltage Lockout (turn-on) | V <sub>UVLOLH</sub> |                                                                 | 2.3                 | 2.4  | 2.5                 | V              |
| Hysteresis                      | V <sub>HYS</sub>    | Vuvlolh – Vuvlohl                                               |                     | 0.1  |                     | 1 <sup>v</sup> |
| Soft-Start Tim                  |                     |                                                                 |                     |      |                     |                |
| SS time                         | tss                 |                                                                 |                     | 6    |                     | mS             |
| Mode                            |                     |                                                                 |                     |      |                     |                |
| Logic High                      | V <sub>IH</sub>     |                                                                 | 0.7 V <sub>DD</sub> |      |                     | _ v            |
| Logic Low                       | V <sub>IL</sub>     |                                                                 |                     |      | 0.3 V <sub>DD</sub> |                |
| Input Current                   | ΙL                  |                                                                 | -1.0                |      | 1.0                 | μΑ             |
| SD, SYNC, PWM/PSM               |                     |                                                                 |                     |      |                     |                |
| Logic High                      | V <sub>IH</sub>     |                                                                 | 2.4                 |      |                     | v              |
| Logic Low                       | V <sub>IL</sub>     |                                                                 |                     |      | 0.8                 |                |
| Input Current                   | ΙL                  |                                                                 | -1.0                |      | 1.0                 | μΑ             |



| SPECIFICATIONS                       |                                     |                                                                                                              |                  |      |                  |      |
|--------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------|------|------------------|------|
|                                      |                                     | Test Conditions Unless Otherwise Specified $2.7 \text{ V} \leq \text{V}_{DD}, \text{V}_{S} \leq 6 \text{ V}$ | Limits           |      |                  |      |
| Parameter                            | Symbol                              |                                                                                                              | Min <sup>a</sup> | Typb | Max <sup>a</sup> | Unit |
| Oscillator                           | -                                   |                                                                                                              |                  | 1    | 1                |      |
| Maximum Frequency                    | Fosc                                |                                                                                                              | 2                |      |                  | MHz  |
| Accuracy                             |                                     | Nominal 1.60 MHz, R <sub>OSC</sub> = 30 kΩ                                                                   | -20              |      | 20               |      |
| Maximum Duty Cycle—Buck              |                                     | F <sub>sw</sub> = 2 MHz (non LDO mode)                                                                       | 75               | 85   |                  | %    |
| Maximum Duty Cycle—Boost             | - D <sub>MAX</sub>                  | F <sub>sw</sub> = 2 MHz                                                                                      | 52               | 65   |                  |      |
| SYNC Range                           | F <sub>SYNC</sub> /F <sub>OSC</sub> |                                                                                                              | 1.2              |      | 1.5              |      |
| SYNC Low Pulse Width                 |                                     |                                                                                                              | 50               |      |                  |      |
| SYNC High Pulse Width                |                                     |                                                                                                              | 50               |      |                  | ns   |
| SYNC t <sub>r</sub> , t <sub>f</sub> |                                     |                                                                                                              |                  |      | 50               |      |
| Error Amplifier                      | -                                   |                                                                                                              |                  | 1    | 1                |      |
| Input Bias Current                   | I <sub>BIAS</sub>                   | V <sub>FB</sub> = 1.4 V                                                                                      | -1               |      | 1                | μΑ   |
| Open Loop Voltage Gain               | A <sub>VOL</sub>                    |                                                                                                              | 50               | 60   |                  | dB   |
|                                      | .,                                  | T <sub>A</sub> = 25°C                                                                                        | 1.270            | 1.30 | 1.330            | - v  |
| FB Threshold                         | $V_{FB}$                            |                                                                                                              | 1.258            | 1.30 | 1.342            |      |
| Unity Gain BW                        | BW                                  |                                                                                                              |                  | 2    |                  | MHz  |
| 0.1.10                               |                                     | Source (V <sub>FB</sub> = 1.05 V), V <sub>COMP</sub> = 0.75 V                                                |                  | -3   | -1               | mA   |
| Output Current                       | l <sub>EA</sub>                     | Sink (V <sub>FB</sub> = 1.55 V), V <sub>COMP</sub> = 0.75 V                                                  | 1                | 3    |                  |      |
| Power Supply Rejection               | PSRR                                |                                                                                                              |                  | 60   |                  | dB   |
| Output Drive (DH and DL              | )                                   |                                                                                                              |                  | 1    | -                |      |
| Output High Voltage                  | V <sub>OH</sub>                     | V <sub>S</sub> = 3.3 V, I <sub>OUT</sub> = -20 mA                                                            | 3.18             | 3.24 |                  | .,   |
| Output Low Voltage                   | V <sub>OL</sub>                     | V <sub>S</sub> = 3.3 V, I <sub>OUT</sub> = 20 mA                                                             |                  | 0.06 | 0.12             | - V  |
| Peak Output Source                   | I <sub>SOURCE</sub>                 | V                                                                                                            |                  | -750 | -500             |      |
| Peak Output Sink                     | I <sub>SINK</sub>                   | $V_{\rm S} = 3.3 \text{ V, DH} = \text{DL} = V_{\rm S}/2$                                                    | 500              | 750  |                  | - mA |
| Break-Before-Make                    | t <sub>BBM</sub>                    | V <sub>S</sub> = V <sub>DD</sub> = 3.3 V                                                                     |                  | 30   |                  | ns   |
| Supply                               | •                                   | ·                                                                                                            |                  |      | •                |      |
| Normal Mode                          |                                     | V <sub>DD</sub> = 3.3 V, F <sub>OSC</sub> = 2 MHz                                                            |                  | 500  | 750              |      |
| PSM Mode                             | I <sub>DD</sub>                     | V <sub>DD</sub> = 3.3 V                                                                                      |                  | 180  | 250              | μΑ   |
| Shutdown Mode                        |                                     | V <sub>DD</sub> = 3.3 V, <del>SD</del> = 0 V                                                                 |                  |      | 1                | 1    |

<sup>a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum.
b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.</sup> 



### TYPICAL CHARACTERISTICS (25°C UNLESS OTHERWISE NOTED)

















### TYPICAL CHARACTERISTICS (25°C UNLESS OTHERWISE NOTED)





### **PIN CONFIGURATION**



| ORDERING INFORMATION |                   |               |  |
|----------------------|-------------------|---------------|--|
| Part Number          | Temperature Range | Package       |  |
| Si9166BQ-T1          | −25 to 85°C       | Tape and Reel |  |
| Si9166BQ-T1—E3       | -23 to 65 C       | rape and neer |  |

| Eval Kit | Temperature Range | Board Type    |
|----------|-------------------|---------------|
| Si9166DB | −25 to 85°C       | Surface Mount |

| PIN DES | PIN DESCRIPTION  |                                                                                                                                                                                         |  |  |  |
|---------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin     | Symbol           | Description                                                                                                                                                                             |  |  |  |
| 1       | V <sub>S</sub>   | Input supply voltage for the output driver section. Input voltage range is 2.7 V to 6V                                                                                                  |  |  |  |
| 2       | N/C              | Not Used                                                                                                                                                                                |  |  |  |
| 3       | DH               | The gate drive output for the high-side p-channel MOSFET. The p-channel MOSFET is the main switch for buck topology and the synchronous rectifier for the boost topology.               |  |  |  |
| 4       | PWM/PSM          | Logic high = PWM mode, logic low = PSM mode. In PSM mode, synchronous rectification is disabled.                                                                                        |  |  |  |
| 5       | SYNC             | Externally controlled synchronization signal. Logic high to low transition forces the clock synchronization. If not used, the pin must be connected to V <sub>DD</sub> , or logic high. |  |  |  |
| 6       | GND              | Low power controller ground                                                                                                                                                             |  |  |  |
| 7       | V <sub>REF</sub> | 1.3-V reference. Decoupled with 0.1-µF capacitor                                                                                                                                        |  |  |  |
| 8       | FB               | Output voltage feedback connected to the inverting input of an error amplifier.                                                                                                         |  |  |  |
| 9       | COMP             | Error amplifier output for external compensation network.                                                                                                                               |  |  |  |
| 10      | Rosc             | External resistor to determine the switching frequency.                                                                                                                                 |  |  |  |
| 11      | $V_{DD}$         | Input supply voltage for the analog circuit. Input voltage range is 2.7 V to 6 V.                                                                                                       |  |  |  |
| 12      | V <sub>O</sub>   | Direct output voltage sense                                                                                                                                                             |  |  |  |
| 13      | PGND             | Power ground for output drive stage                                                                                                                                                     |  |  |  |
| 14      | DL               | The gate drive output for the low-side n-channel MOSFET. The n-channel MOSFET is the synchronous rectifier for the buck topology and the main switch for the boost topology.            |  |  |  |
| 15      | SD               | Shuts down the IC completely and decreases current consumed by the IC to < 1 $\mu$ A.                                                                                                   |  |  |  |
| 16      | MODE             | Determines the converter topology. Connect to AGND for Buck or V <sub>DD</sub> for Boost.                                                                                               |  |  |  |

Document Number: 70847 S-40701—Rev. C, 19-Apr-04



#### **FUNCTIONAL BLOCK DIAGRAM**



#### **DETAIL OPERATIONAL DESCRIPTION**

#### Start-Up

The UVLO circuit prevents the controller output driver and oscillator circuit from turning on, if the voltage on VDD pin is less than 2.5 V. With typical UVLO hysteresis of 0.1 V, controller is continuously powered on until the V<sub>DD</sub> voltage drops below 2.4 V. This hysteresis prevents the converter from oscillating during the start-up phase and unintentionally locking up the system. Once the V<sub>DD</sub> voltage exceeds the UVLO threshold, and with no other shutdown condition detected, an internal power-on-reset timer is activated while most circuitry, except the output driver, are turned on. After the POR time-out of about 1 ms, the internal soft-start capacitor is allowed to charge. When the soft-start capacitor voltage reaches 0.5 V, the PWM circuit is enabled. Thereafter, the constant current charging the soft-start capacitor will force the converter output voltage to rise gradually without overshooting. To prevent negative undershoot, the synchronous switch is tri-stated until the duty cycle reaches about 10%. See start-up timing diagram. In tri-state, the high-side p-channel MOSFET is turned off by pulling up the gate voltage (DH) to V<sub>S</sub> potential. The low-side n-channel MOSFET is turned off by pulling down the gate voltage (DL) to PGND potential. Note that the Si9166 will always soft start in the PWM mode regardless of the voltage level on the PWM/ $\overline{\text{PSM}}$  pin.

#### **Shutdown**

The Si9166 is designed to conserve battery life by decreasing current consumption of IC during normal operation as well as the shutdown mode. With logic low-level on the SD pin, current consumption of the Si9166 decreases to less than 1  $\mu\text{A}$  by shutting off most of the circuits. The logic high enables the controller and starts up as described in Start-Up section above.

#### **MODE Selection**

The Si9166 can be programmed to operate as Buck or Boost converter. If the MODE pin is connected to AGND, it operates in buck mode. If the MODE pin is connected to  $V_{DD}$ , it operates in boost mode. The DH gate drive output is designed to drive high-side p-channel MOSFET, acting as the main switch in buck topology and the synchronous rectifier in boost topology. The DL gate drive output is designed to drive low-side n-channel MOSFET, acting as the synchronous rectifier in buck topology and the main switch in boost topology.



#### **PWM Mode**

With PWM/PSM mode pin in logic high condition, the Si9166 operates in constant frequency (PWM) mode. As the load and line varies, switching frequency remain constant. switching frequency is programmed by the ROSC value. In the PWM mode, the synchronous drive is always enabled, even when the output current reaches 0 A. Therefore, the converter always operates in continuous conduction mode (CCM) if a synchronous switch is used. In CCM, transfer function of the converter remains almost constant, providing fast transient If the converter operates in discontinuous conduction mode (DCM), overall loop gain decreases and transient response time can be ten times longer than if the converter remain in continuous current mode. This transient response time advantage can significantly decrease the hold-up capacitors needed on the output of dc/dc converter to meet the transient voltage regulation. The PWM/PSM pin is available to dynamically program the controller. If the synchronous rectifier switch is not used, the converter will operate in DCM at light load.

The maximum duty cycle of the Si9166 can reach 100% in buck mode. The duty cycle will continue to increase as the input voltage decreases until it reaches 100%. This allows the system designers to extract the maximum stored energy from the battery. Once the controller delivers 100% duty cycle, the converter operates like a saturated linear regulator. At 100% duty cycle, synchronous rectification is completely turned off. Up to 80% maximum duty cycle at 2-MHz switching frequency, the controller maintains perfect output voltage regulation. If the input voltage drops below the level where the converter requires greater than 80% duty cycle, the controller will deliver 100% duty cycle. This instantaneous jump in duty cycle is due to fixed BBM time, MOSFET delay/rise/fall time, and the internal propagational delays. In order to maintain regulation. controller might fluctuate its duty cycle back and forth from 100% to something lower than 80% while the converter is operating in this input voltage range. If the input voltage drops further, controller will remain on 100%. If the input voltage increases to a point where it's requiring less than 80% duty cycle, synchronous rectification is once again activated.

The maximum duty cycle under boost mode is internally limited to 70% to prevent inductor saturation. If the converter is turned on for 100% duty cycle, inductor never gets a chance to discharge its energy and eventually saturate. In boost mode, synchronous rectifier is always turned on for minimum or greater duration as long as the switch has been turned on. The controller will deliver 0% duty cycle, if the input voltage is greater than the programmed output voltage. Because of signal propagation time and MOSFET delay/rise/fall time, controller will not transition smoothly from minimum controllable duty cycle to 0% duty cycle. For example, controller may decrease its duty cycle from 5% to 0% abruptly, instead of gradual decrease you see from 70% to 5%.

#### **Pulse Skipping Mode**

The gate charge losses produced from the Miller capacitance of MOSFETs are the dominant power dissipation parameter during light load (i.e. < 10 mA). Therefore, less gate switching will improve overall converter efficiency. This is exactly why the Si9166 is designed with pulse skipping mode. If the PWM/PSM pin is connected to logic low level, converter operates in pulse skipping modulation (PSM) mode. During the pulse skipping mode, quiescent current of the controller is decreased to approximately 200 µA, instead of 500 µA during the PWM mode. This is accomplished by turning off most of internal control circuitry and utilizing a simple constant on-time control with feedback comparator. The controller is designed to have a constant on-time and a minimum off-time acting as the feedback comparator blanking time. If the output voltage drops below the desired level, the main switch is first turned on and then off. If the applied on-time is insufficient to provide the desired voltage, the controller will force another on and off sequence, until the desired voltage is accomplished. If the applied on-time forces the output to exceed the desired level, as typically found in the light load condition, the converter stays off. The excess energy is delivered to the output slowly, forcing the converter to skip pulses as needed to maintain regulation. The on-time and off-time are set internally based on inductor used (1.5-μH typical), MODE pin selection and maximum load current. Therefore, with this control method, duty cycle ranging from 0 to near 100% is possible depending on whether buck or boost is chosen. In pulse skipping mode, synchronous rectifier drive is also disabled to further decrease the gate charge loss and increase overall converter efficiency.

#### Reference

The reference voltage for the Si9166 is set at 1.3 V. The reference voltage is internally connected to the non-inverting inputs of the error amplifier. The reference pin requires 0.1- $\mu$ F decoupling capacitor.

#### **Error Amplifier**

The error amplifier gain-bandwidth product and slew rate are critical parameters which determines the transient response of converter. The transient response is function of both small and large signal responses. The small signal response is determined by the feedback compensation network while the large signal is determined by the error amplifier dv/dt and the inductor di/dt slew rate. Besides the inductance value, error amplifier determines the converter response time. In order to minimize the response time, the Si9166 is designed with 2-MHz error amplifier gain-bandwidth product to generate the widest converter bandwidth and 3.5 V/µsec slew rate for ultra-fast large signal response.



#### Oscillator

The oscillator is designed to operate up to 2-MHz minimal. The 2-MHz operating frequency allows the converter to minimize the inductor and capacitor size, improving the power density of the converter. Even with 2-MHz switching frequency, quiescent current is only 500  $\mu A$  with unique power saving circuit design. The switching frequency is easily programmed by attaching resistor to  $R_{OSC}$  pin. See oscillator frequency versus  $R_{OSC}$  curve to select the proper timing values for desired operating frequency. The tolerance on the operating frequency is (20% with 1% tolerance resistor).

#### **Synchronization**

The synchronization to external clock is easily accomplished by connecting the external clock into the SYNC pin. The logic high-to-low transition synchronizes the clock. The external clock frequency must be within 1.2 to 1.5 times the internal clock frequency.

#### **Break-Before-Make Timing**

A proper BBM time is essential in order to prevent shoot-through current and to maintain high efficiency. The

break-before-make time is set internally at 20 to 60 ns @  $V_S = 3.6 \text{ V}$ . The high- and low-side gate drive voltages are monitored and when the gate to source voltage reaches 1.75 V above or below the initial starting voltage, 20 to 60 ns BBM time is set before the other gate drive transitions to its proper state. The maximum and minimum duty cycle is limited by the BBM time. Since the BBM time is fixed, controllable maximum duty cycle will vary depending on the switching frequency.

#### **Output Driver Stage**

The DH pin is designed to drive the high-side p-channel MOSFET, independent of topology. The DL pin is designed to drive the low-side n-channel MOSFET, independent of topology. The driver stage is sized to sink and source peak currents up to 450 mA with  $V_{\rm S} = 3.3$  V. The ringing from the gate drive output trace inductance can produce negative voltage on the DH and DL respect to PGND. The gate drive circuit is capable of withstanding these negative voltages without any functional defects.





Vishay

## **Disclaimer**

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.

Revision: 18-Jul-08

Document Number: 91000 www.vishay.com