August 2007



# LM27964 White LED Driver System with I2C Compatible Brightness Control

## **General Description**

The LM27964 is a charge-pump-based white-LED driver that is ideal for mobile phone display backlighting. The LM27964 can drive up to 6 LEDs in parallel along with multiple keypad LEDs, with a total output current up to 180mA. Regulated internal current sources deliver excellent current matching in all LEDs.

The LED driver current sources are split into two independently controlled groups. The primary group (4 LEDs) can be used to backlight the main phone display and the second group (2 LEDs) can be used to backlight a secondary display. A single Keypad LED driver can power up to 16 keypad LEDs with a current of 5mA each. The LM27964 has an I<sup>2</sup>C compatible interface that allows the user to independently control the brightness on each bank of LEDs.

The LM27964 works off an extended Li-lon input voltage range (2.7V to 5.5V). The device provides excellent efficiency without the use of an inductor by operating the charge pump in a gain of 3/2, or in Pass-Mode. The proper gain for maintaining current regulation is chosen, based on LED forward voltage, so that efficiency is maximized over the input voltage range.

The LM27964 is available in National's small 24-pin Leadless Leadframe Package (LLP-24).

## Features

- 87% Peak LED Drive Efficiency
- 0.2% Current Matching between Current Sinks
- Drives 6 LEDs with up to 30mA per LED in two distinct groups, for backlighting two displays (main LCD and sub LCD)
- Dedicated Keypad LED Driver with up to 80mA of drive current
- Independent Resistor-Programmable Current Settings
- I<sup>2</sup>C Compatible Brightness Control Interface
- Adaptive 1×- 3/2× Charge Pump
- Extended Li-Ion Input: 2.7V to 5.5V
- Small low profile industry standard leadless package, LLP 24 : (4mm x 4mm x 0.8mm)
- LM27964SQ-I LED PWM frequency = 10kHz, LM27964SQ-C LED PWM frequency = 23kHz

### **Applications**

- Mobile Phone Display Lighting
- Mobile Phone Keypad Lighting
- PDAs Backlighting
- General LED Lighting





© 2007 National Semiconductor Corporation 201381

## **Connection Diagram**

LM27964



**Note:** The actual physical placement of the package marking will vary from part to part. The package marking "XX" designates the fab location. "YY" is a NSC internal date code and "ZZ" is Lot Code for die traceability. All three will vary considerably. L27964S (10 kHz.) and 27964-C (23 kHz.) identifies the device (part number, option, etc.).

20138102

## **Pin Descriptions**

| Pin #s Pin Names   24 V <sub>IN</sub> Input volta                   |                  | Pin Descriptions                                                                                                                                            |  |  |  |
|---------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                                     |                  | Input voltage. Input range: 2.7V to 5.5V.                                                                                                                   |  |  |  |
| 23                                                                  | P <sub>OUT</sub> | Charge Pump Output Voltage                                                                                                                                  |  |  |  |
| 19, 22 (C1)<br>20, 21 (C2)                                          | C1, C2           | Flying Capacitor Connections                                                                                                                                |  |  |  |
| 13, 14, 15, 16 D4A, D3A, D2A, D1A LED Drivers - GroupA              |                  | LED Drivers - GroupA                                                                                                                                        |  |  |  |
| 4, 5                                                                | D1B, D2B         | LED Drivers - GroupB                                                                                                                                        |  |  |  |
| 6                                                                   | DKEY             | LED Driver - KEYPAD                                                                                                                                         |  |  |  |
| 17 І <sub>SETA</sub><br>3 І <sub>SETB</sub><br>12 І <sub>SETK</sub> |                  | Placing a resistor ( $R_{SETA}$ ) between this pin and GND sets the full-scale LED current for Group A LEDs. LED Current = 200 × (1.25V ÷ $R_{SETA}$ )      |  |  |  |
|                                                                     |                  | Placing a resistor ( $R_{SETB}$ ) between this pin and GND sets the full-scale LED current for Group B LEDs. LED Current = 200 × (1.25V ÷ $R_{SETB}$ )      |  |  |  |
|                                                                     |                  | Placing a resistor ( $R_{SETK}$ ) between this pin and GND sets the total LED current for the KEYPAD LEDs. Keypad LED Current = 800 × (1.25V ÷ $R_{SETK}$ ) |  |  |  |
| 1                                                                   | SCL              | Serial Clock Pin                                                                                                                                            |  |  |  |
| 2                                                                   | SDIO             | Serial Data Input/Output Pin                                                                                                                                |  |  |  |
| 7                                                                   | VIO              | Serial Bus Voltage Level Pin                                                                                                                                |  |  |  |
| 9, 10, 18, DAP                                                      | GND              | Ground                                                                                                                                                      |  |  |  |
| 8, 11                                                               | NC               | No Connect                                                                                                                                                  |  |  |  |

## **Ordering Information**

| Order Information | Current Source<br>PWM Frequency | Package   | Supplied As             |
|-------------------|---------------------------------|-----------|-------------------------|
| LM27964SQ-I       |                                 | SQA24 LLP | 1000 Units, Tape & Reel |
| LM27964SQX-I      | - 10kHz.                        | SQA24 LLP | 4500 Units, Tape & Reel |
| LM27964SQ-C       | 00111                           | SQA24 LLP | 1000 Units, Tape & Reel |
| LM27964SQX-C      | - 23kHz.                        | SQA24 LLP | 4500 Units, Tape & Reel |

## Absolute Maximum Ratings (Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| V <sub>IN</sub> pin voltage       |                          | -0.3V to 6.0V                      |
|-----------------------------------|--------------------------|------------------------------------|
| SCL, SDIO, VIO pin vo             | ltages0.3V to (          | V <sub>IN</sub> +0.3V) w/ 6.0V max |
| I <sub>Dxx</sub> Pin Voltages     | -0.3V to (V <sub>P</sub> | <sub>OUT</sub> +0.3V) w/ 6.0V max  |
| Continuous Power Diss<br>(Note 3) | sipation                 | Internally Limited                 |
| Junction Temperature              | (T <sub>J-MAX</sub> )    | 150ºC                              |
| Storage Temperature F             | Range                    | -65ºC to +150º C                   |

(Note 4) Maximum Lead Temperature (Soldering) ESD Rating (Note 5) 1.0kV Human Body Model - I<sub>Dxx</sub> Pins: 2.0kV Human Body Model - All other Pins:

## **Operating Rating**

| (Notes 1, 2)                                            |                 |
|---------------------------------------------------------|-----------------|
| Input Voltage Range                                     | 2.7V to 5.5V    |
| LED Voltage Range                                       | 2.0V to 4.0V    |
| Junction Temperature (T <sub>J</sub> ) Range            | -30°C to +100°C |
| Ambient Temperature (T <sub>A</sub> ) Range<br>(Note 6) | -30°C to +85°C  |

## **Thermal Properties**

Juntion-to-Ambient Thermal Resistance ( $\theta_{IA}$ ), SQA24A Package 41.3°C/W

LM27964

(Note 7)

## Electrical Characteristics (Notes 2, 8)

Limits in standard typeface are for T<sub>J</sub> = 25°C, and limits in boldface type apply over the full operating temperature range. Unless otherwise specified:  $V_{IN} = 3.6V$ ;  $V_{DxA} = 0.4V$ ;  $V_{DxB} = 0.4V$ ;  $V_{DKEY} = 0.4V$ ;  $R_{SETA} = R_{SETB} = R_{SETK} = 16.9k\Omega$ ; BankA, BankB, and DKEY = Fullscale Current; ENA, ENB, ENK Bits = "1"; C1=C2=1.0 $\mu$ F,  $C_{IN}=C_{OUT}=2.2\mu$ F; Specifications related to output current(s) and current setting pins (I $_{Dxx}$  and I $_{SETx}$ ) apply to BankA, BankB and DKEY. (Note 9)

| Symbol            | Parameter                                                        | Condition                                                                                                                                        | Min             | Тур               | Max             | Units     |  |
|-------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|-----------------|-----------|--|
|                   |                                                                  | $3.0V \le V_{IN} \le 5.5V$<br>BankA or BankB Full-Scale<br>ENA or ENB = "1", ENK = "0"                                                           | 13.77<br>(-10%) | 15.3              | 16.83<br>(+10%) | mA<br>(%) |  |
|                   | BankA or BankB Enabled                                           | $3.0V \le V_{IN} \le 5.5V$<br>BankA or BankB Half-Scale<br>ENA or ENB = "1", ENK = "0"                                                           |                 | 7.5               |                 | mA        |  |
| I <sub>Dxx</sub>  |                                                                  | $2.7V \le V_{IN} \le 3.0V$<br>BankA or BankB Full-Scale<br>ENA or ENB = "1", ENK = "0"                                                           |                 | 15                |                 | mA        |  |
|                   | Output Current Regulation<br>Keypad Driver Enabled               | $3.0V \le V_{IN} \le 5.5V$<br>DKEY Full-Scale<br>ENA = ENB = "0", ENK = "1"                                                                      | 52.8<br>(-12%)  | 60                | 67.2<br>(+12%)  | mA<br>(%) |  |
|                   |                                                                  | $3.2V \le V_{\rm IN} \le 5.5V$                                                                                                                   |                 | 30                |                 |           |  |
|                   | Output Current Regulation<br>BankA and DKEY Enabled<br>(Note 10) | $R_{SETA} = 8.3 k\Omega$ , $R_{SETK} = 16.9 k\Omega$<br>V <sub>LED</sub> = 3.6V<br>BankA and DKEY Full-Scale<br>ENA = ENK = "1", ENB = "0"       |                 | 0xA<br>60<br>DKEY |                 | mA        |  |
| R <sub>OUT</sub>  | Open-Loop Charge Pump Output                                     | Gain = 3/2                                                                                                                                       |                 | 2.75              |                 | Ω         |  |
|                   | Resistance                                                       | Gain = 1                                                                                                                                         |                 | 1                 |                 | 52        |  |
| V <sub>DxTH</sub> | V <sub>Dxx</sub> 1x to 3/2x Gain Transition<br>Threshold         | $V_{\text{DxA}}$ and/or $V_{\text{DxB}}$ Falling                                                                                                 |                 | 375               |                 | mV        |  |
| V                 | Current Source Headroom Voltage                                  | $I_{Dxx} = 95\% \times I_{Dxx}$ (nom.)<br>( $I_{Dxx}$ (nom) $\approx$ 15mA)<br>BankA and/or BankB Full-Scale<br>Gain = 3/2, ENA and/or ENB = "1" |                 | 180               |                 |           |  |
| V <sub>HR</sub>   | Requirement<br>(Note 11)                                         | $I_{DKEY} = 95\% \times I_{DKEY}$ (nom.)<br>( $I_{DKEY}$ (nom) $\approx$ 60mA)<br>DKEY Full-Scale<br>Gain = 3/2, ENK = "1"                       |                 | 180               |                 | mV        |  |

# LM27964

| Symbol                                      | Parameter                                              | Condition                           | Min                       | Тур  | Max                       | Units        |
|---------------------------------------------|--------------------------------------------------------|-------------------------------------|---------------------------|------|---------------------------|--------------|
| I <sub>Dxx-MATCH</sub>                      | LED Current Matching                                   | (Note 12)                           |                           | 0.2  | 2                         | %            |
| Ι <sub>Q</sub>                              | Quiescent Supply Current                               | Gain = 1.5x, No Load                |                           | 1.3  | 1.7                       | mA           |
| I <sub>SD</sub>                             | Shutdown Supply Current                                | All ENx bits = "0"                  |                           | 3.0  | 5                         | μA           |
| V <sub>SET</sub>                            | I <sub>SET</sub> Pin Voltage                           | $2.7V \le V_{IN} \le 5.5V$          |                           | 1.25 |                           | V            |
| I <sub>DxA-B /</sub><br>I <sub>SETA-B</sub> | Output Current to Current Set Ratio<br>BankA and BankB |                                     |                           | 200  |                           |              |
| I <sub>DKEY</sub> /<br>I <sub>SETK</sub>    | Output Current to Current Set Ratio<br>DKEY            |                                     |                           | 800  |                           |              |
| f <sub>sw</sub>                             | Switching Frequency                                    |                                     | 500                       | 700  | 900                       | kHz          |
| t <sub>START</sub>                          | Start-up Time                                          | P <sub>OUT</sub> = 90% steady state |                           | 250  |                           | μs           |
|                                             | Internal Diode Current PWM                             | LM27964SQ-I                         |                           | 10   |                           |              |
| f<br><sub>PWM</sub>                         | Frequency                                              | LM27964SQ-C                         |                           | 23   |                           | kHz          |
| D.C. Step Diode Current Duty Cycle Step     |                                                        |                                     |                           | 1/16 |                           | Fullsca<br>e |
| I <sup>2</sup> C Compa                      | atible Interface Voltage Specification                 | ns (SCL, SDIO, VIO)                 | •                         |      | 1                         |              |
| V <sub>IO</sub>                             | Serial Bus Voltage Level                               |                                     | 1.8                       |      | V <sub>IN</sub>           | V            |
| V <sub>IL</sub>                             | Input Logic Low "0"                                    | 2.7V ≤ V <sub>IN</sub> ≤ 5.5V       | 0                         |      | 0.27 ×<br>V <sub>IO</sub> | v            |
| V <sub>IH</sub>                             | Input Logic High "1"                                   | 2.7V ≤ V <sub>IN</sub> ≤ 5.5V       | 0.73 ×<br>V <sub>IO</sub> |      | V <sub>IO</sub>           | v            |
| V <sub>OL</sub>                             | Output Logic Low "0"                                   | I <sub>LOAD</sub> = 2mA             |                           |      | 400                       | mV           |
| I <sup>2</sup> C Compa                      | atible Interface Timing Specification                  | s (SCL, SDIO, VIO)(Note 13)         |                           |      | -                         |              |
| t <sub>1</sub>                              | SCL (Clock Period)                                     |                                     | 2.5                       |      |                           | μs           |
| t <sub>2</sub>                              | Data In Setup Time to SCL High                         |                                     | 100                       |      |                           | ns           |
| t <sub>3</sub>                              | Data Out stable After SCL Low                          |                                     | 0                         |      |                           | ns           |
| t <sub>4</sub>                              | SDIO Low Setup Time to SCL Low<br>(Start)              |                                     | 100                       |      |                           | ns           |
| t <sub>5</sub>                              | SDIO High Hold Time After SCL High<br>(Stop)           |                                     | 100                       |      |                           | ns           |



Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

Note 2: All voltages are with respect to the potential at the GND pin.

Note 3: Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at  $T_J = 170^{\circ}C$  (typ.) and disengages at  $T_J = 165^{\circ}C$  (typ.).

Note 4: For detailed soldering specifications and information, please refer to National Semiconductor Application Note 1187: Leadless Leadframe Package (AN-1187).

Note 5: The Human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin. MIL-STD-883 3015.7

**Note 6:** In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $(T_{A-MAX})$  is dependent on the maximum operating junction temperature  $(T_{J-MAX-OP} = 100^{\circ}C)$ , the maximum power dissipation of the device in the application  $(P_{D-MAX})$ , and the junction-to ambient thermal resistance of the part/package in the application  $(\theta_{JA})$ , as given by the following equation:  $T_{A-MAX} = T_{J-MAX-OP} - (\theta_{JA} \times P_{D-MAX})$ .

**Note 7:** Junction-to-ambient thermal resistance is highly dependent on application and board layout. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. For more information, please refer to National Semiconductor Application Note 1187: Leadless Leadframe Package (AN-1187).

Note 8: Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm. Note 9: C<sub>IN</sub>, C<sub>POUT</sub>, C<sub>1</sub>, and C<sub>2</sub>: Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics

**Note 10:** The maximum total output current for the LM27964 should be limited to 180mA. The total output current can be split among any of the three banks ( $I_{DxA} = I_{DxB} = 30$ mA Max.,  $I_{DKEY} = 80$ mA Max.). Under maximum output current conditions, special attention must be given to input voltage and LED forward voltage to ensure proper current regulation. See the Maximum Output Current section of the datasheet for more information.

Note 11: For each  $I_{Dxx}$  output pin, headroom voltage is the voltage across the internal current sink connected to that pin. For Group A and B outputs,  $V_{HR} = V_{OUT} - V_{Dxx}$ . If headroom voltage requirement is not met, LED current regulation will be compromised.

Note 12: For the two groups of outputs on a part (BankA and BankB), the following are determined: the maximum output current in the group (MAX), the minimum output current in the group (MIN), and the average output current of the group (AVG). For each group, two matching numbers are calculated: (MAX-AVG)/AVG and (AVG-MIN)/AVG. The largest number of the two (worst case) is considered the matching figure for the bank. The matching figure for a given part is considered to be the highest matching figure of the two banks. The typical specification provided is the most likely norm of the matching figure for all parts.

Note 13: SCL and SDIO should be glitch-free in order for proper brightness control to be realized.

## **Block Diagram**





20138117





BankA/BankB Diode Current vs Brightness Register Code



Charge Pump Output Voltage vs Input Voltage



20138123

**Diode Current vs Input Voltage** 



BankA Diode Current vs BankA Headroom Voltage







#### Keypad Driver Current vs. Brightness Register Code



Keypad Driver Current vs Keypad R<sub>SET</sub> Resistance



Keypad Driver Current vs Input Voltage





## **Circuit Description**

#### OVERVIEW

The LM27964 is a white LED driver system based upon an adaptive  $1.5 \times /1 \times$  CMOS charge pump capable of supplying up to 180mA of total output current. With three separately controlled banks of constant current sinks, the LM27964 is an ideal solution for platforms requiring a single white LED driver for main and sub displays, as well as other general purpose lighting needs. The tightly matched current sinks ensure uniform brightness from the LEDs across the entire small-format display.

Each LED is configured in a common anode configuration, with the peak drive current being programmed through the use of external  $R_{SETx}$  resistors. An I<sup>2</sup>C compatible interface is used to enable and vary the brightness within the individual current sink banks. For BankA and BankB, 16 levels of PWM brightness control are available, while 4 analog levels are present for the DKEY driver.

#### **CIRCUIT COMPONENTS**

#### **Charge Pump**

The input to the 1.5x/1x charge pump is connected to the  $V_{IN}$  pin, and the regulated output of the charge pump is connected to the  $V_{OUT}$  pin. The recommended input voltage range of the LM27964 is 3.0V to 5.5V. The device's regulated charge pump has both open loop and closed loop modes of operation. When the device is in open loop, the voltage at  $V_{OUT}$  is equal to the gain times the voltage at the input. When the device is in closed loop, the voltage at  $V_{OUT}$  is regulated to 4.6V (typ.). The charge pump gain transitions are actively selected to maintain regulation based on LED forward voltage and load requirements. This allows the charge pump to stay in the most efficient gain (1x) over as much of the input voltage range as possible, reducing the power consumed from the battery.

#### **LED Forward Voltage Monitoring**

The LM27964 has the ability to switch converter gains (1x or 3/2x) based on the forward voltage of the LED load. This ability to switch gains maximizes efficiency for a given load. Forward voltage monitoring occurs on all diode pins within BankA and BankB (DKEY is not monitored). At higher input voltages, the LM27964 will operate in pass mode, allowing the POUT voltage to track the input voltage. As the input voltage drops, the voltage on the DXX pins will also drop ( $V_{DXX} = V_{POUT} - V_{LEDx}$ ). Once any of the active Dxx pins reaches a voltage approximately equal to 375mV, the charge pump will then switch to the gain of 3/2. This switchover ensures that the current through the LEDs never becomes pinched off due to a lack of headroom on the current sources.

Only active Dxx pins will be monitored. For example, if only BankA is enabled, the LEDs in BankB will not affect the gain transition point. If both banks are enabled, all diodes will be monitored, and the gain transition will be based upon the diode with the highest forward voltage. The DKEY pin is not monitored as it is intended to be for keypad LEDs. Keypad LEDs generally require lower current, resulting in lower forward voltage compared to the BankA and BankB LEDs that have higher currents. In the event that only the DKEY driver is enabled without either BankA or BankB, the charge pump will default to 3/2 mode to ensure the DKEY driver has enough headroom.

It is not recommended that any of the BankA or BankB drivers be left disconnected if either bank will be used in the applica-

www.national.com

8

tion. If Dxx pin/s are left unconnected, the LM27964 will default to the gain of 3/2. If the BankA or BankB drivers are not going to be used in the application, leaving the Dxx pins is acceptable as long as the ENx bit in the general purpose register is set to "0".

#### I<sup>2</sup>C Compatible Interface

#### DATA VALIDITY

The data on SDIO line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when CLK is LOW.



FIGURE 1. Data Validity Diagram

A pull-up resistor between VIO and SDIO must be greater than [(VIO-V<sub>OL</sub>)/2mA] to meet the V<sub>OL</sub> requirement on SDIO. Using a larger pull-up resistor results in lower switching current with slower edges, while using a smaller pull-up results in higher switching currents with faster edges.

#### START AND STOP CONDITIONS

START and STOP conditions classify the beginning and the end of the I<sup>2</sup>C session. A START condition is defined as SDIO signal transitioning from HIGH to LOW while SCL line is HIGH. A STOP condition is defined as the SDIO transitioning from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP conditions. The I<sup>2</sup>C bus is considered to be busy after a START condition and free after a STOP condition. During data transmission, the I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise. The data on SDIO line must be stable during the HIGH period of the clock signal (SCL). In other words, the state of the data line can only be changed when CLK is LOW.



FIGURE 2. Start and Stop Conditions

#### TRANSFERING DATA

Every byte put on the SDIO line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The master releases the SDIO line (HIGH) during the acknowledge clock pulse. The LM27964 pulls down the SDIO line during the 9th clock pulse, signifying an acknowledge. The LM27964 generates an acknowledge after each byte has been received. After the START condition, the I<sup>2</sup>C master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LM27964 address is 36h. For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.





id = chip address, 36h for LM27964

MSB

#### I<sup>2</sup>C COMPATIBLE CHIP ADDRESS

The chip address for LM27964 is 0110110, or 36h.

| _ | MSB          |              |                          |              |              |              |              | LSB         |
|---|--------------|--------------|--------------------------|--------------|--------------|--------------|--------------|-------------|
|   | ADR6<br>bit7 | ADR5<br>bit6 | ADR4<br>bit5             | ADR3<br>bit4 | ADR2<br>bit3 | ADR1<br>bit2 | ADR0<br>bit1 | R/W<br>bit0 |
|   | 0            | 1            | 1                        | 0            | 1            | 1            | 0            |             |
|   | •            |              | I <sup>2</sup> C Slave / | Address (cł  | nip address  | s) ———       |              |             |
|   |              |              |                          |              |              |              |              | 20138109    |

#### FIGURE 4. Chip Address

#### **INTERNAL REGISTERS OF LM27964**

| Register           | Internal Hex<br>Address | Power On Value |
|--------------------|-------------------------|----------------|
| General Purpose    | 10h                     | 0000 0000      |
| Register           |                         |                |
| Bank A and Bank    | A0h                     | 0000 0000      |
| B Birghtness       |                         |                |
| Control Register   |                         |                |
| KEYPAD             | B0h                     | 0000 0000      |
| Brightness Control |                         |                |

| MSB |  |
|-----|--|
|-----|--|

| MSB       |            |            |           |           |             |             | LSB         |
|-----------|------------|------------|-----------|-----------|-------------|-------------|-------------|
| 0<br>bit7 | R1<br>bit6 | R0<br>bit5 | 0<br>bit4 | 0<br>bit3 | ENK<br>bit2 | ENB<br>bit1 | ENA<br>bit0 |
|           |            |            |           |           |             |             | 00100100    |

20138108

#### FIGURE 5. General Purpose Register Description Internal Hex Address: 10h

Note: ENA: Enables DxA LED drivers (Main Display) ENB: Enables DxB LED drivers (Sub Display) ENK: Enables Keypad Driver

DxA Drivers Enabled

| 0<br>bit7 | 0<br>bit6 | 0<br>bit5 | 0<br>bit4 | 0<br>bit3 | ENK<br>bit2 | ENB<br>bit1 | ENA<br>bit0 |
|-----------|-----------|-----------|-----------|-----------|-------------|-------------|-------------|
| 0         | 0         | 0         | 0         | 0         | 0           | 0           | 1           |
|           |           |           |           |           |             |             | 20138107    |

#### FIGURE 6. General Purpose Register Example



#### FIGURE 7. Brightness Control Register Description Internal Hex Address: A0h

Note: DxA3-DxA0: Register Sets Current Level Supplied to DxA LED drivers

DxB3-DxB0: Register Sets Current Level Supplied to DxB LED drivers

Full-Scale Current set externally by the following equation:

I<sub>Dxx</sub> = 200 × 1.25V / R<sub>SETx</sub> Brightness Level Segments = 1/16th of Fullscale LSB



FIGURE 8. Brightness Control Register Example



FIGURE 9. Internal Hex Address: B0h

Note: DKEY1-DKEY0: Sets Brightness for DKEY pin (KEYPAD Driver). 11=Fullscale

Bit7 to Bit 2: Not Used

Full-Scale Current set externally by the following equation:

I<sub>DKEY</sub> = 800 × 1.25V / R<sub>SETx</sub>

Brightness Level are= 100% (Fullscale), 70%, 40%, 20%

## **Application Information**

#### SETTING LED CURRENT

The current through the LEDs connected to DxA, DxB and DKEY can be set to a desired level simply by connecting an appropriately sized resistor ( $R_{SETx}$ ) between the  $I_{SETx}$  pin of the LM27964 and GND. The DxA and DxB LED currents are proportional to the current that flows out of the  $I_{SETA}$  and  $I_{SETB}$  pins and are a factor of 200 times greater than the  $I_{SETA}$ , and  $I_{SETB}$  pins and are a factor of 200 times greater than the  $I_{SETA}$ , and that flows out of the  $I_{SETA}$  currents. The DKEY current is proportional to the current that flows out of the  $I_{SETK}$  current. The feedback loops of the internal amplifiers set the voltage of the  $I_{SETx}$  pins to 1.25V (typ.). Separate  $R_{SETx}$  resistor should be used on each  $I_{SETx}$  pin. The statements above are simplified in the equations below:

$$\begin{split} I_{DxA/B} &= 200 \times (V_{ISET} / R_{SETA/B}) \\ R_{SETA/B} &= 200 \times (1.25V / I_{DxA/B}) \\ I_{DKEY} &= 800 \times (V_{ISET} / R_{SETK}) \\ R_{SETK} &= 800 \times (1.25V / I_{DKEY}) \end{split}$$

Once the desired  $R_{SETx}$  values have been chosen, the LM27964 has the ability to internally dim the LEDs by Pulse Width Modulating (PWM) the current. The PWM duty cycle is set through the I<sup>2</sup>C compatible interface. LEDs connected to BankA and BankB current sinks (DxA and DxB) can be dimmed to 16 different levels/duty-cycles (1/16th of full-scale to full-scale). The internal PWM frequency for BankA and

BankB is a fixed 10kHz (LM27964SQ-I) or 23kHz (LM27964SQ-C) depending on the option.

The DKEY current sink uses an analog current scaling method to control LED brightness. The brightness levels are 100% (Fullscale), 70%, 40%, and 20%. When connecting multiple LEDs in parallel to the DKEY current sink, it is recommended that ballast resistors be placed in series with the LEDs. The ballast resistors help reduce the affect of LED forward voltage mismatch, and help equalize the diode currents. Ballast resistor values must be carefully chosen to ensure that the current source headroom voltage is sufficient to supply the desired current.

Please refer to the I<sup>2</sup>C Compatible Interface section of this datasheet for detailed instructions on how to adjust the brightness control registers.

# MAXIMUM OUTPUT CURRENT, MAXIMUM LED VOLTAGE, MINIMUM INPUT VOLTAGE

The LM27964 can drive 4 LEDs at 30mA each (BankA) and 12 keypad LEDs at 5mA each (60mA total at DKEY) from an input voltage as low as 3.2V, so long as the LEDs have a forward voltage of 3.6V or less (room temperature).

The statement above is a simple example of the LED drive capabilities of the LM27964. The statement contains the key application parameters that are required to validate an LED-drive design using the LM27964: LED current ( $I_{LEDx}$ ), number of active LEDs ( $N_x$ ), LED forward voltage ( $V_{LED}$ ), and minimum input voltage ( $V_{IN-MIN}$ ).

The equation below can be used to estimate the maximum output current capability of the LM27964:

$$\begin{split} I_{\text{LED}_{MAX}} &= \left[ (1.5 \text{ x } V_{\text{IN}}) - V_{\text{LED}} - (I_{\text{ADDITIONAL}} \times R_{\text{OUT}}) \right] / \\ & \left[ (N_{\text{x}} \text{ x } R_{\text{OUT}}) + k_{\text{HRx}} \right] (\text{eq. 1}) \\ I_{\text{LED}_{MAX}} &= \left[ (1.5 \text{ x } V_{\text{IN}}) - V_{\text{LED}} - (I_{\text{ADDITIONAL}} \times 2.75\Omega) \right] / \\ & \left[ (N_{\text{x}} \text{ x } 2.75\Omega) + k_{\text{HRx}} \right] \end{split}$$

I<sub>ADDITIONAL</sub> is the additional current that could be delivered to the other LED banks.

**R**<sub>OUT</sub> – Output resistance. This parameter models the internal losses of the charge pump that result in voltage droop at the pump output P<sub>OUT</sub>. Since the magnitude of the voltage droop is proportional to the total output current of the charge pump, the loss parameter is modeled as a resistance. The output resistance of the LM27964 is typically 2.75 $\Omega$  (V<sub>IN</sub> = 3.6V, T<sub>A</sub> = 25°C). In equation form:

$$V_{POUT} = (1.5 \times V_{IN}) - [(N_A \times I_{LEDA} + N_B \times I_{LEDB} + N_K \times I_{LEDK}) \times R_{OUT}] \quad (eq. 2)$$

 $\mathbf{k}_{HR}$  – Headroom constant. This parameter models the minimum voltage required to be present across the current sources for them to regulate properly. This minimum voltage is proportional to the programmed LED current, so the constant has units of mV/mA. The typical  $\mathbf{k}_{HR}$  of the LM27964 is 12mV/mA. In equation form:

$$(V_{POUT} - V_{LEDx}) > k_{HRx} \times I_{LEDx} \qquad (eq. \ 3)$$
   
 **Typical Headroom Constant Values**   
  $k_{HRA} = 12 \text{mV/mA}$    
  $k_{HRB} = 12 \text{ mV/mA}$    
  $k_{HRK} = 3 \text{ mV/mA}$ 

The "I<sub>LED-MAX</sub>" equation (eq. 1) is obtained from combining the  $R_{OUT}$  equation (eq. 2) with the  $k_{HRx}$  equation (eq. 3) and solving for I<sub>LEDx</sub>. Maximum LED current is highly dependent on minimum input voltage and LED forward voltage. Output current capability can be increased by raising the minimum input voltage of the application, or by selecting an LED with a lower

forward voltage. Excessive power dissipation may also limit output current capability of an application.

#### **Total Output Current Capability**

The maximum output current that can be drawn from the LM27964 is 180mA. Each driver bank has a maximum allotted current per Dxx sink that must not be exceeded.

| DRIVER TYPE | MAXIMUM Dxx CURRENT |
|-------------|---------------------|
| DxA         | 30mA per DxA Pin    |
| DxB         | 30mA per DxB Pin    |
| DKEY        | 80mA                |

The 180mA load can be distributed in many different configurations. Special care must be taken when running the LM27964 at the maximum output current to ensure proper functionality.

#### PARALLEL CONNECTED OUTPUTS

Outputs D1A-4A or D1B-D2B may be connected together to drive one or two LEDs at higher currents. In such a configuration, all four parallel current sinks (BankA) of equal value can drive a single LED. The LED current programmed for BankA should be chosen so that the current through each of the outputs is programmed to 25% of the total desired LED current. For example, if 60mA is the desired drive current for a single LED,  $R_{SETA}$  should be selected such that the current through each of the current sink inputs is 15mA. Similarly, if two LEDs are to be driven by pairing up the D1A-4A inputs (i.e D1A-2A, D3A-4A),  $R_{SETA}$  should be selected such that the current through each current sink input is 50% of the desired LED current. The same RSETx selection guidelines apply to BankB diodes.

Connecting the outputs in parallel does not affect internal operation of the LM27964 and has no impact on the Electrical Characteristics and limits previously presented. The available diode output current, maximum diode voltage, and all other specifications provided in the Electrical Characteristics table apply to this parallel output configuration, just as they do to the standard 4-LED application circuit.

Both BankA and BankB utilize LED forward voltage sensing circuitry on each Dxx pin to optimize the charge-pump gain for maximum efficiency. Due to the nature of the sensing circuitry, it is not recommended to leave any of the DxA or DxB pins unused if either diode bank is going to be used during normal operation. Leaving DxA and/or DxB pins unconnected will force the charge-pump into 3/2× mode over the entire  $V_{\text{IN}}$  range negating any efficiency gain that could be achieve by switching to 1× mode at higher input voltages.

Care must be taken when selecting the proper  $R_{\text{SETx}}$  value. The current on any Dxx pin must not exceed the maximum current rating for any given current sink pin.

#### POWER EFFICIENCY

Efficiency of LED drivers is commonly taken to be the ratio of power consumed by the LEDs ( $P_{LED}$ ) to the power drawn at the input of the part ( $P_{IN}$ ). With a 1.5x/1x charge pump, the input current is equal to the charge pump gain times the output current (total LED current). The efficiency of the LM27964 can be predicted as follows:

$$\begin{split} P_{LEDTOTAL} &= (V_{LEDA} \times N_A \times I_{LEDA}) + \\ (V_{LEDB} \times N_B \times I_{LEDB}) + (V_{LEDK} \times N_K \times I_{LEDK}) \\ P_{IN} &= V_{IN} \times I_{IN} \\ P_{IN} &= V_{IN} \times (GAIN \times I_{LEDTOTAL} + I_Q) \\ &= (P_{LEDTOTAL} \div P_{IN}) \end{split}$$

It is also worth noting that efficiency as defined here is in part dependent on LED voltage. Variation in LED voltage does not affect power consumed by the circuit and typically does not relate to the brightness of the LED. For an advanced analysis, it is recommended that power consumed by the circuit ( $V_{IN} \times I_{IN}$ ) be evaluated rather than power efficiency.

#### POWER DISSIPATION

The power dissipation (P<sub>DISS</sub>) and junction temperature (T<sub>J</sub>) can be approximated with the equations below. P<sub>IN</sub> is the power generated by the 1.5x/1x charge pump, P<sub>LED</sub> is the power consumed by the LEDs, T<sub>A</sub> is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance for the LLP-24 package. V<sub>IN</sub> is the input voltage to the LM27964, V<sub>LED</sub> is the nominal LED forward voltage, N is the number of LEDs and I<sub>LED</sub> is the programmed LED current.

$$\begin{split} P_{\text{DISS}} &= P_{\text{IN}} - P_{\text{LEDA}} - P_{\text{LEDB}} - P_{\text{LEDK}} \\ P_{\text{DISS}} &= (\text{GAIN} \times V_{\text{IN}} \times I_{\text{LEDA} + \text{LEDB} + \text{LEDK}}) - (V_{\text{LEDA}} \times N_{\text{A}} \times I_{\text{LEDA}}) - (V_{\text{LEDA}} \times N_{\text{B}} \times I_{\text{LEDA}}) - (V_{\text{LEDK}} \times N_{\text{K}} \times I_{\text{LEDK}}) \\ &= (V_{\text{LEDB}} \times N_{\text{B}} \times I_{\text{LEDB}}) - (V_{\text{LEDK}} \times N_{\text{K}} \times I_{\text{LEDK}}) \\ &= T_{\text{J}} = T_{\text{A}} + (P_{\text{DISS}} \times \theta_{\text{JA}}) \end{split}$$

The junction temperature rating takes precedence over the ambient temperature rating. The LM27964 may be operated outside the ambient temperature rating, so long as the junction temperature of the device does not exceed the maximum operating rating of 100°C. The maximum ambient temperature rating must be derated in applications where high power dissipation and/or poor thermal resistance causes the junction temperature to exceed 100°C.

#### THERMAL PROTECTION

Internal thermal protection circuitry disables the LM27964 when the junction temperature exceeds 170°C (typ.). This feature protects the device from being damaged by high die temperatures that might otherwise result from excessive power dissipation. The device will recover and operate normally when the junction temperature falls below 165°C (typ.). It is important that the board layout provide good thermal conduction to keep the junction temperature within the specified operating ratings.

#### CAPACITOR SELECTION

The LM27964 requires 4 external capacitors for proper operation (C<sub>1</sub> = C<sub>2</sub> = 1µF, C<sub>IN</sub> = C<sub>OUT</sub> = 2.2µF). Surface-mount multi-layer ceramic capacitors are recommended. These capacitors are small, inexpensive and have very low equivalent series resistance (ESR <20m $\Omega$  typ.). Tantalum capacitors, OS-CON capacitors, and aluminum electrolytic capacitors are not recommended for use with the LM27964 due to their high ESR, as compared to ceramic capacitors.

For most applications, ceramic capacitors with X7R or X5R temperature characteristic are preferred for use with the LM27964. These capacitors have tight capacitance tolerance (as good as  $\pm 10\%$ ) and hold their value over temperature (X7R:  $\pm 15\%$  over -55°C to 125°C; X5R:  $\pm 15\%$  over -55°C to 85°C).

Capacitors with Y5V or Z5U temperature characteristic are generally not recommended for use with the LM27964. Capacitors with these temperature characteristics typically have wide capacitance tolerance (+80%, -20%) and vary significantly over temperature (Y5V: +22%, -82% over -30°C to +85°C range; Z5U: +22%, -56% over +10°C to +85°C range). Under some conditions, a nominal 1 $\mu$ F Y5V or Z5U capacitor could have a capacitance of only 0.1 $\mu$ F. Such detrimental deviation is likely to cause Y5V and Z5U capacitors to fail to

meet the minimum capacitance requirements of the LM27964.

The minimum voltage rating acceptable for all capacitors is 6.3V. The recommended voltage rating of the output capacitor is 10V to account for DC bias capacitance losses.

#### PCB LAYOUT CONSIDERATIONS

The LLP is a leadframe based Chip Scale Package (CSP) with very good thermal properties. This package has an exposed DAP (die attach pad) at the center of the package

measuring 2.6mm x 2.5mm. The main advantage of this exposed DAP is to offer lower thermal resistance when it is soldered to the thermal land on the PCB. For PCB layout, National highly recommends a 1:1 ratio between the package and the PCB thermal land. To further enhance thermal conductivity, the PCB thermal land may include vias to a ground plane. For more detailed instructions on mounting LLP packages, please refer to National Semiconductor Application Note AN-1187.



## **Notes**

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY BIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor National Semiconductor Europe Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959

**Customer Support Center** Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com

National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560