## FEATURES

10-bit dual transmit DAC
125 MSPS update rate
Excellent SFDR to Nyquist @ 5 MHz output: $\mathbf{7 5}$ dBc
Excellent gain and offset matching: 0.1\%
Fully independent or single resistor gain control
Dual port or interleaved data
On-chip 1.2 V reference
Single 5 V or 3.3 V supply operation
Power dissipation: 380 mW @ 5 V
Power-down mode: 50 mW @ 5 V
48-lead LQFP

## APPLICATIONS

## Communications

Base stations
Digital synthesis
Quadrature modulation

## GENERAL DESCRIPTION

The AD9763 is a dual port, high speed, 2-channel, 10-bit CMOS DAC. It integrates two high quality $10-$ bit TxDAC+ cores, a voltage reference, and digital interface circuitry into a small 48 -lead LQFP. The AD9763 offers exceptional ac and dc performance and supports update rates up to 125 MSPS.

The AD9763 is optimized for processing I and Q data in communications applications. The digital interface consists of two double-buffered latches as well as control logic. Separate write inputs allow data to be written to the two DAC ports, independent of one another. Separate clocks control the update rate of the DACs.
A mode control pin allows the AD9763 to interface to two separate data ports, or to a single interleaved high speed data port. In interleaving mode, the input data stream is demuxed into its original I and Q data and then latched. The I and Q data are then converted by the two DACs and updated at half the input data rate.
The GAINCTRL pin allows two modes for setting the full-scale current (Ioutrs) of the two DACs. Ioutrs for each DAC can be set independently using two external resistors, or Ioutfs for both DACs can be set by using a single external resistor (see the Gain Control Mode section for important date code information on this feature).

The DACs utilize a segmented current source architecture combined with a proprietary switching technique to reduce glitch energy and to maximize dynamic accuracy. Each DAC

## Rev. D

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.461.3113
©2006 Analog Devices, Inc. All rights reserved.

## TABLE OF CONTENTS

Features ..... 1
Applications. .....  1
Functional Block Diagram ..... 1
General Description .....  1
Product Highlights ..... 1
Revision History ..... 2
Specifications ..... 3
DC Specifications ..... 3
Dynamic Specifications .....  4
Digital Specifications ..... 5
Absolute Maximum Ratings ..... 6
Thermal Resistance ..... 6
ESD Caution ..... 6
Pin Configuration and Function Descriptions ..... 7
Typical Performance Characteristics ..... 8
Terminology ..... 11
Theory of Operation ..... 12
Functional Description ..... 12
Reference Operation ..... 13
Gain Control Mode ..... 13
Reference Control Amplifier ..... 13
DAC Transfer Function ..... 13
REVISION HISTORY
9/06-Rev. C to Rev. D
Updated Format Universal
Renumbered Figures ..... Universal
Changes to Specifications Section ..... 3
Changes to Applications Section ..... 21
Updated Outline Dimensions ..... 32
Changes to Ordering Guide ..... 32
Analog Outputs ..... 14
Digital Inputs ..... 15
DAC Timing. ..... 15
Input Clock and Data Timing Relationship ..... 17
Sleep Mode Operation ..... 17
Power Dissipation ..... 17
DAC Output Configurations ..... 18
Differential Coupling Using a Transformer ..... 18
Differential Coupling Using an Op Amp ..... 18
Single-Ended, Unbuffered Voltage Output. ..... 19
Single-Ended, Buffered Voltage Output ..... 19
Power and Grounding Considerations, Power Supply Rejection ..... 19
Applications ..... 21
Using the AD9763 for Quadrature Amplitude Modulation (QAM) ..... 21
CDMA ..... 22
Evaluation Board ..... 23
General Description ..... 23
Outline Dimensions ..... 29
Ordering Guide ..... 29
10/01—Rev. B to Rev. C
Changes to Figure 29 ..... 21
2/00—Rev. A to Rev. B

12/99—Rev. 0 to Rev. A

## SPECIFICATIONS

DC SPECIFICATIONS
$\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}, \mathrm{AVDD}=3.3 \mathrm{~V}$ or $5 \mathrm{~V}, \mathrm{DVDD}=3.3 \mathrm{~V}$ or 5 V , Ioutfs $=20 \mathrm{~mA}$, unless otherwise noted.
Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION |  | 10 |  |  | Bits |
| DC ACCURACY <br> Integral Linearity Error (INL) <br> Differential Linearity Error (DNL) | Measured at louta, driving a virtual ground | $\begin{aligned} & -1 \\ & -0.5 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.07 \end{aligned}$ | $\begin{aligned} & +1 \\ & +0.5 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| ANALOG OUTPUT <br> Offset Error <br> Gain Error <br> Gain Match <br> Full-Scale Output Current ${ }^{1}$ Output Compliance Range Output Resistance Output Capacitance | Without internal reference With internal reference | $\begin{aligned} & -0.02 \\ & -2 \\ & -5 \\ & -1.6 \\ & -0.14 \\ & +2.0 \\ & -1.0 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 1 \\ & \pm 0.1 \\ & \\ & \\ & 100 \\ & 5 \end{aligned}$ | $\begin{aligned} & +0.02 \\ & +2 \\ & +5 \\ & +1.6 \\ & +0.14 \\ & +20.0 \\ & +1.25 \end{aligned}$ | \% of FSR <br> \% of FSR <br> \% of FSR <br> \% of FSR <br> dB <br> mA <br> V <br> k $\Omega$ <br> pF |
| REFERENCE OUTPUT <br> Reference Voltage <br> Reference Output Current ${ }^{2}$ |  | 1.14 | $\begin{aligned} & 1.20 \\ & 100 \end{aligned}$ | 1.26 | $\begin{aligned} & \text { V } \\ & \text { nA } \end{aligned}$ |
| REFERENCE INPUT <br> Input Compliance Range Reference Input Resistance Small Signal Bandwidth |  | 0.1 | $\begin{aligned} & 1 \\ & 0.5 \end{aligned}$ | 1.25 | V <br> $\mathrm{M} \Omega$ <br> MHz |
| TEMPERATURE COEFFICIENTS <br> Offset Drift <br> Gain Drift <br> Reference Voltage Drift | Without internal reference With internal reference |  | $\begin{aligned} & 0 \\ & \pm 50 \\ & \pm 100 \\ & \pm 50 \end{aligned}$ |  | ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ <br> ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ <br> ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| POWER SUPPLY <br> Supply Voltages <br> AVDD <br> DVDD <br> Analog Supply Current (IAvod) <br> Digital Supply Current (Iovod) <br> Supply Current Sleep Mode (IAvod) <br> Power Dissipation ( 5 V , loutss $=20 \mathrm{~mA}$ ) <br> Power Supply Rejection Ratio AVDD DVDD | $\begin{aligned} & \mathrm{f}_{\mathrm{CLK}}=25 \mathrm{MSPS} ; \mathrm{f} \text { fut }=1.0 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{CLK}}=100 \mathrm{MSPS} ; \mathrm{f}_{\text {out }}=1.0 \mathrm{MHz} \end{aligned}$ $\begin{aligned} & \mathrm{f}_{\text {CLK }}=25 \mathrm{MSPS} ; \text { fout }=1.0 \mathrm{MHz} \\ & \mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS} ; \text { foUT }=1.0 \mathrm{MHz} \end{aligned}$ <br> Measured as unbuffered voltage output, with loutfs $=20 \mathrm{~mA}, 50 \Omega$ RLoAd at louta and loutв, $\mathrm{f}_{\text {скк }}=100 \mathrm{MSPS}$, fout $=40 \mathrm{MHz}$ $\pm 10 \%$ power supply variation | 3 <br> 2.7 $\begin{aligned} & -0.4 \\ & -0.025 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 71 \\ & 5 \\ & \\ & 8 \\ & 380 \\ & 420 \\ & 450 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & 75 \\ & 7 \\ & 15 \\ & 12.0 \\ & 410 \\ & 450 \\ & \\ & \\ & +0.4 \\ & +0.025 \end{aligned}$ | V <br> V <br> mA <br> mA <br> mA <br> mA <br> mW <br> mW <br> mW <br> \% of FSR/V <br> \% of FSR/V |
| OPERATING RANGE |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

[^0]
## AD9763

## DYNAMIC SPECIFICATIONS

$\mathrm{T}_{\mathrm{min}}$ to $\mathrm{T}_{\mathrm{MAx}}, \mathrm{AVDD}=3.3 \mathrm{~V}$ or $5 \mathrm{~V}, \mathrm{DVDD}=3.3 \mathrm{~V}$ or 5 V , Ioutfs $=20 \mathrm{~mA}$, differential transformer coupled output, $50 \Omega$ doubly terminated, unless otherwise noted.
Table 2.

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |  |
| Maximum Output Update Rate ( $\mathrm{f}_{\text {CK }}$ ) | 125 |  |  | MSPS |
| Output Settling Time ( $\mathrm{tsT}_{\text {T }}$ ( (to 0.1\%) ${ }^{1}$ |  | 35 |  | ns |
| Output Propagation Delay (tpd) |  | 1 |  | ns |
| Glitch Impulse |  | 5 |  | pV -s |
| Output Rise Time (10\% to 90\%) ${ }^{1}$ |  | 2.5 |  | ns |
| Output Fall Time (90\% to 10\%) ${ }^{1}$ |  | 2.5 |  | ns |
| Output Noise |  |  |  |  |
| loutrs $=20 \mathrm{~mA}$ |  | 50 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| loutes $=2 \mathrm{~mA}$ |  | 30 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| AC LINEARITY |  |  |  |  |
| Spurious-Free Dynamic Range to Nyquist |  |  |  |  |
| $\mathrm{f}_{\text {cLK }}=100 \mathrm{MSPS}$; fout $=1.00 \mathrm{MHz}$ |  |  |  |  |
| 0 dBFS Output | 69 | 78 |  | dBc |
| -6 dBFS Output |  | 74 |  | dBc |
| -12 dBFS Output |  | 69 |  | dBc |
| -18 dBFS Output |  | 61 |  | dBc |
| $\mathrm{fcLk}^{\text {= }}$ 6 $65 \mathrm{MSPS} ;$ fout $=1.00 \mathrm{MHz}$ |  | 79 |  | dBc |
| $\mathrm{fcLK}^{\text {= }}$ 65 MSPS; fout $=2.51 \mathrm{MHz}$ |  | 78 |  | dBc |
| $\mathrm{f}_{\text {CLK }}=65 \mathrm{MSPS} ;$ fout $=5.02 \mathrm{MHz}$ |  | 75 |  | dBC |
| $\mathrm{f}_{\text {cLK }}=65 \mathrm{MSPS} ; \mathrm{f}_{\text {out }}=14.02 \mathrm{MHz}$ |  | 66 |  | dBC |
| $\mathrm{fcLk}=65 \mathrm{MSPS} ;$ fout $=25 \mathrm{MHz}$ |  | 55 |  | dBC |
| $\mathrm{f}_{\text {CLK }}=125 \mathrm{MSPS} ; \mathrm{fout}^{\text {a }}$ 25 MHz |  | 67 |  | dBC |
| $\mathrm{f}_{\text {CLK }}=125 \mathrm{MSPS} ; \mathrm{fout}=40 \mathrm{MHz}$ |  | 60 |  | dBC |
| Spurious-Free Dynamic Range Within a Window |  |  |  |  |
| $\mathrm{fcLk}=100 \mathrm{MSPS} ; \mathrm{fout}=1.00 \mathrm{MHz} ; 2 \mathrm{MHz}$ Span | 78 | 85 |  | dBc |
| $\mathrm{fcLk}=50 \mathrm{MSPS} ; \mathrm{fout}=5.02 \mathrm{MHz} ; 10 \mathrm{MHz}$ Span |  | 80 |  | dBC |
| $\mathrm{f}_{\text {cLK }}=65 \mathrm{MSPS} ; \mathrm{fout}=5.03 \mathrm{MHz} ; 10 \mathrm{MHz} \mathrm{Span}$ |  | 82 |  | dBc |
| $\mathrm{fcLk}^{\text {= }} 125 \mathrm{MSPS} ;$ fout $=5.04 \mathrm{MHz} ; 10 \mathrm{MHz}$ Span |  | 82 |  | dBc |
| Total Harmonic Distortion |  |  |  |  |
| $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS} ; \mathrm{f}_{\text {out }}=1.00 \mathrm{MHz}$ |  | -77 | -69 | dBC |
| $\mathrm{fcLk}^{=} 50 \mathrm{MSPS} ;$ fout $=2.00 \mathrm{MHz}$ |  | -77 |  | dBc |
| $\mathrm{f}_{\text {CLK }}=125 \mathrm{MSPS} ; \mathrm{f}_{\text {OUT }}=4.00 \mathrm{MHz}$ |  | -74 |  | dBc |
| $\mathrm{f}_{\text {CLK }}=125 \mathrm{MSPS} ; \mathrm{f}_{\text {OUT }}=10.00 \mathrm{MHz}$ |  | -72 |  | dBC |
| Multitone Power Ratio (Eight Tones at 110 kHz Spacing) |  |  |  |  |
| $\mathrm{f}_{\text {cıı }}=65 \mathrm{MSPS}$; fout $=2.00 \mathrm{MHz}$ to 2.99 MHz |  |  |  |  |
| 0 dBFS Output |  | 76 |  | dBc |
| -6 dBFS Output |  | 74 |  | dBC |
| -12 dBFS Output |  | 71 |  | dBc |
| -18 dBFS Output |  | 67 |  | dBc |
| Channel Isolation |  |  |  |  |
| $\mathrm{fcLk}^{\text {l }}$ 125 MSPS; fout $=10 \mathrm{MHz}$ |  | 85 |  | dBc |
| $\mathrm{fcLk}^{\text {¢ }} 125 \mathrm{MSPS} ;$ fout $=40 \mathrm{MHz}$ |  | 77 |  | dBC |

${ }^{1}$ Measured single-ended into $50 \Omega$ load.

## AD9763

## DIGITAL SPECIFICATIONS

$\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\mathrm{max}}, \mathrm{AVDD}=3.3 \mathrm{~V}$ or $5 \mathrm{~V}, \mathrm{DVDD}=3.3 \mathrm{~V}$ or 5 V , Ioutrs $=20 \mathrm{~mA}$, unless otherwise noted.
Table 3.

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS |  |  |  |  |
| Logic 1 Voltage @ DVDD $=5 \mathrm{~V}$ | 3.5 | 5 |  | V |
| Logic 1 Voltage @ DVDD $=3.3 \mathrm{~V}$ | 2.1 | 3 |  | V |
| Logic 0 Voltage @ DVDD $=5 \mathrm{~V}$ |  | 0 | 1.3 | V |
| Logic 0 Voltage @ DVDD $=3.3 \mathrm{~V}$ | 0 |  | 0.9 | V |
| Logic 1 Current | -10 |  | +10 | $\mu \mathrm{A}$ |
| Logic 0 Current | -10 |  | +10 | $\mu \mathrm{A}$ |
| Input Capacitance |  | 5 |  | pF |
| Input Setup Time (ts) | 2.0 |  |  | ns |
| Input Hold Time ( $\mathrm{H}_{\mathrm{H}}$ ) | 1.5 |  |  | ns |
| Latch Pulse Width (tıpw, tcpw) | 3.5 |  |  | ns |

## Timing Diagram

See Table 2 and Table 3 for timing specifications.


Figure 2. Timing Diagram for Dual and Interleaved Modes

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | With <br> Respect to | Rating |
| :--- | :--- | :--- |
| AVDD | ACOM | -0.3 V to +6.5 V |
| DVDD | DCOM | -0.3 V to +6.5 V |
| ACOM | DCOM | -0.3 V to +0.3 V |
| AVDD | DVDD | -6.5 V to +6.5 V |
| MODE, CLK1, CLK2, | DCOM | -0.3 V to DVDD +0.3 V |
| WRT1, WRT2 |  |  |
| Digital Inputs <br> louta $/$ louta2, loutB1/loutB2 | ACOM | -0.3 V to DVDD +0.3 V |
| REFIO, FSADJ1, | ACOM | -0.0 V to AVDD +0.3 V |
| FSADJ2 to AVDD +0.3 V |  |  |
| GAINCTRL, SLEEP | ACOM | -0.3 V to AVDD +0.3 V |
| Junction Temperature |  | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature <br> Lead Temperature <br> (10 sec) |  | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.
Table 5. Thermal Resistance

| Package Type | $\theta_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 48-lead LQFP | 91 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |


| ESD CAUTION |  |
| :--- | :--- |
|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 6. Pin Function Descriptions

| Pin No. | Name | Description |
| :---: | :---: | :---: |
| 1 to 10 | PORT1 | Data Bit DB9P1 to Data Bit DB0P1. |
| 11 to 14,33 to 36 | NC | No Connect. |
| 15, 21 | DCOM1, DCOM2 | Digital Common. |
| 16, 22 | DVDD1, DVDD2 | Digital Supply Voltage. |
| 17 | WRT1/IQWRT | Input Write Signal. This is the input write signal for PORT 1; IQWRT in interleaving mode. |
| 18 | CLK1/IQCLK | Clock Input. This is the clock input for DAC1; IQCLK in interleaving mode. |
| 19 | CLK2/IQRESET | Clock Input. This is the clock input for DAC2; IQRESET in interleaving mode. |
| 20 | WRT2/IQSEL | Input Write Signal. This is the input write signal for PORT 2; IQSEL in interleaving mode. |
| 23 to 32 | PORT2 | Data Bit DB9P2 to Data Bit DBOP2. |
| 37 | SLEEP | Power-Down Control Input. |
| 38 | ACOM | Analog Common. |
| 39,40 | Ioutar, loutbz | PORT 2 Differential DAC Current Outputs. |
| 41 | FSADJ2 | Full-Scale Current Output Adjust for DAC2. |
| 42 | GAINCTRL | Gain Control Mode. $0=2$ resistor, $1=1$ resistor. |
| 43 | REFIO | Reference Input/Output. |
| 44 | FSADJ1 | Full-Scale Current Output Adjust for DAC1. |
| 45,46 | Ioutbi, loutal | PORT 1 Differential DAC Current Outputs. |
| 47 | AVDD | Analog Supply Voltage. |
| 48 | MODE | Mode Select. $1=$ dual port, $0=$ interleaved. |

## AD9763

## TYPICAL PERFORMANCE CHARACTERISTICS

$\operatorname{AVDD}=5 \mathrm{~V}, \mathrm{DVDD}=3.3 \mathrm{~V}$, Ioutes $=20 \mathrm{~mA}, 50 \Omega$ doubly terminated load, differential output, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{SFDR}$ up to Nyquist, unless otherwise noted.


Figure 4. SFDR vs. fout @ $0 d B F S$


Figure 5. SFDR vs.fout @ 5 MSPS


Figure 6. SFDR vs. fout @ 25 MSPS


Figure 7. SFDR vs. fout @ 65 MSPS


Figure 8. SFDR vs.fout @ 125 MSPS


Figure 9. SFDR vs. fout and loutfs @ 65 MSPS and 0 dBFS


Figure 10. Single-Tone SFDR vs. Aout @ $f_{\text {out }}=f_{\text {CLK }} 11$


Figure 11. Single-Tone SFDR vs. A out $@ f_{\text {OUt }}=f_{\text {CLK }} / 5$


Figure 12. Dual-Tone SFDR vs. $A_{\text {out }} @ f_{\text {OUt }}=f_{\text {CLK }} / 7$


Figure 13. SINAD vs. f fLK and loutrs @ fout $=5 \mathrm{MHz}$ and 0 dBFS


Figure 14. Typical INL


Figure 15. Typical DNL

## AD9763



Figure 16. SFDR vs. Temperature @ 125 MSPS, 0 dBFS


Figure 17. Reference Voltage Drift vs. Temperature


Figure 18. Single-Tone SFDR @ $f_{C L K}=125$ MSPS


Figure 19. Dual-Tone SFDR @ $f_{C L K}=125$ MSPS


Figure 20. Four-Tone SFDR @ $f_{C L K}=125$ MSPS

## TERMINOLOGY

## Linearity Error or Integral Nonlinearity (INL)

Linearity error is defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero to full scale.

## Differential Nonlinearity (DNL)

DNL is the measure of the variation in analog value, normalized to full scale, that is associated with a 1 LSB change in digital input code.

## Monotonicity

A DAC is monotonic if the output either increases or remains constant as the digital input increases.

## Offset Error

The deviation of the output current from the ideal of zero is called offset error. For Iouta, 0 mA output is expected when the inputs are all 0 s . For Ioutb, 0 mA output is expected when all inputs are set to 1 s .

## Gain Error

The difference between the actual and ideal output span is the gain error. The actual span is determined by the output when all inputs are set to 1 s minus the output when all inputs are set to 0 s .

## Output Compliance Range

Output compliance range is the range of allowable voltage at the output of a current-output DAC. Operation beyond the maximum compliance limits can cause either output stage saturation or breakdown resulting in nonlinear performance.

## Temperature Drift

Temperature drift is specified as the maximum change from the ambient $\left(25^{\circ} \mathrm{C}\right)$ value to the value at either $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX }}$. For offset and gain drift, the drift is reported in ppm of full-scale range (FSR) per ${ }^{\circ} \mathrm{C}$. For reference drift, the drift is reported in $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

## Power Supply Rejection (PSR)

Power supply rejection is the maximum change in the full-scale output as the supplies are varied from nominal to minimum and maximum specified voltages.

## Settling Time

The settling time is the time required for the output to reach and remain within a specified error band about its final value, measured from the start of the output transition.

## Glitch Impulse

Asymmetrical switching times in a DAC give rise to undesired output transients that are quantified by a glitch impulse. It is specified as the net area of the glitch in pV -s.

Spurious-Free Dynamic Range (SFDR)
SFDR is the difference, in decibels (dB), between the rms amplitude of the output signal and the peak spurious signal over the specified bandwidth.

## Total Harmonic Distortion (THD)

THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured input signal. It is expressed as a percentage or in decibels (dB).

## AD9763

## THEORY OF OPERATION



Figure 21. Basic AC Characterization Test Setup for AD9763, Testing Port 1 in Dual Port Mode, Using Independent GAINCTRL Resistors on FSADJ1 and FSADJ2


Figure 22. Simplified Block Diagram

## FUNCTIONAL DESCRIPTION

Figure 22 shows a simplified block diagram of the AD9763. The AD9763 consists of two DACs, each one with its own independent digital control logic and full-scale output current control. Each DAC contains a PMOS current source array capable of providing up to 20 mA of full-scale current (Ioutrs).

The array is divided into 31 equal currents that make up the five most significant bits (MSBs). The next four bits, or middle bits, consist of 15 equal current sources whose value is $1 / 16^{\text {th }}$ of an MSB current source. The remaining LSB is a binary weighted fraction of the middle bit current sources. Implementing the middle and lower bits with current sources, instead of an R-2R ladder, enhances the dynamic performance for multitone or low amplitude signals and helps maintain the DAC high output impedance (that is, $>100 \mathrm{k} \Omega$ ).

All of these current sources are switched to one or the other of the two output nodes (Iouta or Ioutb) via PMOS differential current switches. The switches are based on a new architecture that drastically improves distortion performance. This new switch architecture reduces various timing errors and provides matching complementary drive signals to the inputs of the differential current switches.

The analog and digital sections of the AD9763 have separate power supply inputs (AVDD and DVDD) that can operate independently over a 3.3 V to 5 V range. The digital section is capable of operating up to a 125 MSPS clock rate and consists of edge triggered latches and segment decoding logic circuitry. The analog section includes the PMOS current sources, the associated differential switches, a 1.20 V band gap voltage reference, and two reference control amplifiers.

The full-scale output current of each DAC is regulated by separate reference control amplifiers and can be set from 2 mA to 20 mA via an external resistor ( $\mathrm{R}_{\text {SET }}$ ) connected to the full scale adjust (FSADJ) pin. The external resistor, in combination with both the reference control amplifier and voltage reference ( $\mathrm{V}_{\text {REFII }}$ ), sets the reference current ( $\mathrm{I}_{\text {ref }}$ ), which is replicated to the segmented current sources with the proper scaling factor. The full-scale current (Ioutrs) is $32 \times \mathrm{I}_{\text {Ref. }}$.

## REFERENCE OPERATION

The AD9763 contains an internal 1.20 V band gap reference. This can easily be overridden by an external reference with no effect on performance. REFIO serves as either an input or output, depending on whether the internal or an external reference is used. To use the internal reference, simply decouple the REFIO pin to ACOM with a $0.1 \mu \mathrm{~F}$ capacitor. The internal reference voltage is present at REFIO. If the voltage at REFIO is used elsewhere in the circuit, an external buffer amplifier with an input bias current of less than 100 nA should be used. An example of the use of the internal reference is shown in Figure 23.


Figure 23. Internal Reference Configuration
An external reference can be applied to REFIO, as shown in Figure 24. The external reference provides either a fixed reference voltage to enhance accuracy and drift performance or a varying reference voltage for gain control. The $0.1 \mu \mathrm{~F}$ compensation capacitor is not required because the internal reference is overridden, and the relatively high input impedance of REFIO minimizes any loading of the external reference.


Figure 24. External Reference Configuration

## GAIN CONTROL MODE

The AD9763 allows the gain of each channel to be independently set by connecting one REET $^{\text {resistor to FSADJ1 and another }}$ $\mathrm{R}_{\text {SET }}$ resistor to FSADJ2. To add flexibility and reduce system cost, a single $\mathrm{R}_{\text {SET }}$ resistor can be used to set the gain of both channels simultaneously.

When GAINCTRL is low (connected to AGND), the independent channel gain control mode using two resistors is enabled. In this mode, individual $\mathrm{R}_{\text {SET }}$ resistors should be connected to FSADJ1 and FSADJ2. When GAINCTRL is high (connected to AVDD), the master/slave channel gain control mode using one resistor is enabled. In this mode, a single $\mathrm{R}_{\text {SET }}$ resistor is connected to FSADJ1 and the resistor on FSADJ2 must be removed.

Note that only parts with a date code of 9930 or later have the master/slave gain control function. For parts with a date code before 9930, Pin 42 must be connected to AGND, and the part operates in the two-resistor, independent gain control mode.

## REFERENCE CONTROL AMPLIFIER

Both of the DACs in the AD9763 contain a control amplifier that is used to regulate the full-scale output current (Ioutrs). The control amplifier is configured as a V-I converter as shown in Figure 23, so that its current output ( $\mathrm{I}_{\text {REF }}$ ) is determined by the ratio of the $\mathrm{V}_{\text {REFIO }}$ and an external resistor ( $\mathrm{R}_{\text {SET }}$ ) as stated in Equation 4 . $\mathrm{I}_{\text {REF }}$ is copied to the segmented current sources with the proper scale factor to set Ioutrs as stated in Equation 3.

The control amplifier allows a wide (10:1) adjustment span of Ioutfs from 2 mA to 20 mA by setting $\mathrm{I}_{\text {ref }}$ between $62.5 \mu \mathrm{~A}$ and $625 \mu \mathrm{~A}$. The wide adjustment range of Ioutrs provides several benefits. The first relates directly to the power dissipation of the AD9763, which is proportional to Ioutrs (refer to the Power Dissipation section). The second relates to the 20 dB adjustment, useful for system gain control purposes.

The small signal bandwidth of the reference control amplifier is approximately 500 kHz and can be used for low frequency, small signal multiplying applications.

## DAC TRANSFER FUNCTION

Both DACs in the AD9763 provide complementary current outputs, Iouta and Ioutb. Iouta provides a near full-scale current output (Ioutrs) when all bits are high (DAC CODE $=1023$ ) while IоutB, the complementary output, provides no current. The current output appearing at Iouta and Iouts is a function of both the input code and Ioutrs and can be expressed as

$$
\begin{align*}
& I_{\text {outa }}=(D A C ~ C O D E / 1024) \times I_{\text {outFs }}  \tag{1}\\
& I_{\text {OUTB }}=(1023-D A C C O D E / 1024) \times I_{\text {outfs }} \tag{2}
\end{align*}
$$

where $D A C C O D E=0$ to 1023 (decimal representation).

## AD9763

Ioutrs is a function of the reference current $\mathrm{I}_{\text {ref. }}$. This is nominally set by a reference voltage ( $\mathrm{V}_{\text {REFII }}$ ) and external resistor Rset. It can be expressed as

$$
\begin{equation*}
I_{\text {OUTFS }}=32 \times I_{\text {REF }} \tag{3}
\end{equation*}
$$

where $I_{\text {REF }}=V_{\text {REFII }} / R_{S E T}$
The two current outputs typically drive a resistive load directly or via a transformer. If dc coupling is required, Iоиta and I Iоutb should be directly connected to matching resistive loads ( $\mathrm{R}_{\mathrm{LOAD}}$ ) that are tied to the analog common (ACOM). Note that R $\mathrm{R}_{\mathrm{LOAD}}$ can represent the equivalent load resistance seen by Iouta or Iоutв, as is the case in a doubly terminated $50 \Omega$ or $75 \Omega$ cable. The single-ended voltage output appearing at the Iouta and Iоитв nodes is simply

$$
\begin{align*}
& V_{\text {OUTA }}=I_{\text {OUTA }} \times R_{\text {LOAD }}  \tag{5}\\
& V_{\text {OUTB }}=I_{\text {OUTB }} \times R_{\text {LOAD }} \tag{6}
\end{align*}
$$

The full-scale value of Vouta and Voutb should not exceed the specified output compliance range to maintain specified distortion and linearity performance.

$$
\begin{equation*}
V_{D I F F}=\left(I_{\text {oUTA }}-I_{\text {OUTB }}\right) \times R_{\text {LOAD }} \tag{7}
\end{equation*}
$$

Substituting the values of Iouta, $I_{\text {outb }}$, and $\mathrm{I}_{\text {Ref }}, \mathrm{V}_{\text {diff }}$ can be expressed as

$$
\begin{align*}
& V_{\text {DIFF }}=\{(2 \times D A C C O D E-1023) / 1024\} \times  \tag{8}\\
& \left(32 \times R_{\text {LOAD }} / R_{S E T}\right) \times V_{\text {REFIO }}
\end{align*}
$$

Equation 7 and Equation 8 highlight some of the advantages of operating the AD9763 differentially. First, the differential operation helps cancel common-mode error sources associated with Iouta and Ioutb such as noise, distortion, and dc offsets. Second, the differential code-dependent current and subsequent voltage, $\mathrm{V}_{\text {DIFF }}$, is twice the value of the single-ended voltage output (Vouta or $\mathrm{V}_{\text {оutb }}$ ), thus providing twice the signal power to the load.

The gain drift temperature performance for a single-ended (Vouta and $V_{\text {outb }}$ ) or differential output ( $V_{\text {diff }}$ ) of the AD9763 can be enhanced by selecting temperature tracking resistors for $\mathrm{R}_{\text {LOAD }}$ and $\mathrm{R}_{\text {SET }}$ due to their ratiometric relationship, as shown in Equation 8.

## ANALOG OUTPUTS

The complementary current outputs in each DAC, Iouta and Iоитв, can be configured for single-ended or differential operation. Iouta and Iouts can be converted into complementary singleended voltage outputs, V outa and Voutb via a load resistor ( $\mathrm{R}_{\text {LOAD }}$ ) as described in Equation 5 through Equation 8. The differential voltage ( $\mathrm{V}_{\text {DIFF }}$ ) existing between $\mathrm{V}_{\text {outa }}$ and $\mathrm{V}_{\text {outb }}$ can also be converted to a single-ended voltage via a transformer or differential amplifier configuration. The ac performance of the AD9763 is optimum and specified using a differential transformer coupled output where the voltage swing at Iouta and Ioutb is
limited to $\pm 0.5 \mathrm{~V}$. If a single-ended unipolar output is desired, Iouta should be selected.

The distortion and noise performance of the AD9763 can be enhanced when it is configured for differential operation. The common-mode error sources of both Iouta and Ioutb can be significantly reduced by the common-mode rejection of a transformer or differential amplifier. These common-mode error sources include even-order distortion products and noise. The enhancement in distortion performance becomes more significant as the frequency content of the reconstructed waveform increases. This is due to the first order cancellation of various dynamic common-mode distortion mechanisms, digital feedthrough, and noise.

Performing a differential-to-single-ended conversion via a transformer also provides the ability to deliver twice the reconstructed signal power to the load, assuming no source termination. Because the output currents of Iouta and Ioutb are complementary, they become additive when processed differentially. A properly selected transformer allows the AD9763 to provide the required power and voltage levels to different loads.

The output impedance of Iouta and Ioutb is determined by the equivalent parallel combination of the PMOS switches associated with the current sources and is typically $100 \mathrm{k} \Omega$ in parallel with 5 pF . It is also slightly dependent on the output voltage ( $\mathrm{V}_{\text {outa }}$ and $\mathrm{V}_{\text {outb }}$ ) due to the nature of a PMOS device. As a result, maintaining Iouta and/or Ioutb at a virtual ground via an $\mathrm{I}-\mathrm{V}$ op amp configuration results in the optimum dc linearity. The INL/DNL specifications for the AD9763 are measured with Iouta maintained at a virtual ground via an op amp.

Iouta and Ioutb also have a negative and positive voltage compliance range that must be adhered to in order to achieve optimum performance. The negative output compliance range of -1.0 V is set by the breakdown limits of the CMOS process. Operation beyond this maximum limit can result in a breakdown of the output stage and affect the reliability of the AD9763.

The positive output compliance range is slightly dependent on the full-scale output current, Ioutrs. It degrades slightly from its nominal 1.25 V for an Ioutes $=20 \mathrm{~mA}$ to 1.00 V for an $\mathrm{I}_{\mathrm{outrs}}=2 \mathrm{~mA}$. The optimum distortion performance for a singleended or differential output is achieved when the maximum full-scale signal at Iouta and Ioutb does not exceed 0.5 V . Applications requiring the AD9763 output (Vouta and/or Vоитв) to extend its output compliance range should size RLOAD accordingly. Operation beyond this compliance range adversely affects the linearity performance of the AD9763 and subsequently degrades its distortion performance.

## DIGITAL INPUTS

The digital inputs of the AD9763 consist of two independent channels. For the dual port mode, each DAC has its own dedicated 10-bit data port, WRT line, and CLK line. In the interleaved timing mode, the function of the digital control pins changes as described in the Interleaved Mode Timing section. The 10-bit parallel data inputs follow straight binary coding where DB9 is the most significant bit (MSB) and DB0 is the least significant bit (LSB). Iouta produces a full-scale output current when all data bits are at Logic 1. Ioutb produces a complementary output with the full-scale current split between the two outputs as a function of the input code.

The digital interface is implemented using an edge triggered master/slave latch. The DAC outputs are updated following either the rising edge, or every other rising edge of the clock, depending on whether dual or interleaved mode is being used. The DAC outputs are designed to support a clock rate as high as 125 MSPS. The clock can be operated at any duty cycle that meets the specified latch pulse width. The setup and hold times can also be varied within the clock cycle as long as the specified minimum times are met, although the location of these transition edges can affect digital feedthrough and distortion performance. Best performance is typically achieved when the input data transitions on the falling edge of a $50 \%$ duty cycle clock.

## DAC TIMING

The AD9763 can operate in two timing modes, dual and interleaved, as described in the following sections.

## Dual Port Mode Timing

When the MODE pin is at Logic 1, the AD9763 operates in dual port mode (refer to Figure 21). The AD9763 functions as two distinct DACs. Each DAC has its own completely independent digital input and control lines.

The AD9763 features a double buffered data path. Data enters the device through the channel input latches. This data is then transferred to the DAC latch in each signal path. Once the data is loaded into the DAC latch, the analog output settles to its new value.

For general consideration, the WRT lines control the channel input latches and the CLK lines control the DAC latches. Both sets of latches are updated on the rising edge of their respective control signals.

The rising edge of CLK should occur before or simultaneously with the rising edge of WRT. If the rising edge of CLK occurs after the rising edge of WRT, a 2 ns minimum delay should be maintained from the rising edge of WRT to the rising edge of CLK.

Timing specifications for dual port mode are shown in Figure 25 and Figure 26.


## Interleaved Mode Timing

When the MODE pin is at Logic 0 , the AD9763 operates in interleaved mode (refer to Figure 27). WRT1 now functions as IQWRT and CLK1 functions as IQCLK. WRT2 functions as IQSEL and CLK2 functions as IQRESET.

Data enters the device on the rising edge of IQWRT. The logic level of IQSEL steers the data to either Channel Latch 1 $($ IQSEL $=1)$ or to Channel Latch $2($ IQSEL $=0)$. For proper operation, IQSEL should only change state when IQWRT and IQCLK are low.

When IQRESET is high, IQCLK is disabled. When IQRESET goes low, the following rising edge on IQCLK updates both DAC latches with the data present at their inputs. In the interleaved mode, IQCLK is divided by 2 internally. Following this first rising edge, the DAC latches are only updated on every other rising edge of IQCLK. In this way, IQRESET can be used to synchronize the routing of the data to the DACs.

As with the dual port mode, IQCLK should occur before or simultaneously with IQWRT.


Figure 27. Latch Structure in Interleaved Mode

## AD9763

Timing specifications for interleaved mode are shown in Figure 28 and Figure 29.

The digital inputs are CMOS compatible with logic thresholds, $\mathrm{V}_{\text {THRESHOLD, }}$, set to approximately half the digital positive supply (DVDD) or
$V_{\text {THRESHOLD }}=D V D D / 2( \pm 20 \%)$

*APPLIES TO FALLING EDGE OF IQCLK/IQWRT AND IQSEL ONLY. 彥
Figure 28. Interleaved Mode Timing


Figure 29. Interleaved Mode Timing

The internal digital circuitry of the AD9763 is capable of operating over a digital supply range of 3.3 V to 5 V . As a result, the digital inputs can also accommodate TTL levels when DVDD is set to accommodate the maximum high level voltage of the TTL drivers $\mathrm{V}_{\text {он(max) }}$. A DVDD of 3.3 V typically ensures proper compatibility with most TTL logic families. Figure 30 shows the equivalent digital input circuit for the data and clock inputs. The sleep mode input is similar with the exception that it contains an active pull-down circuit, thus ensuring that the AD9763 remains enabled if this input is left disconnected.

Because the AD9763 is capable of being clocked up to 125 MSPS, the quality of the clock and data input signals are important in achieving the optimum performance. Operating the AD9763 with reduced logic swings and a corresponding digital supply (DVDD) results in the lowest data feedthrough and on-chip digital noise. The drivers of the digital data interface circuitry should be specified to meet the minimum setup and hold times of the AD9763 as well as its required minimum/maximum input logic level thresholds.

Digital signal paths should be kept short and run lengths matched to avoid propagation delay mismatch. The insertion of a low value resistor network ( $20 \Omega$ to $100 \Omega$ ) between the AD9763 digital inputs and driver outputs can be helpful in reducing any overshooting and ringing at the digital inputs that contribute to digital feedthrough. For longer board traces and high data update rates, stripline techniques with proper impedance and termination resistors should be considered to maintain clean digital inputs.

The external clock driver circuitry should provide the AD9763 with a low jitter clock input meeting the minimum/maximum logic levels while providing fast edges. Fast clock edges help minimize any jitter that manifests itself as phase noise on a reconstructed waveform. Thus, the clock input should be driven by the fastest logic family suitable for the application.

Note that the clock input can also be driven via a sine wave that is centered around the digital threshold (DVDD/2) and meets the $\mathrm{min} / \mathrm{max}$ logic threshold. This typically results in a slight degradation in the phase noise, and becomes more noticeable at higher sampling rates and output frequencies. Also, at higher sampling rates, the $20 \%$ tolerance of the digital logic threshold should be considered because it affects the effective clock duty cycle and, subsequently, cuts into the required data setup and hold times.


Figure 30. Equivalent Digital Input

## INPUT CLOCK AND DATA TIMING RELATIONSHIP

SNR in a DAC is dependent on the relationship between the position of the clock edges and the point in time when the input data changes. The AD9763 is rising edge triggered, and so exhibits SNR sensitivity when the data transition is close to this edge. The goal when applying the AD9763 is to make the data transition close to the falling clock edge. This becomes more important as the sample rate increases. Figure 31 shows the relationship of SNR to clock placement with different sample rates. At the lower sample rates, much more tolerance is allowed in clock placement; much more care must be taken at higher rates.


Figure 31. SNR vs. Clock Placement @ $f_{\text {out }}=20 \mathrm{MHz}$ and $f_{\text {CLK }}=125 \mathrm{MSPS}$

## SLEEP MODE OPERATION

The AD9763 has a power-down function that turns off the output current and reduces the supply current to less than 8.5 mA over the specified supply range of 3.3 V to 5 V and the temperature range. This mode can be activated by applying a Logic Level 1 to the SLEEP pin. The SLEEP pin logic threshold is equal to $0.5 \times$ AVDD. This digital input also contains an active pulldown circuit that ensures the AD9763 remains enabled if this input is left disconnected. The AD9763 takes less than 50 ns to power down and approximately $5 \mu$ s to power back up.

## POWER DISSIPATION

The power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) of the AD9763 is dependent on several factors, including:

- the power supply voltages (AVDD and DVDD)
- the full-scale current output (Ioutrs)
- the update rate (fcLK)
- the reconstructed digital input waveform

The power dissipation is directly proportional to the analog supply current ( $\mathrm{I}_{\text {AvDD }}$ ) and the digital supply current (IDvDD) $\mathrm{I}_{\text {avdd }}$ is directly proportional to Ioutrs (as shown in Figure 32) and is insensitive to fcLk.


Figure 32. I AVDD vs. IoutFs
Conversely, $\mathrm{I}_{\mathrm{DVDD}}$ is dependent on both the digital input waveform, $\mathrm{f}_{\text {CLK }}$, and digital supply DVDD. Figure 33 and Figure 34 show $I_{\text {DVDD }}$ as a function of full-scale sine wave output ratios (fout/fcle) for various update rates with $\mathrm{DVDD}=5 \mathrm{~V}$ and $\mathrm{DVDD}=3.3 \mathrm{~V}$, respectively. IDVDD is reduced by more than a factor of 2 when DVDD is reduced from 5 V to 3.3 V .


Figure 33. IDVDD vs. Ratio @ DVDD = 5 V


Figure 34. I IVDD Vs. Ratio @ DVDD $=3.3$ V

## DAC OUTPUT CONFIGURATIONS

The following sections illustrate some typical output configurations for the AD9763. Unless otherwise noted, it is assumed that Ioutrs is set to a nominal 20 mA . For applications requiring the optimum dynamic performance, a differential output configuration is suggested. A differential output configuration can consist of either an RF transformer or a differential op amp configuration. The transformer configuration provides the optimum high frequency performance and is recommended for any application allowing for ac coupling. The differential op amp configuration is suitable for applications requiring dc coupling, a bipolar output, signal gain, and/or level shifting, within the bandwidth of the chosen op amp.

A single-ended output is suitable for applications requiring a unipolar voltage output. A positive unipolar output voltage results if Iouta and/or Ioutb is connected to an appropriatelysized load resistor ( $\mathrm{R}_{\text {LOAD }}$ ) referred to ACOM. This configuration can be more suitable for a single-supply system requiring a dc-coupled, ground referred output voltage. Alternatively, an amplifier could be configured as an I-V converter, thus converting Iouta or Ioutb into a negative unipolar voltage. This configuration provides the best dc linearity because Iouta or Ioutb is maintained at a virtual ground. Note that Iouta provides slightly better performance than Ioutb.

## DIFFERENTIAL COUPLING USING A TRANSFORMER

An RF transformer can be used to perform a differential-to-single-ended signal conversion as shown in Figure 35. A differentially coupled transformer output provides the optimum distortion performance for output signals whose spectral content lies within the pass band of the transformer. An RF transformer such as the Mini-Circuits ${ }^{\circledR}$ T1-1T provides excellent rejection of common-mode distortion (that is, even-order harmonics) and noise over a wide frequency range. It also provides electrical isolation and the ability to deliver twice the power to the load. Transformers with different impedance ratios can also be used for impedance matching purposes. The transformer provides ac coupling only.


Figure 35. Differential Output Using a Transformer

The center tap on the primary side of the transformer must be connected to ACOM to provide the necessary dc current path for both Iouta and Ioutb. The complementary voltages appearing at $\mathrm{I}_{\text {outa }}$ and $\mathrm{I}_{\text {outb }}$ ( $\mathrm{V}_{\text {outa }}$ and $\mathrm{V}_{\text {outb }}$ ) swing symmetrically around ACOM and should be maintained with the specified output compliance range of the AD9763. A differential resistor ( $\mathrm{R}_{\mathrm{DIFF}}$ ) can be inserted in applications where the output of the transformer is connected to the load, $\mathrm{R}_{\text {LOAD }}$ via a passive reconstruction filter or cable. RDIFF is determined by the impedance ratio of the transformer and provides the proper source termination that results in a low VSWR. Approximately half the signal power is dissipated across Rdiff.

## DIFFERENTIAL COUPLING USING AN OP AMP

An op amp can also be used to perform a differential-to-singleended conversion as shown in Figure 36. The AD9763 is configured with two equal load resistors ( $\mathrm{R}_{\mathrm{LOAD}}$ ) of $25 \Omega$. The differential voltage developed across Iouta and Iouts is converted to a single-ended signal via the differential op amp configuration. An optional capacitor can be installed across Iouta and Ioutb, forming a real pole in a low-pass filter. The addition of this capacitor also enhances the distortion performance of the op amp by preventing the high slewing output of the DAC from overloading the op amp input.

The common-mode rejection of this configuration is typically determined by the resistor matching. In this circuit, the differential op amp circuit using the AD8047 is configured to provide some additional signal gain. The op amp must operate from a dual supply because its output is approximately $\pm 1.0 \mathrm{~V}$. Select a high speed amplifier that is capable of preserving the differential performance of the AD9763 and meets other system level objectives (cost and power). Consider the differential gain, gain setting resistor values, and full-scale output swing capabilities of the op amp when optimizing this circuit.


Figure 36. DC Differential Coupling Using an Op Amp

The differential circuit shown in Figure 37 provides the necessary level shifting required in a single-supply system. In this case, AVDD, the positive analog supply for both the AD9763 and the op amp, is also used to level shift the differential output of the AD9763 to midsupply (AVDD/2). The AD8055 is a suitable op amp for this application.


Figure 37. Single-Supply DC Differential Coupled Circuit

## SINGLE-ENDED, UNBUFFERED VOLTAGE OUTPUT

Figure 38 shows the AD9763 configured to provide a unipolar output range of approximately 0 V to 0.5 V for a doubly terminated $50 \Omega$ cable because the nominal full-scale current (Ioutrs) of 20 mA flows through the equivalent $\mathrm{R}_{\mathrm{LOAD}}$ of $25 \Omega$. In this case, $\mathrm{R}_{\text {LOAD }}$ represents the equivalent load resistance seen by Iouta or Ioutb. The unused output (Iouta or $\mathrm{I}_{\text {outb }}$ ) can be connected to ACOM directly or via a matching R R ${ }_{\text {LOAD. }}$ Different values of Ioutfs and R Road can be selected as long as the positive compliance range is adhered to. One additional consideration in this mode is the integral nonlinearity (INL) as described in the Analog Outputs section. For optimum INL performance, the singleended, buffered voltage output configuration is suggested.


Figure 38.0 V to 0.5 V Unbuffered Voltage Output

## SINGLE-ENDED, BUFFERED VOLTAGE OUTPUT

Figure 39 shows a buffered, single-ended output configuration where the Op Amp U1 performs an I-V conversion on the AD9763 output current. U1 maintains Iouta (or Ioutb) at a virtual ground, thus minimizing the nonlinear output impedance effect on the DAC INL performance, as described in the Analog Outputs section. Although this single-ended configuration typically provides the best dc linearity performance, its ac distortion performance at higher DAC update rates can be limited by slewing capabilities of U1. U1 provides a negative unipolar output voltage and its full-scale output voltage is simply the product of $\mathrm{R}_{\mathrm{FB}}$ and Ioutrs. Set the full-scale output within voltage output swing capabilities of U1 by scaling Ioutfs and/or $\mathrm{R}_{\mathrm{FB}}$. An improvement in ac distortion performance can result with a reduced Ioutrs because the signal current U 1 is required to sink is subsequently reduced.


Figure 39. Unipolar Buffered Voltage Output

## POWER AND GROUNDING CONSIDERATIONS, POWER SUPPLY REJECTION

Many applications seek high speed and high performance under less than ideal operating conditions. In these application circuits, the implementation and construction of the printed circuit board is as important as the circuit design. Proper RF techniques must be used for device selection, placement, and routing, as well as power supply bypassing and grounding to ensure optimum performance. Figure 46 to Figure 53 illustrate the recommended printed circuit board ground, power, and signal plane layouts that are implemented on the AD9763 evaluation board.

One factor that can measurably affect system performance is the ability of the DAC output to reject dc variations or ac noise superimposed on the analog or digital dc power distribution. This is referred to as the power supply rejection ratio (PSRR). For dc variations of the power supply, the resulting performance of the DAC directly corresponds to a gain error associated with the full-scale current (Ioutes) of the DAC. AC noise on the dc supplies is common in applications where the power distribution is generated by a switching power supply. Typically, switching power supply noise occurs over the spectrum from tens of kHz to several MHz. The PSRR vs. frequency of the AD9763 AVDD supply over this frequency range is shown in Figure 40.


Figure 40. Power Supply Rejection Ratio

## AD9763

Note that the units in Figure 40 are given in units of amps out/ volts in. Noise on the analog power supply has the effect of modulating the internal current sources and, therefore, the output current. The voltage noise on AVDD, therefore, is added in a nonlinear manner to the desired Iout. PSRR is very codedependent, thus producing mixing effects that can modulate low frequency power supply noise to higher frequencies. Worst case PSRR for either one of the differential DAC outputs occurs when the full-scale current is directed towards that output. As a result, the PSRR measurement in Figure 40 represents a worstcase condition where the digital inputs remain static and the full-scale output current of 20 mA is directed to the DAC output being measured.

The following example serves to illustrate the effect of supply noise on the analog supply. Suppose a switching regulator with a switching frequency of 250 kHz produces 10 mV of noise and, for simplicity's sake (ignore harmonics), all of this noise is concentrated at 250 kHz . To calculate how much of this undesired noise appears as current noise superimposed on the full-scale current of the DAC, Ioutfs, one must determine the PSRR in dB using Figure 40 at 250 kHz . To calculate the PSRR for a given $R_{\text {LOAD }}$ such that the units of PSRR are converted from A/V to V/V, adjust the curve in Figure 40 by the scaling factor $20 \times \log \left(R_{\text {LOAD }}\right)$. For instance, if $R_{\text {LOAD }}$ is $50 \Omega$, the PSRR is reduced by 34 dB (PSRR of the DAC at $250 \mathrm{kHz}, 85 \mathrm{~dB}$ in Figure 40, becomes 51 dB Vout/Vin).

Proper grounding and decoupling is a primary objective in any high speed, high resolution system. The AD9763 features separate analog and digital supply and ground pins to optimize the management of analog and digital ground currents in a system. In general, decouple the analog supply (AVDD) to the analog common (ACOM) as close to the chip as physically possible. Similarly, decouple the digital supply (DVDD) to the digital common (DCOM) as close to the chip as physically possible.

For those applications that require a single 5 V or 3.3 V supply for both the analog and digital supplies, a clean analog supply can be generated using the circuit shown in Figure 41. The circuit consists of a differential LC filter with separate power supply and return lines. Lower noise can be attained by using low ESR type electrolytic and tantalum capacitors.


Figure 41. Differential LC Filter for Single 5 V and 3.3 V Applications

## APPLICATIONS

## USING THE AD9763 FOR QUADRATURE AMPLITUDE MODULATION (QAM)

QAM is one of the most widely used digital modulation schemes in digital communications systems. This modulation technique can be found in FDM as well as spread spectrum (CDMA) based systems. A QAM signal is a carrier frequency that is modulated in both amplitude (AM modulation) and phase (PM modulation). It can be generated by independently modulating two carriers of identical frequency, but with a $90^{\circ}$ phase difference. This results in an in-phase (I) carrier component and a quadrature (Q) carrier component at a $90^{\circ}$ phase shift with respect to the I component. The I and Q components are then summed to provide a QAM signal at the specified carrier frequency.

A common and traditional implementation of a QAM modulator is shown in Figure 42. The modulation is performed in the analog domain where two DACs are used to generate the baseband I and Q components. Each component is then typically applied to a Nyquist filter before being applied to a quadrature mixer. The matching Nyquist filters shape and limit the spectral envelope of each component while minimizing intersymbol interference. The DAC is typically updated at the QAM symbol rate or possibly a multiple of it if an interpolating filter precedes the DAC. The use of an interpolating filter typically eases the implementation and complexity of the analog filter, a significant contributor to mismatches in gain and phase between the two
baseband channels. A quadrature mixer modulates the I and Q components with the in-phase and quadrature carrier frequency and then sums the two outputs to provide the QAM signal.


Figure 42. Typical Analog QAM Architecture
In this implementation, it is much more difficult to maintain proper gain and phase matching between the I and Q channels. The circuit implementation shown in Figure 43 helps improve upon the matching between the I and Q channels, as well as showing a path for upconversion using the AD8346 quadrature modulator. The AD9763 provides both I and Q DACs as well as a common reference that improves the gain matching and stability. R $\mathrm{RaL}_{\text {cal }}$ can be used to compensate for any mismatch in gain between the two channels. The mismatch can be attributed to the mismatch between $\mathrm{R}_{\mathrm{SET1}}$ and $\mathrm{R}_{\mathrm{SET}}$, effective load resistance of each channel, and/or the voltage offset of the control amplifier in each DAC. The differential voltage outputs of both DACs in the AD9763 are fed into the respective differential inputs of the AD8346 via matching networks.


Figure 43. Baseband QAM Implementation Using an AD9763 and AD8346

I and Q digital data can be fed into the AD9763 in two different ways. In dual port mode, the Digital I information drives one input port, while the Digital Q information drives the other input port. If no interpolation filter precedes the DAC, the symbol rate is the rate that the system clock drives the CLK and WRT pins on the AD9763. In interleaved mode, the digital input stream at Port 1 contains the I and the Q information in alternating digital words. Using IQSEL and IQRESET, the AD9763 can be synchronized to the I and Q data stream. The internal timing of the AD9763 routes the selected I and Q data to the correct DAC output. In interleaved mode, if no interpolation filter precedes the AD9763, the symbol rate is half that of the system clock driving the digital data stream and the IQWRT and IQCLK pins on the AD9763.

## CDMA

Carrier division multiple access (CDMA) is an air transmit/ receive scheme where the signal in the transmit path is modulated with a pseudorandom digital code (sometimes referred to as the spreading code). The effect of this is to spread the transmitted signal across a wide spectrum. Similar to a DMT waveform, a CDMA waveform containing multiple subscribers can be characterized as having a high peak-to-average ratio (crest factor), thus demanding highly linear components in the transmit signal path. The bandwidth of the spectrum is defined by the CDMA standard being used, and in operation is implemented by using a spreading code with particular characteristics.

Distortion in the transmit path can lead to power being transmitted out of the defined band. The ratio of power transmitted in-band to out-of-band is often referred to as adjacent channel
power (ACP). This is a regulatory issue due to the possibility of interference with other signals being transmitted by air. Regulatory bodies define a spectral mask outside of the transmit band, and the ACP must fall under this mask. If distortion in the transmit path causes the ACP to be above the spectral mask, then filtering, or different component selection, is needed to meet the mask requirements.

Figure 44 shows the AD9763, when used with the AD8346, reconstructing a wideband CDMA signal at 2.4 GHz . The baseband signal is being sampled at 65 MSPS and has a chip rate of 8 M chips.


Figure 44. CDMA Signal, 8 M Chips Sampled at 65 MSPS, Recreated at 2.4 GHz , Adjacent Channel Power $>60 \mathrm{dBm}$

## EVALUATION BOARD

## GENERAL DESCRIPTION

The AD9763-EB is an evaluation board for the AD9763 10-bit dual digital-to-analog converter. Careful attention to layout and circuit design, combined with a prototyping area, allow the user to easily and effectively evaluate the AD9763 in any application where high resolution, high speed conversion is required.

This board allows the user the flexibility to operate the AD9763 in various configurations. Possible output configurations
include transformer coupled, resistor terminated, and single and differential outputs. The digital inputs can be used in dual port or interleaved mode, and are designed to be driven from various word generators, with the on-board option to add a resistor network for proper load termination. When operating the AD9763, best performance is obtained when running the digital supply (DVDD) at 3.3 V and the analog supply (AVDD) at 5 V .


Figure 45. Power Decoupling and Clocks on AD9763 Evaluation Board

## AD9763



Figure 46. Digital Input Signal Conditioning


Figure 47. AD9763 and Output Signal Conditioning


Figure 48. Assembly, Top Side


Figure 49. Assembly, Bottom Side


Figure 50. Layer 1, Top Side


Figure 51. Layer 2, Ground Plane


Figure 52. Layer 3, Power Plane


Figure 53. Layer 4, Bottom Side

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-026-BBC

| 4 |
| :--- |
| $\stackrel{8}{8}$ |
| $\stackrel{1}{5}$ |

Figure 54. 48-Lead Low Profile Quad Flat Package [LQFP] (ST-48)
Dimensions shown in inches and millimeters

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD9763AST | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package [LQFP] | ST-48 |
| AD9763ASTRL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package [LQFP] | ST-48 |
| AD9763ASTZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package [LQFP] | ST-48 |
| AD9763ASTZRL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package [LQFP] | ST-48 |
| AD9763-EB |  | Evaluation Board |  |

[^1]
## AD9763

NOTES

NOTES

## AD9763

## NOTES


[^0]:    ${ }^{1}$ An external buffer amplifier with input bias current <100 nA should be used to drive any external load.
    ${ }^{2}$ Nominal full-scale current, loutfs, is 32 times the $l_{\text {REF }}$ current.

[^1]:    ${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part.

