

# ADC12130/ADC12132/ADC12138 Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold

# **General Description**

NOTE: Some device/package combinations are obsolete and are described and shown here for reference only. See our web site for product availability.

The ADC12130, ADC12132 and ADC12138 are 12-bit plus sign successive approximation Analog-to-Digital converters with serial I/O and configurable input multiplexer. The ADC12132 and ADC12138 have a 2 and an 8 channel multiplexer, respectively. The differential multiplexer outputs and ADC inputs are available on the MUXOUT1, MUXOUT2, A/DIN1 and A/DIN2 pins. The ADC12130 has a two channel multiplexer with the multiplexer outputs and ADC inputs internally connected. The ADC12130 family is tested and specified with a 5 MHz clock. On request, these ADCs go through a self calibration process that adjusts linearity, zero and full-scale errors to typically less than ±1 LSB each.

The analog inputs can be configured to operate in various combinations of single-ended, differential, or pseudo-differential modes. A fully differential unipolar analog input range (0V to +5V) can be accommodated with a single +5V supply. In the differential modes, valid outputs are obtained even when the negative inputs are greater than the positive because of the 12-bit plus sign output data format.

The serial I/O is configured to comply with NSC MI-CROWIRE™. For voltage references, see the LM4040, LM4050 or LM4041.

### **Features**

- Serial I/O (MICROWIRE, SPI and QSPI Compatible)
- Power down mode
- Programmable acquisition time
- Variable digital output word length and format
- No zero or full scale adjustment required
- 0V to 5V analog input range with single 5V power supply

# **Key Specifications**

| Resolution                         | 12-bit plus sign |
|------------------------------------|------------------|
| ■ 12-Bit plus sign conversion time | 8.8 µs (max)     |
| ■ 12-Bit plus sign throughput time | 14 µs (max)      |
| ■ Integral Linearity Error         | ±2 LSB (max)     |
| ■ Single Supply                    | 3.3V or 5V ±10%  |
| ■ Power Consumption                |                  |
| +3.3V                              | 15 mW (max)      |
| +3.3V power down                   | 40 μW (typ)      |
| +5V                                | 33 mW (max)      |
| +5V power down                     | 100 μW (typ)     |

# **Applications**

- Pen-based computers
- Digitizers
- Global positioning systems

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

### **ADC12138 Simplified Block Diagram** PD CONV CCLK SCLK Address Latch Control Timing and Decoder **▶**□ EOC **DOR** DOR CH0 CH1 SAR Output Output Select CH2 **>**D0 Shift Logic Comparator CH3 Analog Register and Input Buffer ALU RAM Multiplexer CH5 +Main DAC CH6 CH7 СОМ MUXOUT1 □ A/DIN1 MUXOUT2 **□**◀ -Correction A/DIN2 DAC $V_{\mathsf{REF}}$ + V<sub>REF</sub> -1207901 **Connection Diagrams** 16-Pin Dual-In-Line and Wide Body SO Packages 20-Pin SSOP Package CH0 -- V<sub>D</sub>+ CHO - V<sub>D</sub>+ 19 - CCLK CH1 -- CCLK CH1 - SCLK COM -18 COM - SCLK MUXOUT1 — 4 17 **-** DI DOR **–** DI A/DIN1 - 5 **–** DO ADC12132 16 ADC 12130 EOC • **–** DO MUXOUT2 -15 <u>− cs</u> <u>−</u> cs V<sub>REF</sub> -- CONV A/DIN2 - $V_{\mathsf{REF}}$ + 10 CONV **-** EOC 13 V<sub>REF</sub> - -DGND . - V<sub>A</sub>+ - DOR V<sub>REF</sub> + -12 DGND -10 1207902 **Top View** 1207947 **Top View**





# **Ordering Information**

| Industrial Temperature Range<br>-40°C ≤ T <sub>A</sub> ≤ +85°C | NS Package Number                |  |
|----------------------------------------------------------------|----------------------------------|--|
| ADC12130CIN                                                    | N16E, Dual-In-Line               |  |
| ADC12130CIWM                                                   | M16B, Wide Body SO               |  |
| ADC12130CIWMX                                                  | M16B, Wide Body SO - Tape & Reel |  |
| ADC12132CIMSA                                                  | MSA20, SSOP                      |  |
| ADC12132CIMSAX                                                 | MSA20, SSOP - Tape & Reel        |  |
| ADC12138CIN                                                    | N28B, Dual-In-Line               |  |
| ADC12138CIWM                                                   | M28B                             |  |
| ADC12138CIWMX                                                  | M28B - Tape & Reel               |  |
| ADC12138CIMSA                                                  | MSA28, SSOP                      |  |
| ADC12138CIMSA                                                  | MSA28, SSOP - Tape & Reel        |  |

Some of these product/package combinations are obsolete and are shown here for reference only. Check the National web site for availability.

# **Pin Descriptions**

| Pin Name                                                                                                                                                                                                                                                                                                                                                                                                                            | Pin Description                                                                                                                                                                                                                                                                                                                                          |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Analog Inputs to the MUX (multiplexer). A channel input is selected by the address information at the DI which is loaded at the rising edge of SCLK into the address register (see <i>Table 2</i> and <i>Table 3</i> ). The volta applied to these inputs should not exceed V <sub>A</sub> + or go below V <sub>A</sub> - or below GND. Exceeding this range on a unselected channel may corrupt the reading of a selected channel. |                                                                                                                                                                                                                                                                                                                                                          |  |  |
| COM                                                                                                                                                                                                                                                                                                                                                                                                                                 | Analog input pin that is used as a pseudo ground when the analog multiplexer is single-ended.                                                                                                                                                                                                                                                            |  |  |
| MUXOUT1<br>MUXOUT2                                                                                                                                                                                                                                                                                                                                                                                                                  | Multiplexer Output pins. If the multiplexer is used, these pins should be connected to the A/DIN pins, directly or through an amplifier and/of filter.                                                                                                                                                                                                   |  |  |
| A/DIN1<br>A/DIN2                                                                                                                                                                                                                                                                                                                                                                                                                    | Converter Input pins. MUXOUT1 is usually tied to A/DIN1. MUXOUT2 is usually tied to A/DIN2. If external circuitry is placed between MUXOUT1 and A/DIN1, or MUXOUT2 and A/DIN2, it may be necessary to protect these pins against voltage overload. The voltage at these pins should not exceed V <sub>A</sub> + or go below AGND (see <i>Figure 6</i> ). |  |  |

| Pin Name           | Pin Description                                                                                                                                                                                                                                                         |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | Data Output pin. This pin is an active push/pull output when $\overline{\text{CS}}$ is low. When $\overline{\text{CS}}$ is high, this output is 1                                                                                                                       |
| DO                 | STATE®. The conversion result (DB0–DB12) and converter status data are clocked out at the falling ed                                                                                                                                                                    |
|                    | SCLK on this pin. The word length and format of this result can vary (see <i>Table 1</i> ). The word length and format of this result can vary (see <i>Table 1</i> ).                                                                                                   |
|                    | are controlled by the data shifted into the multiplexer address and mode select register (see <i>Table 4</i> ).                                                                                                                                                         |
|                    | Serial Data Input pin. The data applied to this pin is shifted at the rising edge of SCLK into the multiplex                                                                                                                                                            |
| DI                 | address and mode select register. Table 2 through Table 4 show the assignment of the multiplexer add                                                                                                                                                                    |
|                    | and the mode select data.                                                                                                                                                                                                                                               |
|                    | This pin is an active push/pull output which indicates the status of the ADC12130/2/8.A logic low on this                                                                                                                                                               |
| EOC                | indicates that the ADC is busy with a conversion, Auto Calibration, Auto Zero or power down cycle. The                                                                                                                                                                  |
|                    | edge of EOC signals the end of one of these cycles                                                                                                                                                                                                                      |
|                    | A logic low is required at this pin to program any mode or to change the ADC's configuration as listed in                                                                                                                                                               |
|                    | Programming ( <i>Table 4</i> ). When this pin is high, the ADC is placed in the read data only mode. While in the                                                                                                                                                       |
| CONV               | data only mode, bringing $\overline{CS}$ low and pulsing SCLK will only clock out the data stored in the ADCs output                                                                                                                                                    |
|                    | register. The data at DI will be ignored. A new conversion will not be started and the ADC will remain in                                                                                                                                                               |
|                    | mode and/or configuration previously programmed. Read data only cannot be performed while a conver                                                                                                                                                                      |
|                    | Auto Cal or Auto Zero are in progress.                                                                                                                                                                                                                                  |
|                    | Chip Select input pin. When a logic low is applied to this pin, the rising edge of SCLK shifts the data at t                                                                                                                                                            |
|                    | input into the address register and brings DO out of TRI-STATE. With CS low, the falling edge of SCLK                                                                                                                                                                   |
|                    | the data resulting from the previous ADC conversion out at the DO output, with the exception of the first                                                                                                                                                               |
|                    | data. When $\overline{CS}$ is low continuously, the first bit of the data is clocked out on the rising edge of EOC (end                                                                                                                                                 |
|                    | conversion). When $\overline{CS}$ is toggled, the falling edge of $\overline{CS}$ always clocks out the first bit of data. $\overline{CS}$ should brought low while SCLK is low. The falling edge of $\overline{CS}$ interrupts a conversion in progress and starts the |
| CS                 | sequence for a new conversion. When $\overline{CS}$ is brought low during a conversion, that conversion is prema                                                                                                                                                        |
| CS                 | terminated and the data in the output latches may be corrupted. Therefore, when $\overline{\text{CS}}$ is brought low during a conversion, that conversion is prema                                                                                                     |
|                    | conversion in progress, the data output at that time should be ignored. $\overline{CS}$ may also be left continuously                                                                                                                                                   |
|                    | In this case, it is imperative that the correct number of SCLK pulses be applied to the ADC in order to re                                                                                                                                                              |
|                    | synchronous. After the ADC supply power is applied, the device expects to see 13 clock pulses for each                                                                                                                                                                  |
|                    | sequence. The number of clock pulses the ADC expects is the same as the digital output word length. I                                                                                                                                                                   |
|                    | word length can be modified by the data shifted in at the DO pin. <i>Table 4</i> details the data required.                                                                                                                                                             |
|                    | Data Output Ready pin. This pin is an active push/pull output which is low when the conversion result is                                                                                                                                                                |
| DOR                | shifted out and goes high to signal that all the data has been shifted out.                                                                                                                                                                                             |
|                    | Serial Data Clock input. The clock applied to this input controls the rate at which the serial data exchange of                                                                                                                                                         |
|                    | The rising edge loads the information at the DI pin into the multiplexer address and mode select shift re                                                                                                                                                               |
|                    | This address controls which channel of the analog input multiplexer (MUX) is selected and the mode of ope                                                                                                                                                               |
| SCLK               | for the ADC. With $\overline{\text{CS}}$ low, the falling edge of SCLK shifts the data resulting from the previous ADC conve                                                                                                                                            |
| JOLK               | out on DO, with the exception of the first bit of data. When $\overline{\text{CS}}$ is low continuously, the first bit of the data                                                                                                                                      |
|                    | clocked out on the rising edge of EOC (end of conversion). When $\overline{\text{CS}}$ is toggled, the falling edge of $\overline{\text{CS}}$ a                                                                                                                         |
|                    | clocks out the first bit of data. $\overline{\text{CS}}$ should be brought low when SCLK is low. The rise and fall times of the                                                                                                                                         |
|                    | edges should not exceed 1 μs.                                                                                                                                                                                                                                           |
| CCLK               | Conversion Clock input. The clock applied to this input controls the successive approximation conversio                                                                                                                                                                 |
| JULIN              | interval and the acquisition time. The rise and fall times of the clock edges should not exceed 1 µs.                                                                                                                                                                   |
|                    | Positive analog voltage reference input. In order to maintain accuracy, the voltage range of V <sub>REF</sub> (V <sub>REF</sub> =                                                                                                                                       |
| $V_{REF}$ +        | + - V <sub>REF</sub> -) is 1.0 V <sub>DC</sub> to 5.0 V <sub>DC</sub> and the voltage at V <sub>REF</sub> + cannot exceed V <sub>A</sub> +. See <i>Figure 5</i> for recomm                                                                                              |
|                    | bypassing.                                                                                                                                                                                                                                                              |
|                    | The negative analog voltage reference input. In order to maintain accuracy, the voltage at this pin must in                                                                                                                                                             |
| V <sub>REF</sub> - | below GND or exceed V <sub>REF</sub> +. (See <i>Figure 5</i> ).                                                                                                                                                                                                         |
|                    | Power Down pin. When PD is high the ADC is powered down; when PD is low the ADC is powered up, or a                                                                                                                                                                     |
| PD                 | The ADC takes a maximum of 700 µs to power up after the command is given.                                                                                                                                                                                               |
|                    | These are the analog and digital power supply pins. $V_A^+$ and $V_D^+$ are not connected together on the chip.                                                                                                                                                         |
| $V_A^+$            | pins should be tied to the same supply voltage and bypassed separately (see <i>Figure 5</i> ). The operating voltage and bypassed separately (see <i>Figure 5</i> ).                                                                                                    |
| $V_{D}^{+}$        | range of $V_A$ + and $V_D$ + is 3.0 $V_{DC}$ to 5.5 $V_{DC}$ .                                                                                                                                                                                                          |
| DGND               | The digital ground pin (see <i>Figure 5</i> ).                                                                                                                                                                                                                          |
|                    |                                                                                                                                                                                                                                                                         |
| AGND               | The analog ground pin (see <i>Figure 5</i> ).                                                                                                                                                                                                                           |

4

# **Absolute Maximum Ratings**

(Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Positive Supply Voltage           |                         |
|-----------------------------------|-------------------------|
| $(V^+ = V_A^+ = V_D^+)$           | 6.5V                    |
| Voltage at Inputs and Outputs     |                         |
| except CH0-CH7 and COM            | $-0.3V$ to $V^+ + 0.3V$ |
| Voltage at Analog Inputs          |                         |
| CH0-CH7 and COM                   | GND -5V to V+ +5V       |
| $ V_A^+ - V_D^+ $                 | 300 mV                  |
| Input Current at Any Pin (Note 3) | ±30 mA                  |
| Package Input Current (Note 3)    | ±120 mA                 |
| Package Dissipation at            |                         |
| $T_A = 25^{\circ}C$ (Note 4)      | 500 mW                  |
| ESD Susceptibility (Note 5)       |                         |
| Human Body Model                  | 1500V                   |
| Soldering Information             |                         |
| N Packages (10 seconds)           | 260°C                   |
| SO Package (Note 6):              |                         |
| Vapor Phase (60 seconds)          | 215°C                   |
| Infrared (15 seconds)             | 220°C                   |
| Storage Temperature               | -65°C to +150°C         |

# Operating Ratings (Notes 1, 2)

| Operating Temperature Range                | $T_{MIN} \le T_A \le T_{MAX}$                  |
|--------------------------------------------|------------------------------------------------|
|                                            | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C |
| Supply Voltage ( $V^+ = V_A^+ = V_D^+$ )   | +3.0V to +5.5V                                 |
| $ V_A^+ - V_D^+ $                          | ≤ 100 mV                                       |
| V <sub>REF</sub> +                         | $0V$ to $V_A$ +                                |
| V <sub>REF</sub> -                         | $0V$ to $(V_{REF} + -1V)$                      |
| $V_{REF} (V_{REF} + - V_{REF} -)$          | 1V to V <sub>A</sub> +                         |
| V <sub>REF</sub> Common Mode Voltage Range |                                                |
| $[(V_{REF}^{}+) - (V_{REF}^{}-)] / 2$      | $0.1 \text{ V}_{A}$ + to $0.6 \text{ V}_{A}$ + |
| A/DIN1, A/DIN2, MUXOUT1                    |                                                |
| and MUXOUT2 Voltage Range                  | OV to V <sub>A</sub> +                         |
| ADC IN Common Mode Voltage                 |                                                |
| Range                                      | 0.4.                                           |
| $[(V_{IN}^{+}) - (V_{IN}^{-})] / 2$        | 0V to V <sub>A</sub> +                         |

# **Package Thermal Resistance**

| Part Number    | Thermal Resistance $(\theta_{JA})$ |
|----------------|------------------------------------|
| ADC12130CIN    | 53°C/W                             |
| ADC12130CIWM   | 70°C/W                             |
| ADC12132CIMSA  | 134°C/W                            |
| ADC12132CIWM   | 64°C/W                             |
| ADC121038CIN   | 40°C/W                             |
| ADC121038CIMSA | 97°C/W                             |
| ADC12138CIWM   | 50°C/W                             |

Some of these product/package combinations are obsolete and are shown here for reference only. Check the National web site for availability.

### **Converter Electrical Characteristics**

The following specifications apply for  $(V^+ = V_A + = V_D + = +5V, V_{REF} + = +4.096V, and fully differential input with fixed 2.048V common-mode voltage) or <math>(V^+ = V_A + = V_D + = 3.3V, V_{REF} + = 2.5V)$  and fully-differential input with fixed 1.250V common-mode voltage),  $V_{REF} + (V_A + V_B + V_C + V_C$ - = 0V, 12-bit + sign conversion mode, source impedance for analog inputs,  $V_{REF}^-$  and  $V_{REF}^+ \le 25\Omega$ ,  $f_{CK} = f_{SK} = 5$  MHz, and 10 ( $t_{CK}$ ) acquisition time unless otherwise specified. **Boldface limits apply for T<sub>A</sub> = T<sub>J</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>**; all other limits T<sub>A</sub> = T<sub>J</sub> = 25° C. (Notes 7, 8, 9)

| Symbol   | Parameter                                      | Conditions                                                                         | Typical      | Limits    | Units      |
|----------|------------------------------------------------|------------------------------------------------------------------------------------|--------------|-----------|------------|
|          | raiametei                                      | Conditions                                                                         | (Note 10)    | (Note 11) | (Limits)   |
| STATIC C | CONVERTER CHARACTERISTICS                      |                                                                                    |              |           |            |
|          | Resolution with No Missing Codes               |                                                                                    |              | 12 + sign | Bits (min) |
| ILE      | Integral Linearity Error                       | After Auto Cal (Notes 12, 18)                                                      | ±1/2         | ±2        | LSB (max)  |
| DNL      | Differential Non-Linearity                     | After Auto Cal                                                                     |              | ±1.5      | LSB (max)  |
|          | Positive Full-Scale Error                      | After Auto Cal (Notes 12, 18)                                                      | ±1/2         | ±3.0      | LSB (max)  |
|          | Negative Full-Scale Error                      | After Auto Cal (Notes 12, 18)                                                      | ±1/2         | ±3.0      | LSB (max)  |
|          | Offset Error                                   | After Auto Cal (Notes 5, 18)<br>V <sub>IN</sub> (+) = V <sub>IN</sub> (-) = 2.048V | ±1/2         | ±2        | LSB (max)  |
|          | DC Common Mode Error                           | After Auto Cal (Note 15)                                                           | ±2           |           | LSB (max)  |
| TUE      | Total Unadjusted Error                         | After Auto Cal (Notes 12, 13, 14)                                                  | ±1           |           | LSB        |
|          | Multiplexer Chan-to-Chan Matching              | $V^{+} = +5V \pm 10\%, V_{REF} = +4.096V$                                          | ±0.05        |           | LSB        |
|          | Power Supply Sensitivity                       |                                                                                    |              |           |            |
|          | Offset Error<br>+ Full-Scale Error             |                                                                                    | ±0.5<br>±0.5 |           | LSB<br>LSB |
|          | – Full-Scale Error<br>Integral Linearity Error |                                                                                    | ±0.5<br>±0.5 |           | LSB<br>LSB |

| Symbol              | Parameter                                         | Conditions                                                       | Typical<br>(Note 10)                    | Limits<br>(Note 11) | Units<br>(Limits)  |
|---------------------|---------------------------------------------------|------------------------------------------------------------------|-----------------------------------------|---------------------|--------------------|
| UNIPOLA             | AR DYNAMIC CONVERTER CHARAC                       | TERISTICS                                                        | •                                       |                     | !                  |
|                     |                                                   | $f_{IN} = 1 \text{ kHz}, V_{IN} = 5 V_{PP}, V_{REF}^{+} = 5.0 V$ | 69.4                                    |                     | dB                 |
| S/(N+D)             | Signal-to-Noise Plus Distortion Ratio             | $f_{IN} = 20 \text{ kHz}, V_{IN} = 5 V_{PP}, V_{REF}^{+} = 5.0V$ | 68.3                                    |                     | dB                 |
|                     |                                                   | $f_{IN} = 40 \text{ kHz}, V_{IN} = 5 V_{PP}, V_{REF} + = 5.0V$   | 65.7                                    |                     | dB                 |
|                     | -3 dB Full Power Bandwidth                        | V <sub>IN</sub> = 5 V <sub>PP</sub> , where S/(N+D) drops 3 dB   | 31                                      |                     | kHz                |
| DIFFERE             | NTIAL DYNAMIC CONVERTER CHAP                      | RACTERISTICS                                                     |                                         | ,                   | ,                  |
|                     |                                                   | $f_{IN} = 1 \text{ kHz}, V_{IN} = \pm 5V, V_{REF}^{+} = 5.0V$    | 77.0                                    |                     | dB                 |
| S/(N+D)             | Signal-to-Noise Plus Distortion Ratio             | $f_{IN} = 20 \text{ kHz}, V_{IN} = \pm 5V, V_{REF}^+ = 5.0V$     | 73.9                                    |                     | dB                 |
|                     |                                                   | $f_{IN} = 40 \text{ kHz}, V_{IN} = \pm 5V, V_{REF}^{+} = 5.0V$   | 67.0                                    |                     | dB                 |
|                     | -3 dB Full Power Bandwidth                        | $V_{IN} = \pm 5V$ , where S/(N+D) drops 3 dB                     | 40                                      |                     | kHz                |
| REFERE              | NCE INPUT, ANALOG INPUTS AND N                    | NULTIPLEXER CHARACTERISTICS                                      |                                         |                     |                    |
| C <sub>REF</sub>    | Reference Input Capacitance                       |                                                                  | 85                                      |                     | pF                 |
| C <sub>A/D</sub>    | A/DIN1 and A/DIN2 Analog Input<br>Capacitance     |                                                                  | 75                                      |                     | pF                 |
|                     | A/DIN1 and A/DIN2 Analog Input<br>Leakage Current | V <sub>IN</sub> = +5.0V or V <sub>IN</sub> = 0V                  | ±0.1                                    |                     | μΑ                 |
|                     | CH0-CH7 and COM Input Voltage                     |                                                                  | GND - 0.05<br>(V <sub>A</sub> +) + 0.05 |                     | V (min)<br>V (max) |
| C <sub>CH</sub>     | CH0-CH7 and COM Input<br>Capacitance              |                                                                  | 10                                      |                     | pF                 |
| C <sub>MUXOUT</sub> | MUX Output Capacitance                            |                                                                  | 20                                      |                     | pF                 |
|                     | Off Channel Leakage (Note 16)                     | On Channel = 5V and<br>Off Channel = 0V                          | -0.01                                   |                     | μΑ                 |
|                     | CH0-CH7 and COM Pins                              | On Channel = 0V and<br>Off Channel = 5V                          | 0.01                                    |                     | μА                 |
|                     | On Channel Leakage (Note 16)                      | On Channel = 5V and<br>Off Channel = 0V                          | 0.01                                    |                     | μΑ                 |
|                     | CH0–CH7 and COM Pins                              | On Channel = 0V and<br>Off Channel = 5V                          | -0.01                                   |                     | μΑ                 |
|                     | MUXOUT1 and MUXOUT2 Leakage<br>Current            | $V_{MUXOUT} = 5.0V \text{ or } V_{MUXOUT} = 0V$                  | 0.01                                    |                     | μA                 |
| R <sub>ON</sub>     | MUX On Resistance                                 | $V_{IN} = 2.5V$ and $V_{MUXOUT} = 2.4V$                          | 850                                     | 1900                | Ω (max)            |
|                     | R <sub>ON</sub> Matching Channel to Channel       | $V_{IN} = 2.5V$ and $V_{MUXOUT} = 2.4V$                          | 5                                       |                     | %                  |
|                     | Channel-to-Channel Crosstalk                      | $V_{IN} = 5 V_{PP}, f_{IN} = 40 \text{ kHz}$                     | -72                                     |                     | dB                 |
|                     | MUX Bandwidth                                     |                                                                  | 90                                      |                     | kHz                |

# **DC and Logic Electrical Characteristics**

The following specifications apply for  $(V^+ = V_A^+ = V_D^+ = +5V, V_{REF}^+ = +4.096V, and fully-differential input with fixed 2.048V common-mode voltage) or <math>(V^+ = V_A^+ = V_D^+ = +3.3V, V_{REF}^+ = +2.5V)$  and fully-differential input with fixed 1.250V common-mode voltage),  $V_{REF}^- = 0V$ , 12-bit + sign conversion mode, source impedance for analog inputs,  $V_{REF}^- = 0V$  and  $V_{REF}^- = 0V$ , 12-bit + sign conversion mode, source impedance for analog inputs,  $V_{REF}^- = 0V$  and  $V_{REF}^- = 0V$  acquisition time unless otherwise specified. **Boldface limits apply for T<sub>A</sub> = T<sub>J</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>**; all other limits  $V_A^- = V_A^- = V_A^-$ 

| Symbol              |                                     | Conditions                                                 | Typical<br>(Note 10) | $V^{+} = V_{A}^{+} = V_{D}^{+} = 3.3V$ <b>Limits</b> (Note 11) |             | Units<br>(Limits)    |
|---------------------|-------------------------------------|------------------------------------------------------------|----------------------|----------------------------------------------------------------|-------------|----------------------|
| CCLK, C             | S, CONV, DI, PD AND SCLK INPUT C    | HARACTERISTICS                                             |                      |                                                                |             |                      |
| $V_{IN(1)}$         | Logical "1" Input Voltage           | $V_A + = V_D + = V^+ + 10\%$                               |                      | 2.0                                                            | 2.0         | V (min)              |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage           | $V_A^+ = V_D^+ = V^+ - 10\%$                               |                      | 0.8                                                            | 0.8         | V (max)              |
| I <sub>IN(1)</sub>  | Logical "1" Input Current           | $V_{IN} = V^{+}$                                           | 0.005                | 1.0                                                            | 1.0         | μA (max)             |
| I <sub>IN(0)</sub>  | Logical `"0" Input Current          | $V_{IN} = 0V$                                              | -0.005               | -1.0                                                           | -1.0        | μA (min)             |
| DO, EOC             | AND DOR DIGITAL OUTPUT CHARA        | ACTERISTICS                                                |                      |                                                                |             |                      |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage          | $V_A + = V_D + = V^+ - 10\%,$<br>$I_{OUT} = -360 \mu A$    |                      | 2.4                                                            | 2.4         | V (min)              |
| VOUT(1)             | Logical 1 Output Voltage            | $V_A + = V_D + = V + -10\%,$<br>$I_{OUT} = -10 \mu A$      |                      | 2.9                                                            | 4.25        | V (min)              |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage          | $V_A + = V_D + = V^+ - 10\%$<br>$I_{OUT} = 1.6 \text{ mA}$ |                      | 0.4                                                            | 0.4         | V (max)              |
| I <sub>OUT</sub>    | TRI-STATE Output Current            | $V_{OUT} = 0V$<br>$V_{OUT} = V^{+}$                        | -0.1<br>-0.1         | -3.0<br>3.0                                                    | -3.0<br>3.0 | μΑ (max)<br>μΑ (max) |
| +I <sub>sc</sub>    | Output Short Circuit Source Current | V <sub>OUT</sub> = 0V                                      | -14                  |                                                                |             | mA                   |
| -I <sub>sc</sub>    | Output Short Circuit Sink Current   | $V_{OUT} = V_D +$                                          | 16                   |                                                                |             | mA                   |
| POWER               | SUPPLY CHARACTERISTICS              |                                                            | •                    | •                                                              |             |                      |
| I <sub>D</sub> +    | Digital Supply Current              | Awake (Active)  CS = HIGH, Powered Down,  CCLK on          | 600                  | 1.5                                                            | 2.5         | mA (max)<br>μA       |
|                     |                                     | CS = HIGH, Powered Down, CCLK off                          | 20                   |                                                                |             | μΑ                   |
| I <sub>A</sub> +    | Positive Analog Supply Current      | Awake (Active)  CS = HIGH, Powered Down,  CCLK on          | 10                   | 3.0                                                            | 4.0         | mA (max)<br>μA       |
|                     |                                     | CS = HIGH, Powered Down, CCLK off                          | 0.1                  |                                                                |             | μΑ                   |
| I <sub>REF</sub>    | Reference Input Current             | CS = HIGH, Powered Down, CCLK on                           | 70                   |                                                                |             | μΑ                   |
| -KEF                | Tions input outfort                 | CS = HIGH, Powered Down, CCLK off                          | 0.1                  |                                                                |             | μΑ                   |

# **AC Electrical Characteristics**

The following specifications apply for  $(V^+ = V_A^+ = V_D^+ = +5V, V_{REF}^+ = +4.096V, and fully-differential input with fixed 2.048V common-mode voltage) or <math>(V^+ = V_A^+ = V_D^+ = +3.3V, V_{REF}^+ = +2.5V)$  and fully-differential input with fixed 1.250V common-mode voltage),  $V_{REF}^- = 0V$ , 12-bit + sign conversion mode, source impedance for analog inputs,  $V_{REF}^- = 0V$  and  $V_{REF}^- = 0V$ , 12-bit + sign conversion mode, source impedance for analog inputs,  $V_{REF}^- = 0V$  and  $V_{REF}^- = 0V$  acquisition time unless otherwise specified. **Boldface limits apply for T**<sub>A</sub> = T<sub>J</sub> = T<sub>MIN</sub> **to T**<sub>MAX</sub>; all other limits  $V_A^- = V_A^- = V_A$ 

| Symbol            | Parameter                                                                                                    | Conditions              | Typical<br>(Note 10)   | Limits (Note 11)                             | Units (Limits)         |
|-------------------|--------------------------------------------------------------------------------------------------------------|-------------------------|------------------------|----------------------------------------------|------------------------|
| f <sub>CK</sub>   | Conversion Clock (CCLK) Frequency                                                                            |                         | 10<br>1                | 5                                            | MHz (max)<br>MHz (min) |
| f <sub>SK</sub>   | Serial Data Clock SCLK Frequency                                                                             |                         | 10<br>0                | 5                                            | MHz (max)<br>Hz (min)  |
|                   | Conversion Clock Duty Cycle                                                                                  |                         |                        | 40<br>60                                     | % (min)<br>% (max)     |
|                   | Serial Data Clock Duty Cycle                                                                                 |                         |                        | 40<br>60                                     | % (min)<br>% (max)     |
| t <sub>C</sub>    | Conversion Time                                                                                              | 12-Bit + Sign or 12-Bit | 44(t <sub>CK</sub> )   | 44(t <sub>CK</sub> )<br>8.8                  | (max)<br>µs (max)      |
|                   |                                                                                                              |                         | 6(t <sub>CK</sub> )    | 6(t <sub>CK</sub> )<br>7(t <sub>CK</sub> )   | (min)<br>(max)         |
|                   |                                                                                                              | 6 Cycles Programmed     |                        | 1.2                                          | μs (min)<br>μs (max)   |
|                   | Acquisition Time (Note 19)                                                                                   | 10 Cueles Dus grammed   | 10(t <sub>CK</sub> )   | 10(t <sub>CK</sub> )<br>11(t <sub>CK</sub> ) | (min)<br>(max)         |
|                   |                                                                                                              | 10 Cycles Programmed    |                        | 2.0<br>2.2                                   | μs (min)<br>μs (max)   |
| t <sub>A</sub>    |                                                                                                              | 18 Cycles Programmed    | 18(t <sub>CK</sub> )   | 18(t <sub>CK</sub> )<br>19(t <sub>CK</sub> ) | (min)<br>(max)         |
|                   |                                                                                                              |                         |                        | 3.6<br>3.8                                   | μs (min)<br>μs (max)   |
|                   |                                                                                                              | 34 Cycles Programmed -  | 34(t <sub>CK</sub> )   | 34(t <sub>CK</sub> )<br>35(t <sub>CK</sub> ) | (min)<br>(max)         |
|                   |                                                                                                              |                         |                        | 6.8<br>7.0                                   | μs (min)<br>μs (max)   |
| t <sub>CAL</sub>  | Self-Calibration Time                                                                                        |                         | 4944(t <sub>CK</sub> ) | 4944(t <sub>CK</sub> )<br>988.8              | (max)<br>µs (max)      |
| t <sub>AZ</sub>   | Auto Zero Time                                                                                               |                         | 76(t <sub>CK</sub> )   | 76(t <sub>CK</sub> )                         | (max)                  |
|                   | Self-Calibration or Auto Zero                                                                                |                         | 2(t <sub>CK</sub> )    | 2(t <sub>CK</sub> )<br>3(t <sub>CK</sub> )   | μs (max) (min) (max)   |
| t <sub>SYNC</sub> | Synchronization Time from DOR                                                                                |                         |                        | 0.40<br>0.60                                 | μs (min)<br>μs (max)   |
| t <sub>DOR</sub>  | DOR High Time when $\overline{\text{CS}}$ is Low<br>Continuously for Read Data and Software<br>Power Up/Down |                         | 9(t <sub>SK</sub> )    | 9(t <sub>SK</sub> )<br>1.8                   | (max)<br>µs (max)      |
| t <sub>CONV</sub> | CONV Valid Data Time                                                                                         |                         | 8(t <sub>SK</sub> )    | 8(t <sub>SK</sub> )                          | (max)                  |
|                   |                                                                                                              | <u> </u>                |                        | 1.6                                          | μs (max)               |

### **AC Electrical Characteristics**

The following specifications apply for  $(V^+ = V_A^+ = V_D^+ = +5V, V_{REF}^+ = +4.096V, and fully-differential input with fixed 2.048V common-mode voltage) or <math>(V^+ = V_A^+ = V_D^+ = +3.3V, V_{REF}^+ = +2.5V)$  and fully-differential input with fixed 1.250V common-mode voltage),  $V_{REF}^- = 0V$ , 12-bit + sign conversion mode, source impedance for analog inputs,  $V_{REF}^- = 0V$  and  $V_{REF}^- = 0V$ , 12-bit + sign conversion mode, source impedance for analog inputs,  $V_{REF}^- = 0V$  and  $V_{REF}^- = 0V$  acquisition time unless otherwise specified. **Boldface limits apply for T**<sub>A</sub> = T<sub>J</sub> = T<sub>MIN</sub> **to T**<sub>MAX</sub>; all other limits  $V_A^- = V_A^- = V_A$ 

| Symbol                            | Parameter                                                                           | Conditions                                   | Typical (Note 10) | Limits (Note<br>11) | Units<br>(Limits)    |
|-----------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------|-------------------|---------------------|----------------------|
| t <sub>HPU</sub>                  | Hardware Power-Up Time, Time from PD Falling Edge to EOC Rising Edge                |                                              | 500               | 700                 | μs (max)             |
| t <sub>SPU</sub>                  | Software Power-Up Time, Time from Serial Data Clock Falling Edge to EOC Rising Edge |                                              | 500               | 700                 | μs (max)             |
| t <sub>ACC</sub>                  | Access Time Delay from $\overline{\text{CS}}$ Falling Edge to DO Data Valid         |                                              | 25                | 60                  | ns (max)             |
| t <sub>SET-UP</sub>               | Set-Up Time of $\overline{\text{CS}}$ Falling Edge to Serial Data Clock Rising Edge |                                              |                   | 50                  | ns (min)             |
| t <sub>DELAY</sub>                | Delay from SCLK Falling Edge to $\overline{\text{CS}}$ Falling Edge                 |                                              | 0                 | 5                   | ns (min)             |
| t <sub>1H</sub> , t <sub>0H</sub> | Delay from CS Rising Edge to DO TRI-STATE                                           | $R_L = 3k, C_L = 100 pF$                     | 70                | 100                 | ns (max)             |
| t <sub>HDI</sub>                  | DI Hold Time from Serial Data Clock Rising Edge                                     |                                              | 5                 | 15                  | ns (max)             |
| t <sub>SDI</sub>                  | DI Set-Up Time from Serial Data Clock Rising Edge                                   |                                              | 5                 | 10                  | ns (min)             |
| t <sub>HDO</sub>                  | DO Hold Time from Serial Data Clock Falling<br>Edge                                 | R <sub>L</sub> = 3k, C <sub>L</sub> = 100 pF | 35                | 65<br>5             | ns (max)<br>ns (min) |
| t <sub>DDO</sub>                  | Delay from Serial Data Clock Falling Edge to DO Data Valid                          |                                              | 50                | 90                  | ns (max)             |
| t <sub>RDO</sub>                  | DO Rise Time, TRI-STATE to High DO Rise Time, Low to High                           | R <sub>L</sub> = 3k, C <sub>L</sub> = 100 pF | 10<br>10          | 40<br>40            | ns (max)<br>ns (max) |
| t <sub>FDO</sub>                  | DO Fall Time, TRI-STATE to Low DO Fall Time, High to Low                            | R <sub>L</sub> = 3k, C <sub>L</sub> = 100 pF | 15<br>15          | 40<br>40            | ns (max)<br>ns (max) |
| t <sub>CD</sub>                   | Delay from CS Falling Edge to DOR Falling Edge                                      |                                              | 45                | 80                  | ns (max)             |
| t <sub>SD</sub>                   | Delay from Serial Data Clock Falling Edge to DOR Rising Edge                        |                                              | 45                | 80                  | ns (max)             |
| C <sub>IN</sub>                   | Capacitance of Logic Inputs                                                         |                                              | 20                |                     | pF                   |
| C <sub>OUT</sub>                  | Capacitance of Logic Outputs                                                        |                                              | 20                |                     | pF                   |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: All voltages are measured with respect to GND, unless otherwise specified.

**Note 3:** When the input voltage  $(V_{IN})$  at any pin exceeds the power supplies  $(V_{IN} < \text{GND or } V_{IN} > V_{A} + \text{or } V_{D} +)$ , the current at that pin should be limited to 30 mA. The 120 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 30 mA to four.

Note 4: The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_J$ max,  $\theta_{JA}$  and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any temperature is  $P_D = (T_J$ max  $- T_A)/\theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower. For this device,  $T_J$ max = 150°C.

Note 5: The human body model is a 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor into each pin.

**Note 6:** See AN450 "Surface Mounting Methods and Their Effect on Product Reliability" or the section titled "Surface Mount" found in any post 1986 National Semiconductor Linear Data Book for other methods of soldering surface mount devices.

**Note 7:** Two on-chip diodes are tied to each analog input through a series resistor as shown below. Input voltage magnitude up to 5V above  $V_A^+$  or 5V below GND will not damage this device. However, errors in conversion can occur (if these diodes are forward biased by more than 50 mV) if the input voltage magnitude of selected or unselected analog input go above  $V_A^+$  or below GND by more than 50 mV. As an example, if  $V_A^+$  is 4.5  $V_{DC}$ , full-scale input voltage must be  $\leq$ 4.55  $V_{DC}$  to ensure accurate conversions.



**Note 8:** To guarantee accuracy, it is required that the  $V_A$ + and  $V_D$ + be connected together to the same power supply with separate bypass capacitors at each V+ pin.

Note 9: With the test condition for  $V_{REF}$  ( $V_{REF}$  + -  $V_{REF}$  -) given as +4.096V, the 12-bit LSB is 1.0 mV. For  $V_{REF}$  = 2.5V, the 12-bit LSB is 610  $\mu$ V.

Note 10: Typical figures are at  $T_J = T_A = 25$  °C and represent most likely parametric norm

Note 11: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 12: Positive integral linearity error is defined as the deviation of the analog value, expressed in LSBs, from the straight line that passes through positive full-scale and zero. For negative integral linearity error, the straight line passes through negative full-scale and zero (see *Figure 2* and *Figure 3*).

Note 13: Offset or Zero error is a measure of the deviation from the mid-scale voltage (a code of zero), expressed in LSB. It is the average value of the code transitions between -1 to 0 and 0 to +1 (see *Figure 4*).

Note 14: Total unadjusted error includes offset, full-scale, linearity and multiplexer errors.

Note 15: The DC common-mode error is measured in the differential multiplexer mode with the assigned positive and negative input channels shorted together.

Note 16: Channel leakage current is measured after the channel selection.

Note 17: Timing specifications are tested at the TTL logic levels, V<sub>OL</sub> = 0.4V for a falling edge and V<sub>OL</sub> = 2.4V for a rising edge. TRI-STATE output voltage is forced to 1.4V.

Note 18: The ADC12130 family's self-calibration technique ensures linearity and offset errors as specified, but noise inherent in the self-calibration process will result in a maximum repeatability uncertainty of 0.2 LSB.

Note 19: If SCLK and CCLK are driven from the same clock source, then  $t_A$  is 6, 10, 18 or 34 clock periods minimum and maximum.

Note 20: The "12-Bit Conversion of Offset" and "12-Bit Conversion of Full-Scale" modes are intended to test the functionality of the device. Therefore, the output data from these modes are not an indication of the accuracy of a conversion result.



FIGURE 1. Transfer Characteristic



FIGURE 2. Simplified Error Curve vs. Output Code without Auto Calibration or Auto Zero Cycles



FIGURE 3. Simplified Error Curve vs. Output Code after Auto Calibration Cycle



FIGURE 4. Offset or Zero Error Voltage

# **Typical Performance Characteristics** The following curves apply for 12-bit + sign mode after Auto Calibration unless otherwise specified.







# Full-Scale Error Change vs. Clock Frequency



# Linearity Error Change vs. Temperature



# Linearity Error Change vs. Supply Voltage



# Full-Scale Error Change vs. Temperature



# Full-Scale Error Change vs. Reference Voltage



# Offset or Zero Error Change vs. Clock Frequency



# Offset or Zero Error Change vs. Reference Voltage



# Full-Scale Error Change vs. Supply Voltage



# Offset or Zero Error Change vs. Temperature



# Offset or Zero Error Change vs. Supply Voltage



# Analog Supply Current vs. Temperature 4.5 V<sub>A</sub> = V<sub>D</sub><sup>+</sup> f<sub>C</sub> = 5 MHz 3.5 V<sub>A</sub> + = 5.5 V V<sub>A</sub> + = 5.5 V V<sub>A</sub> + = 4.5 V TEMPERATURE (°C)













# Offset or Zero Error Change vs. Temperature



# Analog Supply Current vs. Temperature



# Offset or Zero Error Change vs. Supply Voltage



# Digital Supply Current vs. Temperature



# **Typical Dynamic Performance Characteristics**

The following curves apply for 12-bit + sign mode after Auto Calibration unless otherwise specified.

# Bipolar Spectral Response with 1 kHz Sine Wave Input



# Bipolar Spectral Response with 20 kHz Sine Wave Input



# Bipolar Spectral Response with 40 kHz Sine Wave Input



# Bipolar Spectral Response with 10 kHz Sine Wave Input



# Bipolar Spectral Response with 30 kHz Sine Wave Input



# Bipolar Spectral Response with 50 kHz Sine Wave Input



1207980



### Unipolar Signal-to-Noise + Distortion Ratio vs. Input Frequency



# Unipolar Spectral Response with 1 kHz Sine Wave Input

1207983



# Unipolar Signal-to-Noise Ratio vs. Input Frequency



### Unipolar Signal-to-Noise + Distortion Ratio vs. Input Signal Level



# Unipolar Spectral Response with 10 kHz Sine Wave Input



# Unipolar Spectral Response with 20 kHz Sine Wave Input



# Unipolar Spectral Response with 30 kHz Sine Wave Input



# Unipolar Spectral Response with 40 kHz Sine Wave Input



# Unipolar Spectral Response with 50 kHz Sine Wave Input



# **Test Circuits**



# DO except "TRI-STATE" 5.0V TEST POINT MMD7000 or Equivalent 2.2k MMD7000 or Equivalent

# +5.0V ADC12138 CH0(0N) Channel Select CH7(0FF)

# **Timing Diagrams**

















Note: Hardware power up/down may occur at any time. If PD is high while a conversion is in progress that conversion will be corrupted and erroneous data will be stored in the output shift register.

# ADC12138 Configuration Modification—Example of a Status Read





<sup>\*</sup>Tantalum

FIGURE 5. Recommended Power Supply Bypassing and Grounding

<sup>\*\*</sup>Monolithic Ceramic or better



FIGURE 6. Protecting the MUXOUT1, MUXOUT2, A/DIN1 and A/DIN2 Analog Pins

# **Format and Set-Up Tables**

**TABLE 1. Data Out Formats** 

| DO    | DO Formats |            | DB0  | DB1 | DB2 | DB3 | DB4  | DB5 | DB6 | DB7 | DB8 | DB9 | DB 10 | DB 11 | DB 12 | DB 13 | DB 14 | DB 15 | DB 16 |
|-------|------------|------------|------|-----|-----|-----|------|-----|-----|-----|-----|-----|-------|-------|-------|-------|-------|-------|-------|
|       | MSB        | 17<br>Bits | X    | Х   | Х   | Х   | Sign | MSB | 10  | 9   | 8   | 7   | 6     | 5     | 4     | 3     | 2     | 1     | LSB   |
| with  | First      | 13<br>Bits | Sing | MSB | 10  | 9   | 8    | 7   | 6   | 5   | 4   | 3   | 2     | 1     | LSB   |       |       |       |       |
| Sign  | LSB        | 17<br>Bits | LSB  | 1   | 2   | 3   | 4    | 5   | 6   | 7   | 8   | 9   | 10    | MSB   | Sign  | х     | х     | х     | Х     |
|       | First      | 13<br>Bits | LSB  | 1   | 2   | 3   | 4    | 5   | 6   | 7   | 8   | 9   | 10    | MSB   | Sign  |       |       |       |       |
|       | MSB        | 16<br>Bits | 0    | 0   | 0   | 0   | MSB  | 10  | 9   | 8   | 7   | 6   | 5     | 4     | 3     | 2     | 1     | LSB   |       |
| with- | First      | 12<br>Bits | MSB  | 10  | 9   | 8   | 7    | 6   | 5   | 4   | 3   | 2   | 1     | LSB   |       |       |       |       |       |
| Sign  | LSB        | 16<br>Bits | LSB  | 1   | 2   | 3   | 4    | 5   | 6   | 7   | 8   | 9   | 10    | MSB   | 0     | 0     | 0     | 0     |       |
|       | First      | 12<br>Bits | LSB  | 1   | 2   | 3   | 4    | 5   | 6   | 7   | 8   | 9   | 10    | MSB   |       |       |       |       |       |

X = High or Low state.

TABLE 2. ADC12138 Multiplexer Addressing

| M   | UX A | ddre | ss  |         | alog (<br>A/DIN |         | to M    |         | JT1 ar  |         | _       | nent<br>ied to | Pola   | Input<br>arity<br>nment | Multiplexer Output<br>Channel Assignment |         | Mode          |
|-----|------|------|-----|---------|-----------------|---------|---------|---------|---------|---------|---------|----------------|--------|-------------------------|------------------------------------------|---------|---------------|
| DI0 | DI1  | DI2  | DI3 | CH<br>0 | CH<br>1         | CH<br>2 | CH<br>3 | CH<br>4 | CH<br>5 | CH<br>6 | CH<br>7 | СОМ            | A/DIN1 | A/DIN2                  | MUXOUT1                                  | MUXOUT2 |               |
| L   | L    | L    | L   | +       | -               |         |         |         |         |         |         |                | +      | _                       | CH0                                      | CH1     |               |
| L   | L    | L    | Н   |         |                 | +       | -       |         |         |         |         |                | +      | -                       | CH2                                      | CH3     |               |
| L   | L    | Н    | L   |         |                 |         |         | +       | _       |         |         |                | +      | _                       | CH4                                      | CH5     |               |
| L   | L    | Н    | Н   |         |                 |         |         |         |         | +       | -       |                | +      | _                       | CH6                                      | CH7     | Differential  |
| L   | Н    | L    | L   | -       | +               |         |         |         |         |         |         |                | -      | +                       | CH0                                      | CH1     | Dineferitial  |
| L   | Н    | L    | Н   |         |                 | _       | +       |         |         |         |         |                | _      | +                       | CH2                                      | СНЗ     |               |
| L   | Н    | Н    | L   |         |                 |         |         | -       | +       |         |         |                | _      | +                       | CH4                                      | CH5     |               |
| L   | Н    | Н    | Н   |         |                 |         |         |         |         | -       | +       |                | -      | +                       | CH6                                      | CH7     |               |
| Н   | L    | L    | L   | +       |                 |         |         |         |         |         |         | _              | +      | _                       | CH0                                      | COM     |               |
| Н   | L    | L    | Н   |         |                 | +       |         |         |         |         |         | _              | +      | -                       | CH2                                      | СОМ     |               |
| Н   | L    | Н    | L   |         |                 |         |         | +       |         |         |         | _              | +      | -                       | CH4                                      | СОМ     |               |
| Н   | L    | Н    | Н   |         |                 |         |         |         |         | +       |         | _              | +      | -                       | CH6                                      | СОМ     | Cinale Fooded |
| Н   | Н    | L    | L   |         | +               |         |         |         |         |         |         | _              | +      | -                       | CH1                                      | СОМ     | Single-Ended  |
| Н   | Н    | L    | Н   |         |                 |         | +       |         |         |         |         | _              | +      | -                       | СНЗ                                      | СОМ     |               |
| Н   | Н    | Н    | L   |         |                 |         |         |         | +       |         |         | _              | +      | -                       | CH5                                      | СОМ     |               |
| Н_  | Н    | Н    | Н   |         |                 |         |         |         |         |         | +       | _              | +      | _                       | CH7                                      | СОМ     |               |

TABLE 3. ADC12130 and ADC12132 Multiplexer Addressing

| MUX A | Analog Channel Addressed and Assignme With A/DIN1 tied to MUXOUT1 and A/DIN2 tie to MUXOUT2 |     |     |     | •      | it Polarity<br>nment | Multiplex<br>Channel A | Mode    |              |
|-------|---------------------------------------------------------------------------------------------|-----|-----|-----|--------|----------------------|------------------------|---------|--------------|
| DI0   | DI1                                                                                         | CH0 | CH1 | СОМ | A/DIN1 | A/DIN2               | MUXOUT1                | MUXOUT2 |              |
| L     | L                                                                                           | +   | -   |     | +      | -                    | CH0                    | CH1     | D:#ti-l      |
| L     | Н                                                                                           | _   | +   |     | -      | +                    | CH0                    | CH1     | Differential |
| Н     | L                                                                                           | +   |     | -   | +      | _                    | CH0                    | СОМ     | 0:1- 5-1-1   |
| Н     | Н                                                                                           |     | +   | _   | +      | _                    | CH1                    | СОМ     | Single-Ended |

Note: ADC12130 do not have A/DIN1, A/DIN2, MUXOUT1 and MUXOUT2 pins.

| ADC12138                    | DI0   | DI1     | DI2            | DI3   | DI4 | DI5 | DI6 | DI7 |                                              | DO Format                  |
|-----------------------------|-------|---------|----------------|-------|-----|-----|-----|-----|----------------------------------------------|----------------------------|
| ADC12130<br>and<br>ADC12132 | DI0   | DI1     |                |       | DI2 | DI3 | DI4 | DI5 | Mode Selected<br>(Current)                   | (next Conversion<br>Cycle) |
|                             | See 7 | Table 2 | or Ta          | ble 3 | L   | L   | L   | L   | 12 Bit Conversion                            | 12 or 13 Bit MSB First     |
|                             | See 7 | Table 2 | 2 or <i>Ta</i> | ble 3 | L   | L   | L   | Η   | 12 Bit Conversion                            | 16 or 17 Bit MSB First     |
|                             | See 7 | Table 2 | or <i>Ta</i>   | ble 3 | L   | Н   | L   | L   | 12 Bit Conversion                            | 12 or 13 Bit LSB First     |
|                             | See 7 | Table 2 | or <i>Ta</i>   | ble 3 | L   | Н   | L   | Н   | 12 Bit Conversion                            | 16 or 17 Bit LSB First     |
|                             | L     | L       | L              | L     | Н   | L   | L   | L   | Auto Cal                                     | No Change                  |
|                             | L     | L       | L              | L     | Н   | L   | L   | Н   | Auto Zero                                    | No Change                  |
|                             | L     | L       | L              | L     | Н   | L   | Н   | L   | Power Up                                     | No Change                  |
|                             | L     | L       | L              | L     | Н   | L   | Ι   | Ι   | Power Down                                   | No Change                  |
|                             | L     | L       | L              | L     | Н   | Н   | L   | ┙   | Read Status Register                         | No Change                  |
|                             | L     | L       | L              | L     | Н   | Н   | L   | Η   | Data Out without Sign                        | No Change                  |
|                             | Н     | L       | L              | L     | Н   | Н   | L   | Η   | Data Out with Sign                           | No Change                  |
|                             | L     | L       | L              | L     | Н   | Н   | Ι   | ┙   | Acquisition Time—6 CCLK Cycles               | No Change                  |
|                             | L     | Н       | L              | L     | Н   | Н   | Н   | L   | Acquisition Time—10 CCLK Cycles              | No Change                  |
|                             | Н     | L       | L              | L     | Н   | Н   | Ι   | ┙   | Acquisition Time—18 CCLK Cycles              | No Change                  |
|                             | Н     | Н       | L              | L     | Н   | Н   | Н   | L   | Acquisition Time—34 CCLK Cycles              | No Change                  |
|                             | L     | L       | L              | L     | Н   | Н   | Н   | Η   | User Mode                                    | No Change                  |
|                             | Н     | Х       | Х              | х     | Н   | Н   | Н   | Н   | Test Mode<br>(CH1–CH7 become Active Outputs) | No Change                  |

Note: The ADC powers up with no Auto Cal, no Auto Zero, 10 CCLK acquisition time, 12-bit + sign conversion, power up, 12- or 13-bit MSB First, and user mode. X = Don't Care

TABLE 5. Conversion/Read Data Only Mode Programming

| CS | CONV | PD | Mode                                           |
|----|------|----|------------------------------------------------|
| L  | L    | L  | See Table 4 for Mode                           |
| L  | Н    | L  | Read Only (Previous DO Format). No Conversion. |
| Н  | Х    | L  | ldle                                           |
| Х  | X    | Н  | Power Down                                     |

X = Don't Care

**TABLE 6. Status Register** 

| Status Bit | DB0         | DB1          | DB2         | DB3      | DB4          | DB5          | DB6         | DB7            | DB8          |
|------------|-------------|--------------|-------------|----------|--------------|--------------|-------------|----------------|--------------|
| Location   |             |              |             |          |              |              |             |                |              |
| Status Bit | PU          | PD           | Cal         |          | 12 or 13     | 16 or 17     | Sign        | Justification  | Test Mode    |
|            | l l         | Device Statu | s           |          |              | DO Output    | Format Stat | us             |              |
| Function   | "High"      | "High"       | "High"      | Not used | "High"       | "High"       | "High"      | When "High"    | When         |
|            | indicates a | indicates a  | indicates   |          | indicates a  | indicates a  | indicates   | the conversion | "High" the   |
|            | Power Up    | Power        | an Auto Cal |          | 12 or 13 bit | 16 or 17 bit | that the    | result will be | device is in |
|            | Sequence    | Down         | Sequence    |          | format       | format       | sign bit is | output MSB     | test mode.   |
|            | is in       | Sequence     | is in       |          |              |              | included.   | first. When    | When         |
|            | progress    | is in        | progress    |          |              |              | When        | "Low" the      | "Low" the    |
|            |             | progress     |             |          |              |              | "Low" the   | result will be | device is in |
|            |             |              |             |          |              |              | sign bit is | output LSB     | user mode.   |
|            |             |              |             |          |              |              | not         | first.         |              |
|            |             |              |             |          |              |              | included.   |                |              |

## **Application Information**

NOTE: Some of the device/package combinations are obsolete and are shown and described here for reference only. Please see the National web site for availability.

### 1.0 DIGITAL INTERFACE

### 1.1 Interface Concepts

The example in *Figure 7* shows a typical sequence of events after the power is applied to the ADC12130/2/8:



FIGURE 7. Typical Power Supply Power Up Sequence

The first instruction input to the ADC via DI initiates Auto Cal. The data output on DO at that time is meaningless and is completely random. To determine whether the Auto Cal has been completed, a read status instruction should be issued to the ADC. Again the data output at that time has no significance since the Auto Cal procedure modifies the data in the output shift register. To retrieve the status information, an additional read status instruction should be issued to the ADC. At this time the status data is available on DO. If the Cal signal in the status word is low, Auto Cal has been completed. Therefore, the next instruction issued can start a conversion. The data output at this time is again status information.

To keep noise from corrupting the conversion, status can not be read during a conversion. If  $\overline{CS}$  is strobed and is brought low during a conversion, that conversion is prematurely ended. EOC can be used to determine the end of a conversion or the ADC controller can keep track in software of when it would be appropriate to communicate to the ADC again. Once it has been determined that the ADC has completed a conversion, another instruction can be transmitted to the ADC. The data from this conversion can be accessed when the next instruction is issued to the ADC.

Note, when  $\overline{CS}$  is low continuously it is important to transmit the exact number of SCLK cycles, as shown in the timing diagrams. Not doing so will desynchronize the serial communication to the ADC. (See Section 1.3  $\overline{CS}$  Low Continuously Considerations.)

### 1.2 Changing Configuration

The configuration of the ADC12130/2/8 on power up defaults to 12-bit plus sign resolution, 12- or 13-bit MSB First, 10 CCLK acquisition time, user mode, no Auto Cal, no Auto Zero, and power up mode. Changing the acquisition time and turning the sign bit on and off requires an 8-bit instruction to be issued to the ADC. This instruction will not start a conversion. The instructions that select a multiplexer address and format the output data do start a conversion. *Figure 8* describes an example of changing the configuration of the ADC12130/2/8.

During I/O sequence 1, the instruction at DI configures the ADC to do a conversion with 12-bit +sign resolution. Notice that, when the 6 CCLK Acquisition and Data Out without Sign instructions are issued to the ADC, I/O sequences 2 and 3, a new conversion is not started. The data output during these instructions is from conversion N, which was started during I/O sequence 1. The Configuration Modification timing diagram describes in detail the sequence of events necessary

for a Data Out without Sign, Data Out with Sign, or 6/10/18/34 CCLK Acquisition time mode selection. *Table 4* describes the actual data necessary to be loaded into the ADC to accomplish this configuration modification. The next instruction, shown in *Figure 8*, issued to the ADC starts conversion N+1 with 16-bit format and 12 bits of resolution formatted MSB first. Again the data output during this I/O cycle is the data from conversion N.

The number of SCLKs applied to the ADC during any conversion I/O sequence should vary in accord with the data out word format chosen during the previous conversion I/O sequence. The various formats and resolutions available are shown in *Table 1*. In *Figure 8*, since 16-bit without sign MSB first format was chosen during I/O sequence 4, the number of SCLKs required during I/O sequence 5 is sixteen. In the following I/O sequence the format changes to 12-bit without sign MSB first; therefore the number of SCLKs required during I/O sequence 6 changes accordingly to 12.

### 1.3 CS Low Continuously Considerations

When  $\overline{\text{CS}}$  is continuously low, it is important to transmit the exact number of SCLK pulses that the ADC expects. Not doing so will desynchronize the serial communications to the ADC. When the supply power is first applied to the ADC, it will expect to see 13 SCLK pulses for each I/O transmission. The number of SCLK pulses that the ADC expects to see is the same as the digital output word length. The digital output word length is controlled by the Data Out (DO) format. The DO format maybe changed any time a conversion is started or when the sign bit is turned on or off. The table below details out the number of clock periods required for different DO formats:

| DO Format                |          | Number of<br>SCLKs<br>Expected |
|--------------------------|----------|--------------------------------|
| 12-Bit MSB or LSB First  | SIGN OFF | 12                             |
| 12-DILIVIOD OF LOD FIRST | SIGN ON  | 13                             |
| 16-Bit MSB or LSB first  | SIGN OFF | 16                             |
| 10-DIL WISD OF LSB HISL  | SIGN ON  | 17                             |

If erroneous SCLK pulses desynchronize the communications, the simplest way to recover is by cycling the power supply to the device. Not being able to easily resynchronize the device is a shortcoming of leaving  $\overline{\text{CS}}$  low continuously.

The number of clock pulses required for an I/O exchange may be different for the case when  $\overline{CS}$  is left low continuously vs. the case when  $\overline{CS}$  is cycled. Take the I/O sequence detailed in *Figure 7* (Typical Power Supply Sequence) as an example. The table below lists the number of SCLK pulses required for each instruction:

| Instruction          | CS Low<br>Continuously | CS Strobed |
|----------------------|------------------------|------------|
| Auto Cal             | 13 SCLKs               | 8 SCLKs    |
| Read Status          | 13 SCLKs               | 8 SCLKs    |
| Read Status          | 13 SCLKs               | 8 SCLKs    |
| 12-Bit + Sign Conv 1 | 13 SCLKs               | 8 SCLKs    |
| 12-Bit + Sign Conv 2 | 13 SCLKs               | 13 SCLKs   |

### 1.4 Analog Input Channel Selection

The data input at DI also selects the channel configuration (see *Table 2*, *Table 3* and *Table 4*). In *Figure 8* the only times when the channel configuration could be modified would be during I/O sequences 1, 4, 5 and 6. Input channels are reselected before the start of each new conversion. Shown below

is the data bit stream required at DI during I/O sequence number 4 in *Figure 8* to set CH1 as the positive input and CH0 as the negative input for the different ADC versions.

| Part     |     | DI Data |     |     |     |     |     |     |  |  |  |  |
|----------|-----|---------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| Number   | DI0 | DI1     | DI2 | DI3 | DI4 | DI5 | DI6 | DI7 |  |  |  |  |
| ADC12130 |     |         |     |     |     |     |     |     |  |  |  |  |
| and      | L   | Н       | L   | L   | Н   | L   | Х   | Х   |  |  |  |  |
| ADC12132 |     |         |     |     |     |     |     |     |  |  |  |  |
| ADC12138 | L   | Н       | L   | L   | L   | L   | Н   | L   |  |  |  |  |

Where X can be a logic high (H) or low (L).

### 1.5 Power Up/Down

The ADC may be powered down by taking the PD pin HIGH or by the instruction input at DI (see *Table 4* and *Table 5*, and

the Power Up/Down timing diagrams). When the ADC is powered down in this way, the ADC conversion circuitry is deactivated but the digital I/O circuitry is kept active.

Hardware power up/down is controlled by the state of the PD pin. Software power-up/down is controlled by the instruction issued to the ADC. If a software power up instruction is issued to the ADC while a hardware power down is in effect (PD pin high) the device will remain in the power-down state. If a software power down instruction is issued to the ADC while a hardware power up is in effect (PD pin low), the device will power down. When the device is powered down by software, it may be powered up by either issuing a software power up instruction or by taking PD pin high and then low. If the power down command is issued during a conversion, that conversion is interrupted, so the data output after power up cannot be relied upon.



FIGURE 8. Changing the ADC's Conversion Configuration

### 1.6 User Mode and Test Mode

An instruction may be issued to the ADC to put it into test mode, which is used by the manufacturer to verify complete functionality of the device. During test mode CH0-CH7 become active outputs. If the device is inadvertently put into the test mode with  $\overline{\text{CS}}$  continuously low, the serial communications may be desynchronized. Synchronization may be regained by cycling the power supply voltage to the device. Cycling the power supply voltage will also set the device into user mode. If  $\overline{\text{CS}}$  is used in the serial interface, the ADC may be gueried to see what mode it is in. This is done by issuing a "read STATUS register" instruction to the ADC. When bit 9 of the status register is high, the ADC is in test mode; when bit 9 is low the ADC, is in user mode. As an alternative to cycling the power supply, an instruction sequence may be used to return the device to user mode. This instruction sequence must be issued to the ADC using CS. The following table lists the instructions required to return the device to user mode. Note that this entire sequence, including both Test Mode and User Mode values, should be sent to recover from the test mode.

| Instruction                 |           |           |      | DI C | ata |      |      |      |
|-----------------------------|-----------|-----------|------|------|-----|------|------|------|
|                             | DI0       | DI1       | DI2  | DI3  | DI4 | DI5  | DI6  | DI7  |
| TEST MODE                   | Н         | Х         | Х    | Х    | Н   | Н    | Н    | Н    |
| Reset                       | L         | L         | L    | ┙    | Ι   | Η    | Ι    | ┙    |
| Test Mode                   | L         | L         | L    | L    | Н   | L    | Н    | L    |
| Instructions                | L         | L         | L    | L    | Н   | L    | Н    | Н    |
| USER MODE                   | L         | L         | L    | L    | Н   | Н    | Н    | Н    |
| Power Up                    | L         | L         | L    | L    | Η   | L    | Н    | L    |
| Set DO with or without Sign | H or<br>L | L         | L    | П    | Ι   | Н    | L    | Ι    |
| Set Acquisition<br>Time     | H or<br>L | H or<br>L | L    | L    | Н   | Н    | Н    | L    |
| Start a                     | H or      | H or      | H or | H or |     | H or | H or | H or |
| Conversion                  | L         | L         | L    | L    | _   | L    | L    | L    |

X = Don't Care

The power up, data with or without sign, and acquisition time instructions should be resent after returning to the user mode. This is to ensure that the ADC is in the required state before a conversion is started.

### 1.7 Reading the Data Without Starting a Conversion

The data from a particular conversion may be accessed without starting a new conversion by ensuring that the  $\overline{\text{CONV}}$  line is taken high during the I/O sequence. See the Read Data timing diagrams. *Table 5* describes the operation of the  $\overline{\text{CONV}}$  pin. It is not necessary to read the data as soon as  $\overline{\text{DOR}}$  goes low. The data will remain in the output register *if*  $\overline{\text{CS}}$  is brought high right after  $\overline{\text{DOR}}$  goes high. A single conversion may be read as many times as desired before  $\overline{\text{CS}}$  is brought low.

### 1.8 Brown Out Conditions

When the supply voltage dips below about 2.7V, the internal registers, including the calibration coefficients and all of the other registers, may lose their contents. When this happens the ADC will not perform as expected or not at all after power

is fully restored. While writing the desired information to all registers and performing a calibration *might sometimes* cause recovery to full operation, the only sure recovery method is to reduce the supply voltage to below 0.5V, then reprogram the ADC and perform a calibration after power is fully restored.

### 2.0 THE ANALOG MULTIPLEXER

For the ADC12138, the analog input multiplexer can be configured with 4 differential channels or 8 single ended channels with the COM input as the zero reference or any combination thereof (see Figure 9). The difference between the voltages at the  $V_{\rm REF}^+$  and  $V_{\rm REF}^-$  pins determines the input voltage span ( $V_{\rm REF}$ ). The analog input voltage range is 0 to  $V_{\rm A}^+$ . Negative digital output codes result when  $V_{\rm IN}^- > V_{\rm IN}^+$ . The actual voltage at  $V_{\rm IN}^-$  or  $V_{\rm IN}^+$  cannot go below AGND.





**FIGURE 9. Input Multiplexer Options** 



A/DIN1 and A/DIN2 can be assigned as the + or - input



A/DIN1 is + input A/DIN2 is - input

FIGURE 10. MUXOUT connections for multiplexer option

CH0, CH2, CH4, and CH6 can be assigned to the MUXOUT1 pin in the differential configuration, while CH1, CH3, CH5, and CH7 can be assigned to the MUXOUT2 pin. In the differential configuration, the analog inputs are paired as follows: CH0 with CH1, CH2 with CH3, CH4 with CH5 and CH6 with CH7. The A/DIN1 and A/DIN2 pins can be assigned positive or negative polarity.

With the single-ended multiplexer configuration, CH0 through CH7 can be assigned to the MUXOUT1 pin. The COM pin is always assigned to the MUXOUT2 pin. A/DIN1 is assigned as

the positive input; A/DIN2 is assigned as the negative input. (See *Figure 10*).

The Multiplexer assignment tables for these ADCs (*Table 2* and *Table 3*) summarize the aforementioned functions for the different versions of ADCs.

### 2.1 Biasing for Various Multiplexer Configurations

Figure 11 is an example of device connections for single-ended operation. The sign bit is always low. The digital output range is 0 0000 0000 0000 to 0 1111 1111 1111. One LSB is equal to 1 mV (4.1V/4096 LSBs).



FIGURE 11. Single-Ended Biasing

For pseudo-differential signed operation, the circuit of shows a signal AC coupled to the ADC. This gives a digital output range of –4096 to +4095. With a 2.5V reference, 1 LSB is equal to 610  $\mu$ V. Although the ADC is not production tested with a 2.5V reference, when V<sub>A</sub>+ and V<sub>D</sub>+ are +5.0V, linearity error typically will not change more than 0.1 LSB (see the curves in the Typical Electrical Characteristics Section). With the ADC set to an acquisition time of 10 clock periods, the

input biasing resistor needs to be  $600\Omega$  or less. Notice though that the input coupling capacitor needs to be made fairly large to bring down the high pass corner. Increasing the acquisition time to 34 clock periods (with a 5 MHz CCLK frequency) would allow the  $600\Omega$  to increase to 6k, which would set the high pass corner at 26 Hz. Increasing R, to 6k would allow  $R_2$  to be 2k with a 1 µF coupling capacitor.



FIGURE 12. Pseudo-Differential Biasing with the Signal Source AC Coupled Directly into the ADC

An alternative method for biasing pseudo-differential operation is to use the +2.5V from the LM4040 to bias any amplifier circuits driving the ADC as shown in *Figure 13*. The value of the resistor pull-up biasing the LM4040-2.5 will depend upon the current required by the op amp biasing circuitry.

In the circuit of *Figure 13*, some voltage range is lost since the amplifier will not be able to swing to +5V and GND with a single +5V supply. Using an adjustable version of the LM4041

to set the full scale voltage at exactly 2.048V and a lower grade LM4040D-2.5 to bias up everything to 2.5V as shown in *Figure 14* will allow the use of all the ADC's digital output range of -4096 to +4095 while leaving plenty of head room for the amplifier.

Fully differential operation is shown in *Figure 15*. One LSB for this case is equal to (4.1V/4096) = 1 mV.



FIGURE 13. Alternative Pseudo-Differential Biasing



FIGURE 14. Pseudo-Differential Biasing without the Loss of Digital Output Range



FIGURE 15. Fully Differential Biasing

### 3.0 REFERENCE VOLTAGE

The difference in the voltages applied to the  $V_{REF}^+$  and  $V_{REF}^-$  defines the analog input span (the difference between the voltage applied between two multiplexer inputs or the voltage applied to one of the multiplexer inputs and analog ground) over which 4095 positive and 4096 negative codes exist. The voltage sources driving  $V_{REF}^+$  and  $V_{REF}^-$  must have very low output impedance and noise. The circuit in *Figure 16* is an example of a very stable reference appropriate for use with the device.



FIGURE 16. Low Drift Extremely Stable Reference Circuit

The ADC12130/2/8 can be used in either ratiometric or absolute reference applications. In ratiometric systems, the analog input voltage is proportional to the voltage used for the ADC's reference voltage. When this voltage is the system power supply, the  $V_{\text{REF}}{}^{+}$  pin is connected to  $V_{\text{A}}{}^{+}$  and  $V_{\text{REF}}{}^{-}$  is connected to ground. This technique relaxes the system reference stability requirements because the analog input voltage and the ADC reference voltage move together. This maintains the same output code for given input conditions. For absolute accuracy, where the analog input voltage varies between very specific voltage limits, a time and temperature stable voltage source can be connected to the reference inputs. Typically, the reference voltage magnitude will require an initial adjustment to null reference voltage induced full-scale errors.

Below are recommended references along with some key specifications.

| Part Number          | Output<br>Voltage<br>Tolerance | Temperature<br>Coefficient |
|----------------------|--------------------------------|----------------------------|
| LM4041CI-Adj         | ±0.5%                          | ±100ppm/°C                 |
| LM4040AI-4.1         | ±0.1%                          | ±100ppm/°C                 |
| LM4120AI-4.1         | ±0.2%                          | ±50ppm/°C                  |
| LM4121AI-4.1         | ±0.2%                          | ±50ppm/°C                  |
| LM4050AI-4.1         | ±0.1%                          | ±50ppm/°C                  |
| LM4030AI-4.1         | ±0.05%                         | ±10ppm/°C                  |
| LM4040AI-4.1         | ±0.1%                          | ±3.0ppm/°C                 |
| Circuit of Figure 16 | Adjustable                     | ±2ppm/°C                   |

The reference voltage inputs are not fully differential. The ADC12130/2/8 will not generate correct conversions or comparisons if  $V_{REF}^{+}$  is taken below  $V_{REF}^{-}$ . Correct conversions result when  $V_{REF}^{+}$  and  $V_{REF}^{-}$  differ by 1V or more and remain at all times between ground and  $V_{A}^{+}$ . The  $V_{REF}$  common mode range,  $(V_{REF}^{+} + V_{REF}^{-})/2$ , is restricted to  $(0.1 \times V_{A}^{+})$  to  $(0.6 \times V_{A}^{+})$ . Therefore, with  $V_{A}^{+} = 5 V$ , the center of the reference ladder should not go below 0.5V or above 3.0V. Figure 17 is a graphic representation of the voltage restrictions on  $V_{REF}^{+}$  and  $V_{REF}^{-}$ .



FIGURE 17. V<sub>RFF</sub> Operating Range

### **4.0 ANALOG INPUT VOLTAGE RANGE**

The ADC12130/2/8's fully differential ADC generate a two's complement output that is found by using the equation shown below:

for (12-bit) resolution the Output Code =

$$\frac{(V_{1N}{}^{+}-V_{1N}{}^{-})\,(4096)}{(V_{REF}{}^{+}-V_{REF}{}^{-})}$$

Round off to the nearest integer value between -4096 to 4095 if the result of the above equation is not a whole number.

Examples are shown in the table below:

| V <sub>REF</sub> + | V <sub>REF</sub> - | V <sub>IN</sub> + | V <sub>IN</sub> <sup>+</sup> V <sub>IN</sub> <sup>-</sup> Code Outp |                  |  |
|--------------------|--------------------|-------------------|---------------------------------------------------------------------|------------------|--|
| +2.5V              | +1V                | +1.5V             | 0V                                                                  | 0,1111,1111,1111 |  |
| +4.096V            | 0V                 | +3V               | 0V                                                                  | 0,1011,1011,1000 |  |
| +4.096V            | 0V                 | +2.499V           | +2.500V                                                             | 1,1111,1111,1111 |  |
| +4.096V            | 0V                 | 0V                | +4.096V                                                             | 1,0000,0000,0000 |  |

### **5.0 INPUT CURRENT**

At the start of the acquisition window ( $t_A$ ) a charging current flows into or out of the analog input pins (A/DIN1 and A/DIN2) depending upon the input voltage polarity. The analog input pins are CH0–CH7 and COM when A/DIN1 is tied to MUXOUT1 and A/DIN2 is tied to MUXOUT2. The peak value of this input current will depend upon the actual input voltage applied, the source impedance and the internal multiplexer switch on resistance. With MUXOUT1 tied to A/DIN1 and MUXOUT2 tied to A/DIN2 the internal multiplexer switch on resistance is typically 1.6 k $\Omega$ . The A/DIN1 and A/DIN2 mux on resistance is typically 750 $\Omega$ .

### **6.0 INPUT SOURCE RESISTANCE**

For low impedance voltage sources ( $<600\Omega$ ), the input charging current will decay, before the end of the S/H's acquisition time of 2 µs (10 CCLK periods with f<sub>CK</sub> = 5 MHz), to a value that will not introduce any conversion errors. For high source impedances, the S/H's acquisition time can be increased to 18 or 34 CCLK periods. For less ADC accuracy and/or slower CCLK frequencies the S/H's acquisition time may be de-

creased to 6 CCLK periods. To determine the number of clock periods ( $N_{c}$ ) required for the acquisition time with a specific source impedance for the various resolutions the following equations can be used:

12 Bit + Sign 
$$N_C = [R_S + 2.3] \times f_{CK} \times 0.824$$

Where  $f_{CK}$  is the conversion clock (CCLK) frequency in MHz and  $R_S$  is the external source resistance in  $k\Omega$ . As an example, operating with a resolution of 12 Bits + sign, a 5 MHz clock frequency and maximum acquisition time of 34 conversion clock periods the ADC's analog inputs can handle a source impedance as high as 6  $k\Omega$ . The acquisition time may also be extended to compensate for the settling or response time of external circuitry connected between the MUXOUT and A/DIN pins.

An acquisition starts at a falling edge of SCLK and ends at a rising edge of CCLK (see timing diagrams). If SCLK and CCLK are asynchronous, one extra CCLK clock period may be inserted into the programmed acquisition time for synchronization. Therefore, with asynchronous SCLK and CCLK, the acquisition time will change from conversion to conversion.

### 7.0 INPUT BYPASS CAPACITANCE

External capacitors (0.01  $\mu$ F–0.1  $\mu$ F) can be connected between the analog input pins, CH0–CH7, and analog ground to filter any noise caused by inductive pickup associated with long input leads. These capacitors will not degrade the conversion accuracy.

### 8.0 NOISE

The leads to each of the analog multiplexer input pins should be kept as short as possible. This will minimize input noise and clock frequency coupling that can cause conversion errors. Input filtering can be used to reduce the effects of the noise sources.

### 9.0 POWER SUPPLIES

Noise spikes on the  $\rm V_A{}^+$  and  $\rm V_D{}^+$  supply lines can cause conversion errors; the comparator will respond to the noise. The ADC is especially sensitive to any power supply spikes that occur during the Auto Zero or linearity correction. The minimum power supply bypassing capacitors recommended are low inductance tantalum capacitors of 10  $\rm \mu F$  or greater paralleled with 0.1  $\rm \mu F$  monolithic ceramic capacitors. More or different bypassing may be necessary depending upon the overall system requirements. Separate bypass capacitors should be used for the  $\rm V_A{}^+$  and  $\rm V_D{}^+$  supplies and placed as close as possible to these pins.

### **10.0 GROUNDING**

The ADC12130/2/8's performance can be maximized through proper grounding techniques. These include the use of separate analog and digital areas of the board with analog and digital components and traces located only in their respective areas. Bypass capacitors of 0.01  $\mu F$  and 0.1  $\mu F$  surface mount capacitors and a 10  $\mu F$  are recommended at each of the power supply pins for best performance. These capacitors should be located as close to the bypassed pin as practical, especially the smaller value capacitors.

### 11.0 CLOCK SIGNAL LINE ISOLATION

The ADC12130/2/8's performance is optimized by routing the analog input/output and reference signal conductors as far as possible from the conductors that carry the clock signals to the CCLK and SCLK pins. Maintaining a separation of at least 7 to 10 times the height of the clock trace above its reference plane is recommended.

### 12.0 THE CALIBRATION CYCLE

A calibration cycle needs to be started after the power supplies, reference, and clock have been given enough time to stabilize after initial turn-on. During the calibration cycle, correction values are determined for the offset voltage of the sampled data comparator and any linearity and gain errors. These values are stored in internal RAM and used during an analog-to-digital conversion to bring the overall full-scale, offset, and linearity errors down to the specified limits. Full-scale error typically changes ±0.4 LSB over temperature and linearity error changes even less; therefore, it should be necessary to go through the calibration cycle only once after power up if the Power Supply Voltage and the ambient temperature do not change significantly (see the curves in the Typical Performance Characteristics).

### 13.0 THE Auto Zero CYCLE

To correct for any change in the zero (offset) error of the ADC, the Auto Zero cycle can be used. It may be desirable to do an Auto Zero cycle whenever the ambient temperature or the power supply voltage change significantly. (See the curves titled "Offset or Zero Error Change vs. Ambient Temperature" and "Offset or Zero Error Change vs. Supply Voltage" in the Typical Performance Characteristics.)

### 14.0 DYNAMIC PERFORMANCE

Many applications require the converter to digitize AC signals, but the standard DC integral and differential nonlinearity specifications will not accurately predict the converter's performance with AC input signals. The important specifications for AC applications reflect the converter's ability to digitize AC signals without significant spectral errors and without adding noise to the digitized signal. Dynamic characteristics such as signal-to-noise (S/N), signal-to-noise + distortion ratio or S/(N + D), effective bits, full power bandwidth, aperture time and aperture jitter are quantitative measures of the converter's capability.

An ADC's AC performance can be measured using Fast Fourier Transform (FFT) methods. A sinusoidal waveform is applied to the ADC's input, and the transform is then performed on the digitized waveform. S/(N + D) and S/N are calculated from the resulting FFT data, and a spectral plot may also be obtained. Typical values for S/N are shown in the table of Electrical Characteristics, and spectral plots of S/(N + D) are included in the typical performance curves.

The ADC's noise and distortion levels will change with the frequency of the input signal, with more distortion and noise occurring at higher signal frequencies. This can be seen in the S/(N+D) versus frequency curves. These curves will also give an indication of the full power bandwidth (the frequency at which the S/(N+D) or S/N drops 3 dB).

Effective number of bits can also be useful in describing the ADC's noise and distortion performance. An ideal ADC will have some amount of quantization noise, determined by its resolution, and no distortion, which will yield an optimum S/(N + D) ratio given by the following equation:

$$S/(N + D) = (6.02 \times n + 1.76) dB$$

where "n" is the ADC's resolution in bits.

The effective bits of an actual ADC can be found by:

$$n(effective) = ENOB = (S/(N + D) - 1.76) / 6.02$$

As an example, this device with a differential signed 5V, 1 kHz sine wave input signal will typically have a S/(N+D) of 77 dB, which is equivalent to 12.5 effective bits.

### 15.0 AN RS232 SERIAL INTERFACE

Shown on the following page is a schematic for an RS232 interface to any IBM and compatible PCs. The DTR, RTS, and CTS RS232 signal lines are buffered via level translators and connected to the ADC12138's DI, SCLK, and DO pins, respectively. The D flip-flop is used to generate the  $\overline{\text{CS}}$  signal.



**Note:**  $V_A^+$ ,  $V_D^+$ , and  $V_{REF}^+$  on the ADC12138 each have 0.01  $\mu$ F and 0.1  $\mu$ F chip caps, and 10  $\mu$ F tantalum caps. All logic devices are bypassed with 0.1  $\mu$ F caps. The assignment of the RS232 port is shown below

|      |                |     | B7 | В6 | B5 | B4  | В3 | B2 | B1  | В0  |
|------|----------------|-----|----|----|----|-----|----|----|-----|-----|
| COM1 | Input Address  | 3FE | Χ  | Х  | Χ  | CTS | Χ  | Χ  | Х   | Χ   |
|      | Output Address | 3FC | Х  | Х  | Χ  | 0   | Х  | Х  | RTS | DTR |

A sample program, written in Microsoft QuickBasic, is shown on the next page. The program prompts for data mode select instruction to be sent to the ADC. This can be found from the Mode Programming table shown earlier. The data should be entered in "1"s and "0"s as shown in the table with DIO first. Next, the program prompts for the number of SCLK cycles required for the programmed mode select instruction. For instance, to send all "0"s to the ADC, selects CHO as the +input, CH1 as the -input, 12-bit conversion, and 13-bit MSB first data output format (if the sign bit was not turned off by a previous instruction). This would require 13 SCLK periods since the output data format is 13 bits.

The ADC powers up with No Auto Cal, No Auto Zero, 10 CCLK Acquisition Time, 12-bit conversion, data out with sign,

power up, 12- or 13-bit MSB First, and user mode. Auto Cal, Auto Zero, Power Up and Power Down instructions do not change these default settings. The following power up sequence should be followed:

- 1. Run the program
- Prior to responding to the prompt apply the power to the ADC12138
- 3. Respond to the program prompts

It is recommended that the first instruction issued to the ADC12138 be Auto Cal (See Section 1.1 Interface Concepts).

### **Code Listing:** 'variables DOL=Data Out word length, DI=Data string for the DI input, DO=ADC result string 'SET CS# HIGH OUT &H3FC, (&H2 OR INP (&H3FC) 'set RTS HIGH OUT &H3FC, (&HFE AND INP(&H3FC) 'SET DTR LOW OUT &H3FC, (&HFD AND INP (&H3FC) 'SET RTS LOW OUT &H3FC, (&HEF AND INP(&H3FC)) 'set B4 low 10 LINE INPUT "DI data for ADC12138 (see Mode Table on data sheet)"; DI\$ INPUT "ADC12138 output word length (12,13,16 or 17)"; DOL 'SET CS# HIGH OUT &H3FC, (&H2 OR INP (&H3FC) 'set RTS HIGH OUT &H3FC, (&HFE AND INP(&H3FC) 'SET DTR LOW OUT &H3FC, (&HFD AND INP (&H3FC) 'SET RTS LOW 'SET CS# LOW OUT &H3FC, (&H2 OR INP (&H3FC) 'set RTS HIGH 'SET DTR HIGH OUT &H3FC, (&H1 OR INP(&H3FC) OUT &H3FC, (&HFD AND INP (&H3FC) 'SET RTS LOW DOS=" " 'reset DO variable 'SET DTR HIGH OUT &H3FC, (&H1 OR INP(&H3FC) OUT &H3FC, (&HFD AND INP(&H3FC)) 'SCLK low FOR N = 1 TO 8 Temp\$ = MID\$(DI\$, N, 1)IF Temp\$="0" THEN OUT &H3FC, (&H1 OR INP(&H3FC)) ELSE OUT &H3FC, (&HFE AND INP(&H3FC)) END IF 'out DI OUT &H3FC, (&H2 OR INP(&H3FC)) 'SCLK high IF (INP(&H3FE) AND 16) = 16 THENDO\$ = DO\$ + "0"ELSE DO\$ = DO\$ + "1"END IF 'Input DO OUT &H3FC, (&H1 OR INP(&H3FC) 'SET DTR HIGH OUT &H3FC, (&HFD AND INP(&H3FC)) 'SCLK low NEXT N IF DOL > 8 THEN FOR N=9 TO DOL OUT &H3FC, (&H1 OR INP(&H3FC) 'SET DTR HIGH OUT &H3FC, (&HFD AND INP(&H3FC)) OUT &H3FC, (&H2 OR INP(&H3FC)) 'SCLK low 'SCLK high IF (INP(&H3FE) AND &H1O) = &H1O THEN DO\$ = DO\$ + "0"ELSE DO\$ = DO\$ + "1"END IF NEXT N OUT &H3FC, (&HFA AND INP(&H3FC)) 'SCLK low and DI high FOR N = 1 TO 500 NEXT N PRINT DOS INPUT "Enter "C" to convert else "RETURN" to alter DI data"; s\$ IF s\$ = "C" OR s\$ = "c" THEN GOTO 20 ELSE GOTO 10 END IF

37 www.national.com

END

# Physical Dimensions inches (millimeters) unless otherwise noted -B- $\frac{0.3977 \hbox{--} 0.4133}{10.10 \hbox{--} 10.50}$ LEAD NO 1 0.2914-0.2992 7.4-7.6 0.3940-0.4190 -C- $\frac{0.0138 - 0.0200}{0.350 - 0.508} \text{ TYP}$ $\bigoplus$ $\frac{0.010}{0.25}$ M A C S B 45° X $\frac{0.010-0.029}{0.25-0.75}$ 0.0091-0.0125 0.23-0.32 TYP ALL LEADS -0.0040-0.0118 -A-SEATING PLANE <u>○</u> 0.004 0.1 B MAX TYP ALL LEAD TIPS ALL LEADS 0.0160-0.0500 0.40-1.27 TYP ALL LEADS M16B (REV F) Order Number ADC12130CIWM **NS Package Number M16B** INDEX AREA 0.300 (7.60) 0.291 (7.40) 0.420 (10.65) 0.393 (10.00) 0.030 (0.75) (0.75) (1.75) (45° 0.009 (0.25) 0.713 (18.10) 0.696 (17.70) 0.013 (0.32) 0.009 (0.23) 0.105 (2.65) 0.092 (2.35) 0.012 (0.30) 0.003 (0.10) 0.050 (1.27) 0.020 (0.49) BSC 0.013 (0.35) 0.050 (1.27) M28B (REV A) 0.015 (0.40) Order Number ADC12138CIWM **NS Package Number M28B** 38 www.national.com



Order Number ADC12138CIMSA NS Package Number MSA28 MSA28 (REV A)

← 0.20-0.40 TYP ⊕ 0.254 M C B A S



ADC12130/ADC12132/ADC12138

# **Notes**

For more National Semiconductor product information and proven design tools, visit the following Web sites at:

| Pr                             | oducts                       | Design Support          |                                |  |  |
|--------------------------------|------------------------------|-------------------------|--------------------------------|--|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH                 | www.national.com/webench       |  |  |
| Audio                          | www.national.com/audio       | Analog University       | www.national.com/AU            |  |  |
| Clock Conditioners             | www.national.com/timing      | App Notes               | www.national.com/appnotes      |  |  |
| Data Converters                | www.national.com/adc         | Distributors            | www.national.com/contacts      |  |  |
| Displays                       | www.national.com/displays    | Green Compliance        | www.national.com/quality/green |  |  |
| Ethernet                       | www.national.com/ethernet    | Packaging               | www.national.com/packaging     |  |  |
| Interface                      | www.national.com/interface   | Quality and Reliability | www.national.com/quality       |  |  |
| LVDS                           | www.national.com/lvds        | Reference Designs       | www.national.com/refdesigns    |  |  |
| Power Management               | www.national.com/power       | Feedback                | www.national.com/feedback      |  |  |
| Switching Regulators           | www.national.com/switchers   |                         |                                |  |  |
| LDOs                           | www.national.com/ldo         |                         |                                |  |  |
| LED Lighting                   | www.national.com/led         |                         |                                |  |  |
| PowerWise                      | www.national.com/powerwise   |                         |                                |  |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         |                         |                                |  |  |
| Temperature Sensors            | www.national.com/tempsensors |                         |                                |  |  |
| Wireless (PLL/VCO)             | www.national.com/wireless    |                         |                                |  |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2008 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288 National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com