

# NTE3882 Integrated Circuit NMOS, Counter Timer Control (CTC)

#### **Description:**

The NTE3882 Counter Timer Circuit (CTC) is a programmable, four channel device in a 28–Lead DIP type package that provides counting and timing functions for the NTE3880. The NTE3880 configures the NTE3882's four independent channels to operate under various modes and conditions as required.

The internal structure of the NTE3882 consists of an NTE3880 bus interface, internal control logic, four counter channels, and interrupt control logic. Each channel has an interrupt vector for automatic interrupt vectoring, and interrupt priority is determined by channel number with channel  $\varnothing$  having the highest priority.

The channel logic is composed of 2 registers, 2 counters and control logic. The registers include and 8—bit time constant register and an 8—bit channel control register. The counters include as 8—bit readable down counter and an 8—bit prescaler. The prescaler may be programmed to divide the system clock by either 16 or 256.

#### Structure:

- N-Channel Silicon Gate Depletion Load Technology
- Single 5V Supply
- Single Phase 5V Clock
- Four Independent Programmable 8—Bit Counter/16—Bit Timer Channels

#### Features:

- Each Channel may be Selected to Operate in Either a Counter Mode or Timer Mode
- Programmable Interrupts on Counter or Timer States
- A Time Constant Register Automatically Reloads, the Down Counter at Zero and the Cycle is Repeated
- Readable Down Counter Indicates Number of Counts—to—Go until Zero
- Selectable 16 or 256 Clock Prescaler for Each Timer Channel
- Selectable Positive or Negative Trigger may Initiate Timer Operation
- Three Channels have Zero Count/Timeout Outputs capable of Driving Darlington Transistors
- Daisy Chain Priority Interrupt Logic Included to Provide for Automatic Interrupt Vectoring without External Logic
- All Inputs and Outputs Fully TTL Compatible

#### **Absolute Maximum Ratings:**

| Temperature Under Bias                 | 0° to +70°C    |
|----------------------------------------|----------------|
| Storage Temperature Range              | –65° to +150°C |
| Voltage On Any Pin With Respect to GND | 0.3V to +7V    |
| Power Dissipation                      | 0.8W           |

Note 1. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **<u>DC Characteristics</u>**: $(T_A = 0^\circ \text{ to } 70^\circ \text{C}, V_{CC} = 5\text{V} \pm 5\% \text{ unless otherwise specified})$

| Parameter                                 | Symbol           | Test Conditions                      | Min                  | Тур | Max                | Unit |
|-------------------------------------------|------------------|--------------------------------------|----------------------|-----|--------------------|------|
| Clock Input Low Voltage                   | $V_{ILC}$        |                                      | -0.3                 | _   | 0.45               | V    |
| Clock Input High Voltage                  | V <sub>IHC</sub> |                                      | V <sub>CC</sub> -0.6 | _   | V <sub>CC</sub> +3 | V    |
| Input Low Voltage                         | $V_{IL}$         |                                      | -0.3                 | _   | 0.8                | V    |
| Input High Voltage                        | V <sub>IH</sub>  |                                      | 2.0                  | _   | V <sub>CC</sub>    | V    |
| Output Low Voltage                        | V <sub>OL</sub>  | I <sub>OL</sub> = 2mA                | _                    | _   | 0.4                | V    |
| Output High Voltage                       | V <sub>OH</sub>  | I <sub>OH</sub> = -250μA             | 2.4                  | _   | _                  | V    |
| Power Supply Current                      | Icc              | T <sub>C</sub> = 250ns               | _                    | _   | 120                | mΑ   |
| Input Leakage Current                     | I <sub>L1</sub>  | $V_{IN} = 0$ to $V_{CC}$             | _                    | _   | 10                 | μΑ   |
| Tri-State Output Leakage Current in Float | I <sub>LOH</sub> | $V_{OUT} = 2.4 \text{ to } V_{CC}$   | _                    | _   | 10                 | μΑ   |
| Tri-State Output Leakage Current in Float | I <sub>LOL</sub> | V <sub>OUT</sub> = 0.4V              | _                    | _   | -10                | μΑ   |
| Darlington Drive Current                  | I <sub>OHD</sub> | $V_{OH} = 1.5V, R_{EXT} = 390\Omega$ | -1.5                 | _   | _                  | mΑ   |

## **Capacitance**: $(T_A = +25^{\circ}C, f = 1MHz \text{ unless otherwise specified})$

| Parameter          | Symbol           | Test Conditions | Min | Тур | Max | Unit |
|--------------------|------------------|-----------------|-----|-----|-----|------|
| Clock Capacitance  | $C_{\phi}$       | Unmeasured Pins | _   | -   | 20  | pF   |
| Input Capacitance  | C <sub>IN</sub>  | Returned to GND | _   | _   | 5   | pF   |
| Output Capacitance | C <sub>OUT</sub> |                 | _   | _   | 10  | рF   |

## <u>AC Characteristics</u>: $(T_A = 0^{\circ} \text{ to } 70^{\circ}\text{C}, V_{CC} = 5\text{V} \pm 5\% \text{ unless otherwise specified})$

| Parameter                    | Symbol  | Test Conditions | Min | Тур | Max    | Unit |
|------------------------------|---------|-----------------|-----|-----|--------|------|
| Clock Cycle Time             | TcC     |                 | 400 | _   | Note 2 | ns   |
| Clock Width (High)           | TwCH    |                 | 170 | _   | 2000   | ns   |
| Clock Width (Low)            | TwCL    |                 | 170 | _   | 2000   | ns   |
| Clock Fall Time              | TfC     |                 | _   | _   | 30     | ns   |
| Clock Rise Time              | TrC     |                 | _   | _   | 30     | ns   |
| All Hold Times               | Th      |                 | 0   | _   | _      | ns   |
| CS to Clock ↑ Setup Time     | TsCS(C) |                 | 250 | _   | _      | ns   |
| CE to Clock ↑ Setup Time     | TsCE(C) |                 | 200 | _   | _      | ns   |
| IORQ ↓ to Clock ↑ Setup Time | TsIO(C) |                 | 250 | _   | _      | ns   |
| RD to Clock ↑ Setup Time     | TsRD(C) |                 | 240 | _   | -      | ns   |

Note 2. TcC = TwCH + TwCL + TcC + TrC.

# <u>AC Characteristics (Cont'd)</u>: $(T_A = 0^\circ \text{ to } 70^\circ\text{C}, V_{CC} = 5\text{V} \pm 5\% \text{ unless otherwise specified})$

| Parameter                                                                                                                             | Symbol      | Test Conditions | Min  | Тур | Max        | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|------|-----|------------|------|
| Clock ↓ to Data Out Delay                                                                                                             | TdC(DO)     | Note 3          | _    | _   | 240        | ns   |
| Clock ↑ to Data Out Float Delay                                                                                                       | TdC(DOz)    |                 | _    | _   | 230        | ns   |
| Data In to Clock ↑ Setup Time                                                                                                         | TsDI(C)     |                 | 60   | _   |            | ns   |
| M1 to Clock ↑ Setup Time (INTA or M1 Cycle)                                                                                           | TsM1(C)     |                 | 210  | _   | _          | ns   |
| $\overline{\text{M1}} \downarrow \text{to IEO} \downarrow \text{Delay (Interrupt Immediately Preceding }\overline{\text{M1}}\text{)}$ | TdM1(IEO)   | Note 4, Note 5  | _    | -   | 300        | ns   |
| IORQ ↓ to Data Out Delay (INTA Cycle)                                                                                                 | TdlO(DOT)   | Note 3          | _    | _   | 340        | ns   |
| IEI $\downarrow$ to IEO $\downarrow$ Delay                                                                                            | TdIEI(IEOf) | Note 4          | _    | _   | 190        | ns   |
| IEI ↑ to IEO ↑ Delay (After ED Decode)                                                                                                | TdIEI(IEOr) | Note 4          | _    | _   | 220        | ns   |
| Clock ↑ to INT ↓ Delay                                                                                                                | TdC(INT)    | Timer Mode      | _    | _   | TcT + 220  | ns   |
| CLR/TRG ↑ to INT ↓ (TsCTR(C) Satisfied)                                                                                               | TdCTK(INT)  | Counter Mode    | _    | _   | TcC + 230  | ns   |
| CLR/TRG ↑ to INT ↓ (TsCTR(C) Not Satisfied)                                                                                           | 1           |                 | _    | _   | 2TcC + 530 | ns   |
| CLK Cycle Time                                                                                                                        | TcCTR       | Counter Mode    | 2TcC | _   | _          | ns   |
| CLK/TRG Rise Time                                                                                                                     | TrCTR       |                 | _    | _   | 50         | ns   |
| CLK/TRG Fall Time                                                                                                                     | TfCTR       |                 | _    | _   | 50         | ns   |
| CLK/TRG Width (Low)                                                                                                                   | TwCTRL      |                 | 200  | _   | _          | ns   |
| CLK/TRG Width (High)                                                                                                                  | TwCTRH      |                 | 200  | _   | _          | ns   |
| CLK ↑ to Clock ↑ Setup Time for Immediate Count                                                                                       | TsCTR(Cc)   | Counter Mode    | 300  | _   | _          | ns   |
| TRG ↑ to Clock ↑ Setup Time for Enabling of Prescaler on Following Clock ↑                                                            | TsCTR(Ct)   | Timer Mode      | 210  | _   | -          | ns   |
| Clock ↑ to ZC/TO ↑ Delay                                                                                                              | TdC(ZCTOr)  |                 | 260  | -   | _          | ns   |
| Clock ↓ to ZC/TO ↓ Delay                                                                                                              |             |                 | 190  | _   | _          | ns   |

- Note 3. Increase delay by 10ns for each 50pF increase in loading, 200pF maximum for data lines and 100pF for control lines.
- Note 4. Increase delay by 10ns for each 10pF increase in loading, 100pF maximum.
- Note 5. 2.5 TcC > (N-2) TdIEI(IEOF) + TdIM1(IEO) + TsIEI(IO).
- Note 6. RESET must be active for a minimum of 3 clock cycles.

| Pin Connection Diagram |       |                      |  |  |
|------------------------|-------|----------------------|--|--|
| $D_4$                  | 1 28  | $D_3$                |  |  |
| D <sub>5</sub>         | 2 27  | $D_2$                |  |  |
| D <sub>6</sub>         |       | $D_1$                |  |  |
| $D_7$                  | 4 25  | $D_0$                |  |  |
| GND                    | 5 24  | (+) 5V               |  |  |
| RD                     | 6 23  | CLK/TRG <sub>0</sub> |  |  |
| ZC/TO <sub>0</sub>     | 7 22  | CLK/TRG <sub>1</sub> |  |  |
| ZC/TO <sub>1</sub>     | 8 21  | CLK/TRG <sub>2</sub> |  |  |
| ZC/TO <sub>2</sub>     | 9 20  | CLK/TRG <sub>3</sub> |  |  |
| ĪŌRQ                   | 10 19 | CS <sub>1</sub>      |  |  |
| IEO                    | 11 18 | CS <sub>0</sub>      |  |  |
| ĪNT                    |       | RESET                |  |  |
| IEI                    | 13 16 | CE                   |  |  |
| M1                     | 14 15 | System Clock Input   |  |  |
|                        |       |                      |  |  |

