# **XC7WH126**

# Dual buffer/line driver; 3-state

Rev. 01 — 2 September 2009

**Product data sheet** 

## 1. General description

The XC7WH126 is a high-speed Si-gate CMOS device. This device provides a dual non-inverting buffer/line driver with 3-state output. The 3-state output is controlled by the output enable input (nOE). A LOW at nOE causes the output to assume a high-impedance OFF-state.

#### 2. Features

- Symmetrical output impedance
- High noise immunity
- Low power dissipation
- Balanced propagation delays
- Multiple package options
- ESD protection:
  - ◆ HBM JESD22-A114E: exceeds 2000 V
  - MM JESD22-A115-A: exceeds 200 V
  - ◆ CDM JESD22-C101C: exceeds 1000 V
- Specified from -40 °C to +125 °C

## 3. Ordering information

Table 1. Ordering information

| Type number | Package           |        |                                                                                                              |          |  |  |  |  |  |  |
|-------------|-------------------|--------|--------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|             | Temperature range | Name   | Description                                                                                                  | Version  |  |  |  |  |  |  |
| XC7WH126DP  | –40 °C to +125 °C | TSSOP8 | plastic thin shrink small outline package; 8 leads; body width 3 mm; lead length 0.5 mm                      | SOT505-2 |  |  |  |  |  |  |
| XC7WH126DC  | –40 °C to +125 °C | VSSOP8 | plastic very thin shrink small outline package; 8 leads; body width 2.3 mm                                   | SOT765-1 |  |  |  |  |  |  |
| XC7WH126GD  | –40 °C to +125 °C | XSON8U | plastic extremely thin small outline package; no leads; 8 terminals; UTLP based; body $3\times2\times0.5$ mm | SOT996-2 |  |  |  |  |  |  |



# 4. Marking

Table 2. Marking codes

| Type number | Marking <sup>[1]</sup> |
|-------------|------------------------|
| XC7WH126DP  | f26                    |
| XC7WH126DC  | f26                    |
| XC7WH126GD  | f26                    |

<sup>[1]</sup> The pin 1 indicator is located on the lower left corner of the device, below the marking code.

# 5. Functional diagram



# 6. Pinning information

#### 6.1 Pinning



Dual buffer/line driver; 3-state

#### 6.2 Pin description

Table 3. Pin description

| Symbol   | Pin  | Description                      |
|----------|------|----------------------------------|
| 10E, 20E | 1, 7 | output enable input (active LOW) |
| 1A, 2A   | 2, 5 | data input                       |
| GND      | 4    | ground (0 V)                     |
| 1Y, 2Y   | 6, 3 | data output                      |
| $V_{CC}$ | 8    | supply voltage                   |

# 7. Functional description

Table 4. Function table[1]

| Control | Input | Output |
|---------|-------|--------|
| nOE     | nA    | nY     |
| Н       | L     | L      |
| Н       | Н     | Н      |
| L       | X     | Z      |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state.

# 8. Limiting values

Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                                    | Min          | Max  | Unit |
|------------------|-------------------------|-------------------------------------------------------------------------------|--------------|------|------|
| $V_{CC}$         | supply voltage          |                                                                               | -0.5         | +7.0 | V    |
| V <sub>I</sub>   | input voltage           |                                                                               | -0.5         | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_1 < -0.5 V$                                                                | [1] -20      | -    | mA   |
| I <sub>OK</sub>  | output clamping current | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$                       | <u>[1]</u> _ | ±20  | mA   |
| Io               | output current          | $-0.5 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{CC}} + 0.5 \text{ V}$ | -            | ±25  | mA   |
| I <sub>CC</sub>  | supply current          |                                                                               | -            | 75   | mA   |
| $I_{GND}$        | ground current          |                                                                               | <b>-75</b>   | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                               | -65          | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$          | [2] -        | 250  | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>[2]</sup> For TSSOP8 package: above 55 °C the value of  $P_{tot}$  derates linearly with 2.5 mW/K. For VSSOP8 package: above 110 °C the value of  $P_{tot}$  derates linearly with 8 mW/K. For XSON8U package: above 118 °C the value of  $P_{tot}$  derates linearly with 7.8 mW/K.

Dual buffer/line driver; 3-state

# 9. Recommended operating conditions

Table 6. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol              | Parameter                           | Conditions                   | Min | Тур | Max      | Unit |
|---------------------|-------------------------------------|------------------------------|-----|-----|----------|------|
| $V_{CC}$            | supply voltage                      |                              | 2.0 | 5.0 | 5.5      | V    |
| $V_{I}$             | input voltage                       |                              | 0   | -   | 5.5      | V    |
| Vo                  | output voltage                      |                              | 0   | -   | $V_{CC}$ | V    |
| T <sub>amb</sub>    | ambient temperature                 |                              | -40 | +25 | +125     | °C   |
| $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | -   | -   | 100      | ns/V |
|                     |                                     | $V_{CC}$ = 5.0 V ± 0.5 V     | -   | -   | 20       | ns/V |

## 10. Static characteristics

Table 7. Static characteristics

Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                                          | Conditions                                                                |      | 25 °C |      | -40 °C | to +85 °C | –40 °C t | o +125 °C | Unit |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------|------|-------|------|--------|-----------|----------|-----------|------|
|                 |                                                    |                                                                           | Min  | Тур   | Max  | Min    | Max       | Min      | Max       |      |
| $V_{IH}$        | HIGH-level                                         | V <sub>CC</sub> = 2.0 V                                                   | 1.5  | -     | -    | 1.5    | -         | 1.5      | -         | V    |
|                 | input voltage                                      | V <sub>CC</sub> = 3.0 V                                                   | 2.1  | -     | -    | 2.1    | -         | 2.1      | -         | V    |
|                 |                                                    | V <sub>CC</sub> = 5.5 V                                                   | 3.85 | -     | -    | 3.85   | -         | 3.85     | -         | V    |
| $V_{IL}$        | LOW-level                                          | V <sub>CC</sub> = 2.0 V                                                   | -    | -     | 0.5  | -      | 0.5       | -        | 0.5       | V    |
|                 | input voltage                                      | V <sub>CC</sub> = 3.0 V                                                   | -    | -     | 0.9  | -      | 0.9       | -        | 0.9       | V    |
|                 |                                                    | V <sub>CC</sub> = 5.5 V                                                   | -    | -     | 1.65 | -      | 1.65      | -        | 1.65      | V    |
| $V_{OH}$        | HIGH-level                                         | $V_I = V_{IH}$ or $V_{IL}$                                                |      |       |      |        |           |          |           |      |
|                 | output voltage                                     | $I_O = -50 \mu A$ ; $V_{CC} = 2.0 \text{ V}$                              | 1.9  | 2.0   | -    | 1.9    | -         | 1.9      | -         | V    |
|                 |                                                    | $I_O = -50 \mu\text{A};  V_{CC} = 3.0 \text{V}$                           | 2.9  | 3.0   | -    | 2.9    | -         | 2.9      | -         | V    |
|                 | $I_O = -50 \mu A$ ; $V_{CC} = 4.5 \text{ V}$       | 4.4                                                                       | 4.5  | -     | 4.4  | -      | 4.4       | -        | V         |      |
|                 | $I_O = -4.0 \text{ mA}$ ; $V_{CC} = 3.0 \text{ V}$ | 2.58                                                                      | -    | -     | 2.48 | -      | 2.40      | -        | V         |      |
|                 |                                                    | $I_{O} = -8.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$                         | 3.94 | -     | -    | 3.8    | -         | 3.70     | -         | V    |
| $V_{OL}$        | LOW-level                                          | $V_I = V_{IH}$ or $V_{IL}$                                                |      |       |      |        |           |          |           |      |
|                 | output voltage                                     | $I_O = 50 \mu A; V_{CC} = 2.0 V$                                          | -    | 0     | 0.1  | -      | 0.1       | -        | 0.1       | V    |
|                 |                                                    | $I_O = 50 \mu A; V_{CC} = 3.0 V$                                          | -    | 0     | 0.1  | -      | 0.1       | -        | 0.1       | V    |
|                 |                                                    | $I_O = 50 \mu A; V_{CC} = 4.5 V$                                          | -    | 0     | 0.1  | -      | 0.1       | -        | 0.1       | V    |
|                 |                                                    | $I_O = 4.0 \text{ mA}; V_{CC} = 3.0 \text{ V}$                            | -    | -     | 0.36 | -      | 0.44      | -        | 0.55      | V    |
|                 |                                                    | $I_O = 8.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$                            | -    | -     | 0.36 | -      | 0.44      | -        | 0.55      | V    |
| $I_{OZ}$        | OFF-state output current                           | $V_I = V_{CC}$ or GND;<br>$V_{CC} = 5.5 \text{ V}$                        | -    | -     | 0.25 | -      | 2.5       | -        | 10        | μΑ   |
| I <sub>I</sub>  | input leakage<br>current                           | $V_I = 5.5 \text{ V or GND};$<br>$V_{CC} = 0 \text{ V to } 5.5 \text{ V}$ | -    | -     | 0.1  | -      | 1.0       | -        | 2.0       | μΑ   |
| I <sub>CC</sub> | supply current                                     | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 5.5 \text{ V}$           | -    | -     | 1.0  | -      | 10        | -        | 40        | μΑ   |
| Cı              | input<br>capacitance                               |                                                                           | -    | 1.5   | 10   | -      | 10        | -        | 10        | pF   |

Dual buffer/line driver; 3-state

# 11. Dynamic characteristics

**Table 8. Dynamic characteristics** *GND = 0 V; for test circuit see Figure 8.* 

| Symbol           | Parameter                           | Conditions                                                                                      |            |     | 25 °C |      | -40 °C | to +85 °C | -40 °C t | o +125 °C | Unit |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|------------|-----|-------|------|--------|-----------|----------|-----------|------|
|                  |                                     |                                                                                                 |            | Min | Тур   | Max  | Min    | Max       | Min      | Max       |      |
| t <sub>pd</sub>  | propagation                         | nA to nY; see Figure 6                                                                          | <u>[1]</u> |     |       |      |        |           |          |           |      |
|                  | delay                               | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                      | [2]        |     |       |      |        |           |          |           |      |
|                  |                                     | C <sub>L</sub> = 15 pF                                                                          |            | -   | 4.7   | 8.0  | 1.0    | 9.5       | 1.0      | 11.5      | ns   |
|                  |                                     | $C_L = 50 pF$                                                                                   |            | -   | 6.6   | 11.5 | 1.0    | 13.0      | 1.0      | 14.5      | ns   |
|                  |                                     | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                      | [3]        |     |       |      |        |           |          |           |      |
|                  |                                     | C <sub>L</sub> = 15 pF                                                                          |            | -   | 3.4   | 5.5  | 1.0    | 6.5       | 1.0      | 7.0       | ns   |
|                  |                                     | $C_L = 50 pF$                                                                                   |            | -   | 4.8   | 7.5  | 1.0    | 8.5       | 1.0      | 9.5       | ns   |
| t <sub>en</sub>  | enable time                         | nOE to nY; see Figure 7                                                                         | <u>[1]</u> |     |       |      |        |           |          |           |      |
|                  |                                     | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                      | [2]        |     |       |      |        |           |          |           |      |
|                  |                                     | C <sub>L</sub> = 15 pF                                                                          |            | -   | 5.0   | 8.0  | 1.0    | 9.5       | 1.0      | 11.5      | ns   |
|                  |                                     | $C_L = 50 pF$                                                                                   |            | -   | 6.9   | 11.5 | 1.0    | 13.0      | 1.0      | 14.5      | ns   |
|                  |                                     | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                      | [3]        |     |       |      |        |           |          |           |      |
|                  |                                     | C <sub>L</sub> = 15 pF                                                                          |            | -   | 3.6   | 5.1  | 1.0    | 6.0       | 1.0      | 6.5       | ns   |
|                  |                                     | C <sub>L</sub> = 50 pF                                                                          |            | -   | 4.9   | 7.5  | 1.0    | 9.0       | 1.0      | 9.5       | ns   |
| t <sub>dis</sub> | disable time                        | nOE to nY; see Figure 7                                                                         | <u>[1]</u> |     |       |      |        |           |          |           |      |
|                  |                                     | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                      | [2]        |     |       |      |        |           |          |           |      |
|                  |                                     | C <sub>L</sub> = 15 pF                                                                          |            | -   | 6.0   | 9.7  | 1.0    | 11.5      | 1.0      | 12.5      | ns   |
|                  |                                     | $C_{L} = 50 \text{ pF}$                                                                         |            | -   | 8.3   | 13.2 | 1.0    | 15.0      | 1.0      | 16.5      | ns   |
|                  |                                     | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                      | [3]        |     |       |      |        |           |          |           |      |
|                  |                                     | C <sub>L</sub> = 15 pF                                                                          |            | -   | 4.1   | 6.8  | 1.0    | 8.0       | 1.0      | 8.5       | ns   |
|                  |                                     | $C_{L} = 50 \text{ pF}$                                                                         |            | -   | 5.7   | 8.8  | 1.0    | 10.0      | 1.0      | 11.0      | ns   |
| C <sub>PD</sub>  | power<br>dissipation<br>capacitance | per buffer;<br>$C_L = 50 \text{ pF}$ ; $f_i = 1 \text{ MHz}$ ;<br>$V_I = \text{GND to } V_{CC}$ | <u>[4]</u> | -   | 10    | -    | -      | -         | -        | -         | pF   |

<sup>[1]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

 $t_{\text{en}}$  is the same as  $t_{\text{PZL}}$  and  $t_{\text{PZH}}$ .

 $t_{\mbox{\scriptsize dis}}$  is the same as  $t_{\mbox{\scriptsize PLZ}}$  and  $t_{\mbox{\scriptsize PHZ}}.$ 

[4]  $C_{PD}$  is used to determine the dynamic power dissipation  $P_D$  ( $\mu W$ ).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

 $C_L$  = output load capacitance in pF;

 $V_{CC}$  = supply voltage in V.

<sup>[2]</sup> Typical values are measured at  $V_{CC}$  = 3.3 V.

<sup>[3]</sup> Typical values are measured at  $V_{CC} = 5.0 \text{ V}$ .

NXP Semiconductors XC7WH126

### Dual buffer/line driver; 3-state

### 12. Waveforms



Measurement points are given in Table 9.

Logic levels:  $V_{OL}$  and  $V_{OH}$  are typical output voltage levels that occur with the output load.

Fig 6. Input (nA) to output (nY) propagation delays



Measurement points are given in Table 9.

Logic levels:  $V_{OL}$  and  $V_{OH}$  are typical output voltage levels that occur with the output load.

Fig 7. Enable and disable times

Table 9. Measurement points

| Туре     | Input              | Output             |                         |                  |  |  |  |  |
|----------|--------------------|--------------------|-------------------------|------------------|--|--|--|--|
|          | V <sub>M</sub>     | V <sub>M</sub>     | V <sub>X</sub>          | V <sub>Y</sub>   |  |  |  |  |
| XC7WH126 | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> | V <sub>OL</sub> + 0.3 V | $V_{OH} - 0.3 V$ |  |  |  |  |

NXP Semiconductors XC7WH126

Dual buffer/line driver; 3-state





Test data is given in Table 10.

Definitions test circuit:

 $R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator.

 $C_L$  = Load capacitance including jig and probe capacitance.

R<sub>L</sub> = Load resistance.

S1 = Test selection switch.

Fig 8. Test circuit for measuring switching times

Table 10. Test data

| Туре     | Input          |                                 | Load         |              | S1 position                         |                                     |                                     |  |
|----------|----------------|---------------------------------|--------------|--------------|-------------------------------------|-------------------------------------|-------------------------------------|--|
|          | V <sub>I</sub> | t <sub>r</sub> , t <sub>f</sub> | CL           | $R_L$        | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |  |
| XC7WH126 | $V_{CC}$       | ≤ 3 ns                          | 15 pF, 50 pF | 1 k $\Omega$ | open                                | GND                                 | $V_{CC}$                            |  |

# 13. Package outline

TSSOP8: plastic thin shrink small outline package; 8 leads; body width 3 mm; lead length 0.5 mm SOT505-2



Fig 9. Package outline SOT505-2 (TSSOP8)

#### VSSOP8: plastic very thin shrink small outline package; 8 leads; body width 2.3 mm

SOT765-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bp           | С            | D <sup>(1)</sup> | E <sup>(2)</sup> | е   | HE         | L   | Lp           | Q            | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|-----|------------|-----|--------------|--------------|-----|------|-----|------------------|----------|
| mm   | 1         | 0.15<br>0.00   | 0.85<br>0.60   | 0.12 | 0.27<br>0.17 | 0.23<br>0.08 | 2.1<br>1.9       | 2.4<br>2.2       | 0.5 | 3.2<br>3.0 | 0.4 | 0.40<br>0.15 | 0.21<br>0.19 | 0.2 | 0.13 | 0.1 | 0.4<br>0.1       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |            |
|----------|-----|--------|----------|------------|------------|------------|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE |
| SOT765-1 |     | MO-187 |          |            |            | 02-06-07   |

Fig 10. Package outline SOT765-1 (VSSOP8)



Fig 11. Package outline SOT996-2 (XSON8U)

NXP Semiconductors XC7WH126

Dual buffer/line driver; 3-state

# 14. Abbreviations

### Table 11. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor |
| CDM     | Charged Device Model                    |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| MM      | Machine Model                           |

# 15. Revision history

#### Table 12. Revision history

| Document ID | Release date | Data sheet status  | Change notice | Supersedes |
|-------------|--------------|--------------------|---------------|------------|
| XC7WH126_1  | 20090902     | Product data sheet | -             | -          |

## 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 16.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 17. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

**XC7WH126 NXP Semiconductors** 

#### Dual buffer/line driver; 3-state

#### 18. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features                           |
| 3    | Ordering information               |
| 4    | Marking 2                          |
| 5    | Functional diagram 2               |
| 6    | Pinning information                |
| 6.1  | Pinning                            |
| 6.2  | Pin description                    |
| 7    | Functional description 3           |
| 8    | Limiting values 3                  |
| 9    | Recommended operating conditions 4 |
| 10   | Static characteristics 4           |
| 11   | Dynamic characteristics 5          |
| 12   | Waveforms 6                        |
| 13   | Package outline 8                  |
| 14   | Abbreviations11                    |
| 15   | Revision history                   |
| 16   | Legal information                  |
| 16.1 | Data sheet status                  |
| 16.2 | Definitions                        |
| 16.3 | Disclaimers                        |
| 16.4 | Trademarks 12                      |
| 17   | Contact information 12             |
| 18   | Contents 13                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

