

### **TDA7493**

#### 3-watt + 3-watt dual BTL class-D audio amplifier

#### **Features**

- 3.0 W + 3.0 W of continuous output power with  $R_L = 4 \Omega$ , THD = 10%,  $V_{CC} = 5 V$  (filterless)
- 2.8 W + 2.8 W of continuous output power with  $R_L = 4 \Omega$ , THD = 10%,  $V_{CC} = 5 V$  (with filter)
- Single supply voltage range 3.0 V to 5.5 V
- High efficiency (η = 83%)
- Four selectable, fixed gain settings of 6 dB, 12 dB, 15.6 dB and 18 dB
- Differential inputs minimize common-mode noise
- Filterless operation
- Standby feature
- Short-circuit protection
- Thermal-overload protection
- Externally synchronizable



### **Description**

The TDA7493 is a dual BTL class-D audio amplifier, specially designed for LCD TV, LCD monitors or small speakers on cradles with single-supply operation.

The filterless operation allows the external component count to be reduced.

The TDA7493 is assembled in the HTSSOP24 package. Thanks to the high efficiency and to the exposed-pad-down (EPD) package no separate heatsink is required.

Table 1. Device summary

| Order codes | Operating temperature range | Package        | Packaging     |
|-------------|-----------------------------|----------------|---------------|
| TDA7493     | 0 to 70 °C                  | HTSSOP24 (EPD) | Tube          |
| TDA749313TR | 0 to 70 °C                  | HTSSOP24 (EPD) | Tape and reel |

November 2010 Doc ID 14570 Rev 6 1/30

Contents TDA7493

# **Contents**

| 1 | Device block diagram |                                      |  |  |  |
|---|----------------------|--------------------------------------|--|--|--|
| 2 | Pin o                | description6                         |  |  |  |
|   | 2.1                  | Pin-out                              |  |  |  |
|   | 2.2                  | Pin list                             |  |  |  |
| 3 | App                  | lications circuit                    |  |  |  |
| 4 | Elec                 | trical specifications 9              |  |  |  |
|   | 4.1                  | Absolute maximum ratings             |  |  |  |
|   | 4.2                  | Thermal data 9                       |  |  |  |
|   | 4.3                  | Electrical characteristics           |  |  |  |
| 5 | Арр                  | lications information                |  |  |  |
|   | 5.1                  | Mode selection                       |  |  |  |
|   | 5.2                  | Gain setting                         |  |  |  |
|   | 5.3                  | Input resistance and capacitance     |  |  |  |
|   | 5.4                  | Filterless modulation                |  |  |  |
|   | 5.5                  | Internal clock and external clock    |  |  |  |
|   | 5.6                  | Output low-pass filter               |  |  |  |
|   | 5.7                  | Protection function                  |  |  |  |
|   | 5.8                  | Differential input                   |  |  |  |
|   |                      | 5.8.1 Single-ended input application |  |  |  |
| 6 | Elec                 | trical characterization curves       |  |  |  |
|   | 6.1                  | For the configuration with LC filter |  |  |  |
|   | 6.2                  | For the configuration without filter |  |  |  |
| 7 | Pack                 | kage mechanical data                 |  |  |  |
| 8 | Heat                 | sink provision28                     |  |  |  |
| 9 | Revi                 | sion history                         |  |  |  |
|   |                      |                                      |  |  |  |

TDA7493 List of figures

# **List of figures**

| Figure 1.  | TDA7493 block diagram (only one of two channels shown)           | . 5 |
|------------|------------------------------------------------------------------|-----|
| Figure 2.  | Pin connection (top view)                                        | . 6 |
| Figure 3.  | Typical application circuit                                      | . 8 |
| Figure 4.  | Input high-pass RC filter                                        | 12  |
| Figure 5.  | Device input structure                                           | 12  |
| Figure 6.  | Unipolar PWM output                                              | 13  |
| Figure 7.  | Schematic for the filterless configuration                       | 14  |
| Figure 8.  | Master and slave modes                                           |     |
| Figure 9.  | Typical LC filter for 8 $\Omega$ speaker                         | 16  |
| Figure 10. | Typical LC filter for 4 $\Omega$ speaker                         | 16  |
| Figure 11. | Differential input application                                   | 17  |
| Figure 12. | Single-ended input application                                   |     |
| Figure 13. | Anti-pop configuration for single-ended input application        |     |
| Figure 14. | Simple anti-pop configuration for single-ended input application | 19  |
| Figure 15. | THD vs output power at 1 kHz                                     |     |
| Figure 16. | THD vs output power at 100 Hz                                    | 20  |
| Figure 17. | THD vs frequency at 100 mW                                       |     |
| Figure 18. | THD vs frequency at 1 W                                          |     |
| Figure 19. | Output frequency response at 1 W                                 |     |
| Figure 20. | Crosstalk vs frequency at 1 W                                    |     |
| Figure 21. | FFT (0 dB)                                                       |     |
| Figure 22. | FFT (-60 dB)                                                     |     |
| Figure 23. | THD vs output power at 1 kHz                                     |     |
| Figure 24. | THD vs output power at 100 Hz                                    |     |
| Figure 25. | THD vs frequency at 100 mW                                       |     |
| Figure 26. | THD vs frequency at 1 W                                          |     |
| Figure 27. | Frequency response at 1 W                                        |     |
| Figure 28. | Crosstalk vs frequency at 1 W                                    | 24  |
| Figure 29. | FFT (0 dB)                                                       | 25  |
| Figure 30. | FFT (-60 dB)                                                     | 25  |
| Eiguro 21  | HTCCOD24 EDD outling                                             | 26  |



List of tables TDA7493

# List of tables

| Table 1.  | Device summary                            | 1  |
|-----------|-------------------------------------------|----|
| Table 2.  | Pin list                                  | 7  |
| Table 3.  | Absolute maximum rating                   | S  |
| Table 4.  | Thermal data                              | S  |
| Table 5.  | Electrical characteristics                | S  |
| Table 6.  | Mode selection                            | 1  |
| Table 7.  | Gain selection1                           | 1  |
| Table 8.  | Resistance values for input configuration | 4  |
| Table 9.  | Master and slave mode                     | 5  |
| Table 10. | HTSSOP24 EPD dimensions                   | 27 |
| Table 11. | Document revision history                 | 25 |



#### 1 **Device block diagram**

Figure 1 shows the block diagram of one of the two identical channels of the TDA7493.

svcc SVR STANDBY  $\boxtimes$ ₩ Standby & play Logic Protection SGND X PVCCP SVCC POWER OUTP ROSC X STAGE PGNDP SVR INP INN N PVCCN SVCC GAIN0 🔯 POWER ОПТИ GAIN1 STAGE PGNDN SYNCLK X

TDA7493 block diagram (only one of two channels shown)

Pin description TDA7493

# 2 Pin description

#### 2.1 Pin-out

Figure 2. Pin connection (top view)



TDA7493 Pin description

# 2.2 Pin list

Table 2. Pin list

| Number | Name    | Туре   | Description                                        |
|--------|---------|--------|----------------------------------------------------|
| 1      | INNL    | IN     | Negative differential input of left channel        |
| 2      | INPL    | IN     | Positive differential input of left channel        |
| 3      | STANDBY | IN     | Standby mode control (digital): 0: standby 1: play |
| 4      | PVCCPL  | POWER  | Power supply for positive branch in left channel   |
| 5      | OUTPL   | OUT    | Positive PWM output for left channel               |
| 6      | PGNDPL  | POWER  | Power stage ground for left channel                |
| 7      | PGNDNL  | POWER  | Power stage ground for left channel                |
| 8      | OUTNL   | OUT    | Negative PWM output for left channel               |
| 9      | PVCCNL  | POWER  | Power supply for negative branch in left channel   |
| 10     | SYNCLK  | IN/OUT | Clock in/out for external oscillator               |
| 11     | ROSC    | OUT    | Master oscillator frequency setting pin            |
| 12     | SGND    | POWER  | Signal ground                                      |
| 13     | SVCC    | POWER  | Signal power supply                                |
| 14     | GAIN0   | IN     | Gain setting input 1                               |
| 15     | GAIN1   | IN     | Gain setting input 2                               |
| 16     | PVCCNR  | POWER  | Power supply for negative branch in right channel  |
| 17     | OUTNR   | OUT    | Negative PWM output for right channel              |
| 18     | PGNDNR  | POWER  | Power stage ground for right channel               |
| 19     | PGNDPR  | POWER  | Power stage ground for right channel               |
| 20     | OUTPR   | OUT    | Positive PWM output for right channel              |
| 21     | PVCCPR  | POWER  | Power supply for positive branch in right channel  |
| 22     | SVR     | OUTPUT | Supply voltage rejection                           |
| 23     | INPR    | IN     | Positive differential input of right channel       |
| 24     | INNR    | IN     | Negative differential input of right channel       |

1

## 3 Applications circuit



## 4 Electrical specifications

### 4.1 Absolute maximum ratings

Table 3. Absolute maximum rating

| Symbol                  | Parameter                                                      | Negative value | Positive value | Unit |
|-------------------------|----------------------------------------------------------------|----------------|----------------|------|
| V <sub>CC</sub>         | DC supply on pins PVCCPL, PVCCPR, PVCCNL, PVCCNR, SVCC         | -0.3           | 6              | ٧    |
| V <sub>CC_STANDBY</sub> | Standby DC supply on pins PVCCPL, PVCCPR, PVCCNL, PVCCNR, SVCC | -0.3           | 7              | V    |
| Vi                      | Input on pins STANDBY, INNL, INPL, INNR, INPR, GAIN0, GAIN1    | -0.3           | 6              | V    |
| Тор                     | Operating temperature                                          | 0              | 70             | °C   |
| Tstg, Tj                | Storage and junction temperature                               | -40            | 150            | °C   |

#### 4.2 Thermal data

Table 4. Thermal data

| Symbol     | Parameter                                                                  | Min | Тур | Max | Unit |
|------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| Rth j-case | Thermal resistance junction to case                                        | -   | 2   | 3   | °C/W |
| Rth j-amb  | Thermal resistance junction to ambient (on recommended PCB) <sup>(1)</sup> | 1   | 37  | -   | °C/W |

<sup>1.</sup> FR4 with via holes, copper area 9 cm² as explained in *Chapter 8 on page 28*.

#### 4.3 Electrical characteristics

Refer to Figure 3: Typical application circuit,  $V_{CC}=5$  V,  $R_L$  (load) = 4  $\Omega$ ,  $R_L=39$  k $\Omega$ ,  $C_L=100$  nF,  $R_L=100$  nF,

Table 5. Electrical characteristics

| Symbol   | Parameter               | Condition                  | Min | Тур | Max | Unit |
|----------|-------------------------|----------------------------|-----|-----|-----|------|
| $V_{CC}$ | Supply range            | -                          | 3.0 | -   | 5.5 | ٧    |
| lq       | Total quiescent current | No filter, no load         | -   | 7   | -   | mA   |
| Vos      | Output offset voltage   | Vi = 0, Gv = 6 dB, no load | -20 | -   | 20  | mV   |
| Do       | Output power            | THD = 10%                  | -   | 3.0 | -   | W    |
| Po       | (filterless)            | THD = 1%                   | -   | 2.4 | -   | W    |
| Do       | Output power (with      | THD = 10%                  | -   | 2.8 | -   | W    |
| Po       | filter)                 | THD = 1%                   | -   | 2.2 | -   | W    |

Table 5. Electrical characteristics (continued)

| Symbol                          | Parameter                              | Cond                                                | dition                    | Min                      | Тур  | Max                      | Unit |
|---------------------------------|----------------------------------------|-----------------------------------------------------|---------------------------|--------------------------|------|--------------------------|------|
| Pd                              | Dissipated power                       | Po = 2.8 W + 2.8 W,<br>THD = 10%                    |                           | -                        | 1.1  | -                        | w    |
| η                               | Efficiency                             | Po = $2.8 \text{ W} + 2.8 \text{ R}_{L} = 4 \Omega$ | 2.8 W,                    | -                        | 83   | -                        | %    |
| THD                             | Total harmonic distortion              | $R_L = 4 \Omega$ , Po =                             | = 0.5 W                   | -                        | 0.05 | -                        | %    |
| Tj                              | Thermal shut-down junction temperature | -                                                   |                           | -                        | 150  | -                        | °C   |
|                                 |                                        | GAIN0 = low                                         | GAIN1 = low               | -                        | 6.0  | -                        |      |
| G                               | Closed loop gain                       | GAINO - IOW                                         | GAIN1 = high              | -                        | 12.0 | -                        | dB   |
| G <sub>V</sub>                  | Closed loop gain                       | GAIN0 = high                                        | GAIN1 = low               | -                        | 15.6 | -                        | ub   |
|                                 |                                        | GAINO = High                                        | GAIN1 = high              | -                        | 18.0 | -                        |      |
| GV                              | Gain matching                          | -                                                   |                           | -1                       | -    | 1                        | dB   |
| СТ                              | Crosstalk                              | f = 1 kHz                                           |                           | -                        | 60   | -                        | dB   |
|                                 |                                        | A curve, Gv =                                       | 18 dB                     | - 50                     | 50   | -                        | μV   |
| eN                              | Total output noise                     | f = 22 Hz to 22 kHz,<br>Gv = 18 dB                  |                           | -                        | 60   | -                        | μV   |
| Ri                              | Input resistance                       | Differential Inp                                    | out                       | -                        | 60   | -                        | kΩ   |
| SVRR                            | Supply voltage rejection ratio         | $f_r$ = 100 Hz, Vr = 0.5 V, $C_{SVR}$ = 1 $\mu F$   |                           | -                        | 55   | -                        | dB   |
| V <sub>OVP</sub>                | Overvoltage protection threshold       | -                                                   |                           | -                        | 5.8  | -                        | ٧    |
| t <sub>r</sub> , t <sub>f</sub> | Rising and falling time                | -                                                   |                           | -                        | 10   | -                        | ns   |
| Б                               | Power transistor on                    | High side                                           |                           | -                        | 0.44 | -                        | 0    |
| R <sub>DSON</sub>               | resistance                             | Low side                                            |                           | -                        | 0.36 | -                        | Ω    |
| f <sub>SW</sub>                 | Switching frequency                    | Internal oscilla                                    | ator                      | -                        | 315  | -                        | kHz  |
| f                               | Output switching                       | With internal o                                     | scillator (1)             | 250                      | -    | 400                      | kHz  |
| f <sub>SWR</sub>                | frequency range                        | With external                                       | oscillator <sup>(2)</sup> | 250                      | -    | 400                      | kHz  |
| I <sub>qSTANDBY</sub>           | Quiescent current in standby           | -                                                   |                           | -                        | 1    | -                        | μΑ   |
| Function                        | Ohara allassa and adassa               | STANDBY = high                                      |                           | Play<br>Standby          |      | •                        |      |
| mode                            | Standby and play                       | STANDBY = low                                       |                           |                          |      |                          | ]-   |
| Digital inputs                  | Digital input thresholds               | High                                                |                           | 0.7 *<br>V <sub>CC</sub> | -    | -                        | V    |
| Digital Iliputs                 | Digital input tillesholds              | Low                                                 |                           | -                        | -    | 0.3 *<br>V <sub>CC</sub> | V    |

<sup>1.</sup>  $f_{SW} = 10^6 / (R_{OSC} * 64 + 840)$  $f_{SYNC} = 2 * f_{SW}$  with R1 = 39 k $\Omega$  and  $f_{SW}$  in kHz

\_\_\_\_\_

<sup>2.</sup>  $f_{SW} = f_{SYNC} / 2$  with the frequency of external oscillator

## 5 Applications information

#### 5.1 Mode selection

Pin STANDBY selects the operating mode, namely standby or play.

- In standby mode, all the circuits are turned off and there is very low leakage current.
- In play mode, the amplifiers are powered up.

During the turn on/off sequence, there are four operational states: standby, pre-charge, mute and play. The pre-charge and mute states are two internal transient states to set up the normal operating condition and to reduce the speaker pop noise.

Table 6. Mode selection

| Logic level on pin STANDBY | Mode    |
|----------------------------|---------|
| 0                          | Standby |
| 1                          | Play    |

Note: An internal pull-down resistor on pin STANDBY ensures that the default mode is standby.

#### 5.2 Gain setting

The close loop gain is set by pins GAIN0 and GAIN1 as shown below in *Table 7*. The gain setting is implemented by changing the feedback resistors of the amplifiers.

Table 7. Gain selection

| Logic level on pin GAIN0 | Logic level on pin GAIN1 | Gv (nominal) |
|--------------------------|--------------------------|--------------|
| 0                        | 0                        | 6.0 dB       |
| 0                        | 1                        | 12.0 dB      |
| 1                        | 0                        | 15.6 dB      |
| 1                        | 1                        | 18.0 dB      |

Note: Internal pull-down resistors on pins GAIN0 and GAIN1 ensure that the default gain is 6 dB.

#### 5.3 Input resistance and capacitance

The input impedance is set by an internal resistor, Ri, of value 60 k $\Omega$ . An input coupling capacitor (Ci) is required on each input line. These two components together form a high-pass filter whose cutoff frequency is:

$$f_C = 1 / (2 * \pi * Ri * Ci)$$

Figure 4. Input high-pass RC filter



The value of Ci is chosen depending on the application and the speaker system. For a cut-off frequency less than 20 Hz, the input capacitors could be 470 nF each.

If a polarized capacitor is used, it is important to connect the positive side of the capacitor to the terminal with higher DC voltage. The DC voltage on the input pins is  $V_{CC}$  / 2.

Figure 5. Device input structure



#### 5.4 Filterless modulation

The modulation scheme of BTL is called unipolar PWM output. The differential output voltage changes between zero and +V<sub>CC</sub> or between zero and -V<sub>CC</sub>, as opposed to the traditional bipolar PWM output between +V<sub>CC</sub> and -V<sub>CC</sub>. The other advantage of this scheme effectively doubles the switching frequency of the differential output waveform. Signals on OUTP and OUTN are in the same phase when the input is zero, thus the current is greatly reduced and the loss in the load is small. A tiny delay between OUTP and OUTN is introduced to avoid high transient currents which could occur if both outputs switch simultaneously.

TDA7493 can be used without a filter between the PWM output and the speaker since the switching frequency of the output is beyond the audible range. The audio signal can be recovered by the inherent inductance of the speaker and natural filter of the human ear.



Figure 6. **Unipolar PWM output** 

The filterless configuration is usable in applications where the speaker connections to the amplifier are shorter than 50 cm. In comparison to the low-pass Butterworth filter configuration, the filterless configuration gives rise to higher EMI. This can be reduced, if necessary, by inserting a ferrite bead filters close to the device.

Use a ferrite which exhibits high impedance at around 1 MHz and negligible impedance in the audio band.

It is recommended to use an EMI filter if the speaker cable is longer than 50 cm.

1

14/30



#### 5.5 Internal clock and external clock

The clock of the class-D amplifier can be generated internally or it can be synchronous with the external clock. If two or more class-D amplifiers are used in the same system, it is better to have all devices working at the same frequency. This is realized by using one TDA7493 as clock master and the others as slaves. All SYNCLK pins are connected together as shown in *Figure 8*.

In master mode or with a single TDA7493, the output switching frequency is controlled by the resistor connected to pin ROSC. The switching frequency is:

$$f_{SW} = 10^6 / (R_{OSC} * 64 + 840)$$

where  $R_{OSC}$  is in  $k\Omega$  and  $f_{SW}$  is in kHz.

In this configuration pin SYNCLK is an output whose frequency is also determined by  $R_{OSC}$ :

$$f_{SYNCLK} = 10^6 / (R_{OSC} * 32 + 420) = 2 * f_{SW}$$

Note:  $R_{OSC}$  should be lower than 60 k $\Omega$  in master mode to avoid operating in error mode.

In slave mode, pin ROSC can be floating to force pin SYNCLK as input in order to accept the master clock. The switching frequency in this mode is:

$$f_{SW} = f_{SYNCLK} / 2$$

Table 9. Master and slave mode

| Mode   | Pin ROSC                       | Pin SYNCLK |
|--------|--------------------------------|------------|
| Master | $R_{OSC} < 60 \text{ k}\Omega$ | Output     |
| Slave  | Floating                       | Input      |

Figure 8. Master and slave modes



5/

#### 5.6 Output low-pass filter

To avoid EMI problems, a low-pass filter can be inserted before the speaker. The cut-off frequency of the filter should be higher than 22 kHz and much lower than the switching frequency.

The component values of the filter vary according to the speaker impedance.

A typical LC output filter for a speaker impedance of 8  $\Omega$  and with a cut-off frequency of 27 kHz is shown in *Figure 9*.

Figure 9. Typical LC filter for 8  $\Omega$  speaker



A similar filter for a speaker impedance of 4  $\Omega$  and also with a cut-off frequency of 27 kHz is shown in *Figure 10*:

OUTP 15 μH 0.22 μF 1 4 Ω

OUTN 15 μH 0.22 μF 1 4 Ω

Figure 10. Typical LC filter for 4  $\Omega$  speaker

#### 5.7 Protection function

The TDA7493 has four types of protection: overvoltage (OV), undervoltage (UV), thermal (OT) and short circuit (SC):

- overvoltage protection (OVP) for the supply V<sub>CC</sub> > 6 V
- undervoltage protection (UVP) for the supply V<sub>CC</sub> < 3 V</li>
- thermal protection (OTP) for the junction temperature Tj > 155 °C
- short-circuit protection (SCP) across the load (tested at V<sub>CC</sub> = 5.0 V).

When any of the above protection becomes active, the output goes to a high-impedance state. The device remains in this state until the condition is cleared or rectified, when the circuit restarts again.

#### 5.8 Differential input

The TDA7493 can be used with either differential or single-ended inputs. In either case, the device must be AC coupled to the audio source.

To use the device with a differential source, connect the positive lead from the audio source to the INP input and the negative lead to the INN input as shown in *Figure 11*. The differential input stage of the amplifier minimizes the common mode noise effectively.

In the differential input application:

- input impedance is given by 2 \* Rin,
- cut-off frequency of the input filter is given by  $f_c = 1 / (2 * \pi * Cin / 2 * 2 * Rin) = 1 / (2 * \pi * Cin * Rin).$

Typically, Rin = 30 k $\Omega$  and Cin > 330 nF to get a cut-off frequency less than 20 Hz.

TDA7493

OUTP Cin INP Rin Rfb

OUTN Cin INN Rfb

Input stage

Figure 11. Differential input application

#### 5.8.1 Single-ended input application

To use the device with a single-ended source, one input is AC connected to ground (via a capacitor) and the other input is connected to the audio source. This is designed as a fully differential input. The input scheme is shown in *Figure 12*.

However, to avoid the start-up pop noise, it is important to equalize, as much as possible, the charging currents in the positive and negative inputs. Any imbalance in these charging currents will be amplified and result in the familiar turn-on pop.

Figure 12. Single-ended input application



Since the input charging currents in the circuit of *Figure 12* can be different it is necessary to add two resistors, R0, as shown in the circuit of *Figure 13*. In this way the currents in the two branches of the differential input are better balanced and this can lead to the elimination of the turn-on pop noise.

TDA7493

OUTP

OUTP

Refin

Refin

Refin

Refin

Input stage

Figure 13. Anti-pop configuration for single-ended input application

The disadvantages of the anti-pop configuration are given below:

- The input impedance or the load of audio source is no longer 2 \* Rin as in the case of differential input configuration but R0. It means the load effect should be considered during the application design. At this point, bigger R0 is better because of the lower load effect.
- The input signal is also equivalent to  $V_{in\_actual} = V_{in} * 2 * Rin * (Rin + Rfb + R0) / (2 * Rin * (Rin + Rfb + R0) + Rfb * R0), not the original <math>V_{in}$  which means the actual gain is reduced. When  $Rin = 30 \text{ k}\Omega$ ,  $Rfb = 30 \text{ k}\Omega$  and  $R0 = 20 \text{ k}\Omega$ , the gain is reduced by 1 dB.

When Rin = 30 k $\Omega$ , Rfb = 120 k $\Omega$  and R0 = 20 k $\Omega$ , the gain is reduced by 1.84 dB. In this case, smaller R0 is better.

If the pop noise is not critical, the anti-pop configuration can be simplified as shown in *Figure 14*. The suggested value of the resistor R0 is 20 k $\Omega$ .

TDA7493

OUTP
OUTP
Cin INP
Rin
Rfb
Rfb
Input stage

Figure 14. Simple anti-pop configuration for single-ended input application

### 6 Electrical characterization curves

### 6.1 For the configuration with LC filter

- Test setup as given in Figure 3 on page 8
- Test conditions  $V_{CC}$  = 5 V, C20 = 10  $\mu$ F,  $R_L$  = 4  $\Omega$ , LC filter 15  $\mu$ H, 470 nF

Figure 15. THD vs output power at 1 kHz



Figure 16. THD vs output power at 100 Hz



Figure 17. THD vs frequency at 100 mW



Figure 18. THD vs frequency at 1 W



Figure 19. Output frequency response at 1 W



Figure 20. Crosstalk vs frequency at 1 W



**577** 

Figure 21. FFT (0 dB)



Figure 22. FFT (-60 dB)



Downloaded from **Elcodis.com** electronic components distributor

### 6.2 For the configuration without filter

- Test setup as given in Figure 7 on page 14
- Test conditions  $V_{CC}$  = 5 V, C20 = 10  $\mu$ F,  $R_L$  = 4  $\Omega$  + 270  $\mu$ H, no LC filter

Figure 23. THD vs output power at 1 kHz



Figure 24. THD vs output power at 100 Hz



Figure 25. THD vs frequency at 100 mW



**577** 

Figure 26. THD vs frequency at 1 W



Figure 27. Frequency response at 1 W



Figure 28. Crosstalk vs frequency at 1 W



**\_\_\_\_\_** 

Figure 29. FFT (0 dB)



Figure 30. FFT (-60 dB)



5/

# 7 Package mechanical data

The TDA7493 comes in a 24-pin HTSSOP exposed-pad-down package. The outline is shown in *Figure 31* and the dimensions are given in *Table 10*.

The package code is YO and the JEDEC/EIAJ reference number is JEDEC MO-153-ADT.

Figure 31. HTSSOP24 EPD outline



Table 10. HTSSOP24 EPD dimensions

| Reference | mm   |      |      | inch  |       |       | Notes   |
|-----------|------|------|------|-------|-------|-------|---------|
|           | Min  | Тур  | Max  | Min   | Тур   | Max   | Notes   |
| Α         | -    | -    | 1.20 | -     | -     | 0.047 | -       |
| A1        | -    | -    | 0.15 | -     | -     | 0.006 | -       |
| A2        | 0.80 | 1.00 | 1.05 | 0.031 | 0.039 | 0.041 | -       |
| b         | 0.19 | -    | 0.30 | 0.007 | -     | 0.012 | -       |
| С         | 0.09 | -    | 0.20 | 0.004 | -     | 0.008 | -       |
| D         | 7.70 | 7.80 | 7.90 | 0.303 | 0.307 | 0.311 | (1)     |
| D1        | 4.80 | 5.00 | 5.2  | 0.189 | 0.197 | 0.205 | -       |
| E         | 6.20 | 6.40 | 6.60 | 0.244 | 0.252 | 0.260 | -       |
| E1        | 4.30 | 4.40 | 4.50 | 0.169 | 0.173 | 0.177 | (2)     |
| E2        | 3.00 | 3.20 | 3.40 | 0.118 | 0.126 | 0.134 | -       |
| е         | -    | 0.65 | -    | -     | 0.026 | -     | -       |
| L         | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | -       |
| L1        | -    | 1.00 | -    | -     | 0.039 | -     | -       |
| aaa       | -    | -    | 0.10 | -     | -     | 0.004 | -       |
| k         | 0    | -    | 8    | 0     | -     | 8     | degrees |

Dimension D does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm (0.006 inch) per side.

In order to meet environmental requirements, ST offers these devices in different grades of  $\mathsf{ECOPACK}^{@}$  packages, depending on their level of environmental compliance.  $\mathsf{ECOPACK}^{@}$  specifications, grade definitions and product status are available at: www.st.com.  $\mathsf{ECOPACK}^{@}$  is an ST trademark.

57

<sup>2.</sup> Dimension E1 does not include interlead flash or protrusions. Interlead flash or protrusions does not exceed 0.25mm (0.010 inch) per side.

Heatsink provision TDA7493

### 8 Heatsink provision

With the exposed-pad packages, it is possible to use the printed circuit board as a heatsink. Using a PCB copper ground area of 3 x 3 cm<sup>2</sup> with 16 via holes to make contact with the exposed pad, a thermal resistance of 37 °C/W can be achieved.

The amount of power dissipated within the device depends primarily on the supply voltage, load impedance and output modulation level. The maximum estimated power dissipation for the TDA7493 is around 1.1 W.

With the suggested copper area of 9 cm², a maximum junction temperature increase of less than 40 °C above ambient can be expected, thus giving a maximum junction temperature, Tj, of approximately 90 °C in consumer environments where 50 °C is specified as the maximum ambient temperature. This provides a comfortable safety margin to the thermal protection threshold at Tj = 150 °C.

TDA7493 Revision history

# 9 Revision history

Table 11. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02-Apr-2008 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                             |
| 16-Sep-2008 | 2        | Updated application schematic on page 8 Updated Table 5: Electrical characteristics on page 9 Updated schematic of input structure on page 12 Updated Schematic for the filterless configuration on page 14 Updated section 5.8: Differential input on page 17.                                                                                                                                              |
| 01-Dec-2008 | 3        | Added test voltage note to SC protection in section 5.7: Protection function on page 17.                                                                                                                                                                                                                                                                                                                     |
| 14-Dec-2008 | 4        | Replaced 2.8 W with 3 W in title on page 1 Added new feature of 3.0 W on on page 1 Updated description for pin STANDBY in Table 2: Pin list on page 7 Added output power for filterless config to Table 5: Electrical characteristics on page 9 Updated values for digital input thresholds in Table 5: Electrical characteristics on page 9 Updated text for environmentally-friendly packaging on page 27. |
| 14-Oct-2009 | 5        | Updated minimum operating voltage <i>on page 1</i> and <i>on page 9</i> Updated formula for f <sub>SW</sub> <i>on page 10</i> and <i>on page 15</i> .                                                                                                                                                                                                                                                        |
| 29-Nov-2010 | 6        | Added V <sub>CC_STANDBY</sub> to Table 3: Absolute maximum rating on page 9                                                                                                                                                                                                                                                                                                                                  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

