

# **ML610Q411/Q412/Q415 User's Manual**

Issue Date: May. 1, 2010

#### **NOTICE**

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. OKI SEMICONDUCTOR assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not, unless specifically authorized by OKI SEMICONDUCTOR authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans.
  - Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2010 OKI SEMICONDUCTOR CO., LTD.

#### **Preface**

This manual describes the operation of the hardware of the 8-bit microcontroller ML610Q411/ML610Q412/ML610Q415.

The following manuals are also available. Read them as necessary.

- nX-U8/100 Core Instruction Manual
  Description on the basic architecture and the each instruction of the nX-U8/100 Core.
- MACU8 Assembler Package User's Manual Description on the method of operating the relocatable assembler, the librarian, and the object converter and also on the specifications of the assembler language.
- CCU8 User's Manual Description on the method of operating the compiler.
- CCU8 Programming Guide

  Description on the method of programming.
- CCU8 Language Reference

  Description on the language specifications.
- DTU8 Debugger User's Manual Description on the method of operating the debugger DTU8.
- IDEU8 User's Manual Description on the integrated development environment IDEU8.
- uEASE User's Manual Description on the on-chip debug tool uEASE.
- uEASE connection Manual for ML610Q400

  Description about the connection between uEASE and ML610Q400 series.
- FWuEASE Flash Writer Host Program User's Manual Description on the Flash Writer host program.

### **Notation**

| Classification  | Notation                                                                                                 | Description                                                                                                                                                                                                          |  |  |  |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ♦ Numeric value | xxh, xxH<br>xxb                                                                                          | Indicates a hexadecimal number. x: Any value in the range of 0 to F Indicates a binary number; "b" may be omitted. x: A value 0 or 1                                                                                 |  |  |  |  |  |
| ♦ Unit          | word, W byte, B nibble, N maga-, M kilo-, K kilo-, k milli-, m micro-, µ nano-, n second, s (lower case) | 1 word = 16 bits<br>1 byte = 8 bits<br>1 nibble = 4 bits<br>$10^6$<br>$2^{10} = 1024$<br>$10^3 = 1000$<br>$10^{-3}$<br>$10^{-6}$<br>$10^{-9}$<br>second                                                              |  |  |  |  |  |
| ◆ Terminology   | "H" level, "1" level "L" level, "0" level                                                                | Indicates high voltage signal levels $V_{IH}$ and $V_{OH}$ as specified by the electrical characteristics. Indicates low voltage signal levels $V_{IL}$ and $V_{OL}$ as specified by the electrical characteristics. |  |  |  |  |  |

#### ♦ Register description

R/W: Indicates that Read/Write attribute. "R" indicates that data can be read and "W" indicates that data can be written. "R/W" indicates that data can be read or written.



### Table of Contents

| Chapter        | 1                                              |      |
|----------------|------------------------------------------------|------|
| 1. Over        | rview                                          | 1-1  |
| 1.1 Fe         | eatures                                        | 1-1  |
| 1.2 C          | onfiguration of Functional Blocks              |      |
| 1.2.1          | Block Diagram of ML610Q411/ML610Q415           |      |
| 1.2.2          | Block Diagram of ML610Q412                     |      |
|                | ins                                            |      |
| 1.3.1          | Pin Layout                                     |      |
| 1.3.1          |                                                |      |
| 1.3.1          | , , , , , , , , , , , , , , , , , , , ,        |      |
| 1.3.1          |                                                |      |
| 1.3.1          |                                                |      |
| 1.3.1          |                                                |      |
| 1.3.1          | · 1                                            |      |
| 1.3.2          | List of Pins                                   |      |
| 1.3.3<br>1.3.4 | Description of Pins Termination of Unused Pins |      |
| 1.3.4          | Termination of Unused Pins                     | 1-20 |
| Chapter 2      | 2                                              |      |
| 2. CPU         | J                                              | 2-1  |
| 2.1 O          | verview                                        | 2-1  |
| 2.2 Pt         | rogram Memory Space                            | 2-1  |
| 2.3 D          | ata Memory Space                               | 2-2  |
|                | struction Length                               |      |
|                | ata Type                                       |      |
|                | escription of Registers                        |      |
| 2.6.1          | List of Registers                              |      |
| 2.6.2          | Data Segment Register (DSR)                    | 2-4  |
| Chapter 3      | 3                                              |      |
| 3. Rese        | et Function                                    | 3-1  |
| 3.1 O          | verview                                        | 3-1  |
| 3.1.1          | Features                                       | 3-1  |
| 3.1.2          | Configuration                                  |      |
| 3.1.3          | List of Pin                                    |      |
|                | escription of Registers                        |      |
|                | List of Registers                              |      |
| 3.2.2          | Reset Status Register (RSTAT)                  |      |
|                | escription of Operation                        |      |
| 3.3.1          | Operation of System Reset Mode                 | 3-3  |
| Chapter 4      | 4                                              |      |
| 4. MCI         | U Control Function                             | 4-1  |
|                | verview                                        |      |
| 4.1.1          | Features                                       |      |
| 4.1.2          | Configuration                                  |      |
| 4.2 D          | escription of Registers                        |      |
| 4.2.1          | List of Registers                              |      |
| 4.2.2          | Stop Code Acceptor (STPACP)                    |      |
| 4.2.3          | Standby Control Register (SBYCON)              |      |
| 4.2.4          | Block Control Register 0 (BLKCON0)             | 4-5  |
| 4.2.5          | Block Control Register 1 (BLKCON1)             | 4-6  |

| 126        | Disal-Control Desister 2 (DI VCON2)  | 4.7  |
|------------|--------------------------------------|------|
| 4.2.6      | Block Control Register 2 (BLKCON2)   |      |
| 4.2.7      | Block Control Register 3 (BLKCON3)   |      |
| 4.2.8      | Block Control Register 4 (BLKCON4)   | 4-9  |
| 4.2 D.     | a destination of Our and in a        | 4 11 |
|            | cription of Operation                |      |
| 4.3.1      | Program Run Mode                     |      |
| 4.3.2      | HALT Mode                            |      |
| 4.3.3      | STOP Mode                            |      |
| 4.3.3.     |                                      |      |
| 4.3.3.2    |                                      |      |
| 4.3.3.3    |                                      |      |
| 4.3.4      | Block Control Function.              | 4-15 |
| Chapter 5  |                                      |      |
| Chapter 5  |                                      |      |
| 5. Interru | upts (INTs)                          | 5-1  |
| 5.1 Ove    | erview                               | 5-1  |
| 5.1.1      | Features                             | 5-1  |
| 5.2 Des    | cription of Registers                | 5-2  |
| 5.2.1      | List of Registers                    |      |
| 5.2.2      | Interrupt Enable Register 1 (IE1)    |      |
| 5.2.3      | Interrupt Enable Register 2 (IE2)    |      |
| 5.2.4      | Interrupt Enable Register 3 (IE3)    |      |
| 5.2.5      | Interrupt Enable Register 4 (IE4)    |      |
| 5.2.6      | Interrupt Enable Register 5 (IE5)    |      |
| 5.2.7      | Interrupt Enable Register 6 (IE6)    |      |
| 5.2.8      | Interrupt Enable Register 7 (IE7)    |      |
| 5.2.9      | Interrupt Request Register 0 (IRQ0)  |      |
| 5.2.10     | Interrupt Request Register 1 (IRQ1)  |      |
|            |                                      |      |
| 5.2.11     | Interrupt Request Register 2 (IRQ2)  |      |
| 5.2.12     | Interrupt Request Register 3 (IRQ3)  |      |
| 5.2.13     | Interrupt Request Register 4 (IRQ4)  |      |
| 5.2.14     | Interrupt Request Register 5 (IRQ5)  |      |
| 5.2.15     | Interrupt Request Register 6 (IRQ6)  |      |
| 5.2.16     | Interrupt Request Register 7 (IRQ7)  |      |
|            | cription of Operation                |      |
| 5.3.1      | Maskable Interrupt Processing        |      |
| 5.3.2      | Non-Maskable Interrupt Processing.   |      |
| 5.3.3      | Software Interrupt Processing        |      |
| 5.3.4      | Notes on Interrupt Routine           |      |
| 5.3.5      | Interrupt Disable State              | 5-23 |
| Chapter 6  |                                      |      |
|            |                                      |      |
|            | Generation Circuit                   |      |
| 6.1 Ove    | erview                               | 6-1  |
| 6.1.1      | Features                             |      |
| 6.1.2      | Configuration                        | 6-1  |
| 6.1.3      | List of Pins                         | 6-2  |
| 6.2 Des    | cription of Registers                | 6-2  |
| 6.2.1      | List of Registers                    |      |
| 6.2.2      | Frequency Control Register 0 (FCON0) |      |
| 6.2.3      | Frequency Control Register 1 (FCON1) |      |
|            | cription of Operation                |      |
| 6.3.1      | Low-Speed Clock                      |      |
| 6.3.1.1    | <u> •</u>                            |      |
| 6.3.1.2    |                                      |      |
| 6.3.2      | High-Speed Clock                     |      |
| 6.3.2.     |                                      |      |
| 0.5.4.     | 200 KHZ IV OSCHIMIOH                 | 0-7  |

| 6.3.2.2 External Clock Input Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 6.3.2.3 Operation of High-Speed Clock Generation Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 6-11 |
| 6.3.3 Switching of System Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6-13 |
| 6.4 Specifying port registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |
| 6.4.1 Functioning P21 (OUTCLK) as the high speed clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |
| 6.4.2 Functioning P22 (LSCLK) as the low speed clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| Chapter 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |
| 7. Time Base Counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7-1  |
| 7.1 Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7-1  |
| 7.1.1 Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 7-1  |
| 7.1.2 Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |
| 7.2 Description of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |
| 7.2.1 List of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |
| 7.2.2 Low-Speed Time Base Counter (LTBR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
| 7.2.3 High-Speed Time Base Counter Divide Register (HTBDR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| 7.2.4 Low-Speed Time Base Counter Frequency Adjustment Registers L and Counter Frequency R an |      |
| (LTBADJL, LTBADJH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |
| 7.3 Description of Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |
| 7.3.1 Low-Speed Time Base Counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
| 7.3.2 High-Speed Time Base Counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |
| 7.3.3 Low-Speed Time Base Counter Frequency Adjustment Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7-9  |
| 7.3.4 A signal generation for 16bit timer 2-3 frequency measurement mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
| Chapter 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| 8. Capture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
| 8.1 Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8-1  |
| 8.1.1 Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8-1  |
| 8.1.2 Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 8-1  |
| 8.1.3 List of Pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8-1  |
| 8.2 Description of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |
| 8.2.1 List of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |
| 8.2.2 Capture Control Register (CAPCON)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |
| 8.2.3 Capture Status Register (CAPSTAT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| 8.2.4 Capture Data Register 0 (CAPR0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |
| 8.2.5 Capture Data Register 1 (CAPR1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |
| 8.5 Description of Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 6-7  |
| Chapter 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |
| 9. 1 kHz Timer (1kHzTM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9-1  |
| 9.1 Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |
| 9.1.1 Features.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| 9.1.2 Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |
| 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| 9.2.1 List of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |
| 9.2.2 1 kHz Timer Count Registers (T1KCRL, T1KCRH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |
| 9.2.3 1 kHz Timer Control Register (T1KCON)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |
| 9.3 Description of Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 9-5  |
| Chapter 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
| 10. Timers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10-1 |
| 10.1 Overview.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |
| 10.1.1 Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| 10.1.2 Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |
| 10.2 Description of Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10-3 |

| 10.2.1    | List of Registers                                                              | 10-3  |
|-----------|--------------------------------------------------------------------------------|-------|
| 10.2.2    | Timer 0 Data Register (TM0D)                                                   | 10-4  |
| 10.2.3    | Timer 1 Data Register (TM1D)                                                   | 10-5  |
| 10.2.4    | Timer 2 Data Register (TM2D)                                                   | 10-6  |
| 10.2.5    | Timer 3 Data Register (TM3D)                                                   | 10-7  |
| 10.2.6    | Timer 0 Counter Register (TM0C)                                                | 10-8  |
| 10.2.7    | Timer 1 Counter Register (TM1C)                                                | 10-9  |
| 10.2.8    | Timer 2 Counter Register (TM2C)                                                | 10-10 |
| 10.2.9    | Timer 3 Counter Register (TM3C)                                                | 10-11 |
| 10.2.10   |                                                                                |       |
| 10.2.11   | Timer 1 Control Register 0 (TM1CON0)                                           | 10-13 |
| 10.2.12   | Timer 2 Control Register 0 (TM2CON0)                                           |       |
| 10.2.13   | Timer 3 Control Register 0 (TM3CON0)                                           | 10-15 |
| 10.2.14   | Timer 0 Control Register 1 (TM0CON1)                                           | 10-16 |
|           | Timer 1 Control Register 1 (TM1CON1)                                           |       |
| 10.2.16   | Timer 2 Control Register 1 (TM2CON1)                                           | 10-18 |
|           | Timer 3 Control Register 1 (TM3CON1)                                           |       |
|           | scription of Operation                                                         |       |
| 10.3.1    | Timer mode operation                                                           |       |
| 10.3.2    | 16-bit timer frequency measurement mode operation                              | 10-21 |
| 10.3.3    | 16-bit timer frequency measurement mode application for setting uart baud-rate |       |
| Chapter 1 |                                                                                |       |
|           |                                                                                |       |
| 11.1 Ov   | erview                                                                         |       |
| 11.1.1    | Features                                                                       |       |
| 11.1.2    | Configuration                                                                  | 11-1  |
| 11.1.3    | List of Pins                                                                   | 11-2  |
| 11.2 De   | scription of Registers                                                         | 11-3  |
| 11.2.1    | List of Registers                                                              | 11-3  |
| 11.2.2    | PWM0 Period Registers (PW0PL, PW0PH)                                           | 11-4  |
| 11.2.3    | PWM0 Duty Registers (PW0DL, PW0DH)                                             |       |
| 11.2.4    | PWM0 Counter Registers (PW0CH, PW0CL)                                          | 11-6  |
| 11.2.5    | PWM0 Control Register 0 (PW0CON0)                                              | 11-7  |
| 11.2.6    | PWM0 Control Register 1 (PW0CON1)                                              |       |
| 11.3 De   | scription of Operation                                                         | 11-9  |
| 11.4 Sp   | ecifying port registers                                                        | 11-11 |
| 11.4.1    | Functioning P43 (PWM0) as the PWM output                                       | 11-11 |
| 11.4.2    | Functioning P34 (PWM0) as the PWM output                                       | 11-12 |
| Chapter 1 | 2                                                                              |       |
| 12. Watc  | ndog Timer                                                                     | 12-1  |
|           | erview                                                                         |       |
| 12.1.1    | Features                                                                       | 12-1  |
| 12.1.2    | Configuration                                                                  |       |
| 12.2 De   | scription of Registers                                                         |       |
| 12.2.1    | List of Registers                                                              |       |
| 12.2.2    | Watchdog Timer Control Register (WDTCON)                                       |       |
| 12.2.3    | Watchdog Timer Mode Register (WDTMOD)                                          |       |
|           | scription of Operation                                                         |       |
| Chapter 1 |                                                                                |       |
| 13 Synol  | nronous Serial Port                                                            | 12 1  |
| •         | erview                                                                         |       |
| 13.1.1    | Features                                                                       |       |
|           | Configuration                                                                  |       |
| 1.7.1.4   |                                                                                |       |

| 13.1.3     | List of Pins                                                                   | 13-2  |
|------------|--------------------------------------------------------------------------------|-------|
| 13.2 Des   | scription of Registers                                                         | 13-3  |
| 13.2.1     | List of Registers                                                              |       |
| 13.2.2     | Serial Port Transmit/Receive Buffers (SIO0BUFL, SIO0BUFH)                      | 13-4  |
| 13.2.3     | Serial Port Control Register (SIO0CON)                                         | 13-5  |
| 13.2.4     | Serial Port Mode Register (SIO0MOD0)                                           |       |
| 13.2.5     | Serial Port Mode Register 1 (SIO0MOD1)                                         |       |
|            | scription of Operation                                                         |       |
| 13.3.1     | Transmit Operation                                                             |       |
|            | Receive Operation                                                              |       |
| 13.3.2     |                                                                                |       |
| 13.3.3     | Transmit/Receive Operation                                                     |       |
| -          | ecifying port registers                                                        |       |
| 13.4.1     | Functioning P42 (SOUT0), P41 (SCK0) and P40 (SIN0) as the SSIO/ "Master mode". |       |
| 13.4.2     | Functioning P42 (SOUT0), P41 (SCK0) and P40 (SIN0) as the SSIO/"Slave mode"    |       |
| 13.4.3     | Functioning P46 (SOUT0), P45 (SCK0) and P44 (SIN0) as the SSIO/ "Master mode". |       |
| 13.4.4     | Functioning P46 (SOUT0), P45 (SCK0) and P44 (SIN0) as the SSIO/ "Slave mode"   | 13-14 |
| Chapter 14 | 4                                                                              |       |
| *          |                                                                                |       |
|            | Γ                                                                              |       |
|            | erview                                                                         |       |
| 14.1.1     | Features                                                                       |       |
| 14.1.2     | Configuration                                                                  |       |
| 14.1.3     | List of Pins                                                                   |       |
| 14.2 Des   | scription of Registers                                                         |       |
| 14.2.1     | List of Registers                                                              | 14-2  |
| 14.2.2     | UART0 Transmit/Receive Buffer (UA0BUF)                                         |       |
| 14.2.3     | UART0 Control Register (UA0CON)                                                | 14-4  |
| 14.2.4     | UART0 Mode Register 0 (UA0MOD0)                                                |       |
| 14.2.5     | UART0 Mode Register 1 (UA0MOD1)                                                |       |
| 14.2.6     | UARTO Baud Rate Registers L, H (UAOBRTL, UAOBRTH)                              |       |
| 14.2.7     | UARTO Status Register (UAOSTAT)                                                |       |
|            | scription of Operation.                                                        |       |
| 14.3.1     | Transfer Data Format                                                           |       |
| 14.3.2     | Baud Rate                                                                      |       |
| 14.3.3     | Transmit Data Direction                                                        |       |
| 14.3.4     | Transmit Operation                                                             |       |
| 14.3.5     | Receive Operation                                                              |       |
|            | ecifying port registers                                                        |       |
| 14.4 Spe   | Functioning P43(TXD0) and P42(RXD0) as the UART                                |       |
| 14.4.1     | Functioning P43(TXD0) and P42(RXD0) as the UART                                |       |
|            |                                                                                | 14-19 |
| Chapter 15 |                                                                                |       |
|            | us Interface                                                                   |       |
| 15.1 Ove   | erview                                                                         | 15-1  |
| 15.1.1     | Features                                                                       | 15-1  |
| 15.1.2     | Configuration                                                                  | 15-1  |
| 15.1.3     | List of Pins                                                                   | 15-1  |
| 15.2 Des   | scription of Registers                                                         |       |
| 15.2.1     | List of Registers                                                              |       |
| 15.2.2     | I <sup>2</sup> C Bus 0 Receive Register (I2C0RD)                               |       |
| 15.2.3     | I <sup>2</sup> C Bus 0 Slave Address Register (I2C0SA)                         |       |
| 15.2.4     | I <sup>2</sup> C Bus 0 Transmit Data Register (I2C0TD)                         |       |
| 15.2.5     | I <sup>2</sup> C Bus 0 Control Register (I2C0CON)                              |       |
| 15.2.6     | I <sup>2</sup> C Bus 0 Mode Register (I2C0MOD)                                 |       |
| 15.2.7     | I <sup>2</sup> C Bus 0 Status Register (I2C0STAT)                              |       |
|            | scription of Operation                                                         |       |
| 15.3 Des   | Communication Operating Mode                                                   |       |
| 13.3.1     | Communication Operating Mode                                                   | 13-9  |

|                   | 1.1 Start Condition                                          |       |
|-------------------|--------------------------------------------------------------|-------|
|                   | 1.2 Restart Condition                                        |       |
|                   | 1.3 Slave Address Transmit Mode                              |       |
|                   | 1.4 Data Transmit Mode                                       |       |
|                   | 1.5 Data Receive Mode                                        |       |
|                   | 1.6 Control Register Setting Wait State                      |       |
|                   | 1.7 Stop Condition                                           |       |
| 15.3.2            | Communication Operation Timing                               |       |
| 15.3.3            | Operation Waveforms                                          |       |
| 15.4 De<br>15.4.1 | scription of Operation                                       |       |
| 13.4.1            | runctioning r41(SCL) and r40(SDA) as the 12C                 | 13-13 |
| Chapter 1         | 6                                                            |       |
| 16. NMI           | Pin                                                          | 16-1  |
|                   | erview                                                       |       |
| 16.1.1            | Features                                                     |       |
| 16.1.2            | Configuration                                                |       |
| 16.1.3            | List of Pins                                                 | 16-1  |
| 16.2 De           | scription of Registers                                       | 16-2  |
| 16.2.1            | List of Registers                                            | 16-2  |
| 16.2.2            | NMI Data Register (NMID)                                     | 16-3  |
| 16.2.3            | NMI Control Register (NMICON)                                | 16-4  |
| 16.3 De           | scription of Operation                                       | 16-5  |
| 16.3.1            | Interrupt Request                                            | 16-5  |
| Chapter 1         | 7                                                            |       |
| <del></del>       | )                                                            | 17 1  |
|                   | erview                                                       |       |
| 17.1 Ov<br>17.1.1 | Features                                                     |       |
| 17.1.1            | Configuration                                                |       |
| 17.1.2            | List of Pins                                                 |       |
|                   | scription of Registers                                       |       |
| 17.2.1            | List of Registers                                            |       |
| 17.2.2            | Port 0 Data Register (P0D)                                   |       |
| 17.2.3            | Port 0 Control Registers 0, 1 (P0CON0, P0CON1)               |       |
| 17.2.4            | External Interrupt Control Registers 0, 1 (EXICON0, EXICON1) |       |
| 17.2.5            | External Interrupt Control Register 2 (EXICON2)              |       |
|                   | scription of Operation                                       |       |
| 17.3.1            | External Interrupt/Capture Function                          |       |
| 17.3.2            | Interrupt Request                                            |       |
| Chapter 1         | 8                                                            |       |
| 18 Port 1         |                                                              | 18_1  |
|                   | erview                                                       |       |
| 18.1.1            | Features                                                     |       |
| 18.1.2            | Configuration                                                |       |
| 18.1.3            | List of Pins                                                 |       |
|                   | scription of Registers.                                      |       |
| 18.2.1            | List of Registers                                            |       |
| 18.2.2            | Port 1 Data Register (P1D)                                   |       |
| 18.2.3            | Port 1 Control Registers 0, 1 (P1CON0, P1CON1)               |       |
|                   | scription of Operation                                       |       |
| 18.3.1            | Input Port Function                                          |       |
| 18.3.2            | Secondary Function                                           |       |
|                   |                                                              |       |

| Chapter 1  | 9                                              |       |
|------------|------------------------------------------------|-------|
| 19. Port 2 | 2                                              | 19-1  |
| 19.1 Ov    | verview                                        | 19-1  |
| 19.1.1     | Features                                       | 19-1  |
| 19.1.2     | Configuration                                  | 19-1  |
| 19.1.3     | List of Pins                                   | 19-1  |
| 19.2 De    | escription of Registers                        |       |
| 19.2.1     | List of Registers                              |       |
| 19.2.2     | Port 2 Data Register (P2D)                     |       |
| 19.2.3     | Port 2 control registers 0, 1 (P2CON0, P2CON1) |       |
| 19.2.4     | Port 2 Mode Register (P2MOD)                   |       |
|            | escription of Operation                        |       |
| 19.3.1     | Output Port Function                           |       |
| 19.3.2     | Secondary Function                             | 19-6  |
| Chapter 2  | 20                                             |       |
|            | 3                                              |       |
| 20.1 Ov    | verviewverview                                 | 20-1  |
| 20.1.1     | Features                                       | 20-1  |
| 20.1.2     | Configuration                                  | 20-1  |
| 20.1.3     | List of Pins                                   |       |
|            | escription of Registers                        |       |
| 20.2.1     | List of Registers                              |       |
| 20.2.2     | Port 3 data register (P3D)                     |       |
| 20.2.3     | Port 3 Direction Register (P3DIR)              |       |
| 20.2.4     | Port 3 control registers 0, 1 (P3CON0, P3CON1) |       |
| 20.2.5     | Port 3 mode registers 0, 1 (P3MOD0, P3MOD1)    |       |
| 20.3 De    | escription of Operation                        |       |
| 20.3.1     | Input/Output Port Functions                    |       |
| 20.3.2     | Secondary and Tertiary Functions               | 20-10 |
| Chapter 2  | 1                                              |       |
| 21. Port   | 4                                              | 21-1  |
| 21.1 Ov    | /erview                                        | 21-1  |
| 21.1.1     | Features                                       |       |
| 21.1.2     | Configuration                                  |       |
| 21.1.3     | List of Pins                                   |       |
| 21.2 De    | escription of Registers                        |       |
| 21.2.1     | List of Registers                              |       |
| 21.2.2     | Port 4 Data Register (P4D)                     |       |
| 21.2.3     | Port 4 Direction Register (P4DIR)              |       |
| 21.2.4     | Port 4 Control Registers 0, 1 (P4CON0, P4CON1) |       |
| 21.2.5     | Port 4 Mode Registers 0, 1 (P4MOD0, P4MOD1)    |       |
|            | escription of Operation                        |       |
| 21.3.1     | Input/Output Port Functions                    |       |
| 21.3.2     | Secondary and Tertiary Functions               | 21-10 |
| Chapter 2  | 2                                              |       |
| 22. Port   | A                                              | 22-1  |
| 22.1 Ov    | verview                                        | 22-1  |
| 22.1.1     | Features                                       | 22-1  |
| 22.1.2     | Configuration                                  |       |
| 22.1.3     | List of Pins                                   | 22-1  |
| 22.2 De    | escription of Registers                        | 22-2  |
| 22.2.1     | List of Registers                              | 22-2  |

| 22.2.2     | Port A Data Register (PAD)                                                        | 22-3   |
|------------|-----------------------------------------------------------------------------------|--------|
| 22.2.3     | Port A Direction Register (PADIR)                                                 |        |
| 22.2.4     | Port A Control Registers 0, 1 (PACON0, PACON1)                                    |        |
|            | scription of Operation.                                                           |        |
| 22.3.1     | Input/Output Port Functions                                                       |        |
|            |                                                                                   |        |
| Chapter 23 | 3                                                                                 |        |
| 23 Buzze   | er                                                                                | 23-1   |
|            | erview                                                                            |        |
| 23.1.1     | Features.                                                                         |        |
| 23.1.2     | Configuration                                                                     |        |
| 23.1.3     | List of Pins                                                                      |        |
|            | scription of Registers                                                            |        |
| 23.2.1     | List of Registers                                                                 |        |
| 23.2.2     | Buzzer 0 Control Register (MD0CON)                                                |        |
| 23.2.3     | Buzzer 0 Tempo Code Register (MD0TMP)                                             |        |
| 23.2.4     | Buzzer 0 Scale Code Register (MD0TON)                                             |        |
| 23.2.5     | Buzzer 0 Tone Length Code Register (MD0LEN)                                       |        |
|            | Scription of Operation.                                                           |        |
| 23.3.1     | Operations of Buzzer Output                                                       |        |
|            | ecifying port registers                                                           |        |
| 23.4.1     | Functioning P22 (MD0) as the Buzzer output                                        |        |
|            |                                                                                   |        |
| Chapter 24 | 4                                                                                 |        |
| 24. RC O   | scillation Type A/D Converter                                                     | 24-1   |
|            | erview                                                                            |        |
| 24.1.1     | Features                                                                          |        |
| 24.1.2     | Configuration                                                                     |        |
| 24.1.3     | List of Pins                                                                      |        |
|            | scription of Registers                                                            |        |
| 24.2.1     | List of Registers                                                                 |        |
| 24.2.2     | RC-ADC Counter A Registers (RADCA0–2)                                             |        |
| 24.2.3     | RC-ADC Counter B Registers (RADCB0–2)                                             |        |
| 24.2.4     | RC-ADC Mode Register (RADMOD)                                                     |        |
| 24.2.5     | RC-ADC Control Register (RADCON)                                                  |        |
|            | scription of Operation.                                                           |        |
| 24.3.1     | RC Oscillator Circuits.                                                           |        |
| 24.3.2     | Counter A/Counter B Reference Modes                                               |        |
| 24.3.3     | Example of Use of RC Oscillation Type A/D Converter                               |        |
| 24.3.4     | Monitoring RC Oscillation                                                         |        |
|            | ecifying port registers                                                           |        |
| 24.4.1     | Functioning P35(RCM), P34(RCT0), P33(RT0), P32(RS0), P31(CS0) and P30(IN0) as the | 27-21  |
| 27.7.1     | RC-ADC(Ch0)                                                                       | 24-21  |
| 24.4.2     | Functioning P47(RT1), P46(RS1), P45(CS1) and P44(IN1) as the RC-ADC(Ch1)          |        |
| 21.1.2     |                                                                                   | 2 1 22 |
| Chapter 2: | 5                                                                                 |        |
| 25. Succe  | ssive Approximation Type A/D Converter                                            | 25-1   |
|            | erview                                                                            |        |
| 25.1.1     | Features                                                                          | 25-1   |
| 25.1.2     | Configuration                                                                     |        |
| 25.1.3     | List of Pins                                                                      |        |
| 25.2 Des   | scription of Registers                                                            |        |
| 25.2.1     | List of Registers                                                                 |        |
| 25.2.2     | SA-ADC Result Register 0L (SADR0L)                                                |        |
| 25.2.3     | SA-ADC Result Register 0H (SADR0H)                                                |        |
| 25.2.4     | SA-ADC Result Register 1L (SADR1L)                                                |        |

| 25.2.5           | SA-ADC Result Register 1H (SADR1H)                       |      |
|------------------|----------------------------------------------------------|------|
| 25.2.6           | SA-ADC Control Register 0 (SADCON0)                      |      |
| 25.2.7           | SA-ADC Mode Register 1 (SADCON1)                         |      |
| 25.2.8           | SA-ADC Mode Register 0 (SADMOD0)scription of Operation   |      |
| 25.3 De 25.3.1   | Settings of A/D Conversion Channels                      |      |
| 25.3.1           | Operation of the Successive Approximation A/D Converter  |      |
| Chapter 2        | •                                                        |      |
|                  | Drivers                                                  | 26-1 |
| 26.1 Ov          | rerview                                                  |      |
| 26.1.1           | Features                                                 |      |
| 26.1.2           | Configuration of the LCD Drivers                         |      |
| 26.1.3           | Configuration of the Bias Generation Circuit             |      |
| 26.1.4           | List of Pins                                             |      |
|                  | scription of Registers                                   |      |
| 26.2.1<br>26.2.2 | List of Registers                                        |      |
| 26.2.2           | Display Control Register (DSPCNT)                        |      |
| 26.2.4           | Display Mode Register (DSPMOD0)                          |      |
| 26.2.5           | Display Control Register (DSPCON)                        |      |
| 26.2.6           | Display Registers (DSPR00 to DSPR23 or DSPR00 to DSPR2B) |      |
|                  | scription of Operation                                   |      |
| 26.3.1           | Operation of LCD Drivers and Bias Generation Circuit     |      |
| 26.3.2           | Display Register Segment Map                             |      |
| 26.3.3           | Common Output Waveforms                                  |      |
| 26.3.4           | Segment Output Waveform                                  |      |
| Chapter 2        | 7                                                        |      |
| 27. Batte        | ry Level Detector                                        | 27-1 |
|                  | erview                                                   |      |
| 27.1.1           | Features                                                 |      |
| 27.1.2           | Configuration                                            |      |
|                  | scription of Registers                                   |      |
| 27.2.1           | List of Registers                                        |      |
| 27.2.2           | Battery Level Detector Control Register 0 (BLDCON0)      |      |
| 27.2.3           | Battery Level Detector Control Register 1 (BLDCON1)      |      |
|                  | scription of Operation                                   |      |
| 27.3.1           | Threshold Voltage                                        |      |
| 27.3.2           | Operation of Battery Level Detector                      | 27-0 |
| Chapter 2        | 8                                                        |      |
| 28. Powe         | r Supply Circuit                                         | 28-1 |
| 28.1 Ov          | rerview                                                  | 28-1 |
| 28.1.1           | Features                                                 | 28-1 |
| 28.1.2           | Configuration                                            | 28-1 |
| 28.1.3           | List of Pins                                             | 28-1 |
| 28.2 De          | scription of Operation                                   | 28-2 |
| Chapter 2        | 9                                                        |      |
| 29. On-C         | hip Debug Function                                       | 29-1 |
|                  | rerview                                                  |      |
|                  | ethod of Connecting to On-Chip Debug Emulator            |      |
| 29.3 Fla         | sh Memory Rewrite Function                               | 29-2 |

| Appendixes    |                             |     |
|---------------|-----------------------------|-----|
| Appendix A    | Registers                   | A-1 |
| Appendix B    | Package Dimensions          | B-1 |
| Appendix C    | Electrical Characteristics  | C-1 |
| Appendix D    | Application Circuit Example | D-1 |
| Appendix E    | Check List                  | E-1 |
| Revision His  | story                       |     |
| Revision Hist | ory                         | R-1 |

### Chapter 1

## **Overview**

#### 1. Overview

#### 1.1 Features

This LSI is a high-performance 8-bit CMOS microcontroller into which rich peripheral circuits, such as synchronous serial port, UART, I<sup>2</sup>C bus interface (master), buzzer driver, battery level detect circuit, RC oscillation type A/D converter, 12-bit successive approximation type A/D converter, and LCD driver, are incorporated around 8-bit CPU nX-U8/100.

The CPU nX-U8/100 is capable of efficient instruction execution in 1-intruction 1-clock mode by 3-stage pipe line architecture parallel processing. The Flash ROM that is installed as program memory achieves low-voltage low-power consumption operation (read operation) equivalent to mask ROM and is most suitable for battery-driven applications. The on-chip debug function that is installed enables program debugging and programming.

#### • CPU

- 8-bit RISC CPU (CPU name: nX-U8/100)
- Instruction system: 16-bit instructions
- Instruction set: Transfer, arithmetic operations, comparison, logic operations, multiplication/division, bit

manipulations, bit logic operations, jump, conditional jump, call return stack manipulations,

arithmetic shift, and so on

- On-Chip debug function
- Minimum instruction execution time
   30.5 μs (@32.768 kHz system clock)
   2μs (@500kHz system clock)

#### · Internal memory

- Internal 16KByte Flash ROM (8K×16 bits) (including unusable 1KByte TEST area)
- Internal 1KByte Data RAM (1024×8 bits)

#### • Interrupt controller

2 non-maskable interrupt sources
 Internal source: 1 (Watch dog timer)

External source: 1 (NMI)

– 19 maskable interrupt sources

Internal sources: 15 (SSIO, SA-A/D converter, I2C, Timer0, Timer1, Timer2, Timer3, 1kHz timer, UART,

RC-A/D converter, PWM, TBC128Hz, TBC32Hz, TBC16Hz, TBC2Hz)

External sources: 4 (P00, P01, P02, P03)

#### • Time base counter

Low-speed time base counter ×1 channel

Frequency compensation (Compensation range: Approx. –488ppm to +488ppm. Compensation accuracy: Approx. 0.48ppm, applied to ML610Q411/Q412)

- High-speed time base counter ×1 channel

#### · Watchdog timer

- Non-maskable interrupt and reset
- Free running
- Overflow period: 4 types selectable

ML610Q411/Q412: 125ms, 500ms, 2s, and 8s ML610Q415: approx. 131ms, 524ms, 2.1s, 8.4s

#### • Timers

- 8 bits  $\times$  4 channels (Timer0-3: 16-bit x 2 configuration available by using Timer0-1 or Timer2-3)
- Clock frequency measurement mode (in one channel of 16-bit configuration using Timer2-3, ML610Q415 does not have this mode)

#### • 1 kHz timer

- Interrupt function

ML610Q411/Q412: 10 Hz/1 Hz interrupt ML610Q415: 9.5Hz/0.95Hz interrupt

#### • Capture

Time base capture × 2 channels
 ML610Q411/Q412: 4096 Hz to 32 Hz
 ML610Q415: 3906Hz ~ 30.5H

#### • PWM

- Resolution 16 bits × 1 channel

#### • Synchronous serial port

- Master/slave selectable
- LSB first/MSB first selectable
- 8-bit length/16-bit length selectable

#### • UART

- Half-Duplex Communication
- TXD/RXD × 1 channel
- Bit length, parity/no parity, odd parity/even parity, 1 stop bit/2 stop bits
- Positive logic/negative logic selectable
- Built-in baud rate generator

#### • I<sup>2</sup>C bus interface

- Master function only
- Standard mode (50kbps@500kHz)

#### • Buzzer driver

- 4 output modes, 8 frequencies, 16 duty levels

#### • RC oscillation type A/D converter

- 24-bit counter
- Time division × 2 channels
- Conversion time: 46us/1ch@500kHz

#### • Successive approximation type A/D converter

- 12-bit A/D converter
- Input × 2 channels

#### • General-purpose ports

- Non-maskable interrupt input port × 1 channel
- Input-only port × 6 channels (including secondary functions)
- Output-only port × 3 channels (including secondary functions)
- Input/output port

ML610Q411: 22 channels (including secondary functions) ML610Q412: 14 channels (including secondary functions) ML610Q415: 22 channels (including secondary functions)

#### • LCD driver

- The number of segments

ML610Q411: 144 dots max. (36 seg × 4 com) ML610Q412: 176 dots max. (44 seg × 4 com) ML610Q415: 144 dots max. (36 seg × 4 com)

- 1/1 to 1/4 duty
- 1/3 bias (built-in bias generation circuit)
- Frame frequency selecable

ML610Q411/Q412: approx. 64 Hz, 73 Hz, 85 Hz, and 102 Hz

ML610Q415: approx. 61Hz, 70Hz, 81Hz, 97Hz

- Bias voltage multiplying clock selectable (8 types)
- Contrast adjustment (32 steps)
- LCD drive stop mode, LCD display mode, all LCDs on mode, and all LCDs off mode selectable

#### • Reset

- Reset through the RESET N pin
- Power-on reset generation when powered on
- Reset when oscillation stop of the low-speed clock is detected (ML610Q415 does not have this function)
- Reset by the watchdog timer (WDT) overflow
- Power supply voltage detect function

Judgment voltages: One of 16 levels
 Judgment accuracy: ±2% (Typ.)

#### Clock

- Low-speed clock

ML610Q411/ML610Q412: Crystal oscillation (32.768 kHz)

(This LSI can not guarantee the operation withoug low-speed crystal oscillation clock)

ML610Q415: 1/16 of Built-in RC oscillation 500 kHz (31.25kHz)\*

(This LSI does not have low-speed crystal oscillation clock)

\* This clock is not used for CPU operating clock.

High-speed clock:

Built-in RC oscillation (500 kHz)

External clock (500kH or less)

- High-speed Clock gear: 1/2(250kHz), 1/4(125kHz), 1/8(62.5kHz: default)
- Selection of high-speed clock mode by software:

Built-in RC oscillation, External clock

#### • Power management

- HALT mode: Instruction execution by CPU is suspended (peripheral circuits are in operating states).
- STOP mode: Stop of low-speed oscillation and high-speed oscillation (Operations of CPU and peripheral circuits are stopped.)
- High-speed Clock gear: The frequency of high-speed system clock can be changed by software (1/1, 1/2, 1/4, or 1/8 of the oscillation clock)
- Block Control Function: Power down (reset registers and stop clock supply) the circuits of unused peripherals.

#### • Shipment

- Chip (Die)

ML610Q411-xxxWA (Blank product: ML610Q411-NNNWA)

ML610Q411P-xxxWA(Blank product: ML610Q411P-NNNWA)

ML610Q411PA-xxxWA(Blank product: ML610Q411PA-NNNWA)

ML610Q412-xxxWA (Blank product: ML610Q412-NNNWA)

ML610Q412P-xxxWA(Blank product: ML610Q412P-NNNWA)

ML610Q415-xxxWA (Blank product: ML610Q415-NNNWA)

- 120-pin plastic LOFP

ML610Q411-xxxTBZ03A (Blank product: ML610Q411-NNNTBZ03A)

ML610Q412-xxxTBZ03A (Blank product: ML610Q412-NNNTBZ03A)

ML610Q412P-xxxTBZ03A(Blank product: ML610Q412P-NNNTBZ03A)

ML610Q415-xxxTBZ03A (Blank product: ML610Q415-NNNTBZ03A)

xxx: ROM code number

P: Wide range temperature version

A: Low-speed clock oscillation stop detection reset different spec version (See the user's manual for more detail.)

WA: Chip TB: TQFP

#### • Guaranteed operating range

- Operating temperature: -20°C to +70°C (P version: -40°C to +85°C)

- Operating voltage:  $V_{DD} = 1.1V$  to 3.6V,  $AV_{DD} = 2.2V$  to 3.6V

#### 1.2 Configuration of Functional Blocks

#### 1.2.1 Block Diagram of ML610Q411/ML610Q415

- "\*" indicates the secondary or tertiary function of each port.
- "\*" indicates ML610Q415 does not have the crystal oscillation.



Figure 1-1 Block Diagram of ML610Q411/ML610Q415

#### 1.2.2 Block Diagram of ML610Q412

"\*" indicates the secondary or tertiary function of each port.



Figure 1-2 Block Diagram of ML610Q412

#### 1.3 Pins

#### 1.3.1 Pin Layout

#### 1.3.1.1 Pin Layout of ML610Q411/ML610Q415 120pin TQFP Package



(NC): No Connection

#### Note:

The assignment of the P30 to P35 are not in order.

Figure 1-3 Pin Layout of ML610Q411/ML610Q415 Package

#### 1.3.1.2 Pin Layout of ML610Q412 120pin TQFP Package



(NC): No Connection

Note:

The assignment of the P30 to P35 are not in order.

Figure 1-4 Pin Layout of ML610Q412 Package

#### 1.3.1.3 Pin Layout of ML610Q411/ML610Q415 Chip

990 SEG019 SEG01



#### \* Dummy pad

Note: These dummy pads are visible and do have any function, they are placed for a mechanical evaluation in Oki semiconductor. Please do NOT implement wire-bonding to the dummy pad.

Note:

The assignment of the P30 to P35 are not in order.

Chip size: 2.836mm x 2.636mm PAD count: 95 pins Minimum PAD pitch: 80  $\mu$ m PAD aperture: 70  $\mu$ m  $\times$  70  $\mu$ m Chip thickness: 350  $\mu$ m Voltage of the rear side of chip:  $V_{SS}$  level

Figure 1-5 Dimensions of ML610Q411/ML610Q415 Chip

#### 1.3.1.4 Pin Layout of ML610Q412 Chip



#### \* Dummy pad

Note: These dummy pads are visible and do have any function, they are placed for a mechanical evaluation in Oki semiconductor. Please do NOT implement wire-bonding to the dummy pad.

Note:

The assignment of the P30 to P35 are not in order.

Chip size: 2.836mm x 2.636mm PAD count: 95 pins Minimum PAD pitch: 80  $\mu$ m PAD aperture: 70  $\mu$ m  $\times$  70  $\mu$ m Chip thickness: 350  $\mu$ m Voltage of the rear side of chip:  $V_{SS}$  level

Figure 1-6 Dimensions of ML610Q412 Chip

#### 1.3.1.5 Pad Coordinates of ML610Q411/ML610Q415 Chip

Table 1-1 Pad Coordinates of ML610Q411/ML610Q415

|     |         |       |       |     |       |       |       |     | Chip C | enter: X | =0,Y=0 |
|-----|---------|-------|-------|-----|-------|-------|-------|-----|--------|----------|--------|
| No. | Name    | X(µm) | Y(µm) | No. | Name  | X(µm) | Y(µm) | No. | Name   | X(µm)    | Y(µm)  |
| 1   | VPP     | -1230 | -1212 | 51  | (NC)  | -     | -     | 101 | SEG31  | -1312    | 160    |
| 2   | VSS     | -1150 | -1212 | 52  | (NC)  | -     | -     | 102 | SEG32  | -1312    | 80     |
| 3   | P20     | -1070 | -1212 | 53  | (NC)  | -     | -     | 103 | SEG33  | -1312    | 0      |
| 4   | P21     | -990  | -1212 | 54  | (NC)  | -     | -     | 104 | SEG34  | -1312    | -80    |
| 5   | P22     | -910  | -1212 | 55  | (NC)  | -     | -     | 105 | SEG35  | -1312    | -160   |
| 6   | P40     | -830  | -1212 | 56  | (NC)  | -     | -     | 106 | PA0    | -1312    | -240   |
| 7   | P41     | -750  | -1212 | 57  | (NC)  | -     | -     | 107 | PA1    | -1312    | -320   |
| 8   | RESET_N | -670  | -1212 | 58  | (NC)  | -     | -     | 108 | PA2    | -1312    | -400   |
| 9   | P42     | -590  | -1212 | 59  | (NC)  | -     | -     | 109 | PA3    | -1312    | -480   |
| 10  | P43     | -510  | -1212 | 60  | (NC)  | -     | -     | 110 | PA4    | -1312    | -560   |
| 11  | P44     | -430  | -1212 | 61  | C2    | 1220  | 1212  | 111 | PA5    | -1312    | -640   |
| 12  | P45     | -350  | -1212 | 62  | C1    | 1140  | 1212  | 112 | PA6    | -1312    | -720   |
| 13  | P46     | -270  | -1212 | 63  | VL3   | 1060  | 1212  | 113 | PA7    | -1312    | -800   |
| 14  | P47     | -190  | -1212 | 64  | VL2   | 980   | 1212  | 114 | (NC)   | -        | -      |
| 15  | P30     | -110  | -1212 | 65  | VL1   | 900   | 1212  | 115 | (NC)   | -        | -      |
| 16  | P31     | -30   | -1212 | 66  | COM3  | 820   | 1212  | 116 | (NC)   | -        | -      |
| 17  | P34     | 50    | -1212 | 67  | COM2  | 740   | 1212  | 117 | (NC)   | -        | -      |
| 18  | P32     | 130   | -1212 | 68  | COM1  | 660   | 1212  | 118 | (NC)   | -        | -      |
| 19  | P33     | 210   | -1212 | 69  | COMO  | 580   | 1212  | 119 | (NC)   | -        | -      |
| 20  | P35     | 290   | -1212 | 70  | SEG0  | 500   | 1212  | 120 | (NC)   | -        | -      |
| 21  | TEST    | 370   | -1212 | 71  | SEG1  | 420   | 1212  |     |        | -        |        |
| 22  | VDD     | 450   | -1212 | 72  | SEG2  | 340   | 1212  |     |        |          |        |
| 23  | VDDL    | 530   | -1212 | 73  | SEG3  | 260   | 1212  |     |        |          |        |
| 24  | VSS     | 610   | -1212 | 74  | SEG4  | 180   | 1212  |     |        |          |        |
| 25  | VDDX    | 690   | -1212 | 75  | SEG5  | 100   | 1212  |     |        |          |        |
| 26  | XT1     | 770   | -1212 | 76  | SEG6  | 20    | 1212  |     |        |          |        |
| 27  | XT0     | 930   | -1212 | 77  | SEG7  | -60   | 1212  |     |        |          |        |
| 28  | AVSS    | 1030  | -1212 | 78  | SEG8  | -140  | 1212  |     |        |          |        |
| 29  | VREF    | 1110  | -1212 | 79  | SEG9  | -220  | 1212  |     |        |          |        |
| 30  | AVDD    | 1190  | -1212 | 80  | SEG10 | -300  | 1212  |     |        |          |        |
| 31  | (NC)    | -     |       | 81  | SEG11 | -380  | 1212  |     |        |          |        |
| 32  | (NC)    | -     | -     | 82  | SEG12 | -460  | 1212  |     |        |          |        |
| 33  | (NC)    | -     | -     | 83  | SEG13 | -540  | 1212  |     |        |          |        |
| 34  | (NC)    | -     |       | 84  | SEG14 | -620  | 1212  |     |        |          |        |
| 35  | AINO    | 1312  | -522  | 85  | SEG15 | -700  | 1212  |     |        |          |        |
| 36  | AIN1    | 1312  | -350  | 86  | SEG16 | -780  | 1212  |     |        |          |        |
| 37  | (NC)    | -     | -     | 87  | SEG17 | -860  | 1212  |     |        |          |        |
| 38  | P10     | 1312  | -210  | 88  | SEG18 | -940  | 1212  |     |        |          |        |
| 39  | P11     | 1312  | -130  | 89  | SEG19 | -1020 | 1212  |     |        |          |        |
| 40  | NM I    | 1312  | -50   | 90  | SEG20 | -1100 | 1212  |     |        |          |        |
| 41  | P00     | 1312  | 30    | 91  | SEG21 | -1312 | 960   |     |        |          |        |
| 42  | P01     | 1312  | 110   | 92  | SEG22 | -1312 | 880   |     |        |          |        |
| 43  | P02     | 1312  | 190   | 93  | SEG23 | -1312 | 800   |     |        |          |        |
| 44  | P03     | 1312  | 270   | 94  | SEG24 | -1312 | 720   |     |        |          |        |
| 45  | VSS     | 1312  | 350   | 95  | SEG25 | -1312 | 640   |     |        |          |        |
| 46  | VDD     | 1312  | 430   | 96  | SEG26 | -1312 | 560   |     |        |          |        |
| 47  | VSS     | 1312  | 510   | 97  | SEG27 | -1312 | 480   |     |        |          |        |
| 48  | (NC)    | -     | -     | 98  | SEG28 | -1312 | 400   |     |        |          |        |
| 49  | (NC)    | -     |       | 99  | SEG29 | -1312 | 320   |     |        |          |        |
| 50  | (NC)    | -     | -     | 100 | SEG30 | -1312 | 240   |     |        |          |        |

#### 1.3.1.6 Pad Coordinates of ML610Q412 Chip

Table 1-2 Pad Coordinates of ML610Q412

|     |         |       |       |     |       |       |       |     | Chip C | enter: X | =0,Y=0 |
|-----|---------|-------|-------|-----|-------|-------|-------|-----|--------|----------|--------|
| No. | Name    | X(µm) | Y(µm) | No. | Name  | X(µm) | Y(µm) | No. | Name   | X(µm)    | Y(µm)  |
| 1   | VPP     | -1230 | -1212 | 51  | (NC)  | -     | -     | 101 | SEG31  | -1312    | 160    |
| 2   | VSS     | -1150 | -1212 | 52  | (NC)  | -     | -     | 102 | SEG32  | -1312    | 80     |
| 3   | P20     | -1070 | -1212 | 53  | (NC)  | -     | -     | 103 | SEG33  | -1312    | 0      |
| 4   | P21     | -990  | -1212 | 54  | (NC)  | -     | -     | 104 | SEG34  | -1312    | -80    |
| 5   | P22     | -910  | -1212 | 55  | (NC)  | -     | -     | 105 | SEG35  | -1312    | -160   |
| 6   | P40     | -830  | -1212 | 56  | (NC)  | -     | -     | 106 | SEG43  | -1312    | -240   |
| 7   | P41     | -750  | -1212 | 57  | (NC)  | -     | -     | 107 | SEG42  | -1312    | -320   |
| 8   | RESET_N | -670  | -1212 | 58  | (NC)  | -     | -     | 108 | SEG41  | -1312    | -400   |
| 9   | P42     | -590  | -1212 | 59  | (NC)  | -     | -     | 109 | SEG40  | -1312    | -480   |
| 10  | P43     | -510  | -1212 | 60  | (NC)  | -     | -     | 110 | SEG39  | -1312    | -560   |
| 11  | P44     | -430  | -1212 | 61  | C2    | 1220  | 1212  | 111 | SEG38  | -1312    | -640   |
| 12  | P45     | -350  | -1212 | 62  | C1    | 1140  | 1212  | 112 | SEG37  | -1312    | -720   |
| 13  | P46     | -270  | -1212 | 63  | VL3   | 1060  | 1212  | 113 | SEG36  | -1312    | -800   |
| 14  | P47     | -190  | -1212 | 64  | VL2   | 980   | 1212  | 114 | (NC)   | -        | -      |
| 15  | P30     | -110  | -1212 | 65  | VL1   | 900   | 1212  | 115 | (NC)   | -        | -      |
| 16  | P31     | -30   | -1212 | 66  | COM3  | 820   | 1212  | 116 | (NC)   | -        | -      |
| 17  | P34     | 50    | -1212 | 67  | COM2  | 740   | 1212  | 117 | (NC)   | -        | -      |
| 18  | P32     | 130   | -1212 | 68  | COM1  | 660   | 1212  | 118 | (NC)   | -        | -      |
| 19  | P33     | 210   | -1212 | 69  | COMO  | 580   | 1212  | 119 | (NC)   | -        | -      |
| 20  | P35     | 290   | -1212 | 70  | SEG0  | 500   | 1212  | 120 | (NC)   | -        | -      |
| 21  | TEST    | 370   | -1212 | 71  | SEG1  | 420   | 1212  |     |        |          |        |
| 22  | VDD     | 450   | -1212 | 72  | SEG2  | 340   | 1212  |     |        |          |        |
| 23  | VDDL    | 530   | -1212 | 73  | SEG3  | 260   | 1212  |     |        |          |        |
| 24  | VSS     | 610   | -1212 | 74  | SEG4  | 180   | 1212  |     |        |          |        |
| 25  | VDDX    | 690   | -1212 | 75  | SEG5  | 100   | 1212  |     |        |          |        |
| 26  | XT1     | 770   | -1212 | 76  | SEG6  | 20    | 1212  |     |        |          |        |
| 27  | XT0     | 930   | -1212 | 77  | SEG7  | -60   | 1212  |     |        |          |        |
| 28  | AVSS    | 1030  | -1212 | 78  | SEG8  | -140  | 1212  |     |        |          |        |
| 29  | VREF    | 1110  | -1212 | 79  | SEG9  | -220  | 1212  |     |        |          |        |
| 30  | AVDD    | 1190  | -1212 | 80  | SEG10 | -300  | 1212  |     |        |          |        |
| 31  | (NC)    | -     |       | 81  | SEG11 | -380  | 1212  |     |        |          |        |
| 32  | (NC)    | -     | -     | 82  | SEG12 | -460  | 1212  |     |        |          |        |
| 33  | (NC)    | -     | -     | 83  | SEG13 | -540  | 1212  |     |        |          |        |
| 34  | (NC)    | -     |       | 84  | SEG14 | -620  | 1212  |     |        |          |        |
| 35  | AINO    | 1312  | -522  | 85  | SEG15 | -700  | 1212  |     |        |          |        |
| 36  | AIN1    | 1312  | -350  | 86  | SEG16 | -780  | 1212  |     |        |          |        |
| 37  | (NC)    | -     | -     | 87  | SEG17 | -860  | 1212  |     |        |          |        |
| 38  | P10     | 1312  | -210  | 88  | SEG18 | -940  | 1212  |     |        |          |        |
| 39  | P11     | 1312  | -130  | 89  | SEG19 | -1020 | 1212  |     |        |          |        |
| 40  | NM I    | 1312  | -50   | 90  | SEG20 | -1100 | 1212  |     |        |          |        |
| 41  | P00     | 1312  | 30    | 91  | SEG21 | -1312 | 960   |     |        |          |        |
| 42  | P01     | 1312  | 110   | 92  | SEG22 | -1312 | 880   |     |        |          |        |
| 43  | P02     | 1312  | 190   | 93  | SEG23 | -1312 | 800   |     |        |          |        |
| 44  | P03     | 1312  | 270   | 94  | SEG24 | -1312 | 720   |     |        |          |        |
| 45  | VSS     | 1312  | 350   | 95  | SEG25 | -1312 | 640   |     |        |          |        |
| 46  | VDD     | 1312  | 430   | 96  | SEG26 | -1312 | 560   |     |        |          |        |
| 47  | VSS     | 1312  | 510   | 97  | SEG27 | -1312 | 480   |     |        |          |        |
| 48  | (NC)    | -     | -     | 98  | SEG28 | -1312 | 400   |     |        |          |        |
| 49  | (NC)    | -     | -     | 99  | SEG29 | -1312 | 320   |     |        |          |        |
| 50  | (NC)    | -     | -     | 100 | SEG30 | -1312 | 240   |     |        |          |        |

#### 1.3.2 List of Pins

| PAD            | Primary function     |     |                                                                         | Secondary function |     |                         | Tertiary function |     |          |
|----------------|----------------------|-----|-------------------------------------------------------------------------|--------------------|-----|-------------------------|-------------------|-----|----------|
| No.            | Pin name             | I/O | Function                                                                | Pin name           | I/O | Function                | Pin name          | I/O | Function |
| 2,<br>24,45,47 | V <sub>SS</sub>      | _   | Negative power supply pin                                               | _                  | _   | _                       | _                 | _   | _        |
| 22, 46         | $V_{DD}$             | _   | Positive power supply pin                                               | _                  | _   | _                       | _                 | _   | _        |
| 23             | $V_{DDL}$            | _   | Power supply pin for internal logic (internally generated)              |                    | _   | _                       |                   | _   | _        |
| 25             | $V_{DDX}$            | _   | Power supply pin for<br>low-speed oscillation<br>(internally generated) |                    |     | _                       | _                 |     | _        |
| 1              | $V_{PP}$             | _   | Power supply pin for Flash ROM                                          | _                  | _   | _                       | _                 | _   | _        |
| 28             | AV <sub>SS</sub>     | _   | Negative power supply pin for successive approximation type ADC         |                    | _   | _                       |                   | _   | _        |
| 30             | $AV_{DD}$            |     | Positive power supply pin for successive approximation type ADC         | _                  | _   | _                       | _                 | _   | _        |
| 65             | $V_{L1}$             | _   | Power supply pin for LCD bias (internally generated)                    |                    |     | _                       | _                 |     | _        |
| 64             | $V_{L2}$             | _   | Power supply pin for LCD bias (internally generated)                    | _                  | _   | _                       | _                 | _   | _        |
| 63             | $V_{L3}$             | _   | Power supply pin for LCD bias (internally generated)                    |                    |     | _                       | _                 |     | _        |
| 62             | C1                   | _   | Capacitor connection pin for LCD bias generation                        | _                  | _   | _                       | _                 | _   | _        |
| 61             | C2                   | _   | Capacitor connection pin for LCD bias generation                        | _                  | _   | _                       | _                 | _   | _        |
| 21             | TEST                 | I/O | Input/output pin for testing                                            | _                  | _   | _                       | _                 | _   | _        |
| 8              | RESET_N              | ı   | Reset input pin                                                         | _                  | _   | _                       | _                 | _   | _        |
| 27             | XT0(*3)              | Ţ   | Low-speed clock oscillation pin                                         | _                  | _   | _                       | _                 | _   | _        |
| 26             | XT1(* <sup>3</sup> ) | 0   | Low-speed clock oscillation pin                                         | _                  | _   | _                       | _                 | _   | _        |
| 29             | $V_{REF}$            | —   | Reference power supply pin for successive approximation type ADC        | _                  | _   | _                       | _                 | _   | _        |
| 36             | AIN0                 | I   | Successive approximation type ADC input                                 | _                  |     | _                       | _                 | _   | _        |
| 37             | AIN1                 | I   | Successive approximation type ADC input                                 | _                  | _   | _                       | _                 | _   | _        |
| 40             | NMI                  | I   | Non-maskable interrupt pin                                              | _                  | _   | _                       | _                 | _   | _        |
| 41             | P00/EXI0/<br>CAP0    | I   | Input port, External interrupt 0, Capture 0 input                       |                    | -   | _                       | _                 |     | _        |
| 42             | P01/EXI1/<br>CAP1    | 1   | Input port, External interrupt 1, Capture 1 input                       | _                  |     | _                       | _                 | _   | _        |
| 43             | P02/EXI2/<br>RXD0    | 1   | Input port, External interrupt 2, UART0 receive                         | _                  |     | _                       | _                 |     | _        |
| 44             | P03/EXI3             | ı   | Input port, External interrupt 3                                        | _                  | _   | _                       | _                 | _   | _        |
| 38             | P10<br>OSC0          | I   | Input port External clock                                               | _                  |     | _                       | _                 |     | _        |
| 39             | P11                  | ı   | Input port                                                              | _                  | _   |                         | _                 | _   |          |
| 3              | P20/LED0             | 0   | Output port                                                             | LSCLK              | 0   | Low-speed clock output  | _                 | _   | _        |
| 4              | P21LED1              | 0   | Output port                                                             | OUTCLK             | 0   | High-speed clock output | _                 | _   | _        |
| 5              | P22/LED2             | 0   | Output port                                                             | MD0                | 0   | Melody output           | _                 |     | _        |

| PAD |                        | Primary function |                                         | Secondary function |     | Tertiary function                    |          |     |                                     |     |                   |     |   |                 |   |  |   |
|-----|------------------------|------------------|-----------------------------------------|--------------------|-----|--------------------------------------|----------|-----|-------------------------------------|-----|-------------------|-----|---|-----------------|---|--|---|
| No. | Pin name               | I/O              | Function                                | Pin name           | I/O | Function                             | Pin name | I/O | Function                            |     |                   |     |   |                 |   |  |   |
| 15  | P30                    | I/O              | Input/output port                       | IN0                | 1   | RC type ADC0                         | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
|     | . 00                   | ., 0             |                                         |                    | •   | oscillation input pin RC type ADC0   |          |     |                                     |     |                   |     |   |                 |   |  |   |
| 16  | P31                    | I/O              | Input/output port                       | CS0                | 0   | reference capacitor                  | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
| . • |                        | ., 0             |                                         | 333                | Ū   | connection pin                       |          |     |                                     |     |                   |     |   |                 |   |  |   |
|     |                        |                  |                                         |                    |     | RC type ADC0                         |          |     |                                     |     |                   |     |   |                 |   |  |   |
| 17  | P34                    | I/O              | Input/output port                       | RCT0               | 0   | resistor/capacitor sensor connection | PWM0     | 0   | PWM output                          |     |                   |     |   |                 |   |  |   |
|     |                        |                  |                                         |                    |     | pin                                  |          |     |                                     |     |                   |     |   |                 |   |  |   |
|     |                        |                  |                                         |                    |     | RC type ADC0                         |          |     |                                     |     |                   |     |   |                 |   |  |   |
| 18  | P32                    | I/O              | Input/output port                       | RS0                | 0   | reference resistor                   | —        |     | _                                   |     |                   |     |   |                 |   |  |   |
|     |                        |                  |                                         |                    |     | connection pin RC type ADC0          |          |     |                                     |     |                   |     |   |                 |   |  |   |
| 19  | P33                    | I/O              | Input/output port                       | RT0                |     | resistor sensor                      | _        |     |                                     |     |                   |     |   |                 |   |  |   |
| .0  | 1 00                   | ., 0             | paroaipar port                          | 1110               |     | connection pin                       |          |     |                                     |     |                   |     |   |                 |   |  |   |
| 20  | P35                    | I/O              | Input/output port                       | RCM                | 0   | RC type ADC                          | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
|     |                        |                  |                                         |                    |     | oscillation monitor                  | 01110    |     | 2010 1                              |     |                   |     |   |                 |   |  |   |
| 6   | P40                    | I/O              | Input/output port                       | SDA                | I/O | I <sup>2</sup> C data input/output   | SIN0     | I   | SSIO data input<br>SSIO synchronous |     |                   |     |   |                 |   |  |   |
| 7   | P41                    | I/O              | Input/output port                       | SCL                | I/O | I <sup>2</sup> C clock input/output  | SCK0     | I/O | clock                               |     |                   |     |   |                 |   |  |   |
| 9   | P42                    | I/O              | Input/output port                       | RXD0               | I   | UART data input                      | SOUT0    | ı   | SSIO data output                    |     |                   |     |   |                 |   |  |   |
| 10  | P43                    | I/O              | Input/output port                       | TXD0               | 0   | UART data output                     | PWM0     | 0   | PWM output                          |     |                   |     |   |                 |   |  |   |
|     | P44/T02P0              |                  | Input/output port, Timer                |                    |     | RC type ADC1                         |          |     |                                     |     |                   |     |   |                 |   |  |   |
| 11  | CK                     | I/O              | 0/Timer 2/PWM0 external                 | IN1                | - 1 | oscillation input pin                | SIN0     | 1   | SSIO0 data input                    |     |                   |     |   |                 |   |  |   |
|     | CK                     |                  | clock input<br>Input/output port, Timer |                    |     | RC type ADC1                         |          |     |                                     |     |                   |     |   |                 |   |  |   |
| 12  | P45/T13P1              | I/O              | 1/Timer 3 external clock                | CS1                | 0   | reference capacitor                  | SCK0     | I/O | SSIO0 synchronous                   |     |                   |     |   |                 |   |  |   |
| 12  | CK                     | 1/0              | input                                   | 001                |     | connection pin                       | OONO     | 1/0 | clock                               |     |                   |     |   |                 |   |  |   |
|     |                        |                  |                                         |                    |     |                                      |          |     | RC type ADC1                        |     |                   |     |   |                 |   |  |   |
| 13  | P46                    | I/O              | Input/output port                       | RS1                | 0   | reference resistor                   | SOUT0    | 0   | SSIO0 data output                   |     |                   |     |   |                 |   |  |   |
|     |                        |                  |                                         |                    |     | connection pin RC type ADC1          |          |     |                                     |     |                   |     |   |                 |   |  |   |
| 14  | P47                    | I/O              | 1/0                                     | I/O                | I/O | I/O                                  | I/O      | I/O | I/O                                 | I/O | Input/output port | RT1 | 0 | resistor sensor | _ |  | _ |
|     |                        |                  | , , ,                                   |                    |     | connection pin                       |          |     |                                     |     |                   |     |   |                 |   |  |   |
| 106 | PA0(* <sup>1</sup> )   | I/O              | Input/output port                       | _                  | _   | _                                    | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
| 100 | SEG43(*2)              | 0                | LCD segment pin                         |                    |     | _                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
| 107 | PA1(* <sup>1</sup> )   | I/O              | Input/output port                       |                    |     | _                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
|     | SEG42(*2)              | 0                | LCD segment pin                         | _                  |     | _                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
| 108 | PA2(* <sup>1</sup> )   | I/O              | Input/output port                       |                    |     |                                      |          | _   | _                                   |     |                   |     |   |                 |   |  |   |
|     | SEG41(*2)              | 0                | LCD segment pin                         |                    | _   | _                                    | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
| 109 | PA3(*1)                | I/O              | Input/output port                       |                    | _   |                                      | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
|     | SEG40(*2)              | 0                | LCD segment pin                         |                    |     | _                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
| 110 | PA4(* <sup>1</sup> )   | I/O              | Input/output port                       |                    |     | _                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
|     | SEG39(* <sup>2</sup> ) | 0                | LCD segment pin                         |                    |     | _                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
| 111 | PA5(* <sup>1</sup> )   | I/O              | Input/output port                       |                    |     | _                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
|     | SEG38(* <sup>2</sup> ) | 0                | LCD segment pin                         | _                  |     | _                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
| 112 | PA6(* <sup>1</sup> )   | I/O              | Input/output port                       |                    |     | _                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
|     | SEG37(*2)              | 0                | LCD segment pin                         | _                  | _   | _                                    | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
| 113 | PA7(*1)                | I/O              | Input/output port                       |                    |     | _                                    |          | _   | _                                   |     |                   |     |   |                 |   |  |   |
|     | SEG36(*2)              | 0                | LCD segment pin                         |                    |     | —                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
| 69  | COM0                   | 0                | LCD common pin                          |                    |     | _                                    | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
| 68  | COM1                   | 0                | LCD common pin                          | _                  | _   | _                                    |          |     | _                                   |     |                   |     |   |                 |   |  |   |
| 67  | COM2                   | 0                | LCD common pin                          |                    | _   | _                                    | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
| 66  | COM3                   | 0                | LCD common pin                          |                    | _   | _                                    |          | _   | _                                   |     |                   |     |   |                 |   |  |   |
| 70  | SEG0                   | 0                | LCD segment pin                         | _                  | _   | _                                    | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
| 71  | SEG1                   | 0                | LCD segment pin                         | _                  | _   | _                                    | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |
| 72  | SEG2                   | 0                | LCD segment pin                         | _                  | _   | _                                    | _        | _   | _                                   |     |                   |     |   |                 |   |  |   |

| PAD |          | Prim | ary function    | S        | Seconda | ry function | Tertiary function |     |          |
|-----|----------|------|-----------------|----------|---------|-------------|-------------------|-----|----------|
| No. | Pin name | I/O  | Function        | Pin name | I/O     | Function    | Pin name          | I/O | Function |
| 73  | SEG3     | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 74  | SEG4     | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 75  | SEG5     | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 76  | SEG6     | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 77  | SEG7     | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 78  | SEG8     | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 79  | SEG9     | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 80  | SEG10    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 81  | SEG11    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 82  | SEG12    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 83  | SEG13    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 84  | SEG14    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 85  | SEG15    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 86  | SEG16    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 87  | SEG17    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 88  | SEG18    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 89  | SEG19    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 90  | SEG20    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 91  | SEG21    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 92  | SEG22    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 93  | SEG23    | 0    | LCD segment pin | _        |         |             | _                 | _   | _        |
| 94  | SEG24    | 0    | LCD segment pin | _        |         | _           | _                 |     | _        |
| 95  | SEG25    | 0    | LCD segment pin | _        |         |             | _                 |     | _        |
| 96  | SEG26    | 0    | LCD segment pin | _        |         |             | _                 |     | _        |
| 97  | SEG27    | 0    | LCD segment pin | _        |         |             | _                 |     | _        |
| 98  | SEG28    | 0    | LCD segment pin | _        | _       |             | _                 | _   |          |
| 99  | SEG29    | 0    | LCD segment pin | _        |         | _           | _                 | _   | _        |
| 100 | SEG30    | 0    | LCD segment pin | _        |         | _           |                   | _   | _        |
| 101 | SEG31    | 0    | LCD segment pin |          | _       |             |                   | _   |          |
| 102 | SEG32    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |
| 103 | SEG33    | 0    | LCD segment pin | _        |         | _           | _                 |     | _        |
| 104 | SEG34    | 0    | LCD segment pin | _        |         |             | _                 | _   |          |
| 105 | SEG35    | 0    | LCD segment pin | _        | _       | _           | _                 | _   | _        |

 $<sup>(^{\</sup>star 1})$  Pins on ML610Q411 and ML610Q415.  $(^{\star 2})$  Pins on ML610Q412.  $(^{\star 3})$  ML610Q415 does not have the low-speed crystal oscillation function, but XT0 pin must be tied to V<sub>SS</sub>.

#### 1.3.3 Description of Pins

|              | I      |                                                                                                                                                           | D: /       |          |
|--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|
| Б.           |        | <b>5</b>                                                                                                                                                  | Primary/   |          |
| Pin name     | I/O    | Description                                                                                                                                               | Secondary/ | Logic    |
| •            |        |                                                                                                                                                           | Tertiary   |          |
| System       |        |                                                                                                                                                           |            |          |
| RESET_N      | - 1    | Reset input pin. When this pin is set to a "L" level, system reset mode is                                                                                | _          | Negative |
|              |        | set and the internal section is initialized. When this pin is set to a "H" level                                                                          |            |          |
|              |        | subsequently, program execution starts. A pull-up resistor is internally                                                                                  |            |          |
|              |        | connected.                                                                                                                                                |            |          |
| XT0          | I      | Crystal connection pin for low-speed clock.                                                                                                               |            |          |
| XT1          | 0      | A 32.768 kHz crystal oscillator (see measuring circuit 1) is connected to this pin. Capacitors CDL and CGL are connected across this pin and $V_{\rm SS}$ |            |          |
|              |        | as required. ML610Q415 does not have the crystal oscillation function, but                                                                                | _          |          |
|              |        | connect XT0 to VSS and non-connect XT1 on ML610Q415.                                                                                                      |            |          |
| OSC0         | 1      | High-speed external clock input pin. This pin is used as the secondary                                                                                    | Secondary  |          |
| 0000         | '      | function of the P10.                                                                                                                                      | Gecondary  |          |
| LSCLK        | 0      | Low-speed clock output pin. This pin is used as the secondary function of                                                                                 | Secondary  | _        |
|              |        | the P20 pin.                                                                                                                                              | ,          |          |
| OUTCLK       | 0      | High-speed clock output pin. This pin is used as the secondary function of                                                                                | Secondary  | _        |
|              |        | the P21 pin.                                                                                                                                              |            |          |
| General-purp | ose in | put port                                                                                                                                                  |            |          |
| P00-P03      | ı      | General-purpose input port.                                                                                                                               | Primary    | Positive |
|              |        | Since these pins have secondary functions, the pins cannot be used as a                                                                                   |            |          |
|              |        | port when the secondary functions are used.                                                                                                               |            |          |
| P10-P11      | ı      | General-purpose input port.                                                                                                                               | Primary    | Positive |
|              |        | Since these pins have secondary functions, the pins cannot be used as a                                                                                   |            |          |
|              |        | port when the secondary functions are used.                                                                                                               |            |          |
| General-purp |        |                                                                                                                                                           | 1          |          |
| P20-P22      | 0      | General-purpose output port.                                                                                                                              | Primary    | Positive |
|              |        | Since these pins have secondary functions, the pins cannot be used as a                                                                                   |            |          |
| Conoral      |        | port when the secondary functions are used.                                                                                                               |            |          |
|              |        | put/output port General-purpose input/output port.                                                                                                        | Deins      | D 141    |
| P30-P35      | I/O    | Since these pins have secondary functions, the pins cannot be used as a                                                                                   | Primary    | Positive |
|              |        | port when the secondary functions are used.                                                                                                               |            |          |
| P40-P47      | I/O    | General-purpose input/output port.                                                                                                                        | Primary    | Positive |
| F4U*F4/      | 1/0    | Since these pins have secondary functions, the pins cannot be used as a                                                                                   | i-iiiiaiy  | OSILIVE  |
|              |        | port when the secondary functions are used.                                                                                                               |            |          |
| PA0-PA7      | I/O    | General-purpose input/output port.                                                                                                                        | Primary    | Positive |
|              | "      | These pins are for the ML610Q411 and ML610Q415, but are not provided                                                                                      |            |          |
|              |        | in the ML610Q412.                                                                                                                                         |            |          |

| Pin name                    | I/O    | Description                                                                                                                                                                                                                                  |                    | Logic                 |
|-----------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|
| UART                        | •      |                                                                                                                                                                                                                                              | Tertiary           |                       |
| TXD0                        | 0      | UART data output pin. This pin is used as the secondary function of the P43 pin.                                                                                                                                                             | Secondary          | Positive              |
| RXD0                        | I      | UART data input pin. This pin is used as the secondary function of the P42 or the primary function of the P02 pin.                                                                                                                           | Primary/Se condary | Positive              |
| I <sup>2</sup> C bus interf | ace    |                                                                                                                                                                                                                                              | ,                  |                       |
| SDA                         | I/O    | I <sup>2</sup> C data input/output pin. This pin is used as the secondary function of the P40 pin. This pin has an NMOS open drain output. When using this pin as a function of the I <sup>2</sup> C, externally connect a pull-up resistor. | Secondary          | Positive              |
| SCL                         | 0      | I <sup>2</sup> C clock output pin. This pin is used as the secondary function of the P41 pin. This pin has an NMOS open drain output. When using this pin as a function of the I <sup>2</sup> C, externally connect a pull-up resistor.      | Secondary          | Positive              |
| Synchronous                 | serial | (SSIO)                                                                                                                                                                                                                                       |                    |                       |
| SCK0                        | I/O    | Synchronous serial clock input/output pin. This pin is used as the tertiary function of the P41 or P45 pin.                                                                                                                                  | Tertiary           | _                     |
| SIN0                        | I      | Synchronous serial data input pin. This pin is used as the tertiary function of the P40 or P44 pin.                                                                                                                                          | Tertiary           | Positive              |
| SOUT0                       | 0      | Synchronous serial data output pin. This pin is used as the tertiary function of the P42 or P46 pin.                                                                                                                                         | Tertiary           | Positive              |
| PWM                         |        |                                                                                                                                                                                                                                              |                    |                       |
| PWM0                        | 0      | PWM0 output pin. This pin is used as the tertiary function of the P43 or P34 pin.                                                                                                                                                            | Tertiary           | Positive              |
| T02P0CK                     | 0      | PWM0 external clock input pin. This pin is used as the primary function of the P44 pin.                                                                                                                                                      | Primary            |                       |
| External inter              | rupt   |                                                                                                                                                                                                                                              |                    |                       |
| NMI                         | I      | External non-maskable interrupt input pin. An interrupt is generated on both edges.                                                                                                                                                          | Primary            | Positive/<br>negative |
| EXI0-3                      | I      | External maskable interrupt input pins. Interrupt enable and edge selection can be performed for each bit by software. These pins are used as the primary functions of the P00-P03 pins.                                                     | Primary            | Positive/<br>negative |
| Capture                     |        |                                                                                                                                                                                                                                              |                    |                       |
| CAP0                        | I      | Capture trigger input pins. The value of the time base counter is captured in the register synchronously with the interrupt edge selected by software.                                                                                       | Primary            | Positive/<br>negative |
| CAP1                        | I      | These pins are used as the primary functions of the P00 pin(CAP0) and P01 pin(CAP1).                                                                                                                                                         | Primary            | Positive/<br>negative |
| Timer                       |        |                                                                                                                                                                                                                                              |                    |                       |
| T02P0CK                     | I      | External clock input pin used for both Timer 0 and Timer 2. The clocks for these timers are selected by software. This pin is used as the primary function of the P44 pin.                                                                   | Primary            | _                     |
| T13P1CK                     | I      | External clock input pin used for both Timer 1 and Timer 3. The clocks for these timers are selected by software. This pin is used as the primary function of the P45 pin.                                                                   | Primary            | _                     |
| Buzzer                      |        |                                                                                                                                                                                                                                              |                    |                       |
| BZ0                         | 0      | Buzzer signal output pin. This pin is used as the secondary function of the P22 pin.                                                                                                                                                         | Secondary          | Positive/<br>negative |
| LED drive                   | 1      |                                                                                                                                                                                                                                              | ,                  |                       |
| LED0-2                      | 0      | Nch open drain output pins to drive LED.                                                                                                                                                                                                     | Primary            | Positive/<br>negative |

| Pin name         | I/O      | Description                                                                                                                                                                                                                                                  | Primary/<br>Secondary/                         | Logic |
|------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------|
| DC assillation   | 4        | A/D comparter                                                                                                                                                                                                                                                | Tertiary                                       |       |
| IN0              | I        | A/D converter  Channel 0 oscillation input pin. This pin is used as the secondary function of the P30 pin.                                                                                                                                                   | Secondary                                      |       |
| CS0              | 0        | Channel 0 reference capacitor connection pin. This pin is used as the secondary function of the P31 pin.                                                                                                                                                     | Secondary                                      | _     |
| RCT0             | 0        | Resistor/capacitor sensor connection pin of Channel 0 for measurement. This pin is used as the secondary function of the P33 pin.                                                                                                                            | Secondary                                      | _     |
| RS0              | 0        | This pin is used as the secondary function of the P32 pin which is the reference resistor connection pin of Channel 0.                                                                                                                                       | Secondary                                      | _     |
| RT0              | 0        | Resistor sensor connection pin of Channel 0 for measurement. This pin is used as the secondary function of the P34 pin.                                                                                                                                      | Secondary                                      | _     |
| RCM              | 0        | RC oscillation monitor pin. This pin is used as the secondary function of the P35 pin.                                                                                                                                                                       | Secondary                                      | _     |
| IN1              | I        | Oscillation input pin of Channel 1. This pin is used as the secondary function of the P44 pin.                                                                                                                                                               | Secondary                                      | _     |
| CS1              | 0        | Reference capacitor connection pin of Channel 1. This pin is used as the secondary function of the P45 pin.                                                                                                                                                  | Secondary                                      | _     |
| RS1              | 0        | Reference resistor connection pin of Channel 1. This pin is used as the secondary function of the P46 pin.                                                                                                                                                   | Secondary                                      |       |
| RT1              | 0        | Resistor sensor connection pin for measurement of Channel 1. This pin is used as the secondary function of the P47 pin.                                                                                                                                      | Secondary                                      | _     |
| Successive a     | pprox    | imation type A/D converter                                                                                                                                                                                                                                   |                                                |       |
| AV <sub>SS</sub> | _        | Negative power supply pin for successive approximation type A/D converter.                                                                                                                                                                                   | _                                              | _     |
| $AV_{DD}$        | _        | Positive power supply pin for successive approximation type A/D converter.                                                                                                                                                                                   | _                                              | _     |
| $V_{REF}$        | _        | Reference power supply pin for successive approximation type A/D converter.                                                                                                                                                                                  | _                                              | _     |
| AIN0             | ı        | Channel 0 analog input for successive approximation type A/D converter.                                                                                                                                                                                      |                                                | _     |
| AIN1             | I        | Channel 1 analog input for successive approximation type A/D converter.                                                                                                                                                                                      | _                                              | _     |
| LCD drive sig    | ınal     |                                                                                                                                                                                                                                                              |                                                |       |
| COM0-3           | 0        | Common output pins.                                                                                                                                                                                                                                          | _                                              | _     |
| SEG0-35          | 0        | Segment output pins.                                                                                                                                                                                                                                         | _                                              | _     |
| SEG36-43         | 0        | Segment output pin. These pins are for the ML610Q412, but are not provided in the ML610Q411 and ML610Q415.                                                                                                                                                   | _                                              | _     |
| LCD driver po    | ower s   | upply                                                                                                                                                                                                                                                        |                                                |       |
| V <sub>L1</sub>  | _        | Power supply pins for LCD bias (internally generated). Capacitors Ca, Cb,                                                                                                                                                                                    | _                                              | _     |
| V <sub>L2</sub>  | <u> </u> | and Cc (see measuring circuit 1) are connected between $V_{SS}$ and $V_{L1}$ , $V_{L2}$ ,                                                                                                                                                                    | _                                              | _     |
| V <sub>L3</sub>  | <b> </b> | and V <sub>L3</sub> , respectively.                                                                                                                                                                                                                          | _                                              | _     |
| C1               | _        | Power supply pins for LCD bias (internally generated). Capacitors C12 is                                                                                                                                                                                     | _                                              | _     |
| C2               | _        | connected between C1 and C2.                                                                                                                                                                                                                                 | _                                              | _     |
| For testing      | •        |                                                                                                                                                                                                                                                              | <u>.                                      </u> |       |
| TEST             | I/O      | Input/output pin for testing. A pull-down resistor is internally connected.                                                                                                                                                                                  | _                                              | _     |
| Power supply     | ,        |                                                                                                                                                                                                                                                              | ı l                                            |       |
| V <sub>SS</sub>  | _        | Negative power supply pin.                                                                                                                                                                                                                                   | _                                              | _     |
| $V_{DD}$         | _        | Positive power supply pin for I/O, internal regulator, battery low detector, and power-on reset.                                                                                                                                                             | _                                              | _     |
| $V_{DDL}$        | _        | Positive power supply pin (internally generated) for internal logic. Capacitors CL0 and CL1 (see measuring circuit 1) are connected between this pin and $V_{\rm SS}$ .                                                                                      | _                                              | _     |
| $V_{DDX}$        |          | Positive power supply pin (internally generated) for low-speed oscillation. When using ML610Q411 and ML610Q412, connect capacitor Cx (see measuring circuit 1) between this pin and V <sub>SS</sub> . Connect this pin to Vss directly when using ML610Q415. | _                                              | _     |

| Pin name | I/O | Description                                                                               | Primary/<br>Secondary/<br>Tertiary | Logic |
|----------|-----|-------------------------------------------------------------------------------------------|------------------------------------|-------|
| $V_{PP}$ | _   | Power supply pin for programming Flash ROM. A pull-down resistor is internally connected. | _                                  | -     |

#### 1.3.4 Termination of Unused Pins

Table 1-3 shows methods of terminating the unused pins.

Table 1-3 Termination of Unused Pins

| Pin                            | Recommended pin termination        |
|--------------------------------|------------------------------------|
| $V_{PP}$                       | Open                               |
| $AV_{DD}$                      | $V_{SS}$                           |
| AV <sub>SS</sub>               | $V_{SS}$                           |
| $V_{DDX}$                      | V <sub>SS</sub> (ML610Q415)        |
| $V_{REF}$                      | $V_{SS}$                           |
| XT0                            | V <sub>SS</sub> (ML610Q415)        |
| XT1                            | Open(ML610Q415)                    |
| AINO, AIN1                     | Open                               |
| $V_{L1}$ , $V_{L2}$ , $V_{L3}$ | Open                               |
| C1, C2                         | Open                               |
| RESET_N                        | Open                               |
| TEST                           | Open                               |
| NMI                            | Open                               |
| P00 to P03                     | V <sub>DD</sub> or V <sub>SS</sub> |
| P10 to P11                     | $V_{DD}$                           |
| P20 to P22                     | Open                               |
| P30 to P35                     | Open                               |
| P40 to P47                     | Open                               |
| PA0 to PA7                     | Open                               |
| COM0 to 3                      | Open                               |
| SEG0 to 43                     | Open                               |

#### Note:

It is recommended to set the unused input ports and input/output ports to the inputs with pull-down resistors/pull-up resistors or the output mode since the supply current may become excessively large if the pins are left open in the high impedance input setting.

# **CPU and Memory Space**

# 2. CPU and Memory Space

#### 2.1 Overview

This LSI includes OKI's original 8-bit CPU nX-U8/100 and the memory model is "SMALL model". For details of the CPU nX-U8/100, see "nX-U8/100 Core Instruction Manual".

# 2.2 Program Memory Space

The program memory space is used to store program codes, table data (ROM window), or vector tables.

The program codes have a length of 16 bits and are specified by a 16-bit program counter (PC).

The ROM window area data has a length of 8 bits and can be used as table data.

The vector table, which has 16-bit long data, can be used as reset vectors, hardware interrupt vectors, and software interrupt vectors.

The program memory space consists of 1 segments and has 16-Kbyte (8-Kword) capacity.

Figure 2-1 shows the configuration of the program memory space.



Figure 2-1 Configuration of Program Memory Space

#### Notes:

- Since test program data is stored in the 1024Byte (512Word) test data area (0:03C00H to 0:03FFFH) of Segment 0, this area cannot be used as a program code area.
- The address "0: 03C00H to 0: 03DFFH" in the test area is write-able and erase-able. Fill the area with "0FFH". If data in the area is uncertain or other data (i.e. not 0FFH), operating with the code can not be guranteed.
- Set "OFFH" data (BRK instruction) in the unused area of the program memory space.

# 2.3 Data Memory Space

The data memory space of this LSI consists of the ROM window area, 1KByte RAM area and SFR area of Segment 0 and the ROM reference areas of the Segment 1 and Segment 8.

The data memory stores 8-bit data and is specified by 20 bits consisting of higher 4 bits as DSR and lower 16 bits as addressing specified by each instruction.

Figure 2-2 shows the configuration of the data memory space.



Figure 2-2 Configuration of Data Memory Space

#### Notes:

- The contents of Segment 0 of the program memory space is read from the ROM reference area of Segment 8.

# 2.4 Instruction Length

The length of a instruction is 16 bits.

# 2.5 Data Type

The data types supported include byte (8 bits) and word (16 bits).

# 2.6 Description of Registers

# 2.6.1 List of Registers

| Address | Name                  | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|-----------------------|---------------|---------------|-----|------|---------------|
| 0F000H  | Data segment register | DSR           | _             | R/W | 8    | 00H           |

# 2.6.2 Data Segment Register (DSR)

Address: 0F000H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0    |
|---------------|-----|-----|-----|-----|------|------|------|------|
| DSR           | _   | _   |     | _   | DSR3 | DSR2 | DSR1 | DSR0 |
| R/W           | R/W | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    |

DSR is a special function register (SFR) to retain a data segment. For details of DSR, see "nX-U8/100 Core Instruction Manual".

# [Description of Bits]

# • **DSR3-DSR0** (bits 3-0)

| DSR3 | DSR2 | DSR1 | DSR0 | Description                    |
|------|------|------|------|--------------------------------|
| 0    | 0    | 0    | 0    | Data segment 0 (initial value) |
| 0    | 0    | 0    | 1    |                                |
| 0    | 0    | 1    | 0    |                                |
| 0    | 0    | 1    | 1    |                                |
| 0    | 1    | 0    | 0    | Prohibited                     |
| 0    | 1    | 0    | 1    |                                |
| 0    | 1    | 1    | 0    |                                |
| 0    | 1    | 1    | 1    |                                |
| 1    | 0    | 0    | 0    | Data segment 8                 |
| 1    | 0    | 0    | 1    |                                |
| 1    | 0    | 1    | 0    |                                |
| 1    | 0    | 1    | 1    |                                |
| 1    | 1    | 0    | 0    | Prohibited                     |
| 1    | 1    | 0    | 1    |                                |
| 1    | 1    | 1    | 0    |                                |
| 1    | 1    | 1    | 1    |                                |

# Chapter 3

# **Reset Function**

# 3. Reset Function

# 3.1 Overview

This LSI has the five reset functions shown below. If any of the five reset conditions is satisfied, this LSI enters system reset mode.

- Reset by the RESET\_N pin
- Reset by power-on detection
- Reset by the low-speed oscillation stop detection (Not available on ML610Q415)
- Reset by the 2<sup>nd</sup> watchdog timer (WDT) overflow
- Software reset by execution of the BRK instruction

#### 3.1.1 Features

- The RESER N pin has an internal pull-up resistor
- The low-speed oscillation stop detection time is typ. 3 ms (Not available on ML610Q415)
- 250 ms, 1 sec, 4 sec, or 16 sec can be selected as the watchdog timer (WDT) overflow period
- Built-in reset status register (RSTAT) indicating the reset generation causes
- Only the CPU is reset by the BRK instruction (neither the RAM area nor the SFR area are reset).

#### 3.1.2 Configuration

Figure 3-1 shows the configuration of the reset generation circuit.



RSTAT:Reset status register

Figure 3-1 Configuration of Reset Generation Circuit

#### 3.1.3 List of Pin

| Pin name | I/O | Description     |
|----------|-----|-----------------|
| RESET_N  | 1   | Reset input pin |

# 3.2 Description of Registers

# 3.2.1 List of Registers

| Address | Name                  | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|-----------------------|---------------|---------------|-----|------|---------------|
| 0F001H  | Reset status register | RSTAT         | _             | R/W | 8    | _             |

# 3.2.2 Reset Status Register (RSTAT)

Address: 0F001H Access: R/W Access size: 8 bits Initial value: Undefined

|               | 7   | 6   | 5   | 4   | 3   | 2    | 1      | 0   |
|---------------|-----|-----|-----|-----|-----|------|--------|-----|
| RSTAT         |     | _   | _   | _   | _   | WDTR | XSTR   | POR |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W  | R/W    | R/W |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0    | x/0(*) | 1   |

# (\*) Undefined on ML610Q411 and ML610Q412, "0" on ML610Q415.

RSTAT is a special function register (SFR) that indicates the causes by which the reset is generated.

At the occurrence of reset, the contents of RSTAT are not initialized, while the bit indicating the cause of the reset is set to "1". When checking the reset cause using this function, perform write operation to RSTAT in advance and initialize the contents of RSTAT to "00H".

#### [Description of Bits]

# • **POR** (bit 0)

The POR bit is a flag that indicates that the power-on reset is generated. This bit is set to "1" when powered on.

| POR | Description                  |
|-----|------------------------------|
| 0   | Power-on reset not generated |
| 1   | Power-on reset generated     |

#### • **XSTR** (bit 1)

The XSTR bit is a flag that indicates the generation of low-speed oscillation stop detect reset. When low-speed oscillation stops for the period specified by the low-speed oscillation stop detection time (TSTOP) or more, this bit is set to "1". Writing to the bit is invalid and returns always "0" when reading on ML610Q415.

| XSTR | Description                                          |
|------|------------------------------------------------------|
| 0    | Low-speed oscillation stop detect reset not occurred |
| 1    | Low-speed oscillation stop detect reset occurred     |

#### • **WDTR** (bit 2)

The WSDTR is a flag that indicates that the watchdog timer reset is generated. This bit is set to "1" when the reset by overflow of the watchdog timer is generated.

| WDTR | Description                       |
|------|-----------------------------------|
| 0    | Watchdog timer reset not occurred |
| 1    | Watchdog timer reset occurred     |

#### Note:

No flag is provided that indicates the occurrence of reset by the RESET\_N pin.

# 3.3 Description of Operation

# 3.3.1 Operation of System Reset Mode

System reset has the highest priority among all the processings and any other processing being executed up to then is cancelled.

The system reset mode is set by any of the following causes.

- Reset by the RESET\_N pin
- Reset by power-on detection
- Reset by low-speed oscillation stop detection (Not available on ML610Q415)
- Reset by watchdog timer (WDT) overflow
- Software reset by the BRK instruction (only the CPU is reset)

In system reset mode, the following processing is performed.

- (1) The power circuit is initialized, but not initialized by the reset by the BRK instruction execution. For the details of the power circuit, refer to Chapter 28, "Power Circuit".
- (2) All the special function registers (SFRs) whose initial value is not undefined are initialized. However, the initialization is not performed by software reset due to execution of the BRK instruction. See Appendix A "Registers" for the initial values of the SFRs.
- (3) CPU is initialized.
  - All the registers in CPU are initialized.
  - The contents of addresses 0000H and 0001H in the program memory are set to the stack pointer (SP).
  - The contents of addresses 0002H and 0003H in the program memory are set to the program counter (PC). However, when the interrupt level (ELEEVL) of the program status word (PSW) at reset by the BRK instruction is 1 or lower, the contents of addresses 0004H and 0005H of the program memory are set in the program counter (PC). For the BRK instruction, see "nX-U8/100 Core Instruction Manual".

#### Note:

In system reset mode, the contents of data memory and those of any SFR whose initial value is undefined are not initialized and are undefined. Initialize them by software.

In system reset mode by the BRK instruction, no special function register (SFR) that has a fixed initial value is initialized either. Therefore initialize such an SFR by software.

Chapter 4

# **MCU Control Function**

# 4. MCU Control Function

# 4.1 Overview

The operating states of this LSI are classified into the following 4 modes including system reset mode:

System reset mode Program run mode HALT mode STOP mode

For system reset mode, see Chapter 3, "Reset Function".

This LSI has a block control function, which power downs the circuits of unused peripherals (reset registers and stop clock supplies) to make even more reducing the current consumption.

#### 4.1.1 Features

- HALT mode, where the CPU stops operating and only the peripheral circuit is operating
- STOP mode, where both low-speed oscillation and high-speed oscillation stop
- Stop code acceptor function, which controls transition to STOP mode
- Block control function, which power downs the circuits of unused peripherals (reset registers and stop clock supplies).

# 4.1.2 Configuration

Figure 4-1 shows an operating state transition diagram.



Figure 4-1 Operating State Transition Diagram

# 4.2 Description of Registers

# 4.2.1 List of Registers

| Address | Name                     | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|--------------------------|---------------|---------------|-----|------|---------------|
| 0F008H  | Stop code acceptor       | STPACP        | _             | W   | 8    | _             |
| 0F009H  | Standby control register | SBYCON        | _             | W   | 8    | 00H           |
| 0F028H  | Block control register 0 | BLKCON0       | _             | R/W | 8    | 00H           |
| 0F029H  | Block control register 1 | BLKCON1       | _             | R/W | 8    | 00H           |
| 0F02AH  | Block control register 2 | BLKCON2       | _             | R/W | 8    | 00H           |
| 0F02BH  | Block control register 3 | BLKCON3       |               | R/W | 8    | 00H           |
| 0F02CH  | Block control register 4 | BLKCON4       | _             | R/W | 8    | 00H           |

# 4.2.2 Stop Code Acceptor (STPACP)

Address: 0F008H

Access: W

Access size: 8 bits

Initial value: — (Undefined)

|               | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |   |
|---------------|---|---|---|---|---|---|---|---|---|
| STPACP        | _ | _ | _ | _ | - | _ | _ | _ |   |
| W             | W | W | W | W | W | W | W | W | _ |
| Initial value | _ | _ | _ | _ | _ | _ | _ | _ |   |

STPACP is a write-only special function register (SFR) that is used for setting a STOP mode.

When STPACP is read, "00H" is read.

When data is written to STPACP in the order of "5nH"(n: an arbitrary value) and "0AnH"(n: an arbitrary value), the stop code acceptor is enabled. When the STP bit of the standby control register (SBYCON) is set to "1" in this state, the mode is changed to the STOP mode. When the STOP mode is set, the STOP code acceptor is disabled.

When another instruction is executed between the instruction that writes "5nH" to STPACP and the instruction that writes "0AnH", the stop code acceptor is enabled after "0AnH" is written. However, if data other than "0AnH" is written to STPACP after "5nH" is written, the "5nH" write processing becomes invalid so that data must be written again starting from "5nH".

During a system reset, the stop code acceptor is disabled.

#### Note:

The STOP code acceptor can not be enabled on the condition of that both any interrupt enable flag and the corresponding interrupt request flag are "1" (An interrupt request occurrence with resetting MIE flag will have the condition).

# 4.2.3 Standby Control Register (SBYCON)

Address: 0F009H

Access: W

Access size: 8 bits Initial value: 00H

|               | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|---------------|---|---|---|---|---|---|-----|-----|
| SBYCON        |   | _ | _ | _ |   |   | STP | HLT |
| W             | W | W | W | W | W | W | W   | W   |
| Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0   | 0   |

SBYCON is a special function register (SFR) to control operating mode of MCU.

# [Description of Bits]

# • **STP** (bit 1)

The STP bit is used for setting the STOP mode. When the STP bit is set to "1" with the stop code adapter enabled by using STPACP, the mode is changed to the STOP mode. When the NMI interrupt request or the P00–P03 interrupt request enabled by the interrupt enable register 1 (IE1) is issued, the STP bit is set to "0" and the LSI returns to the program run mode.

#### • **HLT** (bit 0)

The HALT bit is used for setting a HALT mode. When the HALT bit is set to "1", the mode is changed to the HALT mode. When the NMI interrupt request, WDT interrupt request, or enabled (the interrupt enable flag is "1") interrupt request is issued, the HALT bit is set to "1" and the mode is returned to program run mode.

| STP | HLT | Description                      |
|-----|-----|----------------------------------|
| 0   | 0   | Program run mode (initial value) |
| 0   | 1   | HALT mode                        |
| 1   | 0   | STOP mode                        |
| 1   | 1   | Prohibited                       |

#### Note

The mode can not be changed to HALT mode or STOP mode on the condition of that both any interrupt enable flag and the corresponding interrupt request flag are "1" (An interrupt request occurrence with resetting MIE flag will have the condition).

When a maskable interrupt source (interrupt with enable bit) occurs while the MIE flag of the program status word (PSW) in the nX-U8/100 core is "0", the STOP mode and the HALT mode are simply released and interrupt processing is not performed. Refer to the "nX-U8/100 Core Instruction Manual" for details of PSW.

# 4.2.4 Block Control Register 0(BLKCON0)

Address: 0F028H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0    |
|---------------|-----|-----|-----|-----|------|------|------|------|
| BLKCON0       | _   | _   | _   | _   | DTM3 | DTM2 | DTM1 | DTM0 |
| R/W           | R/W | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    |

BLKCON0 is a special function register (SFR) to make even more reducing current consumption by turning unused peripherals off.

## [Description of Bits]

#### • **DTM3** (bit 3)

The DTM3 bit is used to control Timer3 operation. When the DTM3 bit is set to "1", the circuits related to Timer 3 are reset and turned off.

| DTM3 | Description                              |
|------|------------------------------------------|
| 0    | Enable operating Timer 3 (initial value) |
| 1    | Disable operating Timer 3                |

#### • **DTM2** (bit 2)

The DTM2 bit is used to control Timer2 operation. When the DTM2 bit is set to "1", the circuits related to Timer 2 are reset and turned off.

| DTM2 | Description                              |  |  |  |  |  |
|------|------------------------------------------|--|--|--|--|--|
| 0    | Enable operating Timer 2 (initial value) |  |  |  |  |  |
| 1    | Disable operating Timer 2                |  |  |  |  |  |

#### • **DTM1** (bit 1)

The DTM1 bit is used to control Timer1 operation. When the DTM1 bit is set to "1", the circuits related to Timer 1 are reset and turned off.

| DTM1 | Description                              |  |  |  |  |  |  |
|------|------------------------------------------|--|--|--|--|--|--|
| 0    | Enable operating Timer 1 (initial value) |  |  |  |  |  |  |
| 1    | Disable operating Timer 1                |  |  |  |  |  |  |

# • **DTM0** (bit 0)

The DTM0 bit is used to control Timer3 operation. When the DTM0 bit is set to "1", the circuits related to Timer 3 are reset and turned off.

| DTM0 | Description                              |  |  |  |  |
|------|------------------------------------------|--|--|--|--|
| 0    | Enable operating Timer 3 (initial value) |  |  |  |  |
| 1    | Disable operating Timer 3                |  |  |  |  |

# Note:

When certain bits of block control registers are set to "1", corresponding peripherals are reset (all registers are reset) and operating clocks for the peripherals stop. Writing to every SFR (special function register) in the corresponding peripherals is not valid while the bits of block control registers are set to "1" and returns the initial value for read. Ensure the bits are reset to "0" before using the peripherals to enable the operation.

See Chapter 10, "Timers" for detail about operation of Timer 0, Timer 1, Timer 2 and Timer 3.

# 4.2.5 Block Control Register 1(BLKCON1)

Address: 0F029H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6     | 5   | 4    | 3   | 2   | 1   | 0    |
|---------------|-----|-------|-----|------|-----|-----|-----|------|
| BLKCON1       | _   | DCAPR | _   | DT1K |     | _   | _   | DPW0 |
| R/W           | R/W | R/W   | R/W | R/W  | R/W | R/W | R/W | R/W  |
| Initial value | 0   | 0     | 0   | 0    | 0   | 0   | 0   | 0    |

BLKCON1 is a special function register (SFR) to make even more reducing current consumption by turning unused peripherals off.

## [Description of Bits]

#### • **DCAPR** (bit 6)

The DCAPR bit is used to control Capture operation. When the DCAPR bit is set to "1", the circuits related to Capture are reset and turned off.

| CAPR | Description                              |  |  |  |  |  |  |
|------|------------------------------------------|--|--|--|--|--|--|
| 0    | Enable operating Capture (initial value) |  |  |  |  |  |  |
| 1    | Disable operating Capture                |  |  |  |  |  |  |

#### • **DT1K** (bit 4)

The DT1K bit is used to control 1kHz Timer operation. When the DT1K bit is set to "1", the circuits related to 1kHz Timer are reset and turned off.

| DT1K | Description                                 |
|------|---------------------------------------------|
| 0    | Enable operating 1kHz Timer (initial value) |
| 1    | Disable operating 1kHz Timer                |

#### • **DPW0** (bit 0)

The DPW0 bit is used to control PWM0 operation. When the DPW0 bit is set to "1", the circuits related to PWM0 are reset and turned off.

| DPW0 | Description                           |  |  |  |  |  |
|------|---------------------------------------|--|--|--|--|--|
| 0    | Enable operating PWM0 (initial value) |  |  |  |  |  |
| 1    | Disable operating PWM0                |  |  |  |  |  |

#### Note:

When certain bits of block control registers are set to "1", corresponding peripherals are reset (all registers are reset) and operating clocks for the peripherals stop. Writing to every SFR (special function register) in the corresponding peripherals is not valid while the bits of block control registers are set to "1" and returns the initial value for read. Ensure the bits are reset to "0" before using the peripherals to enable the operation.

See Chapter 8, "Capture" for detail about operation of Capture.

See Chapter 9, "1kHz Timer" for detail about operation of 1kHz Timer.

See Chapter 11, "PWM" for detail about operation of PWM.

# 4.2.6 Block Control Register 2(BLKCON2)

Address: 0F02AH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6   | 5   | 4   | 3   | 2    | 1   | 0     |
|---------------|-------|-----|-----|-----|-----|------|-----|-------|
| BLKCON2       | DI2C0 | _   | _   | _   | _   | DUA0 | _   | DSIO0 |
| R/W           | R/W   | R/W | R/W | R/W | R/W | R/W  | R/W | R/W   |
| Initial value | 0     | 0   | 0   | 0   | 0   | 0    | 0   | 0     |

BLKCON2 is a special function register (SFR) to make even more reducing current consumption by turning unused peripherals off.

## [Description of Bits]

#### • **DI2C0** (bit 7)

The DI2C0 bit is used to control I2C bus interface operation. When the DI2C0 bit is set to "1", the circuits related to I2C bus interface are reset and turned off.

| DI2C0 | Description                          |  |  |  |  |  |
|-------|--------------------------------------|--|--|--|--|--|
| 0     | Enable operating I2C (initial value) |  |  |  |  |  |
| 1     | Disable operating I2C                |  |  |  |  |  |

#### • **DUA0** (bit 2)

The DUA0 bit is used to control UART operation. When the DUA0 bit is set to "1", the circuits related to UART are reset and turned off.

| DUA0 | Description                           |  |  |  |
|------|---------------------------------------|--|--|--|
| 0    | Enable operating UART (initial value) |  |  |  |
| 1    | Disable operating UART                |  |  |  |

#### • **DSIO0** (bit 0)

The DSIO0 bit is used to control SSIO operation. When the DSIO0 bit is set to "1", the circuits related to SSIO are reset and turned off.

| DSIO0 | Description                           |  |  |  |
|-------|---------------------------------------|--|--|--|
| 0     | Enable operating SSIO (initial value) |  |  |  |
| 1     | Disable operating SSIO                |  |  |  |

#### Note:

When certain bits of block control registers are set to "1", corresponding peripherals are reset (all registers are reset) and operating clocks for the peripherals stop. Writing to every SFR (special function register) in the corresponding peripherals is not valid while the bits of block control registers are set to "1" and returns the initial value for read. Ensure the bits are reset to "0" before using the peripherals to enable the operation.

See Chapter 15, "I2C Bus Interface" for detail about operation of I2C Bus Interface.

See Chapter 14, "UART" for detail about operation of UART.

See Chapter 13, "Synchronous Serial Port" for detail about operation of SSIO.

# 4.2.7 Block Control Register 3(BLKCON3)

Address: 0F02BH Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0    |
|---------------|-----|-----|-----|-----|-----|-----|-----|------|
| BLKCON3       | _   | _   | _   | _   | _   | _   | _   | DMD0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    |

BLKCON3 is a special function register (SFR) to make even more reducing current consumption by turning unused peripherals off.

## [Description of Bits]

#### • **DMD0** (bit 0)

The DMD0 bit is used to control Melody/Buzzer operation. When the DMD0 bit is set to "1", the circuits related to Melody/Buzzer are reset and turned off.

| DMD0 | Description                             |  |  |  |
|------|-----------------------------------------|--|--|--|
| 0    | Enable operating Buzzer (initial value) |  |  |  |
| 1    | Disable operating Buzzer                |  |  |  |

#### Note:

When certain bits of block control registers are set to "1", corresponding peripherals are reset (all registers are reset) and operating clocks for the peripherals stop. Writing to every SFR (special function register) in the corresponding peripherals is not valid while the bits of block control registers are set to "1" and returns the initial value for read. Ensure the bits are reset to "0" before using the peripherals to enable the operation.

See Chapter 23, "Buzzer" for detail about operation of Buzzer.

# 4.2.8 Block Control Register 4(BLKCON4)

Address: 0F02CH Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6    | 5    | 4     | 3   | 2   | 1    | 0    |
|---------------|-----|------|------|-------|-----|-----|------|------|
| BLKCON4       | _   | DLCD | DBLD | DXTSP | _   | _   | DRAD | DSAD |
| R/W           | R/W | R/W  | R/W  | R/W   | R/W | R/W | R/W  | R/W  |
| Initial value | 0   | 0    | 0    | 0     | 0   | 0   | 0    | 0    |

BLKCON4 is a special function register (SFR) to make even more reducing current consumption by turning unused peripherals off.

## [Description of Bits]

## • **DLCD** (bit 6)

The DLCD bit is used to control LCD driver operation. When the DLCD bit is set to "1", the circuits related to LCD driver are reset and turned off.

| DLCD | Description                                 |  |  |  |
|------|---------------------------------------------|--|--|--|
| 0    | Enable operating LCD driver (initial value) |  |  |  |
| 1    | Disable operating LCD driver                |  |  |  |

#### • **DBLD** (bit 5)

The DBLD bit is used to control BLD (Battery Level Detector) operation. When the DBLD bit is set to "1", the circuits related to BLD are reset and turned off.

| DBLD | Description                          |  |  |  |  |
|------|--------------------------------------|--|--|--|--|
| 0    | Enable operating BLD (initial value) |  |  |  |  |
| 1    | Disable operating BLD driver         |  |  |  |  |

#### • **DXTSP** (bit 4)

ML610Q411/Q412: The DXTSP bit is used to control 32kHz oscillation stop detect operation. Only during HALT mode, When the DXTSP bit is set to "1", the circuits related to 32kHz oscillation stop detect are reset and turned off. When the operating mode is not in HALT, the 32kHz oscillation stop detect is always working regardless the condition of this bit.

ML610Q415: The 32kHz oscillation stop detect circuit is always disable regardless the condition of this bit.

| DXTSP | Description                                                    |
|-------|----------------------------------------------------------------|
| 0     | Enable operating 32kHz oscillation stop detect (initial value) |
| 1     | Disable operating 32kHz oscillation stop detect in HALT mode*  |

<sup>\*</sup> ML610Q411PA has a different specification of that the circuits related to 32kHz oscillation stop detect are reset and turned off (disabled) when the DXTSP bit is set to "1" regardless the CPU in HALT mode or not.

#### • **DRAD** (bit 1)

The DRAD bit is used to control RC type A/D converter operation. When the DRAD bit is set to "1", the circuits related to RC type A/D converter are reset and turned off.

| DRAD | Description                                            |
|------|--------------------------------------------------------|
| 0    | Enable operating RC type A/D converter (initial value) |
| 1    | Disable operating RC type A/D converter                |

#### • **DSAD** (bit 0)

The DSAD bit is used to control SA type A/D converter operation. When the DSAD bit is set to "1", the circuits related to SA type A/D converter are reset and turned off.

| DSAD | Description                                            |
|------|--------------------------------------------------------|
| 0    | Enable operating SA type A/D converter (initial value) |
| 1    | Disable operating SA type A/D converter                |

#### Note:

When certain bits of block control registers are set to "1", corresponding peripherals are reset (all registers are reset) and operating clocks for the peripherals stop. Writing to every SFR (special function register) in the corresponding peripherals is not valid while the bits of block control registers are set to "1" and returns the initial value for read. Ensure the bits are reset to "0" before using the peripherals to enable the operation.

See Chapter 26, "LCD Driver" for detail about operation of LCD driver.

See Chapter 27, "Battery Level Detector" for detail about operation of BLD.

See Chapter 3, "Reset Function" for detail about operation of 32kHz oscillation stop detector.

See Chapter 24, "RC Oscillation Type A/D Converter" for detail about operation of RC oscillation type A/D converter.

See Chapter 25, "Successive Approximation" for detail about operation of SA type A/D converter.

# 4.3 Description of Operation

#### 4.3.1 Program Run Mode

The program run mode is the state where the CPU executes instructions sequentially.

At power-on reset, RESET\_N pin reset, low-speed oscillation stop detect reset, or WDT overflow reset, the CPU executes instructions from the addresses that are set in addresses 0002H and 0003H of program memory (ROM) after the system reset mode is released.

At reset by the BRK instruction, the CPU executes instructions from the addresses that are set in the addresses 0004H and 0005H of the program memory after the system reset mode is released. However, when the value of the interrupt level bit (ELEVEL) of the program status word (PSW) is 02H or higher at execution of the BRK instruction (after the occurrence of the WDT interrupt or NMI interrupt), the CPU executes instructions from the addresses that are set in the addresses 0002H and 0003H.

For details of the BRK instruction and PSW, see the "nX-U8/100 Core Instruction Manual" and for the reset function, see Chapter 3, "Reset Function".

#### 4.3.2 HALT Mode

The HALT mode is the state where the CPU interrupts execution of instructions and only the peripheral circuits are running.

When the HLT bit of the standby control register (SBYCON) is set to "1", the HALT mode is set.

When a NMI interrupt request, a WDT interrupt request, or an interrupt request enabled by an interrupt enable register (IE1–IE7) is issued, the HLT bit is set to "0" on the falling edge of the next system clock (SYSCLK) and the HALT mode is returned to the program run mode released.

Figure 4-2 shows the operation waveforms in HALT mode.



Figure 4-2 Operation Waveforms in HALT Mode

#### Note:

Since up to two instructions are executed during the period between HALT mode release and a transition to interrupt processing, place two NOP instructions next to the instruction that sets the HLT bit to "1".

#### 4.3.3 STOP Mode

The STOP mode is the state where low-speed oscillation and high-speed oscillation stop and the CPU and peripheral circuits stop the operation.

When the stop code acceptor is enabled by writing "5nH"(n: an arbitrary value) and "0AnH"(n: an arbitrary value) to the stop code acceptor (STPACP) sequentially and the STP bit of the standby control register (SBYCON) is set to "1", the STOP mode is entered. When the STOP mode is set, the stop code acceptor is disabled.

When a NMI interrupt request or an interrupt-enabled (the interrupt enable flag is "1") P00 to P003 interrupt request is issued, the STP bit is set to "0", the STOP mode is released, and the mode is returned to the program run mode.

#### 4.3.3.1 STOP Mode When CPU Operates with Low-Speed Clock

When the stop code acceptor is in the enabled state and the STP bit of SBYCON is set to "1", the STOP mode is entered, stopping low-speed oscillation and high-speed oscillation.

When the NMI interrupt request or the interrupt-enabled (the interrupt enable flag is "1") P00 to P03 interrupt request is issued, the STP bit is set to "0" and low-speed oscillation restarts. If the high-speed clock was oscillating before the STOP mode is entered, the high-speed oscillation restarts. When the high-speed clock was not oscillating before the STOP mode is entered, high-speed oscillation does not start.

When an interrupt request occurs, the STOP mode is released after the elapse of the low-speed oscillation start time (TXTL) and the low-speed clock (LSCLK) oscillation settling time (8192-pulse count), the mode is returned to the program mode, and the low-speed clock (LSCLK) restarts supply to the peripheral circuits. If the high-speed clock already started oscillation at this time, the high-speed clocks (OSCLK and HSCLK) also restart supply to the peripheral circuits.

For the low-speed oscillation start time (TXTL), see the "Electrical Characteristics" Section in Appendix C. Figure 4-3 shows the operation waveforms in STOP mode when CPU operates with the low-speed clock.



Figure 4-3 Operation Waveforms in STOP Mode When CPU Operates with Low-Speed Clock

# 4.3.3.2 STOP Mode When CPU Operates with High-Speed Clock

When the CPU is operating with a high-speed clock and the STP bit of SBYCON is set to "1" with the stop code acceptor enabled, the STOP mode is entered and high-speed oscillation and low-speed oscillation stop.

When the NMI interrupt request or the interrupt-enabled (the interrupt enable flag is "1") P00 to P03 interrupt request is issued, the STP bit is set to "0" and the low-speed and high-speed oscillation restart.

When an interrupt request is issued, the STOP mode is released after the elapse of the high-speed oscillation start time ( $T_{RC}$ ) and the high-speed clock (OSCLK) oscillation stabilization time (8192-pulse count), the mode is returned to the program run mode, and the high-speed clocks (OSCLK and HSCLK) restart supply to the peripheral circuits.

The low-speed clock (LSCLK) restarts supply to the peripheral circuits after the elapse of the low-speed oscillation start time ( $T_{XTL}$ ) and low-speed clock (LSCLK) oscillation settling time (8192 count).

For the high-speed oscillation start time  $(T_{RC})$  and low-speed oscillation start time  $(T_{XTL})$ , see the "Electrical Characteristics" Section in Appendix C.

Figure 4-4 shows the operation waveforms in STOP mode when CPU operates with the high-speed clock.



Figure 4-4 Operation Waveforms in STOP Mode When CPU Operates with High-Speed Clock

#### Note:

The STOP mode is entered two cycles after the instruction that sets the STP bit to "1" and up to two instructions are executed during the period between STOP mode release and a transition to interrupt processing. Therefore, place two NOP instructions next to the instruction that set the STP bit to "1".

# 4.3.3.3 Note on Return Operation from STOP/HALT Mode

The operation of returning from the STOP mode and HALT mode varies according to the interrupt level (ELEVEL) of the program status word (PSW), master interrupt enable flag (MIE), the contents of the interrupt enable register (IE0 to IE3), and whether the interrupt is a non-maskable interrupt or a maskable interrupt.

For details of PSW and the IE and IRQ registers, see "nX-U8/100 Core Instruction Manual" and Chapter 5, "Interrupt", respectively.

Table 4-1 and Table 4-2 show the return operations from STOP/HALT mode.

Table 4-1 Return Operation from STOP/HALT Mode (Non-Maskable Interrupt)

| ELEVEL  | MIE | IEn.m | IRQn.m | Return operation from STOP/HALT mode                                                                                                                                                                                        |
|---------|-----|-------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *       | *   | _     | 0      | Not returned from STOP/HALT mode.                                                                                                                                                                                           |
| 3       | *   | -     | 1      | After the mode is returned from STOP/HALT mode, the program operation restarts from the instruction following the instruction that sets the STP/HLT bit to "1". The program operation does not go to the interrupt routine. |
| 0, 1, 2 | *   | _     | 1      | After the mode is returned from the STOP/HALT mode, program operation restarts from the instruction following the instruction that sets the STP/HLT bit to "1", then goes to the interrupt routine.                         |

Table 4-2 Return Operation from STOP/HALT Mode (Maskable Interrupt)

| ELEVEL | MIE | IEn.m | IRQn.m | Return operation from STOP/HALT mode                                                                                                                                                                |
|--------|-----|-------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *      | *   | *     | 0      | Not well-wood from CTOD/LIALT woods                                                                                                                                                                 |
| *      | *   | 0     | 1      | Not returned from STOP/HALT mode.                                                                                                                                                                   |
| *      | 0   | 1     | 1      | After the mode is returned from STOP/HALT mode, the program                                                                                                                                         |
| 2,3    | 1   | 1     | 1      | operation restarts from the instruction following the instruction that sets the STP/HLT bit to "1". The program operation does not go to the interrupt routine.                                     |
| 0, 1   | 1   | 1     | 1      | After the mode is returned from the STOP/HALT mode, program operation restarts from the instruction following the instruction that sets the STP/HLT bit to "1", then goes to the interrupt routine. |

## Notes:

- If the ELEVEL bit is 0H, it indicates that the CPU is performing neither nonmaskable interrupt processing nor maskable interrupt processing nor software interrupt processing.
- If the ELEVEL bit is 1H, it indicates that the CPU is performing maskable interrupt processing or software interrupt processing. (ELEVEL is set during interrupt transition cycle.)
- If the ELEVEL bit is 2H, it indicates that the CPU is performing non-maskable interrupt processing. (ELEVEL is set during interrupt transition cycle.)
- If the ELEVEL bit is 3H, it indicates that the CPU is performing interrupt processing specific to the emulator. This setting is not allowed in normal applications.

#### 4.3.4 Block Control Function

This LSI has a block control function, which resets and completely turns operating circuits of unused peripherals off to make even more reducing current consumption.

When certain bits of block control registers are set to "1", corresponding peripherals are reset (all registers are reset) and operating clocks for the peripherals stop. Writing to every SFR (special function register) in the corresponding peripherals is not valid while the bits of block control registers are set to "1" and returns the initial value for read. Ensure the bits are reset to "0" before using the peripherals to enable the operation.

BLKCON0 register controls(disables/enables) operation of Timer 0, Timer 1, Timer 2 and Timer 3.

BLKCON1 register controls(disables/enables) operation of Capture, 1kHz Timer and PWM.

BLKCON2 register controls(disables/enables) operation of I2C, UART and SSIO.

BLKCON3 register controls(disables/enables) operation of Melody/Buzzer.

BLKCON4 register controls(disables/enables) operation of LCD driver, Battery Level Detector, 32kHz oscillation stop detector, RC type A/D converter and SAR type A/D converter.

#### Note:

DXTSP bit (bit 4) of BLKCON4 register disables the operation of 32kHz oscillation stop detector in HALT mode only. See the each chapter for detail about the operation of each peripheral and relevant notes.

\* ML610Q411PA has a different specification of that the circuits related to 32kHz oscillation stop detect are reset and turned off (disabled) when the DXTSP bit is set to "1" regardless the CPU in HALT mode or not.

| Chapter . | 5 |
|-----------|---|
|-----------|---|

**Interrupts (INTs)** 

#### 5. Interrupts (INTs)

#### 5.1 Overview

This LSI has 25 interrupt sources (External interrupts: 5 sources, Internal interrupts: 20 sources) and a software interrupt (SWI).

For details of each interrupt, see the following chapters:

Chapter 7, "Time Base Counter"

Chapter 9, "1 kHz Timer"

Chapter 10, "Timer"

Chapter 11, "PWM"

Chapter 12, "Watchdog Timer"

Chapter 13, "Synchronous Serial Port"

Chapter 14, "UART"

Chapter 15, "I<sup>2</sup>C Bus Interface"

Chapter 16, "NMI" Chapter 17, "Port0"

Chapter 24, "RC Oscillation Type A/D Converter"

Chapter 25, "Successive Approximation Type A/D Converter"

#### 5.1.1 **Features**

- 2 non-maskable interrupt sources (Internal source: 1, External source: 1)
- 19 maskable interrupt sources (Internal sources: 15, External sources: 4)
- Software interrupt (SWI): 64 sources max.
- External interrupts allow edge selection and sampling selection.

# 5.2 Description of Registers

# 5.2.1 List of Registers

| Address | Name                         | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|------------------------------|---------------|---------------|-----|------|---------------|
| 0F011H  | Interrupt enable register 1  | IE1           | _             | R/W | 8    | 00H           |
| 0F012H  | Interrupt enable register 2  | IE2           | _             | R/W | 8    | 00H           |
| 0F013H  | Interrupt enable register 3  | IE3           | _             | R/W | 8    | 00H           |
| 0F014H  | Interrupt enable register 4  | IE4           | _             | R/W | 8    | 00H           |
| 0F015H  | Interrupt enable register 5  | IE5           | _             | R/W | 8    | 00H           |
| 0F016H  | Interrupt enable register 6  | IE6           | _             | R/W | 8    | 00H           |
| 0F017H  | Interrupt enable register 7  | IE7           | _             | R/W | 8    | 00H           |
| 0F018H  | Interrupt request register 0 | IRQ0          | _             | R/W | 8    | 00H           |
| 0F019H  | Interrupt request register 1 | IRQ1          | _             | R/W | 8    | 00H           |
| 0F01AH  | Interrupt request register 2 | IRQ2          | _             | R/W | 8    | 00H           |
| 0F01BH  | Interrupt request register 3 | IRQ3          | _             | R/W | 8    | 00H           |
| 0F01CH  | Interrupt request register 4 | IRQ4          | _             | R/W | 8    | 00H           |
| 0F01DH  | Interrupt request register 5 | IRQ5          | _             | R/W | 8    | 00H           |
| 0F01EH  | Interrupt request register 6 | IRQ6          | _             | R/W | 8    | 00H           |
| 0F01FH  | Interrupt request register 7 | IRQ7          | _             | R/W | 8    | 00H           |

# 5.2.2 Interrupt Enable Register 1 (IE1)

Address: 0F011H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0    | _ |
|---------------|-----|-----|-----|-----|------|------|------|------|---|
| IE1           | _   | _   | _   | _   | EP03 | EP02 | EP01 | EP00 |   |
| R/W           | R/W | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W  |   |
| Initial value | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    |   |

IE1 is a special function register (SFR) to control enable/disable for each interrupt request.

When an interrupt is accepted, the master interrupt enable flag (MIE) is set to "0", but the corresponding flag of IE1 is not reset.

# [Description of Bits]

# • **EP00** (bit 0)

EP00 is the enable flag for the input port P00 pin interrupt (P00INT).

| EP00 | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# • **EP01** (bit 1)

EP01 is the enable flag for the input port P01 pin interrupt (P01INT).

| EP01 | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# • **EP02** (bit 2)

EP02 is the enable flag for the input port P02 pin interrupt (P02INT).

| EP02 | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# • **EP03** (bit 3)

EP03 is the enable flag for the input port P03 pin interrupt (P03INT).

| EP03 | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# 5.2.3 Interrupt Enable Register 2 (IE2)

Address: 0F012H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6   | 5   | 4   | 3   | 2    | 1   | 0     |   |
|---------------|-------|-----|-----|-----|-----|------|-----|-------|---|
| IE2           | El2C0 | _   | _   | _   | _   | ESAD | _   | ESIO0 |   |
| R/W           | R/W   | R/W | R/W | R/W | R/W | R/W  | R/W | R/W   | • |
| Initial value | 0     | 0   | 0   | 0   | 0   | 0    | 0   | 0     |   |

IE2 is a special function register (SFR) to control enable/disable for each interrupt request.

When an interrupt is accepted, the master interrupt enable flag (MIE) is set to "0", but the corresponding flag of IE2 is not reset.

# [Description of Bits]

# • **ESIO0** (bit 0)

ESIO0 is the enable flag for the synchronous serial port 0 interrupt (SIO0INT).

| ESIO0 | Description              |
|-------|--------------------------|
| 0     | Disabled (initial value) |
| 1     | Enabled                  |

#### • **ESAD** (bit 2)

ESAD is the enable flag for the successive approximation type A/D converter interrupt (SADINT).

|   | ESAD | Description              |
|---|------|--------------------------|
| Γ | 0    | Disabled (initial value) |
| ſ | 1    | Enabled                  |

# • **EI2C0** (bit 7)

EI2C0 is the enable flag for the I2C bus 0 interrupt (I2C0INT).

| El2C0 | Description              |
|-------|--------------------------|
| 0     | Disabled (initial value) |
| 1     | Enabled                  |

# 5.2.4 Interrupt Enable Register 3 (IE3)

Address: 0F013H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1    | 0    |
|---------------|-----|-----|-----|-----|-----|-----|------|------|
| IE3           | _   | _   | _   | _   | _   | _   | ETM1 | ETM0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W  | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    |

IE3 is a special function register (SFR) to control enable/disable for each interrupt request.

When an interrupt is accepted, the master interrupt enable flag (MIE) is set to "0", but the corresponding flag of IE3 is not reset.

# [Description of Bits]

# • **ETM0** (bit 0)

ETM0 is the enable flag for the timer 0 interrupt (TM0INT).

| ETM0 | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# • **ETM1** (bit 1)

ETM1 is the enable flag for the timer 1 interrupt (TM1INT).

| ETM1 | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# 5.2.5 Interrupt Enable Register 4 (IE4)

Address: 0F014H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5    | 4   | 3   | 2   | 1   | 0    | _ |
|---------------|-----|-----|------|-----|-----|-----|-----|------|---|
| IE4           | _   | _   | ERAD | _   | _   | _   | _   | EUA0 |   |
| R/W           | R/W | R/W | R/W  | R/W | R/W | R/W | R/W | R/W  |   |
| Initial value | 0   | 0   | 0    | 0   | 0   | 0   | 0   | 0    |   |

IE4 is a special function register (SFR) to control enable/disable for each interrupt request.

When an interrupt is accepted, the master interrupt enable flag (MIE) is set to "0", but the corresponding flag of IE4 is not reset.

# [Description of Bits]

#### • **EUA0** (bit 0)

EUA0 is the enable flag for the UART0 interrupt (UA0INT).

| EUA0 | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# • **ERAD** (bit 5)

ERAD is the enable flag for the RC oscillation type A/D converter interrupt (RADINT).

| ERAD | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# 5.2.6 Interrupt Enable Register 5 (IE5)

Address: 0F015H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5    | 4    | 3   | 2   | 1   | 0   |   |
|---------------|-----|-----|------|------|-----|-----|-----|-----|---|
| IE5           | _   | _   | ETM3 | ETM2 | _   | _   | _   | _   |   |
| R/W           | R/W | R/W | R/W  | R/W  | R/W | R/W | R/W | R/W | _ |
| Initial value | 0   | 0   | 0    | 0    | 0   | 0   | 0   | 0   |   |

IE5 is a special function register (SFR) to control enable/disable for each interrupt request.

When an interrupt is accepted, the master interrupt enable flag (MIE) is set to "0", but the corresponding flag of IE5 is not reset.

# [Description of Bits]

#### • ETM2 (bit 4)

ETM2 the enable flag for the timer 2 interrupt (TM2INT).

| ETM2 | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# • **ETM3** (bit 5)

ETM3 the enable flag for the timer 3 interrupt (TM3INT)

| ETM3 | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# 5.2.7 Interrupt Enable Register 6 (IE6)

Address: 0F016H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7    | 6   | 5     | 4    | 3   | 2   | 1   | 0    |
|---------------|------|-----|-------|------|-----|-----|-----|------|
| IE6           | E32H | _   | E128H | ET1K | _   | _   | _   | EPW0 |
| R/W           | R/W  | R/W | R/W   | R/W  | R/W | R/W | R/W | R/W  |
| Initial value | 0    | 0   | 0     | 0    | 0   | 0   | 0   | 0    |

IE6 is a special function register (SFR) to control enable/disable for each interrupt request.

When an interrupt is accepted, the master interrupt enable flag (MIE) is set to "0", but the corresponding flag of IE6 is not reset.

# [Description of Bits]

#### • **EPW0** (bit 0)

EPW0 is the enable flag for the PWM0 interrupt (PW0INT)

| EPW0 | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# • ET1K (bit 4)

ET1K is the enable flag for the 1 kHz timer interrupt (T1KINT).

| ET1K | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# • **E128H** (bit 5)

E128H is the enable flag for the time base counter 128 Hz interrupt (T128HINT).

| E128H | Description              |
|-------|--------------------------|
| 0     | Disabled (initial value) |
| 1     | Enabled                  |

#### • **E32H** (bit 7)

E32H is the enable flag for the time base counter 32 Hz interrupt (T32HINT).

| E32H | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

# 5.2.8 Interrupt Enable Register 7 (IE7)

Address: 0F017H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0    |
|---------------|-----|-----|-----|-----|-----|-----|-----|------|
| IE7           | _   | _   | _   | _   | E2H | _   | _   | E16H |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    |

IE7 is a special function register (SFR) to control enable/disable for each interrupt request.

When an interrupt is accepted, the master interrupt enable flag (MIE) is set to "0", but the corresponding flag of IE7 is not reset.

# [Description of Bits]

# • **E16H** (bit 0)

E16H is the enable flag for the time base counter 16 Hz interrupt (T16HINT).

| E16H | Description              |
|------|--------------------------|
| 0    | Disabled (initial value) |
| 1    | Enabled                  |

#### • **E2H** (bit 3)

E2H is the enable flag for the time base counter 2 Hz interrupt (T2HINT).

| E2H | Description              |
|-----|--------------------------|
| 0   | Disabled (initial value) |
| 1   | Enabled                  |

# 5.2.9 Interrupt Request Register 0 (IRQ0)

Address: 0F018H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1    | 0    |
|---------------|-----|-----|-----|-----|-----|-----|------|------|
| IRQ0          | _   | _   | _   | _   | _   | _   | QNMI | QWDT |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W  | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    |

IRQ0 is a special function register (SFR) to request an interrupt for each interrupt source.

The watchdog timer interrupt (WDTINT) and the NMI interrupt (NMINT) are non-maskable interrupts that do not depend on MIE. In this case, an interrupt is requested to the CPU regardless of the value of the Mask Interrupt Enable flag (MIE).

Each IRQ0 request flag is set to "1" regardless of the MIE value when an interrupt is generated. By setting the IRQ0 request flag to "1" by software, an interrupt can be generated.

The corresponding flag of IRQ0 is set to "0" by hardware when the interrupt request is accepted by the CPU.

#### [Description of Bits]

#### • **QWDT** (bit 0)

QWDT is the request flag for the watchdog timer interrupt (WDTINT).

| QWDT | Description                |  |  |  |  |
|------|----------------------------|--|--|--|--|
| 0    | No request (initial value) |  |  |  |  |
| 1    | Request                    |  |  |  |  |

# • **QNMI** (bit 1)

QNMI is the request flag for the NMI interrupt (NMINT).

| QNMI | Description                |
|------|----------------------------|
| 0    | No request (initial value) |
| 1    | Request                    |

#### Note:

When an interrupt is generated by the write instruction to the interrupt request register (IRQ0), the interrupt shift cycle starts after the next 1 instruction is executed.

# 5.2.10 Interrupt Request Register 1 (IRQ1)

Address: 0F019H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0    |  |
|---------------|-----|-----|-----|-----|------|------|------|------|--|
| IRQ1          | _   | _   | _   | _   | QP03 | QP02 | QP01 | QP00 |  |
| R/W           | R/W | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W  |  |
| Initial value | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    |  |

IRQ1 is a special function register (SFR) to request an interrupt for each interrupt source.

Each IRQ1 request flag is set to "1" regardless of the IE1 and MIE values when an interrupt is generated. In this case, an interrupt is requested to the CPU when the related flag of the interrupt enable register (IE1) is set to "1" and the master interrupt enable flag (MIE) is set to "1".

By setting the IRQ1 request flag to "1" by software, an interrupt can be generated.

The corresponding flag of IRQ1 is set to "0" by hardware when the interrupt request is accepted by the CPU.

# [Description of Bits]

#### • **QP00** (bit 0)

QP00 is the request flag for the input port P00 pin interrupt (P00INT).

| QP00 | Description                |  |  |  |  |
|------|----------------------------|--|--|--|--|
| 0    | No request (initial value) |  |  |  |  |
| 1    | Request                    |  |  |  |  |

#### • **QP01** (bit 1)

QP01 is the request flag for the input port P01 pin interrupt (P01INT).

|   | QP01 | Description                |  |  |  |  |
|---|------|----------------------------|--|--|--|--|
| ĺ | 0    | No request (initial value) |  |  |  |  |
| Ī | 1    | Request                    |  |  |  |  |

#### • **OP02** (bit 2)

QP02 is the request flag for the input port P02 pin interrupt (P02INT).

|      | ·                          |
|------|----------------------------|
| QP02 | Description                |
| 0    | No request (initial value) |
| 1    | Request                    |

#### • **QP03** (bit 3)

QP03 is the request flag for the input port P03 pin interrupt (P03INT).

| QP03 | Description                |  |  |  |  |
|------|----------------------------|--|--|--|--|
| 0    | No request (initial value) |  |  |  |  |
| 1    | Request                    |  |  |  |  |

#### Note:

When an interrupt is generated by the write instruction to the interrupt request register (IRQ1) or to the interrupt enable register (IE1), the interrupt shift cycle starts after the next 1 instruction is executed.

# 5.2.11 Interrupt Request Register 2 (IRQ2)

Address: 0F01AH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6   | 5   | 4   | 3   | 2    | 1   | 0     |
|---------------|-------|-----|-----|-----|-----|------|-----|-------|
| IRQ2          | QI2C0 | _   | _   | _   | _   | QSAD | _   | QSIO0 |
| R/W           | R/W   | R/W | R/W | R/W | R/W | R/W  | R/W | R/W   |
| Initial value | 0     | 0   | 0   | 0   | 0   | 0    | 0   | 0     |

IRQ2 is a special function register (SFR) to request an interrupt for each interrupt source.

Each IRQ2 request flag is set to "1" regardless of the IE2 and MIE values when an interrupt is generated. In this case, an interrupt is requested to the CPU when the related flag of the interrupt enable register (IE2) is set to "1" and the master interrupt enable flag (MIE) is set to "1".

By setting the IRQ2 request flag to "1" by software, an interrupt can be generated.

The corresponding flag of IRQ2 is set to "0" by hardware when the interrupt request is accepted by the CPU.

#### [Description of Bits]

#### • **QSIO0** (bit 0)

QSIO0 is the request flag for the synchronous serial port 0 interrupt (SIO0INT).

| QSIO0 | Description                |
|-------|----------------------------|
| 0     | No request (initial value) |
| 1     | Request                    |

#### • **QSAD** (bit 2)

QSAD is the request flag for the successive approximation type A/D converter interrupt (SADINT)

| QSAE | Description                |
|------|----------------------------|
| 0    | No request (initial value) |
| 1    | Request                    |

#### • **QI2C0** (bit 7)

QI2C0 is the request flag for the I2C bus 0 interrupt (I2C0INT).

| QI2C | Description                |
|------|----------------------------|
| 0    | No request (initial value) |
| 1    | Request                    |

#### Note:

When an interrupt is generated by the write instruction to the interrupt request register (IRQ2) or to the interrupt enable register (IE2), the interrupt shift cycle starts after the next 1 instruction is executed.

# 5.2.12 Interrupt Request Register 3 (IRQ3)

Address: 0F01BH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1    | 0    |
|---------------|-----|-----|-----|-----|-----|-----|------|------|
| IRQ3          | _   | _   | _   | _   | _   | _   | QTM1 | QTM0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W  | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    |

IRQ3 is a special function register (SFR) to request an interrupt for each interrupt source.

Each IRQ3 request flag is set to "1" regardless of the IE3 and MIE values when an interrupt is generated. In this case, an interrupt is requested to the CPU when the related flag of the interrupt enable register (IE3) is set to "1" and the master interrupt enable flag (MIE) is set to "1".

By setting the IRQ3 request flag to "1" by software, an interrupt can be generated.

The corresponding flag of IRQ3 is set to "0" by hardware when the interrupt request is accepted by the CPU.

#### [Description of Bits]

#### • **QTM0** (bit 0)

QTM0 is the request flag for the timer 0 interrupt (TM0INT).

| QTM0 | Description                |
|------|----------------------------|
| 0    | No request (initial value) |
| 1    | Request                    |

#### • **QTM1** (bit 1)

QTM1 is the request flag for the timer 1 interrupt (TM1INT).

| QTM1 | Description                |  |  |  |  |  |  |
|------|----------------------------|--|--|--|--|--|--|
| 0    | No request (initial value) |  |  |  |  |  |  |
| 1    | Request                    |  |  |  |  |  |  |

#### Note:

When an interrupt is generated by the write instruction to the interrupt request register (IRQ3) or to the interrupt enable register (IE3), the interrupt shift cycle starts after the next 1 instruction is executed.

# 5.2.13 Interrupt Request Register 4 (IRQ4)

Address: 0F01CH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5    | 4   | 3   | 2   | 1   | 0    | _ |
|---------------|-----|-----|------|-----|-----|-----|-----|------|---|
| IRQ4          | _   | _   | QRAD | _   | _   | _   | _   | QUA0 |   |
| R/W           | R/W | R/W | R/W  | R/W | R/W | R/W | R/W | R/W  |   |
| Initial value | 0   | 0   | 0    | 0   | 0   | 0   | 0   | 0    |   |

IRQ4 is a special function register (SFR) to request an interrupt for each interrupt source.

Each IRQ4 request flag is set to "1" regardless of the IE4 and MIE values when an interrupt is generated. In this case, an interrupt is requested to the CPU when the related flag of the interrupt enable register (IE4) is set to "1" and the master interrupt enable flag (MIE) is set to "1".

By setting the IRQ4 request flag to "1" by software, an interrupt can be generated.

The corresponding flag of IRQ4 is set to "0" by hardware when the interrupt request is accepted by the CPU.

#### [Description of Bits]

#### • **QUA0** (bit 0)

QUA0 is the request flag for the UART0 interrupt (UA0INT).

| QUA0 | Description                |
|------|----------------------------|
| 0    | No request (initial value) |
| 1    | Request                    |

#### • **QRAD** (bit 5)

QRAD is the request flag for the RC oscillation type A/D converter interrupt (RADINT).

| QRAD | Description                |
|------|----------------------------|
| 0    | No request (initial value) |
| 1    | Request                    |

#### Note:

When an interrupt is generated by the write instruction to the interrupt request register (IRQ4) or to the interrupt enable register (IE4), the interrupt shift cycle starts after the next 1 instruction is executed.

#### 5.2.14 Interrupt Request Register 5 (IRQ5)

Address: 0F01DH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6    | 5    | 4   | 3   | 2   | 1   | 0   |
|---------------|-----|------|------|-----|-----|-----|-----|-----|
| IRQ5          | _   | QTM3 | QTM2 | _   | _   | _   | _   | _   |
| R/W           | R/W | R/W  | R/W  | R/W | R/W | R/W | R/W | R/W |
| Initial value | 0   | 0    | 0    | 0   | 0   | 0   | 0   | 0   |

IRQ5 is a special function register (SFR) to request an interrupt for each interrupt source.

Each IRQ5 request flag is set to "1" regardless of the IE5 and MIE values when an interrupt is generated. In this case, an interrupt is requested to the CPU when the related flag of the interrupt enable register (IE5) is set to "1" and the master interrupt enable flag (MIE) is set to "1".

By setting the IRQ5 request flag to "1" by software, an interrupt can be generated.

The corresponding flag of IRQ5 is set to "0" by hardware when the interrupt request is accepted by the CPU.

#### [Description of Bits]

#### • **QTM2** (bit 5)

QTM2 is the request flag for the timer 2 interrupt (TM2INT).

| QTM2 | Description                |
|------|----------------------------|
| 0    | No request (initial value) |
| 1    | Request                    |

#### • QTM3 (bit 6)

QTM3 is the request flag for the timer 3 interrupt (TM3INT).

|           | QTM3 | Description               |  |  |
|-----------|------|---------------------------|--|--|
|           | 0    | o request (initial value) |  |  |
| 1 Request |      | Request                   |  |  |

#### Note:

When an interrupt is generated by the write instruction to the interrupt request register (IRQ5) or to the interrupt enable register (IE5), the interrupt shift cycle starts after the next 1 instruction is executed.

#### 5.2.15 Interrupt Request Register 6 (IRQ6)

Address: 0F01EH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7    | 6   | 5     | 4    | 3   | 2   | 1   | 0    | _ |
|---------------|------|-----|-------|------|-----|-----|-----|------|---|
| IRQ6          | Q32H | _   | Q128H | QT1K | _   | _   | _   | QPW0 |   |
| R/W           | R/W  | R/W | R/W   | R/W  | R/W | R/W | R/W | R/W  |   |
| Initial value | 0    | 0   | 0     | 0    | 0   | 0   | 0   | 0    |   |

IRQ6 is a special function register (SFR) to request an interrupt for each interrupt source.

Each IRQ6 request flag is set to "1" regardless of the IE6 and MIE values when an interrupt is generated. In this case, an interrupt is requested to the CPU when the related flag of the interrupt enable register (IE6) is set to "1" and the master interrupt enable flag (MIE) is set to "1".

By setting the IRQ6 request flag to "1" by software, an interrupt can be generated.

The corresponding flag of IRQ6 is set to "0" by hardware when the interrupt request is accepted by the CPU.

#### [Description of Bits]

#### • **QPW0** (bit 0)

QPW0 is the request flag for the PWM0 interrupt (PW0INT).

| QPW0 | Description               |  |  |  |
|------|---------------------------|--|--|--|
| 0    | o request (initial value) |  |  |  |
| 1    | Request                   |  |  |  |

#### • QT1K (bit 4)

QT1K is the request flag for the 1 kHz timer interrupt (T1KINT).

| QT1K | Description               |  |  |
|------|---------------------------|--|--|
| 0    | o request (initial value) |  |  |
| 1    | Request                   |  |  |

#### • **Q128H** (bit 5)

Q128H is the request flag for the time base counter 128 Hz interrupt (T128HINT).

|           | Q128H | Description                |  |  |  |
|-----------|-------|----------------------------|--|--|--|
|           | 0     | No request (initial value) |  |  |  |
| 1 Request |       | Request                    |  |  |  |

#### • Q32H (bit 7)

Q32H is the request flag for the time base counter 32 Hz interrupt (T32HINT).

| Q32H Description |   | Description                |  |  |
|------------------|---|----------------------------|--|--|
|                  | 0 | No request (initial value) |  |  |
| Γ                | 1 | Request                    |  |  |

#### Note:

When an interrupt is generated by the write instruction to the interrupt request register (IRQ6) or to the interrupt enable register (IE6), the interrupt shift cycle starts after the next 1 instruction is executed.

# 5.2.16 Interrupt Request Register 7 (IRQ7)

Address: 0F01FH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0    |
|---------------|-----|-----|-----|-----|-----|-----|-----|------|
| IRQ7          | _   | _   | _   | _   | Q2H | _   | _   | Q16H |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    |

IRQ7 is a special function register (SFR) to request an interrupt for each interrupt source.

Each IRQ7 request flag is set to "1" regardless of the IE7 and MIE values when an interrupt is generated. In this case, an interrupt is requested to the CPU when the related flag of the interrupt enable register (IE7) is set to "1" and the master interrupt enable flag (MIE) is set to "1".

By setting the IRQ7 request flag to "1" by software, an interrupt can be generated.

The corresponding flag of IRQ7 is set to "0" by hardware when the interrupt request is accepted by the CPU.

#### [Description of Bits]

#### • **Q16H** (bit 0)

Q16H is the request flag for the time base counter 8 Hz interrupt (T8HINT).

| Q16H | Description               |  |  |
|------|---------------------------|--|--|
| 0    | o request (initial value) |  |  |
| 1    | Request                   |  |  |

#### • **Q2H** (bit 3)

Q2H is the request flag for the time base counter 2 Hz interrupt (T2HINT).

| Q2H Description |                           |  |  |
|-----------------|---------------------------|--|--|
| 0               | o request (initial value) |  |  |
| 1               | Request                   |  |  |

#### Note:

When an interrupt is generated by the instruction to write to the interrupt request register (IRQ7) or to the interrupt enable register (IE7), the the interrupt shift cycle starts after the next 1 instruction is executed.

# 5.3 Description of Operation

With the exception of the watchdog timer interrupt (WDTINT) and the NMI interrupt (NMINT), interrupt enable/disable for 19 sources is controlled by the master interrupt enable flag (MIE) and the individual interrupt enable registers (IE1 to 7). WDTINT and NMIINT are non-maskable interrupts.

When the interrupt conditions are satisfied, the CPU calls a branching destination address from the vector table determined for each interrupt source and the interrupt shift cycle starts to branch to the interrupt processing routine. Table 5-1 lists the interrupt sources.

**Table 5-1 Interrupt Sources** 

| Priority | Interrupt source                                      | Symbol   | Vector table address |
|----------|-------------------------------------------------------|----------|----------------------|
| 1        | Watchdog timer interrupt                              | WDTINT   | 0008H                |
| 2        | NMI interrupt                                         | NMINT    | 000AH                |
| 3        | P00 interrupt                                         | P00INT   | 0010H                |
| 4        | P01 interrupt                                         | P01INT   | 0012H                |
| 5        | P02 interrupt                                         | P02INT   | 0014H                |
| 6        | P03 interrupt                                         | P03INT   | 0016H                |
| 7        | Synchronous serial port 0 interrupt                   | SIO0INT  | 0020H                |
| 8        | Successive approximation type A/D converter interrupt | SADINT   | 0024H                |
| 9        | I <sup>2</sup> C bus 0 interrupt                      | I2C0INT  | 002EH                |
| 10       | Timer 0 interrupt                                     | TM0INT   | 0030H                |
| 11       | Timer 1 interrupt                                     | TM1INT   | 0032H                |
| 12       | UART 0 interrupt                                      | UA0INT   | 0040H                |
| 13       | RC oscillation type A/D converter interrupt           | RADINT   | 004AH                |
| 14       | Timer 2 interrupt                                     | TM2INT   | 0058H                |
| 15       | Timer 3 interrupt                                     | TM3INT   | 005AH                |
| 16       | PWM0 interrupt                                        | PW0INT   | 0060H                |
| 17       | 1 kHz timer interrupt                                 | T1KINT   | 0068H                |
| 18       | TBC128Hz interrupt                                    | T128HINT | 006AH                |
| 19       | TBC32Hz interrupt                                     | T32HINT  | 006EH                |
| 20       | TBC16Hz interrupt                                     | T16HINT  | 0070H                |
| 21       | TBC2Hz interrupt                                      | T2HINT   | 0076H                |

## Note:

<sup>-</sup> When multiple interrupts are generated concurrently, the interrupts are serviced according to this priority and processing of low-priority interrupts is pending.

<sup>-</sup> Please define vector tables for all unused interrupts for fail safe.

#### 5.3.1 Maskable Interrupt Processing

When an interrupt is generated with the MIE flag set to "1", the following processing is executed by hardware and the processing of program shifts to the interrupt destination.

- (1) Transfer the program counter (PC) to ELR1.
- (2) Transfer CSR to ECSR1.
- (3) Transfer PSW toEPSW1.
- (4) Set the MIE flag to "0".
- (5) Set the ELEVEL field to"1".
- (6) Load the interrupt start address into PC.

#### 5.3.2 Non-Maskable Interrupt Processing

When an interrupt is generated regardless of the state of MIE flag, the following processing is performed by hardware and the processing of program shifts to the interrupt destination.

- (1) Transfer PC to ELR2.
- (2) Transfer CSR to ECSR2.
- (3) Transfer PSW to EPSW2.
- (4) Set the ELEVEL field to "2".
- (5) Load the interrupt start address into PC.

#### 5.3.3 Software Interrupt Processing

A software interrupt is generated as required within an application program. When the SWI instruction is performed within the program, a software interrupt is generated, the following processing is performed by hardware, and the processing program shifts to the interrupt destination. The vector table is specified by the SWI instruction.

- (1) Transfer PC to ELR1.
- (2) Transfer CSR to ECSR1.
- (3) Transfer PSW to EPSW1.
- (4) Set the MIE flag to "0".
- (5) Set the ELEVEL field to "1".
- (6) Load the interrupt start address into PC.

#### Reference:

For the MIE flag, Program Counter (PC), CSR, PSW, and ELEVEL, see "nX-U8/100 Core Instruction Manual".

#### 5.3.4 Notes on Interrupt Routine

Notes are different in programming depending on whether a subroutine is called or not by the program in executing an interrupt routine, whether multiple interrupts are enabled or disabled, and whether such interrupts are maskable or non-maskable.

#### State A: Maskable interrupt is being processed

A-1: When a subroutine is not called by the program in executing an interrupt routine

A-1-1: When multiple interrupts are disabled

- Processing immediately after the start of interrupt routine execution No specific notes.
- Processing at the end of interrupt routine execution
   Specify the RTI instruction to return the contents of the ELR register to the PC and those of the EPSW register to PSW.
- A-1-2: When multiple interrupts are enabled
  - Processing immediately after the start of interrupt routine execution
     Specify "PUSH ELR, EPSW" to save the interrupt return address and the PSW status in the stack.
  - Processing at the end of interrupt routine execution Specify "POP PC, PSW" instead of the RTI instruction to return the contents of the stack to PC and PSW.

Example of description: State A-1-1

Intrpt\_A-1-1: ; A-1-1 state

DI ; Disable interrupt

:
:
:
RTI ; Return PC from ELR
; Return PSW form EPSW
; End

Example of description: State A-1-2

#### A-2: When a subroutine is called by the program in executing an interrupt routine

- A-2-1: When multiple interrupts are disabled
  - Processing immediately after the start of interrupt routine execution Specify the "PUSH LR" instruction to save the subroutine return address in the stack.
  - Processing at the end of interrupt routine execution
     Specify "POP LR" immediately before the RTI instruction to return from the interrupt processing after returning the subroutine return address to LR.
- A-2-2: When multiple interrupts are enabled
  - Processing immediately after the start of interrupt routine execution
     Specify "PUSH LR, ELR, EPSW" to save the interrupt return address, the subroutine return address, and the EPSW status in the stack.
  - Processing at the end of interrupt routine execution Specify "POP PC, PSW, LR" instead of the RTI instruction to return the saved data of the interrupt return address to PC, the saved data of EPSW to PSW, and the saved data of LR to LR.

#### Example of description: A-2-2



#### State B: Non-maskable interrupt is being processed

- B-1: When no instruction is executed in an interrupt routine
  - Processing immediately after the start of interrupt routine execution
     Specify the RTI instruction to return the contents of the ELR register to the PC and those of the EPSW register to PSW.
- B-2: When one or more instructions are executed in an interrupt routine
  - B-2-1: When a subroutine is not called by the program in executing an interrupt routine
    - Processing immediately after the start of interrupt routine execution Specify "PUSH ELR, EPSW" to save the interrupt return address and the PSW status in the stack.
    - Processing at the end of interrupt routine execution
       Specify "POP PC, PSW" instead of the RTI instruction to return the contents of the stack to PC and PSW.
  - B-2-2: When a subroutine is called by the program in executing an interrupt routine
    - Processing immediately after the start of interrupt routine execution
       Specify "PUSH LR, ELR, EPSW" to save the interrupt return address, the subroutine return address, and the EPSW status in the stack.
    - Processing at the end of interrupt routine execution Specify "POP PC, PSW, LR" instead of the RTI instruction to return the saved data of the interrupt return address to PC, the saved data of EPSW to PSW, and the saved data of LR to LR.

Example of description: B-1

Example of description: B-2-1

| Intrpt_B-1: | ; B-1 state            |
|-------------|------------------------|
| RTI         | ; Return PC from ELR   |
|             | ; Return PSW form EPSW |
|             | ; End                  |
|             |                        |

Intrpt\_B-2-1: ; Start

PUSH ELR, EPSW ; Save ELR, EPSW at the beginning

:
:
:
POP PC, PSW ; Return PC from the stack; Return PSW from the stack; End

Example of description: B-2-2



#### 5.3.5 Interrupt Disable State

Even if the interrupt conditions are satisfied, an interrupt may not be accepted depending on the operating state. This is called an interrupt disabled state. See below for the interrupt disabled state and the handling of interrupts in this state.

Interrupt disabled state 1: Between the interrupt shift cycle and the instruction at the beginning of the interrupt routine

When the interrupt conditions are satisfied in this section, an interrupt is generated immediately following the execution of the instruction at the beginning of the interrupt routine corresponding to the interrupt that has already been enabled.

Interrupt disabled state 2: Between the DSR prefix instruction and the next instruction

When the interrupt conditions are satisfied in this section, an interrupt is generated immediately after execution of the instruction following the DSR prefix instruction.

#### Reference:

For the DSR prefix instruction, see "nX-U8/100 Core Instruction Manual".

# **Clock Generation Circuit**

#### Clock Generation Circuit

#### 6.1 Overview

The clock generation circuit generates and provides a low-speed clock (LSCLK), 2× low-speed clock (LSCLK2), a high-speed clock (HSCLK), a system clock (SYSCLK), and a high-speed output clock (OUTCLK). LSCLK, LSCLK×2, and HSCLK are time base clocks for the peripheral circuits, SYSCLK is a basic operation clock of CPU, and OUTCLK is a clock that is output from a port.

For the OUTCLK output port, see Chapter 19, "Port 2". Additionally, for the STOP mode described in this chapter, see Chapter 4, "MCU Control Function", and for BLD, see Chapter 27, "Battery Level Detection Circuit".

#### 6.1.1 Features

- Low-speed clock: 32.768 kHz crystal oscillation mode ML610Q411/ML610Q412:
  - 32.768kHz Crystal oscillation mode
  - Capable of generating LSCLK  $\times$  2 (64 kHz) to be used for some peripherals.

#### ML610Q411/ML610Q412:

- 1/16 of 500kHz RC oscillation mode (31.25kHz)
- Capable of generating LSCLK × 2 (62.5kHz) to be used for some peripherals.
- High-speed clock: Software selection
  - 500 kHz RC oscillation mode
  - External clock input mode (Not available on ML610Q415)

#### 6.1.2 Configuration

Figure 6-1 shows the configuration of the clock generation circuit.



FCON0 : Frequency control register 0 FCON1 : Frequency control register 1 \*1 :Not used on ML610Q415

\*2 :The SYSCLK is fixed to HSCLK on ML610Q415

Figure 6-1 Configuration of Clock Generation Circuit

## Note:

This LSI starts operation with a clock generated by dividing the 500 kHz RC oscillation frequency by 8 after power-on or a system reset. At initialization by software, set the FCON0 or FCON1 register to switch the clock to a required one. Operation of ML610Q411/ ML610Q412 is not guaranteed under a condition where a low-speed clock is not supplied.

# 6.1.3 List of Pins

| Pin name                                                                                  | Pin name I/O Description |                                                                                |
|-------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------|
| XT0                                                                                       | I                        | Pin for connecting a crystal for low-speed clock (Connect to VSS on ML610Q415) |
| XT1 O Pin for connecting a crystal for low-speed clock (Non connect on ML610Q415)         |                          |                                                                                |
| Pin for an external high-speed clock input Used for the secondary function of the P10 pin |                          |                                                                                |

# 6.2 Description of Registers

# 6.2.1 List of Registers

| Address | Name                         | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial<br>value |
|---------|------------------------------|---------------|---------------|-----|------|------------------|
| 0F002H  | Frequency control register 0 | FCON0         | FCON          | R/W | 8/16 | 33H              |
| 0F003H  | Frequency control register 1 | FCON1         | FCON          | R/W | 8    | 03H              |

#### 6.2.2 Frequency Control Register 0 (FCON0)

Address: 0F002H Access: R/W

Access size: 8/16 bits Initial value: 33H

| _             | 7   | 6   | 5     | 4     | 3   | 2     | 1     | 0     |
|---------------|-----|-----|-------|-------|-----|-------|-------|-------|
| FCON0         | _   | _   | OUTC1 | OUTC0 | _   | OSCM0 | SYSC1 | SYSC0 |
| R/W           | R/W | R/W | R/W   | R/W   | R/W | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 1     | 1     | 0   | 0     | 1     | 1     |

FCON0 is a special function register (SFR) to control the high-speed clock generation circuit and to select system clock.

## [Description of Bits]

#### • **SYSC1**, **SYSC0** (bits 1, 0)

The SYSC1 and SYSC0 bits are used to select the frequency of the high-speed clock (HSCLK) used for system clock and peripheral circuits (including high-speed time base counter). OSCLK, 1/2OSCLK, 1/4OSCLK, or 1/8OSCLK can be selected. The maximum operating frequency guaranteed for the system clock (SYSCLK) of this LSI is 500kHz. At system reset, 1/8OSCLK is selected.

| SYSC1 | SYSC0 | Description              |
|-------|-------|--------------------------|
| 0     | 0     | OSCLK                    |
| 0     | 1     | 1/2OSCLK                 |
| 1     | 0     | 1/4OSCLK                 |
| 1     | 1     | 1/8OSCLK (initial value) |

#### • **OSCM0** (bits 2)

The OSCM0 bit is used to select the mode of the high-speed clock generation circuit. RC oscillation mode or external clock input mode can be selected.

The setting of OSCM0 can be changed only when high-speed oscillation is being stopped (ENOSC bit of FCON1 is "0"). At system reset, RC oscillation mode is selected.

The mode is fixed to RC oscillation mode and this bit always returns "0" when reading on ML610Q415.

| OSCM0 | Description                         |
|-------|-------------------------------------|
| 0     | RC oscillation mode (initial value) |
| 1     | External clock input mode           |

#### • **OUTC1, OUTC0** (bits 5, 4)

The OUTC1 and OUTC0 bits are used to select the frequency of the high-speed output clock which is output when the secondary function of the port is used.

OSCLK, 1/2OSCLK, 1/4OSCLK, or 1/8OSCLK can be selected.

At system reset, 1/8OSCLK is selected.

| OUTC1 | OUTC0 | Description              |
|-------|-------|--------------------------|
| 0     | 0     | OSCLK                    |
| 0     | 1     | 1/2OSCLK                 |
| 1     | 0     | 1/4OSCLK                 |
| 1     | 1     | 1/8OSCLK (initial value) |

#### Note:

- To switch the mode of the high-speed clock generation circuit using the OSCM0 bit, stop the high-speed oscillation and set the system clock to the low-speed clock (set the ENOSC bit and SYSCLK of FCON1 to "0").
- The maximum operating frequency guaranteed for the system clock (SYSCLK) of this LSI is 500kHz. The external clock that is connected to the P10/OSC0 pins must not exceed 500kHz. For more detail about the specification, see Appendix C, "Electrical Characteristics"

# 6.2.3 Frequency Control Register 1 (FCON1)

Address: 0F003H Access: R/W Access size: 8 bits Initial value: 03H

|               | 7 | 6   | 5   | 4   | 3   | 2     | 1     | 0      |
|---------------|---|-----|-----|-----|-----|-------|-------|--------|
| FCON1         | _ | _   | _   | _   | _   | ENMLT | ENOSC | SYSCLK |
| R/W           | R | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W    |
| Initial value | 0 | 0   | 0   | 0   | 0   | 0     | 1     | 1      |

FCON1 is a special function register (SFR) to control the high-speed clock generation circuit and to select system clock.

#### [Description of Bits]

#### • SYSCLK (bit 0)

The SYSCLK bit is used to select system clock. It allows selection of the low-speed clock (LSCLK) or HSCLK (1/nOSCLK: n = 1, 2, 4, 8) selected by using the high-speed clock frequency select bit (SYSC1, 0) of FCON0.

When the oscillation of high-speed clock is stopped (ENOSC bit = "0"), the SYSCLK bit is fixed to "0" and the low-speed clock (LSCLK) is selected for system clock.

The system clock is fixed to HSCLK and this bit always returns "1" when reading on ML610Q415.

| SYSCLK | Description           |
|--------|-----------------------|
| 0      | LSCLK                 |
| 1      | HSCLK (initial value) |

#### • **ENOSC** (bit 1)

The ENOSC bit is used to select enable/disable of the oscillation of the high-speed clock oscillator.

The oscillation of high-speed clock is always enable exept for STOP mode and this bit always returns "1" when reading on ML610Q415.

| ENOSC | Description                                    |  |  |  |  |
|-------|------------------------------------------------|--|--|--|--|
| 0     | Disables high-speed oscillation                |  |  |  |  |
| 1     | Enables high-speed oscillation (initial value) |  |  |  |  |

#### • **ENMLT** (bit 2)

The ENMLT bit is used to select enable/disable of the operation of the 2× low-speed clock (LSCLK×2).

| ENMLT | Description                                           |
|-------|-------------------------------------------------------|
| 0     | Disables 2× low-speed clock operation (initial value) |
| 1     | Enables 2× low-speed clock operation                  |

### 6.3 Description of Operation

#### 6.3.1 Low-Speed Clock

#### 6.3.1.1 Low-Speed Clock Generation Circuit

Figure 6-2 shows the configuration of the low-speed clock generation circuit.

#### ML610Q411/ML610Q412:

A low-speed clock generation circuit is provided with an external 32.768 kHz crystal. To match the oscillation frequency by using a trimmer capacitor, connect external capacitors ( $C_{GL}$  and  $C_{DL}$ ) as required.

In STOP mode,  $V_{DDX}$  is powered off to stop low-speed oscillation, and the XT0 and XT1 pins become Hiz (Hi Impedance state). When the ENMLT bit of FCON1 is set to "1", the  $2\times$  low-speed clock circuit starts to generalte the LSCLK×2(64kHz).

#### ML610Q415:

LSCLK is genrated by the high-speed clock generation circuit and the 1/16 devider. An external crystal oscillator is not required. In STOP mode, the high-speed clock oscillation stops. When the ENMLT bit of FCON1 is set to "1", the  $2 \times 1000$  low-speed clock circuit starts to generate the LSCLK×2(62.5kHz).



Figure 6-2-1 Circuit Configuration of 32.768 kHz Crystal Oscillation Mode



Figure 6-2-2 Circuit Configuration of 1/16 of 500kHz RC Oscillation Mode

#### Notes

- Install a crystal as close to the LSI as possible and make sure that signals causing noise and power supply wiring are not near the crystal and its wiring.
- Note that oscillation may stop due to condensation.

#### 6.3.1.2 Operation of Low-Speed Clock Generation Circuit

#### ML610O411/ML610O412:

The low-speed clock generation circuit is activated by the occurrence of power ON reset.

A low-speed clock (LSCLK) is supplied to the peripheral circuits after the elapse of the low-speed oscillation start period ( $T_{XTL}$ ) and oscillation stabilization period (8192 counts) after powered on.

The low-speed clock generation stops the oscillation in STOP mode. When the oscillation is resumed by releasing of the STOP mode by external interrupt, LSCLK is supplied to the peripheral circuits after the elapse of the low-speed oscillation start period ( $T_{XTL}$ ) and low-speed clock (LSCLK) oscillation stabilization period. For STOP mode, see Chapter 4, "MCU Control Function".

Figure 6-3-1 shows the waveforms of the low-speed clock generation circuit. For the low-speed oscillation start time  $(T_{\text{XTL}})$ , see Appendix C, "Electrical Characteristics".



Figure 6-3-1 Operation of Low-Speed Clock Generation Circuit (ML610Q411/ML610Q412)

#### Note:

After the power supply is turned on, CPU starts operation with a high-speed clock (500 kHz RC oscillation). It is recommended to switch to the low-speed clock after confirming that the low-speed clock is oscillating by checking that the 128 Hz interrupt request bit (Q128H) of the low-speed time base counter is "1". If the clock is switched before the low-speed clock oscillates, the CPU stops operation until oscillation of the low-speed clock starts.

#### ML610Q415:

The low speed clock(LSCLK) starts to be supplied at the same time as the high speed clock (HSCLK). See Chapter 6.3.2, "High-Speed Clock" for more detail about the high speed clock generation.

The low-speed clock generation circuit stops the oscillation in STOP mode. When oscillation is resumed by releasing of the STOP mode by external interrupt, HSCLK and LSCLK is supplied to the peripheral circuits at the same time, after the elapse of the low-speed oscillation start period ( $T_{RC}$ ) and high-speed clock (HSCLK) oscillation stabilization period (128 counts). For STOP mode, see Chapter 4, "MCU Control Function". Figure 6-3-2 shows the waveforms of the low-speed clock generation circuit. For the low-speed oscillation start time ( $T_{XTL}$ ), see Appendix C, "Electrical Characteristics".



Figure 6-3-2 Operation of Low-Speed Clock Generation Circuit (ML610Q415)

#### 6.3.2 High-Speed Clock

Setting of the OSCM0 bits of the frequency control register 0 (FCON0) allows selection of the 500 kHz RC oscillation mode or external clock input mode for the high-speed clock generation circuit.

#### 6.3.2.1 500 kHz RC Oscillation

In RC oscillation mode (OSCM0 = "0"), supply of OSCLK (high-speed oscillation clock) is started when RC oscillation clock pulse count reaches 128 after oscillation is enabled (ENOSC is set to "1").

In 500 kHz RC oscillation mode, both the P10/OSC0 pin can be used as general-purpose input ports.

Figure 6-4 shows the circuit configuration in RC oscillation mode.



Figure 6-4 Circuit Configuration in RC Oscillation Mode

#### Notes:

- The RC oscillation mode is allowed within the range of  $V_{DD} = 1.3 \text{ V}$  to 3.6 V.
- After system reset mode is released, supply of OSCLK starts after the RC oscillation clock pulse count reaches 8192.
   After release of a STOP mode, supply of OSCLK starts.

#### 6.3.2.2 External Clock Input Mode

In external clock input mode, external clock is input from the P10/OSC0 pin.

Figure 6-5 shows the circuit configuration in external clock input mode.



Figure 6-5 Circuit Configuration in External Clock Input Mode

#### Notes:

- The external clock input mode is not available on ML610Q415.
- The external clock input mode can be used within a  $V_{DD}$  range of 1.8 V to 3.6 V. Select a frequency according to the operation voltage range by using the power supply voltage detection circuit (BLD).
- Since the diodes are included between the P10/OSC0 pin and  $V_{DD}$  and between the P10/OSC0 pin and  $V_{SS}$ , do not apply voltages higher than  $V_{DD}$  and lower than  $V_{SS}$  to the P10/OSC0 pin.
- If the P10/OSC0 pin is left open in external clock input mode, excessive current can flow. Therefore, make sure that the "H" level  $(V_{DD})$  or the "L" level  $(V_{SS})$  is input.
- The maximum operating frequency guaranteed for the system clock (SYSCLK) of this LSI is 500kHz. The external clock that is connected to the P10/OSC0 pins must not exceed 500kHz. For more detail about the specification, see Appendix C, "Electrical Characteristics"

# 6.3.2.3 Operation of High-Speed Clock Generation Circuit

The high-speed clock generation circuit is activated in 500Hz RC oscillation mode by power-on reset generation.

As a result of the occurrence of power-on reset, the circuit goes into system reset mode and then shifts to program operating mode after the elapse of the high-speed RC oscillation start time ( $T_{RC}$ ) and the oscillation stabilization time (Count: 8192) of the high-speed oscillation clock (OSCLK) and at the same time, a high-speed clock (HSCLK) is supplied to the peripheral circuits.

Figure 6-6 shows the waveforms of the high-speed clock generation circuit at power on. For the high-speed RC oscillation start time ( $T_{RC}$ ), see Appendix C, "Electrical Characteristics".



Figure 6-6 Operation of High-Speed Clock Generation Circuit at Power-On

The high-speed clock generation circuit allows selection of an oscillation mode and start/stop of oscillation by using the frequency control registers 0 and 1 (FCON0 and FCON1).

Oscillation can be started by setting the ENOSC bit to "1" after selecting a high-speed oscillation mode in FCON0 and a high-speed oscillation frequency. After the start of oscillation, HSCLK starts supply of a clock to the peripheral circuits following the elapse of the high-speed oscillation start period ( $T_{RC}$ ) and the oscillation stabilization period of the high-speed oscillation clock.

The high-speed clock generation circuit stops oscillation in STOP mode. When the STOP mode is released by external interrupt, HSCLK supplies clocks to peripheral circuits following the elapse of the high-speed oscillation start period  $(T_{RC})$  and the oscillation stabilization period of the high-speed clock. The oscillation stabilization period is the duration of 128 clock pulses.

Figure 6-7 shows the waveforms of the high-speed clock generation circuit in crystal/ceramic oscillation mode.



Figure 6-7 Operation of High-Speed Clock Generation Circuit in 500kHz RC Oscillation Mode

#### 6.3.3 Switching of System Clock

The system clock can be switched between high-speed clock (HSCLK) and low-speed clock (LSCLK) by using the frequency control registers (FCON0, FCON1). This function is not available on ML610Q415.

Figure 6-8 shows a flow of system clock switching processing (HSCLK → LSCLK) and Figure 6-11 shows a flow of system clock switching processing (LSCLK → HSCLK).



Figure 6-8 Flow of System Clock Switching Processing (HSCLK→LSCLK)

#### Note:

- The function switching HSCLK to LSCLK is not available on ML610Q415.
- After the power is turned on or if the system clock is switched from HSCLK to LSCLK immediately following return from the STOP mode, the CPU becomes inactive until LSCLK starts clock supply to the peripheral circuits. Therefore, It is recommended to switch to LSCLK after confirming that the LSCLK is oscillating by checking that the time base counter interrupt request bit (Q128H) is "1".



Figure 6-9 Flow of System Clock Switching Processing (LSCLK→HSCLK)

#### Note:

- The function switching HSCLK to LSCLK is not available on ML610Q415.
- If the system clock is switched from a low-speed clock to a high-speed clock before the high-speed clock (HSCLK) starts oscillation, the CPU becomes inactive until HSCLK starts clock supply to the peripheral circuits.

# 6.4 Specifying port registers

When you want to make sure clock output functions are working, please check related port registers are specified. See Chapter 20, "Port2" for detail about the port registers.

#### 6.4.1 Functioning P21 (OUTCLK) as the high speed clock output

Set P21MD bit (bit1 of P2MOD register) to "1" for specifying the high speed clock output as the secondary function of P21.

| Reg. name | P2MOD register (Address: 0F214H) |   |   |   |   |       |       |       |
|-----------|----------------------------------|---|---|---|---|-------|-------|-------|
| Bit       | 7                                | 6 | 5 | 4 | 3 | 2     | 1     | 0     |
| Bit name  | -                                | - | - | - | - | P22MD | P21MD | P20MD |
| Data      | -                                | - | - | - | - | *     | 1     | *     |

Set P21C1 bit (bit1 of P2CON1 register) to "1" and set P21C0 bit(bit1 of P2CON0 register) to "1", for specifying the P21 as CMOS output.

| Reg. name | P2CON1 register (Address: 0F213H) |   |   |   |   |       |       |       |  |
|-----------|-----------------------------------|---|---|---|---|-------|-------|-------|--|
| Bit       | 7                                 | 6 | 5 | 4 | 3 | 2     | 1     | 0     |  |
| Bit name  | -                                 | - | - | - | - | P22C1 | P21C1 | P20C1 |  |
| Data      | -                                 | - | - | - | - | *     | 1     | *     |  |

| Reg. name | P2CON0 register (Address: 0F212H) |   |   |   |   |       |       |       |  |
|-----------|-----------------------------------|---|---|---|---|-------|-------|-------|--|
| Bit       | 7                                 | 6 | 5 | 4 | 3 | 2     | 1     | 0     |  |
| Bit name  | -                                 | - | - | - | - | P22C0 | P21C0 | P20C0 |  |
| Data      | -                                 | - | - | - | - | *     | 1     | *     |  |

Data of P21D bit (bit1 of P2D register) does not affect to the high speed clock output function, so don't care the data for the function.

| Reg. name |   | P2D register (Address: 0F210H) |   |   |   |      |      |      |  |  |  |
|-----------|---|--------------------------------|---|---|---|------|------|------|--|--|--|
| Bit       | 7 | 7 6 5 4 3 2 <b>1</b> 0         |   |   |   |      |      |      |  |  |  |
| Bit name  | - | -                              | - | - | - | P22D | P21D | P20D |  |  |  |
| Data      | - | -                              | - | - | - | *    | **   | *    |  |  |  |

- : Bit does not exist.
- \*: Bit not related to the high speed clock function
- \*\* : Don't care the data.

#### Note:

P21(Port2) is an output-only port, does not have an register to select the data direction(input or output).

# 6.4.2 Functioning P22 (LSCLK) as the low speed clock output

Set P22MD bit (bit2 of P2MOD register) to "1" for specifying the low speed clock output as the secondary function of P22.

| Reg. name |   | P2MOD register (Address: 0F214H) |   |   |   |       |       |       |  |  |  |
|-----------|---|----------------------------------|---|---|---|-------|-------|-------|--|--|--|
| Bit       | 7 | 6                                | 5 | 4 | 3 | 2     | 1     | 0     |  |  |  |
| Bit name  | - | -                                | - | - | - | P22MD | P21MD | P20MD |  |  |  |
| Data      | - | -                                | - | - | - | 1     | *     | *     |  |  |  |

Set P22C1 bit (bit2 of P2CON1 register) to "1" and P22C0 bit (bit2 of P2CON0 register), for specifying P22 as CMOS output.

| Reg. name |   | P2CON1 register (Address: 0F213H) |   |   |   |       |       |       |  |  |  |
|-----------|---|-----------------------------------|---|---|---|-------|-------|-------|--|--|--|
| Bit       | 7 | 7 6 5 4 3 <b>2</b> 1 0            |   |   |   |       |       |       |  |  |  |
| Bit name  | - | -                                 | - | - | - | P22C1 | P21C1 | P20C1 |  |  |  |
| Data      | - | -                                 | - | - | - | 1     | *     | *     |  |  |  |

| Reg. name |   | P2CON0 register (Address: 0F212H) |   |   |   |       |       |       |  |  |  |
|-----------|---|-----------------------------------|---|---|---|-------|-------|-------|--|--|--|
| Bit       | 7 | 7 6 5 4 3 <b>2</b> 1 0            |   |   |   |       |       |       |  |  |  |
| Bit name  | - | -                                 | - | - | - | P22C0 | P21C0 | P20C0 |  |  |  |
| Data      | - | -                                 | - | - | - | 1     | *     | *     |  |  |  |

Data of P22D bit (bit2 of P2D register) does not affect to the low speed clock output function, so don't care the data for the function.

| Reg. name | P2D register (Address: 0F210H) |                        |   |   |   |      |      |      |  |  |
|-----------|--------------------------------|------------------------|---|---|---|------|------|------|--|--|
| Bit       | 7                              | 7 6 5 4 3 <b>2</b> 1 0 |   |   |   |      |      |      |  |  |
| Bit name  | -                              | -                      | - | - | - | P22D | P21D | P20D |  |  |
| Data      | -                              | -                      | - | - | - | **   | *    | *    |  |  |

-: Bit does not exist.

\*: Bit not related to the low speed clock function

\*\* : Don't care the data.

#### Note:

P22(Port2) is an output-only port, does not have an register to select the data direction(i.e. input or output).

# **Time Base Counter**

# 7. Time Base Counter

#### 7.1 Overview

This LSI includes a low-speed time base counter (LTBC) and a high-speed time base counter (HTBC) that generate base clocks for peripheral circuits. By using the time base counter, it is possible to generate events periodically. For input clocks, see Chapter 6, "Clock Generation Circuit". For interrupt permission, interrupt request flags, etc., described in this chapter, see Chapter 5, "Interrupts".

#### 7.1.1 Features

- LTBC generates T32KHZ to T1HZ signals by dividing the low-speed clock (LSCLK) frequency.
- HTBC generates HTB1 to HTB32 signals by dividing the high-speed clock (HSCLK) frequency.
- LTBC allows frequency adjustment (Adjustment range: Approx. –488ppm to +488ppm. Adjustment accuracy: Approx. 0.48ppm) by using the low-speed time base counter frequency adjustment registers (LTBADJH and LTBADJL). (\*1)
- Capable of generating 128Hz, 32Hz, 16Hz, and 2Hz interrupts. (\*2)

#### Note

(\*¹) This function can be utilized on ML610Q411 and ML610Q412 which has the low-speed crystal oscillation clock. (\*²) In the case of ML610Q415, the frequency will be  $\{122Hz, 30.5Hz, 15.3Hz, and 1.9Hz\}$   $\pm$  temperature variation of RC oscillation.

#### 7.1.2 Configuration

Figure 7-1 and Figure 7-2 show the configuration of a low-speed time base counter and a high-speed time base counter, respectively.



LTBR : Low-speed time base counter register

LTBADJL : Low-speed time base counter frequency adjust register LTBADJH : Low-speed time base counter frequency adjust register

Figure 7-1 Configuration of Low-Speed Time Base Counter (LTBC)



HTBDR: High-speed time base counter frequency divide register

Figure 7-2 Configuration of High-Speed Time Base Counter

#### Note:

The frequency of HSCLK changes according to specified data in SYSC1 bit and SYSC0 bit of Frequency control register 0 (FON0)

# 7.2 Description of Registers

# 7.2.1 List of Registers

| Address | Name                                                        | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|-------------------------------------------------------------|---------------|---------------|-----|------|---------------|
| 0F00AH  | Low-speed time base counter register                        | LTBR          | _             | R/W | 8    | 00H           |
| 0F00BH  | High-speed time base counter frequency divide register      | HTBDR         | _             | R/W | 8    | 00H           |
| 0F00CH  | Low-speed time base counter frequency adjustment register L | LTBADJL       | LTDADI        | R/W | 8/16 | 00H           |
| 0F00DH  | Low-speed time base counter frequency adjustment register H | LTBADJH       | LTBADJ        | R/W | 8    | 00H           |

# 7.2.2 Low-Speed Time Base Counter (LTBR)

Address: 0F00AH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7    | 6    | 5    | 4    | 3     | 2     | 1     | 0      |
|---------------|------|------|------|------|-------|-------|-------|--------|
| LTBR          | T1HZ | T2HZ | T4HZ | T8HZ | T16HZ | T32HZ | T64HZ | T128HZ |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W   | R/W   | R/W   | R/W    |
| Initial value | 0    | 0    | 0    | 0    | 0     | 0     | 0     | 0      |

LTBR is a special function register (SFR) to read the T128HZ-T1HZ outputs of the low-speed time base counter. The T128HZ-T1HZ outputs are set to "0" when write operation is performed for LTBR.

#### Note:

A TBC interrupt (128Hz interrupt, 32Hz interrupt, 16Hz interrupt, or 2Hz interrupt)\* may occur depending on the LTBR write timing (see Figure 7-4, "Interrupt Timing and Reset Timing by Writing to LTBR"). Therefore, take care in software programming.

(\*) In the case of ML610Q415, the frequency will be  $\{122Hz$ , 30.5Hz, 15.3Hz, and  $1.9Hz\}$   $\pm$  temperature variation of RC oscillation.

# 7.2.3 High-Speed Time Base Counter Divide Register (HTBDR)

Address: 0F00BH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0    |
|---------------|-----|-----|-----|-----|------|------|------|------|
| HTBDR         | _   | _   | _   | _   | HTD3 | HTD2 | HTD1 | HTD0 |
| R/W           | R/W | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    |

HTBDR is a special function register (SFR) to set the divide ratio of the 4-bit, 1/n counter.

# [Description of Bits]

#### • **HTD3-HTD0** (bits 3-0)

The HTD3-HTD0 bits are used to set the frequency divide ratio of the 4-bit, 1/n counter. The frequency divide ratios selectable include 1/1 to 1/16.

| HTD3 | HTD2 | HTD1 | HTD0 | Desc                   | ription                  |
|------|------|------|------|------------------------|--------------------------|
|      |      |      |      | Divide ratio           | Frequency of HTBCLK (*1) |
| 0    | 0    | 0    | 0    | × 1/16 (initial value) | 31kHz                    |
| 0    | 0    | 0    | 1    | × 1/15                 | 33kHz                    |
| 0    | 0    | 1    | 0    | × 1/14                 | 36kHz                    |
| 0    | 0    | 1    | 1    | × 1/13                 | 38kHz                    |
| 0    | 1    | 0    | 0    | × 1/12                 | 42kHz                    |
| 0    | 1    | 0    | 1    | × 1/11                 | 45kHz                    |
| 0    | 1    | 1    | 0    | × 1/10                 | 50kHz                    |
| 0    | 1    | 1    | 1    | × 1/9                  | 56kHz                    |
| 1    | 0    | 0    | 0    | × 1/8                  | 63kHz                    |
| 1    | 0    | 0    | 1    | × 1/7                  | 71kHz                    |
| 1    | 0    | 1    | 0    | × 1/6                  | 83kHz                    |
| 1    | 0    | 1    | 1    | × 1/5                  | 100kHz                   |
| 1    | 1    | 0    | 0    | × 1/4                  | 125kHz                   |
| 1    | 1    | 0    | 1    | × 1/3                  | 167kHz                   |
| 1    | 1    | 1    | 0    | × 1/2                  | 250kHz                   |
| 1    | 1    | 1    | 1    | × 1/1                  | 500kHz                   |

<sup>\*1:</sup> Indicates the frequency when the high-speed oscillation clock, HSCLK is 500kHz.

# 7.2.4 Low-Speed Time Base Counter Frequency Adjustment Registers L and H (LTBADJL, LTBADJH)

Address: 0F00CH Access: R/W

Access size: 8/16 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| LTBADJL       | LADJ7 | LADJ6 | LADJ5 | LADJ4 | LADJ3 | LADJ2 | LADJ1 | LADJ0 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Address: 0F00DH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|-------|-------|-------|
| LTBADJH       | _   | _   | _   | _   | _   | LADJS | LADJ9 | LADJ8 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0     | 0     | 0     |

LTBADJL and LTBADJH are special function registers (SFRs) to set the frequency adjustment values of the low-speed time base clock.

#### [Description of Bits]

#### • LADJS, LADJ9-LADJ8 (bits 2-0) LADJ7-LADJ0 (bits 7-0)

The LADJS and LADJ9 to LADJ0 bits are used to adjust frequency.

Adjustment range: Approx. –488ppm to +488ppm.

Adjustment accuracy: Approx. 0.48ppm

See Section 7.3.3, "Low-Speed Time Base Counter Frequency Adjustment Function" for the correspondence between the frequency adjustment values (LTBADJH, LTBADJL) and adjustment ratio.

# 7.3 Description of Operation

# 7.3.1 Low-Speed Time Base Counter

The low-speed time base counter (LTBC) starts counting from 0000H on the LSCLK falling edge after system reset. The T128HZ, T32HZ, T16HZ, and T2HZ outputs of LTBC are used as time base interrupts and an interrupt is requested on the falling edge of each output. Each of LTBC outputs is also used as an operation clock for peripheral circuits.

The output data of T128HZ to T1HZ of LTBC can be read from the low-speed time base counter register (LTBR). When reading the data, read LTBR twice and check that the two values coincide to prevent reading of undefined data during counting.

Figure 7-3 shows an example of program to read LTBR.

```
LEA
                  offset LTBR
                                     ; EA←LTBR address
MARK:
                                     ; 1st read
                  R0,
         L
                            [EA]
                                     ; 2nd read
         L
                  R1,
                            [EA]
         CMP
                  R0,
                            R1
                                     ; Comparison for LTBR
         BNE
                  MARK
                                     ; To MARK when the values do not coincide
```

Figure 7-3 Programming Example for Reading LTBR

LTBR is reset when write operation is performed and the T128HZ to T1HZ outputs are set to "0". Write data is invalid. Since an interrupt occurs if a falling edge occurs in the T128Hz to T1Hz outputs during writing to LTBR, take care in software programming.

Figure 7-4 shows interrupt generation timing and reset timing of the time base counter output by writing to LTBR.



Figure 7-4 Interrupt Timing and Reset Timing by Writing to LTBR

# 7.3.2 High-Speed Time Base Counter

The high-speed time base counter is configured as a 4-bit 1/n counter (n = 1 to 16).

In the 4-bit 1/n counter, the divided clock (1/16×HSCLK to 1/1×HSCLK) selected by the high-speed time base counter divide register (HTBDR) is generated as HTBCLK. HTBCLK is used as a timer and also as an operation clock of PWM.

Figure 7-5 shows the output waveform of HTBCLK.



Figure 7-5 Output Waveform of HTBCLK

# 7.3.3 Low-Speed Time Base Counter Frequency Adjustment Function

Frequency adjustment (Adjustment range: Approx. –488ppm to +488ppm. Adjustment accuracy: Approx. 0.48ppm) is possible for outputs of T8KHZ to T1HZ of LTBC by using the low-speed time base counter frequency adjust registers (LTBADJH and LTBADJL).

Table7-1 shows correspondence between the frequency adjustment values (LTBADJH, LTBADJL) and adjustment ratio.

Table 7-1 Correspondence between Frequency Adjustment Values (LTBADJH, LTBADJL) and Adjustment Ratio

|   | LADJ10 to 0 |   |   |   |   |     |   |   |   |   |      | Frequency adjustment ratio (ppm) |
|---|-------------|---|---|---|---|-----|---|---|---|---|------|----------------------------------|
| 0 | 1           | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 3FFH | +487.80                          |
| 0 | 1           | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 0 | 3FEH | +487.33                          |
| : | :           |   |   |   |   | • • |   | : | : | : | :    | :                                |
| 0 | 0           | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 1 | 1 | 003H | +1.43                            |
| 0 | 0           | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 1 | 0 | 002H | +0.95                            |
| 0 | 0           | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 1 | 001H | +0.48                            |
| 0 | 0           | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 000H | 0                                |
| 1 | 1           | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 7FFH | -0.48                            |
| 1 | 1           | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 0 | 7FEH | -0.95                            |
| : | :           |   |   |   |   | • • |   | : | : | : | :    | :                                |
| 1 | 0           | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 1 | 401H | -487.80                          |
| 1 | 0           | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 400H | -488.28                          |

The adjustment values (LADJ10 to LADJ0) to be set in LTBADJH and LTBADJL can be obtained by using the following equations:

```
Adjustment value = Frequency adjustment ratio × 2097152 (decimal) = Frequency adjustment ratio × 200000h (hexadecimal)
```

= 1 requeriey adjustment ratio × 20000011 (nexade

```
Example 1: When adjusting +15.0ppm (gaining time)
```

Adjustment value = +15.0ppm  $\times 2097152$  (decimal)

=  $+15.0 \times 10^{-6} \times 2097152$ = +31.45728 (decimal)  $\approx 01$ Fh (hexadecimal)

Example 2: When adjusting -25.5ppm (losing time)

Adjustment value = -25.5ppm  $\times 2097152$  (decimal)

 $= -25.5 \times 10^{-6} \times 2097152$ = -53.477376 (decimal)

 $\cong$  7CCh (hexadecimal)

### Note:

The low-speed clock (LSCLK) and the outputs of T32KHZ and T16KHZ of LTBC are not adjusted by the frequency adjust function.

The frequency adjustment accuracy does not guarantee the accuracy including the frequency variation of the crystal oscillation (32.768kHz) due to temperature variations.

The function can be utilized on ML610Q411 and ML610Q412 which has the low-speed crystal oscillation clock. It can not be utilized on ML610Q415 because the ML610Q415 uses 1/16 of 500kHz RC oscillation clock (31.25kHz) for the low-speed clock (LSCLK), as which frequency has significant temperature variation comparing to the crystal oscillation.

# 7.3.4 A signal generation for 16bit timer 2-3 frequency measurement mode

A signal (437C) used for 16bit timer 2-3 frequency measurement mode is generated in the time base conter block. See Chapter 10, "Timer" for more detail about the frequency measurement function. The frequency measurement function is Not available on ML610Q415.



Figure 7-6 437c signal generation block diagram (used for frequency measurement mode)

### Note:

The frequency measurement function in using 16bit timer 2 & 3 is Not available on ML610Q415.

Chapter 8

Capture

# 8. Capture

# 8.1 Overview

This LSI has two channels of capture circuits that capture the T4KHZ to T32HZ signals of the low-speed base counter (LTBC) to the capture register at the occurrence of P00 and P01 interrupts. The circuits capture timings at which each interrupt occurred, based on the time from the time base counter.

For the external interrupt (P00INT, P01INT) from the P00 or P01 pin, see Chapter 5, "Interrupt" and Chapter 18, "Port 0".

#### 8.1.1 Features

• Time base capture×2ch (4096Hz to 32Hz)

### 8.1.2 Configuration

Figure 8-1 shows the configuration of the capture circuit.



CAPCON: Capture control register ML610Q411/Q412: 32.768kHz CAPSTAT: Capture status register ML610Q415: 31.25kHz

CAPR0 : Capture data register 0 CAPR1 : Capture data register 1

Figure 8-1 Configuration of Capture Circuit

# 8.1.3 List of Pins

| Pin name | I/O | Description                                                        |
|----------|-----|--------------------------------------------------------------------|
| P00/CAP0 | 1   | Capture 0 input pin Used as the secondary function of the P00 pin. |
| P01/CAP1 | I   | Capture 1 input pin Used as the secondary function of the P01 pin. |

# 8.2 Description of Registers

# 8.2.1 List of Registers

| Address | Name                     | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|--------------------------|---------------|---------------|-----|------|---------------|
| 0F090H  | Capture control register | CAPCON        | _             | R/W | 8    | 00H           |
| 0F091H  | Capture status register  | CAPSTAT       | _             | R/W | 8    | 00H           |
| 0F092H  | Capture data register 0  | CAPR0         | _             | R/W | 8    | 00H           |
| 0F093H  | Capture data register 1  | CAPR1         | _             | R/W | 8    | 00H           |

# 8.2.2 Capture Control Register (CAPCON)

Address: 0F090H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6        | 5   | 4   | 3   | 2   | 1     | 0     |
|---------------|-----|----------|-----|-----|-----|-----|-------|-------|
| CAPCON        | _   | <u> </u> | _   | _   | _   | _   | ECAP1 | ECAP0 |
| R/W           | R/W | R/W      | R/W | R/W | R/W | R/W | R/W   | R/W   |
| Initial value | 0   | 0        | 0   | 0   | 0   | 0   | 0     | 0     |

CAPCON is a special function register (SFR) to control the capture circuit.

# [Description of Bits]

# • **ECAP0** (bit 0)

The ECAP0 bit is used to start or stop the operation of capture 0.

| ECAP0 | Description                                    |
|-------|------------------------------------------------|
| 0     | Stops the capture 0 operation. (initial value) |
| 1     | Starts the capture 0 operation.                |

# • **ECAP1** (bit 1)

The ECAP1 bit is used to start or stop the operation of capture 1.

| ECAP1 | Description                                    |
|-------|------------------------------------------------|
| 0     | Stops the capture 1 operation. (initial value) |
| 1     | Starts the capture 1 operation.                |

# 8.2.3 Capture Status Register (CAPSTAT)

Address: 0F091H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6        | 5   | 4   | 3   | 2   | 1     | 0     |
|---------------|-----|----------|-----|-----|-----|-----|-------|-------|
| CAPSTAT       | _   | <u> </u> | _   | _   | _   | _   | CAPF1 | CAPF0 |
| R/W           | R/W | R/W      | R/W | R/W | R/W | R/W | R/W   | R/W   |
| Initial value | 0   | 0        | 0   | 0   | 0   | 0   | 0     | 0     |

CAPSTAT is a special function register (SFR) to indicate a state of the capture circuit.

### [Description of Bits]

# • **CAPF0** (bit 0)

The CAPF0 bit is the flag to indicate whether data is captured in capture data register 0 (CARP0) or not.

When the CAPF0 bit is set to "1", it indicates that data is captured in capture data register 0 (CAPR0).

When the CAPF0 bit is set to "1", the next capture operation is stopped. So perform the write operation to capture data register 0 (CAPR0) to clear the CAPF0 bit to "0".

| CAPF0 | Description                        |
|-------|------------------------------------|
| 0     | No capture 0 latch (initial value) |
| 1     | Capture 0 latch                    |

### • **CAPF1** (bit 1)

The CAPF1 bit is the flag to indicate whether data is captured in capture data register 0 (CARP1) or not.

When the CAPF0 bit is set to "1", it indicates that data is captured in capture data register 0 (CAPR1).

When the CAPF1 bit is set to "1", the next capture operation is stopped. So perform the write operation to capture data register 1 (CAPR1) to clear the CAPF0 bit to "0".

| CAPF1 | Description                        |
|-------|------------------------------------|
| 0     | No capture 1 latch (initial value) |
| 1     | Capture 1 latch                    |

#### 8.2.4 Capture Data Register 0 (CAPR0)

Address: 0F092H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| CAPR0         | CP07 | CP06 | CP05 | CP04 | CP03 | CP02 | CP01 | CP00 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

CAPR0 is a register in which capture data is stored.

The T4KHZ to T32HZ signals of the low-speed time base counter (LTBC) are captured when the P00 interrupt request is generated with the CAPF0 flag (bit 0 of the CAPSTAT register) set to "0".

Writing to CAPR0 sets the CAPF0 flag of CAPSTAT to "0". The value of CAPR0 does not change even if data is

written to it.

#### 8.2.5 Capture Data Register 1 (CAPR1)

Address: 0F093H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| CAPR1         | CP17 | CP16 | CP15 | CP14 | CP13 | CP12 | CP11 | CP10 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

CAPR1 is a register in which capture data is stored.

The T4KHZ to T32HZ signals of the low-speed time base counter (LTBC) are captured when the P01 interrupt request is generated with the CAPF1 flag (bit 1 of the CAPSTAT register) set to "0".

Writing to CAPR1 sets the CAPF1 flag of CAPSTAT to "0". The value of CAPR1 does not change even if data is

written to it.

# 8.3 Description of Operation

The capture circuit starts the capture operation by setting the ECAP0 or ECAP1 bit of the capture control register (CAPCON).

When the input trigger from the P00 or P01 pin selected by the external interrupt control register 0 or 1 (EXICON0 or EXICON1) is generated and the P00 or P01 interrupt request flag (QP00 or QP01) is set to "1", the T4KHZ to T32HZ signals of the low-speed time base counter (LTBC) are captured in the capture register 0 or 1 (CAPR0 or CAPR1) on the next low-speed clock (LSCLK) falling edge and the at the same time, the capture flag (CAPF0 or CAPF1) of the capture status register (CAPSTAT) is set to "1".

When the capture flag (CAPF0, CAPF1) is "1", the following capture operation stops.

After reading the value captured in the capture register 0 or 1 (CAPR0, CAPR1), perform write operation (write data is meaningless) for the capture register 0 or 1 (CAPR0, CAPR1), clear the capture flag (CAPF0, CAPF1) to "0", and wait for the next P00 or P01 interrupt.

Figure 8-2 shows the timing of the capture operation.



Figure 8-2 Timing Diagram of Capture Operation

# Note:

When CPU is operating at the high speed (HSCLK), check that the capture flag (CAPF0, CAPF1) is set to "1" after the P00 or P01 interrupt request is generated and then read capture data register 0 or 1 (CAPR0, CAPR1).

Chapter 9

# 1 kHz Timer (1kHzTM)

# 9. 1 kHz Timer (1kHzTM)

### 9.1 Overview

This LSI includes a 1 kHz timer to measure 1/1000 seconds.

The 1 kHz timer counts the 1 kHz(\*) signal created by dividing the T2KHZ output frequency (\*) of the low-speed time base counter (LTBC) and generates a 10 Hz or 1 Hz interrupt (1 kHz timer interrupt).

With the 1 kHz timer, 1/1000 second, which is difficult to generate on a time-base-counter basis, represented by a decimal number can be obtained easily. The timer can be applied to period measurement for stopwatches. For the timer base counter, see Chapter 7, "Time Base Counter".

(\*) ML610Q411/Q412: T2KHZ=2.048kHz, 1kHz: 1.024kHz ML610Q415: T2KHZ=1.953kHz, 1kHz: 0.977kHz

#### 9.1.1 Features

• 10 Hz/1 Hz interrupt select function

### 9.1.2 Configuration

Figure 9-1 shows the configuration of the 1 kHz timer.



T1KCON : 1 kHz timer control register
T1KCRL : 1 kHz timer count register L
T1KCRH : 1 kHz timer count register H

Figure 9-1 Configuration of 1 kHz Timer

# 9.2 Description of Registers

# 9.2.1 List of Registers

|   | Address | Name                         | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---|---------|------------------------------|---------------|---------------|-----|------|---------------|
|   | 0F080H  | 1 kHz timer count register L | T1KCRL        | T1KCR         | R/W | 8/16 | 00H           |
| Ī | 0F081H  | 1 kHz timer count register H | T1KCRH        | TINCK         | R/W | 8    | 00H           |
| ĺ | 0F082H  | 1 kHz timer control register | T1KCON        |               | R/W | 8    | 00H           |

# 9.2.2 1 kHz Timer Count Registers (T1KCRL, T1KCRH)

Address: 0F080H Access: R/W

Access size: 8/16 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3   | 2   | 1   | 0   |
|---------------|-------|-------|-------|-------|-----|-----|-----|-----|
| T1KCRL        | T1KC3 | T1K02 | T1KC1 | T1KC0 | _   | _   | _   | _   |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W | R/W | R/W | R/W |
| Initial value | 0     | 0     | 0     | 0     | 0   | 0   | 0   | 0   |

Address: 0F081H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7      | 6      | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|--------|--------|-------|-------|-------|-------|-------|-------|
| T1KCRH        | T1KC11 | T1K010 | T1KC9 | T1KC8 | T1KC7 | T1K06 | T1KC5 | T1KC4 |
| R/W           | R/W    | R/W    | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     |

T1KCRL and T1KCRH are special function registers (SFRs) to read the decimal count values of the 1 kHz timer. When the write operation to T1KCRL or T1KCRH, the valid bit of T1KCRL or T1KCRH is "0" respectively.

# [Description of Bits]

• T1KC11 to T1KC0 (T1KCRH: bits 7 to 0, T1KCRL: bits 7 to 4) T1KC11 to T1KC0 indicate the count values of the 1 kHz timer.

# 9.2.3 1 kHz Timer Control Register (T1KCON)

Address: 0F082H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6        | 5   | 4   | 3   | 2   | 1      | 0      |
|---------------|-----|----------|-----|-----|-----|-----|--------|--------|
| T1KCON        | _   | <u> </u> | _   | _   | _   | _   | T1KSEL | T1KRUN |
| R/W           | R/W | R/W      | R/W | R/W | R/W | R/W | R/W    | R/W    |
| Initial value | 0   | 0        | 0   | 0   | 0   | 0   | 0      | 0      |

T1KCON is a special function register (SFR) to control the 1 kHz timer.

# [Description of Bits]

# • **T1KRUN** (bit 0)

The T1KRUN bit is used to control start/stop of the count operation of the 1 kHz timer counter.

| T1KRUN | Description                                  |
|--------|----------------------------------------------|
| 0      | Stops 1 kHz timer operation (initial value). |
| 1      | Starts 1 kHz operation.                      |

### • **T1KSEL** (bit 1)

The T1LSEL bit is used to select the interrupt period of the 1 kHz timer. The 10 Hz or 1 Hz interrupt can be selected.

| T1KSEL | Description                                                                 |
|--------|-----------------------------------------------------------------------------|
| 0      | ML610Q411/Q412: 10 Hz interrupt, ML610Q415: 9.5Hz interrupt (initial value) |
| 1      | ML610Q411/Q412: 1 Hz interrupt, ML610Q415: 0.95Hz interrupt                 |

# 9.3 Description of Operation

By setting the T1KRUN bit of the 1kHz timer control register (T1KCON) to "1", the 1kHz timer starts counting of the 1kHz timer counter registers L or H (T1KCRL, T1KCRH).

By dividing the T2KHz signal frequency (2.048kHz) of the low-speed timer base counter (LTBC) by the binary/ternary counter, the timer generates a 1kHz signal. Based on the 1kHz signal, a 1kHz timer interrupt request signal (T1KINT) is generated by the decimal counters of T1KCRL and T1KCRH. The period of the 1kHz timer interrupt can be selected between the 10Hz interrupt or 1Hz interrupt using the T1KSEL bit of T1KCON.

When write operation is performed for T1KCRL or T1KCRH, the value of the binary/ternary counter and the value of T1KCRL or T1KCRH is cleared to "0".

Data can be read from T1KCRL and T1KCRH. When reading data from T1KCRL or T1KCRH in the 1kHz timer operation start state, read T1KCRL or T1KCRH twice and check that the values match to prevent the reading of undefined data during counting.

Figure 9-2 shows an example of the program for reading T1KCL and T1LCRH.

```
LEA offset T1KCRL; EA←T1KCRL address

MARK:

L ER0, [EA]; First read
L ER2, [EA]; Second read

;

CMP ER0, ER1; Comparison of T1KCRL and T1CKRH
BNE MARK; To MARK when not matched.

;
```

Figure 9-2 Example of Program for Reading T1KCRL and T1KCRH

Chapter 10

**Timers** 

# 10. Timers

### 10.1 Overview

This LSI includes 4 channels of 8-bit timers. For the input clock, see Chapter 6, "Clock Generation Circuit".

#### 10.1.1 Features

- The timer interrupt (TMnINT) is generated when the values of timer counter register (TMnC, n=0 to 3) and timer data register (TMnD) coincide.
- A timer configured by combining timer 0 and timer 1 or timer 2 and timer 3 can be used as a 16-bit timer.
- For the timer clock, the low-speed clock (LSCLK), high-speed time base clock (HTBCLK), or external clock can be selected.
- A 16bit-timer 2 & 3 has clock frequency measurement mode, which can count HTBCLK and generates the timer interrupt (TM3INT) when the count ends. Using the count data to know the frequency by software can determine more accurate baud-rate.

### 10.1.2 Configuration

Figure 10-1 shows the configuration of the timers.



(a) In 8-bit Timer Mode (Timers 0 to 3)



(b) 16-bit Timer Mode (Timers 0 to 3)



(c) Frequency measurement mode with 16bit timer(Timer2 to 3)

Figure 10-1 Configuration of Timers

# 10.2 Description of Registers

# 10.2.1 List of Registers

| Address | Name                       | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|----------------------------|---------------|---------------|-----|------|---------------|
| 0F030H  | Timer 0 data register      | TM0D          | TM0DC         | R/W | 8/16 | 0FFH          |
| 0F031H  | Timer 0 counter register   | TM0C          | TIVIODC       | R/W | 8    | 00H           |
| 0F032H  | Timer 0 control register 0 | TM0CON0       | TM0CON        | R/W | 8/16 | 00H           |
| 0F033H  | Timer 0 control register 1 | TM0CON1       | TIVIOCON      | R/W | 8    | 00H           |
| 0F034H  | Timer 1 data register      | TM1D          | TM1DC         | R/W | 8/16 | 0FFH          |
| 0F035H  | Timer 1 counter register   | TM1C          | TIVITUC       | R/W | 8    | 00H           |
| 0F036H  | Timer 1 control register 0 | TM1CON0       | TM1CON        | R/W | 8/16 | 00H           |
| 0F037H  | Timer 1 control register 1 | TM1CON1       | TWITCON       | R/W | 8    | 00H           |
| 0F038H  | Timer 2 data register      | TM2D          | TM2DC         | R/W | 8/16 | 0FFH          |
| 0F039H  | Timer 2 counter register   | TM2C          | TIVIZDC       | R/W | 8    | 00H           |
| 0F03AH  | Timer 2 control register 0 | TM2CON0       | TM2CON        | R/W | 8/16 | 00H           |
| 0F03BH  | Timer 2 control register 1 | TM2CON1       | TIVIZCON      | R/W | 8    | 00H           |
| 0F03CH  | Timer 3 data register      | TM3D          | TM3DC         | R/W | 8/16 | 0FFH          |
| 0F03DH  | Timer 3 counter register   | TM3C          | TIVISDC       | R/W | 8    | 00H           |
| 0F03EH  | Timer 3 control register 0 | TM3CON0       | TM3CON        | R/W | 8/16 | 00H           |
| 0F03FH  | Timer 3 control register 1 | TM3CON1       | TIVISCOIN     | R/W | 8    | 00H           |

# 10.2.2 Timer 0 Data Register (TM0D)

Address: 0F030H Access: R/W Access size: 8 bits Initial value: 0FFH

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| TM0D          | T0D7 | T0D6 | T0D5 | T0D4 | T0D3 | T0D2 | T0D1 | T0D0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

TM0D is a special function register (SFR) to set the value to be compared with the timer 0 counter register (TM0C) value.

# Note:

Set TM0D when the timer stops(When T0STAT bit of TM0CON1 register is "0"). When "00H" is written in TM0D, TM0D is set to "01H".

# 10.2.3 Timer 1 Data Register (TM1D)

Address: 0F034H Access: R/W Access size: 8 bits Initial value: 0FFH

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| TM1D          | T1D7 | T1D6 | T1D5 | T1D4 | T1D3 | T1D2 | T1D1 | T1D0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

TM1D is a special function register (SFR) to set the value to be compared with the value of the timer 1 counter register (TM1C).

# Note:

Set TM1D when the timer stops (When T1STAT bit of TM1CON1 register is "0").

When "00H" is written in TM1D, TM1D is set to "01H".

# 10.2.4 Timer 2 Data Register (TM2D)

Address: 0F038H Access: R/W Access size: 8 bits Initial value: 0FFH

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| TM2D          | T2D7 | T2D6 | T2D5 | T2D4 | T2D3 | T2D2 | T2D1 | T2D0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

TM2D is a special function register (SFR) to set the value to be compared with the value of the timer 2 counter register (TM2C).

### Note:

Set TM2D when the timer stops(When T2STAT bit of TM2CON1 register is "0").

When "00H" is written in TM2D, TM2D is set to "01H".

# 10.2.5 Timer 3 Data Register (TM3D)

Address: 0F03CH Access: R/W Access size: 8 bits Initial value: 0FFH

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| TM3D          | T3D7 | T3D6 | T3D5 | T3D4 | T3D3 | T3D2 | T3D1 | T3D0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

TM3D is a special function register (SFR) to set the value to be compared with the value of the timer 3 counter register (TM3C).

### Note:

Set TM3D when the timer stops(When T3STAT bit of TM3CON1 register is "0"). When "00H" is written in TM3D, TM3D is set to "01H".

# 10.2.6 Timer 0 Counter Register (TM0C)

Address: 0F031H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| TM0C          | T0C7 | T0C6 | T0C5 | T0C4 | T0C3 | T0C2 | T0C1 | T0C0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

TMOC is a special function register (SFR) that functions as an 8-bit binary counter.

When write operation to TM0C is performed, TM0C is set to "00H". The data that is written is meaningless.

In 16-bit timer mode and 16-bit timer frequency measurement mode, if write operation is performed to either the low-order TM0C or high-order TM1C, both the low-order and the high-order are set to "0000H".

During timer operation, the contents of TM0C may not be read depending on the conditions of the timer clock and the system clock.

Table 10-1 shows whether a TMOC read is enabled or disabled during timer operation for each condition of the timer clock and system clock.

Timer clock System clock TM0C read enable/disable SYSCLK T0CK **LSCLK LSCLK** Read enabled Read enabled. However, to prevent the reading of undefined data during incremental counting, read TM0C twice and check that the **LSCLK HSCLK** results match. **HTBCLK** Read disabled LSCLK HTBCLK **HSCLK** Read enabled LSCLK External clock Read disabled **HSCLK** 

Table 10-1 TM0C Read Enable/Disable during Timer Operation

# 10.2.7 Timer 1 Counter Register (TM1C)

Address: 0F035H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| TM1C          | T1C7 | T1C6 | T1C5 | T1C4 | T1C3 | T1C2 | T1C1 | T1C0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

TM1C is a special function register (SFR) that functions as an 8-bit binary counter.

When write operation to TM1C is performed, TM1C is set to "00H". The data that is written is meaningless.

In 16-bit timer mode and 16-bit timer frequency measurement mode, if write operation is performed to either the low-order TM0C or high-order TM1C, both the low order and the high order are set to "0000H".

When reading TM1C in 16-bit timer mode, be sure to read TM0C first since the count value of TM1C is stored in the TM1C latch when TM0C is read.

During timer operation, the contents of TM1C may not be read depending on the conditions of the timer clock and the system clock.

Table 10-2 shows whether a TM1C read is enabled or disabled during timer operation for each condition of the timer clock and system clock.

| Timer clock<br>T1CK | System clock<br>SYSCLK | TM1C read enable/disable                                                                                                                       |  |  |  |
|---------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| LSCLK               | LSCLK                  | Read enabled                                                                                                                                   |  |  |  |
| LSCLK               | HSCLK                  | Read enabled. However, to prevent the reading of undefined data during incremental counting, read TM1C twice and check that the results match. |  |  |  |
| HTBCLK              | LSCLK                  | Read disabled                                                                                                                                  |  |  |  |
| HTBCLK              | HSCLK                  | Read enabled                                                                                                                                   |  |  |  |
| External clock      | LSCLK                  | Read disabled                                                                                                                                  |  |  |  |
| External Clock      | HSCLK                  | read disabled                                                                                                                                  |  |  |  |

Table 10-2 TM1C Read Enable/Disable during Timer Operation

# 10.2.8 Timer 2 Counter Register (TM2C)

Address: 0F039H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| TM2C          | T2C7 | T2C6 | T2C5 | T2C4 | T2C3 | T2C2 | T2C1 | T2C0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

TM2C is a special function register (SFR) that functions as an 8-bit binary counter.

When write operation to TM2C is performed, TM2C is set to "00H". The data that is written is meaningless.

In 16-bit timer mode and 16-bit timer frequency measurement mode, if write operation is performed to either the low-order TM2C or high-order TM3C, both the low order and the high order are set to "0000H".

During timer operation, the contents of TM2C may not be read depending on the conditions of the timer clock and the system clock.

Table 10-3 shows whether a TM2C read is enabled or disabled during timer operation for each condition of the timer clock and system clock.

Timer clock System clock TM2C read enable/disable SYSCLK T2CK **LSCLK** Read enabled **LSCLK** Read enabled. However, to prevent the reading of undefined data during incremental counting, read TM2C twice and check **LSCLK HSCLK** that the results match. Read disabled **HTBCLK** LSCLK HTBCLK **HSCLK** Read enabled LSCLK External clock Read disabled **HSCLK** 

Table 10-3 TM2C Read Enable/Disable during Timer Operation

# 10.2.9 Timer 3 Counter Register (TM3C)

Address: 0F03DH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| ТМЗС          | T3C7 | T3C6 | T3C5 | T3C4 | T3C3 | T3C2 | T3C1 | T3C0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

TM3C is a special function register (SFR) that functions as an 8-bit binary counter.

When write operation to TM3C is performed, TM3C is set to "00H". The data that is written is meaningless.

In 16-bit timer mode and 16-bit timer frequency measurement mode, if write operation is performed to either the low-order (TM2C) or high-order (TM3C), both the low order and the high order are set to "0000H".

When reading TM3C in 16-bit timer mode, be sure to read TM2C first since the count value of TM3C is stored in the TM3C latch when TM2C is read.

During timer operation, the contents of TM3C may not be read depending on the conditions of the timer clock and the system clock.

Table 10-4 shows whether a TM3C read is enabled or disabled during timer operation for each condition of the timer clock and system clock.

Timer clock System clock TM3C read enable/disable T3CK SYSCLK **LSCLK LSCLK** Read enabled Read enabled. However, to prevent the reading of undefined **LSCLK HSCLK** data during incremental counting, read TM3C twice and check that the results match. Read disabled **HTBCLK LSCLK** Read enabled **HTBCLK HSCLK LSCLK** External clock Read disabled **HSCLK** 

Table 10-4 TM3C Read Enable/Disable during Timer Operation

# 10.2.10 Timer 0 Control Register 0 (TM0CON0)

Address: 0F032H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2      | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|--------|-------|-------|
| TM0CON0       | _   |     | _   |     |     | T01M16 | T0CS1 | T0CS0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W    | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0      | 0     | 0     |

TM0CON0 is a special function (SFR) to control a timer 0.

Rewrite TM0CON0 while the timer 0 is stopped (T0STAT of the TM0CON1 register is "0").

#### [Description of Bits]

# • **T0CS1, T0CS0** (bits 1, 0)

The T0CS1 and T0CS0 bits are used for selecting the operation clock of timer 0. LSCLK, HTBCLK, or the external clock (P44/T02P0CK) can be selected by these bits.

| T0CS1 | T0CS0 | Description                          |  |  |
|-------|-------|--------------------------------------|--|--|
| 0     | 0     | SCLK (initial value)                 |  |  |
| 0     | 1     | TBCLK                                |  |  |
| 1     | 0     | rohibited (timer 0 does not operate) |  |  |
| 1     | 1     | External clock (P44/T02P0CK)         |  |  |

### • **T01M16** (bit 2)

The T01M16 bit is used for selecting the operating mode of timer 0 and timer 1.

In 8-bit timer mode, each of timer 0 and timer 1 operates independently as a 8-bit timer.

In 16-bit timer mode, timer 0 and timer 1 are connected and they operate as a 16-bit timer.

In 16-bit timer mode, timer 1 is incremented by a timer 0 overflow signal. A timer 0 interrupt (TM0INT) is not generated.

| T01M16 | Description                      |  |  |  |  |
|--------|----------------------------------|--|--|--|--|
| 0      | B-bit timer mode (initial value) |  |  |  |  |
| 1      | 16-bit timer mode                |  |  |  |  |

# 10.2.11 Timer 1 Control Register 0 (TM1CON0)

Address: 0F036H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|-----|-------|-------|
| TM1CON0       | _   |     |     |     | _   | _   | T1CS1 | T1CS0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 0     |

TM1CON0 is a special function (SFR) to control a timer 1.

Rewrite TM1CON0 while the timer 1 is stopped (T1STAT of the TM1CON1 register is "0").

### [Description of Bits]

# • **T1CS1, T1CS0** (bits 1, 0)

The T1CS1 and T1CS0 bits are used for selecting the operation clock of timer 1. LSCLK, HTBCLK, or the external clock (P45/T13P0CK) can be selected by these bits.

In cases where the 16-bit timer mode has been selected by setting T01M16 of TM0CON to "1", the values of T1CS1 and T1CS0 are invalid.

| T1CS1 | T1CS0 | Description                          |  |  |
|-------|-------|--------------------------------------|--|--|
| 0     | 0     | SCLK (initial value)                 |  |  |
| 0     | 1     | ITBCLK                               |  |  |
| 1     | 0     | rohibited (timer 1 does not operate) |  |  |
| 1     | 1     | External clock (P45/T13P1CK)         |  |  |

# 10.2.12 Timer 2 Control Register 0 (TM2CON0)

Address: 0F03AH Access: R/W Access size: 8 bits

Initial value: 00H(ML610Q415), 0A0H(ML610Q411/ML610Q412)

|               | 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
|---------------|--------|--------|--------|--------|--------|--------|-------|-------|
| TM2CON0       | T2FMA7 | T2FMA6 | T2FMA5 | T2FMA4 | T23MFM | T23M16 | T2CS1 | T2CS0 |
| R/W           | R      | R      | R      | R      | R/W    | R/W    | R/W   | R/W   |
| Initial value | *      | *      | *      | *      | 0      | 0      | 0     | 0     |

TM2CON0 is a special function (SFR) to control a timer 2.

Rewrite TM2CON0 while the timer 2 is stopped (T2STAT of the TM2CON1 register is "0").

#### [Description of Bits]

### • **T2CS1, T2CS0** (bits 1, 0)

The T2CS1 and T2CS0 bits are used for selecting the operation clock of timer 2. LSCLK, HTBCLK, or the external clock (P44/T02P0CK) can be selected by these bits.

| T2CS1 | T2CS0 | Description                          |  |  |
|-------|-------|--------------------------------------|--|--|
| 0     | 0     | SCLK (initial value)                 |  |  |
| 0     | 1     | ITBCLK                               |  |  |
| 1     | 0     | rohibited (timer 2 does not operate) |  |  |
| 1     | 1     | External clock (P44/T02P0CK)         |  |  |

### • **T23MFM, T23M16** (bit 3, 2)

The T23MFM bit and T23M16 bit is used for selecting the operating mode of timer 2 and timer 3...

In 8-bit timer mode, each of timer 0 and timer 1 operates independently as a 8-bit timer.

In 16-bit timer mode, timer 2 and timer 3 are connected and they operate as a 16-bit timer.

In 16-bit timer mode, timer 3 is incremented by a timer 2 overflow signal. A timer 2 interrupt (TM2INT) is not generated.

In 16-bit timer frequency measurement mode, timer 2 and timer 3 are connected and they operate as a 16-bit clock counter to measure the frequency. A timer 2 interrupt (TM2INT) is not generated.

|   | T23MFM | T23M16 | Description                                       |  |  |
|---|--------|--------|---------------------------------------------------|--|--|
| ſ | 0      | 0      | -bit timer mode (initial value)                   |  |  |
| Ī | 0      | 1      | 6-bit timer mode                                  |  |  |
| Ī | 1      | 0      | Prohibited (timer 2 and timer 3 does not operate) |  |  |
| Ī | 1      | 1      | 16-bit timer frequency measurement mode           |  |  |

#### • **T2FMA7~T2FMA4** (bit 7~4)

The T2FMA7 bit ~T2FMA4 bit shows the LSI has the frequency measurement mode.

Those bits are read-only and always return the initial value despite of writing any data.

| T2FMA7 | T2FMA6 | T2FMA5 | T2FMA4 | Description                                                        |
|--------|--------|--------|--------|--------------------------------------------------------------------|
| 0      | 0      | 0      | 0      | The frequency measurement mode is Not available. (ML610Q415)       |
| 1      | 0      | 1      | 0      | The frequency measurement mode is available. (ML610Q411/ML610Q412) |

#### Note:

ML610Q415 does not have the frequency measurement mode. The T23MFM bit is read-only and always return "0" despite of writing any data on the ML610Q415.

# 10.2.13 Timer 3 Control Register 0 (TM3CON0)

Address: 0F03EH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|-----|-------|-------|
| TM3CON0       | _   |     | _   |     |     | _   | T3CS1 | T3CS0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 0     |

TM3CON0 is a special function (SFR) to control a timer 3.

Rewrite TM3CON0 while the timer 3 is stopped (T3STAT of the TM3CON1 register is "0").

### [Description of Bits]

# • T3CS1, T3CS0 (bits 1, 0)

The T3CS1 and T3CS0 bits are used for selecting the operation clock of timer 3. LSCLK, HTBCLK, or the external clock (P44/T13P1CK) can be selected by these bits.

In cases where the 16-bit timer mode has been selected by setting T23M16 of TM2CON to "1", the values of T3CS1 and T3CS0 are invalid.

| T3CS1 | T3CS0 | Description                           |
|-------|-------|---------------------------------------|
| 0     | 0     | LSCLK (initial value)                 |
| 0     | 1     | HTBCLK                                |
| 1     | 0     | Prohibited (timer 3 does not operate) |
| 1     | 1     | External clock (P45/T13P1CK)          |

# 10.2.14 Timer 0 Control Register 1 (TM0CON1)

Address: 0F033 Access: R/W Access size: 8 bits Initial value: 00H

|               | 7      | 6   | 5   | 4   | 3   | 2   | 1   | 0     |
|---------------|--------|-----|-----|-----|-----|-----|-----|-------|
| TM0CON1       | T0STAT |     | _   |     |     |     | _   | T0RUN |
| R/W           | R      | R/W   |
| Initial value | 0      | 0   | 0   | 0   | 0   | 0   | 0   | 0     |

TM0CON1 is a special function register (SFR) to control a timer 0.

# [Description of Bits]

# • **T0RUN** (bit 0)

The TORUN bit is used for controlling stop/start of timer 0.

| T0RUN | Description      |
|-------|------------------|
| 0     | Stops counting.  |
| 1     | Starts counting. |

# • **T0STAT** (bit 7)

The T0STAT bit is used for indicating "counting stopped"/"counting in progress" of timer 0.

| T0STAT | Description           |
|--------|-----------------------|
| 0      | Counting stopped.     |
| 1      | Counting in progress. |

# 10.2.15 Timer 1 Control Register 1 (TM1CON1)

Address: 0F037H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7      | 6   | 5   | 4   | 3   | 2   | 1   | 0     |
|---------------|--------|-----|-----|-----|-----|-----|-----|-------|
| TM1CON1       | T1STAT | _   |     |     |     |     | _   | T1RUN |
| R/W           | R      | R/W   |
| Initial value | 0      | 0   | 0   | 0   | 0   | 0   | 0   | 0     |

TM1CON1 is a special function register (SFR) to control a timer 1.

# [Description of Bits]

# • **T1RUN** (bit 0)

The T1RUN bit is used for controlling count stop/start of timer 1.

In 16-bit timer mode, be sure to set this bit to "0". Timer 1 is incremented caused by a timer 0 overflow signal regardless of the value of T1RUN.

| T1RUN | Description      |
|-------|------------------|
| 0     | Stops counting.  |
| 1     | Starts counting. |

# • **T1STAT** (bit 7)

The T1STAT bit is used for indicating "counting stopped"/"counting in progress" of timer 1. In 16-bit timer mode, this bit will read "0".

| T1STAT | Description           |
|--------|-----------------------|
| 0      | Counting stopped.     |
| 1      | Counting in progress. |

# 10.2.16 Timer 2 Control Register 1 (TM2CON1)

Address: 0F03BH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7      | 6   | 5   | 4   | 3   | 2   | 1   | 0     |
|---------------|--------|-----|-----|-----|-----|-----|-----|-------|
| TM2CON1       | T2STAT |     | _   |     |     | _   | _   | T2RUN |
| R/W           | R      | R/W   |
| Initial value | 0      | 0   | 0   | 0   | 0   | 0   | 0   | 0     |

TM2CON1 is a special function register (SFR) to control a timer 2.

# [Description of Bits]

# • **T2RUN** (bit 0)

The T2RUN bit is used for controlling stop/start of timer 2.

Setting the T2RUN bit can forcely cancel the counting in the 16-bit timer frequency measurement mode. In that case, TM3INT does not occur.

| T2RUN | Description      |
|-------|------------------|
| 0     | Stops counting.  |
| 1     | Starts counting. |

#### • **T2STAT** (bit 7)

The T2STAT bit is used for indicating "counting stopped"/"counting in progress" of timer 2.

| T2STAT | Description           |
|--------|-----------------------|
| 0      | Counting stopped.     |
| 1      | Counting in progress. |

# 10.2.17 Timer 3 Control Register 1 (TM3CON1)

Address: 0F03FH Access: R/W Access size: 8 bits Initial value: 00H

|               | 7      | 6   | 5   | 4   | 3   | 2   | 1   | 0     |
|---------------|--------|-----|-----|-----|-----|-----|-----|-------|
| TM3CON1       | T3STAT |     | _   |     |     | _   | _   | T3RUN |
| R/W           | R      | R/W   |
| Initial value | 0      | 0   | 0   | 0   | 0   | 0   | 0   | 0     |

TM3CON1 is a special function register (SFR) to control a timer 3.

# [Description of Bits]

#### • **T3RUN** (bit 0)

The T3RUN bit is used for controlling stop/start of timer 3.

In 16-bit timer mode and 16-bit timer frequency measurement mode, be sure to set this bit to "0". Timer 3 is incremented caused by a timer 2 overflow signal regardless of the value of T3RUN.

| T3RUN | Description      |
|-------|------------------|
| 0     | Stops counting.  |
| 1     | Starts counting. |

#### • **T3STAT** (bit 7)

The T3STAT bit is used for indicating "counting stopped"/"counting in progress" of timer 3. In 16-bit timer mode and 16-bit timer frequency measurement mode, this bit will return "0".

| T3STAT | Description           |
|--------|-----------------------|
| 0      | Counting stopped.     |
| 1      | Counting in progress. |

## 10.3 Description of Operation

#### 10.3.1 Timer mode operation

The timer counters (TMnC) are set to an operating state (TnSTAT are set to "1") on the first falling edge of the timer clocks (TnCK) that are selected by the Timer 0 to 3 control register 0 (TMnCON0) when the TnRUN bits of timer 0 to 3 control register 1 (TMnCON1) are set to "1" and increment the count value on the 2nd falling.

When the count value of TM0 to TM3C and the timer 0 to 3 data register (TMnD) coincide, timer 0 to 3 interrupt (TMnINT) occurs on the next timer clock falling edge, TMnC are reset to "00H" and incremental counting continues.

When the TnRUN bits are set to "0", TMnC stop counting after counting once the falling of the timer clock (TnCK). Confirm that TMnC has been stopped by checking that the TnSTAT bit of the Timer 0–3 control register 1 (TMnCON1) is "0". When the TnRUN bits are set to "1" again, TMn restart incremental counting from the previous values. To initialize TMnC to "00H", perform write operation in TMnC.

The timer interrupt period (TTMI) is expressed by the following equation.

$$TTMI = \frac{TMnD + 1}{TnCK (Hz)}$$
 (n = 0 to 3)

TMnD: Timer 0 to 3 data register (TMnD) setting value (01H to 0FFH)

TnCK: Clock frequency selected by the Timer 0 to 3 control register 0 (TMnCON0)

After the TnRUN bits are set to "1", timers are synchronized by the timer clock and counting starts so that an error of a maximum of 1 clock period occurs until the first timer interrupt. The timer interrupt periods from the second time are constant.

Figure 10-2 shows the operation timing diagram of Timer 0 to 3.



Figure 10-2 Operation Timing Diagram of Timer 0 to 3

#### Note:

Even if "0" is written to the TnRUN bits, counting operation continues up to the falling edge (the timer 0 to 3 status flag (TnSTA) is in a "1" state) of the next timer clock pulse. Therefore, the timer 0 to 3 interrupt (TMnINT) may occur.

#### 10.3.2 16-bit timer frequency measurement mode operation

The frequency measurement mode in 16-bit timer 2&3, is used to count the frequency of 500kHz RC oscillation clock which typically has temperature variation and production tolerance.

Using the frequency measurement mode can make better accuracy for uart baud-rate clock or timer function.

- (1) Reading the count data, caluculating and setting it to uart communication baud-rate registers, can make more accurate baud-rate clock.
- (2) Reading the count data, caluculating and setting it to a timer data register, can make more accurate timing in normal timer mode.

#### Note:

This function is not available on ML610Q415 because it does not have low-speed crystal oscillation clock.

Figure 10-3 shows the operation timing in frequency measurement mode.



Figure 10-3 Operation Timing in frequency measurement mode

- (1) High-speed clock (HSCLK, HTBCLK) has to be in oscillating state by conrolling with FCONn registers. And also set HTBDR register (High-speed Time Base counter Devide Register) per necessory.
- (2) Reset both T2RUN bit (bit0 of TM2CON1 register) and T3RUN bit (bit0 of TM3CON1 register) to "0" to stop the timer. And then, check both T2STAT bit (bit7 of TM2CON1 register) and T3STAT bit (bit7 of TM3CON1 register) are "0" for making certain the timer stops.
- (3) Set T23MFM bit (bit3 of TM2CON0 register) to "1" (Frequency measurement mode), set T23M16 bit (bit2of TM2CON0 register) to "1" (16bit mode) and set T2CS1-0 bits(bit1/0 of TM2CON0 register) to "01"(HTBCLK mode).

- (4) Set "FFH" to both TM2D register and TM3D register.
- (5) Clear both TM2C register and TM3C register to "00H".
- (6) Set T2RUN bit (bit0 of TM2CON1 register) to "1" to start counting the timer.
- (7) On the condition of (T23MFM  $\[ \] \] \& ((TM23M16 \[ \] \] \] \& (T2RUN \[ \] \] \] +=="1"), the count-up starts at rising edge of 64Hz clock signal.$
- (8) The count-up stops at the falling edge of the next timer clock (HTBCLK) after 437C signal becomes "1". Also, at the same time, T2RUN bit and T2STAT bit become "0" and the interrupt signal TM3INT activates.
- (9) After checking T2STAT bit or TM3INT interrupt occurs, read out the data (N1) of TM2C register and TM3C register.

For example of utilizing N1, to occur 9600Hz timer interrupt.

Assuming the HTBCLK is 600kHz,

N1 = 600000 \* 437 / 32768

- = 8001 (Decimal)
- = 1F41 (Hexadecimal)
- = 0001 1111 0<u>100 0001 (Binary)</u>

As (437 / 32768) sec is equivalent to 128 clocks at 9600Hz (more precisely, 9598Hz), a division of the count N1 by 128 equals frequency ratio (N2) between the frequency of HTBCLK and 9600Hz.

Because  $128 = 2^7$ , that caluculation can be determined by truncating the righthand seven digits of N1(Binary).

N2 = 8001(Decimal) / 128 (Decimal)

- =0001 1111 0 (Binary)
- =3E (Hexadecimal)
- =62 (Decimal)

This indicates that 9600Hz is about 62 times the cycle of HTBCLK.

Therefore, if 3DH(=3EH-1) set to the timer register and the timer start counting, the cycle of TMnINT interrupt that can occur every 62 counts of HTBCLK is:

tTMnINT = (1 / 600000) \* 62 = 0.10333ms (9677Hz)

#### 10.3.3 16-bit timer frequency measurement mode application for setting uart baud-rate

For example, when the target baud-rate is 9600bps and the clock is HSCLK(500kHz), the UART0 baud-rate register (UA0BRTH, UA0BRTL) should be set as follows. See Section 14.3.2. in UART chapter.

UA0BRTH, UA0BRTL = 500000/9600 - 1 = 51 (decimal) = 33(Hexadecimal)

However, actual 500kHz RC oscillation clock has temperature variation and production tolerance, the calculation by using the fixed value of 500kHz can not make accurate baud-rate. To compensate it, count the frequency in the frequency measurement mode to set the baud-rate again before operating UART communication.

After finishing the clock count in the frequency measurement mode, assuming HTBCLK is 451kHz, data of TM2C register and TM3C register will be:

N1 = 451000 \* 437 / 32768

- = 6014 (Decimal)
- = 177E (Hexadecimal)
- = 101110<u>1111110 (Binary)</u>

As (437 / 32768) sec is equivalent to 128 clocks at 9600Hz (more precisely, 9598Hz), a division of the count (N1) by 128 equals frequency ratio (N2) between the frequency of HTBCLK and 9600Hz. For the calculation, the accuracy of baud-rate depends on truncating (1) or rounding (2) the data.

UA0BRTH regiser and UA0BRTL register have to be set as follows. See the previous secution 10.3.2. and section 14.3.2. in UART chapter.

UA0BRTH, UA0BRTL = (the frequency ratio of HTBCLK and 9600Hz) - 1 = (N1/128)-1 = N2 -1

#### (1) Round data in caluculation

N1 = 10111011111110 (binary)

N2 = 101111 (binary) = 47 (decimal) = 2F (hexadecimal)

Set N2-1 (= 2E) to UA0BRTH and UA0BRTL registers.

In this case, the acual baud-rate will be 9595.744681.. [bps], so the accuracy = ((9595.744681/9600) - 1)\*100 = -0.04..[%].

#### (2) Trancate data in calucuation (the accuracy of baud-rate becomes worse)

N1 = 10111011111110 (binary)

N2 = 101110 (binary) = 46 (decimal) = 2E (hexadecimal)

Set N2-1 (= 2D) to UA0BRTH and UA0BRTL registers.

In this case, the acual baud-rate will be 9804.347826.. [bps], so the accuracy = ((9804.347826/9600) - 1)\*100=2.12..[%].

| te and theoretical accuracy |
|-----------------------------|
| ı                           |

| Baud-rate[bps] | Data setting to UA0BRTH register and UA0BRTH register | Theoretical accuracy |
|----------------|-------------------------------------------------------|----------------------|
| 300            | Round off {N1/4 (2bit right-shift) } - (minus) 1.     | ~ +/- 2%             |
| 600            | Round off {N1/8 (3bit right-shift) } - (minus) 1.     |                      |
| 1200           | Round off {N1/16 (4bit right-shift) } - (minus) 1.    |                      |
| 2400           | Round off {N1/32 (5bit right-shift) } - (minus) 1.    |                      |
| 4800           | Round off {N1/64 (6bit right-shift) } - (minus) 1.    |                      |
| 9600           | Round off {N1/128 (7bit right-shift) } - (minus) 1.   |                      |
| 19200          | Round off {N1/256 (8bit right-shift) } - (minus) 1.   | +/- 2% ~ 2.5%        |
| 38400          | Round off {N1/512 (9bit right-shift) } - (minus) 1.   | ± 2.5% ~             |
| 57600          | Round off {N1/768} - (minus) 1.                       |                      |

# Chapter 11

 $\mathbf{PWM}$ 

# 11. PWM

#### 11.1 Overview

This LSI includes one channel of 16-bit PWM (Pulse Width Modulation).

The PWM output (PWM0) function is assigned to P43(Port 4) and P34(Port 3) as the tertiary function. For the functions of port 4 and port3, see Chapter 21, "Port 4" and Chapter 20, "Port 3".

#### 11.1.1 Features

- The PWM signals with the periods of approximately 4us (@HTBCLK) to 2s (@LSCLK) can be generated and output outside of the LSI.
- The output logic of the PWM signal can be switched to the positive or negative logic.
- At the coincidence of PWM signal period, duties, and period & duty, a PWM interrupt (PW0INT) occurs.
- For the PWM clock, a low-speed clock (LSCLK), a high-speed time base clock (HTBCLK), and an external clock are available.

#### 11.1.2 Configuration

Figure 11 - 1 shows the configuration of the PWM circuit.



PW0PL: PWM0 period register L PWM0 period register H PW0PH: PWM0 period buffer PW0PBUF: PW0DL: PWM0 duty register L PWM0 duty register H PW0DH: PWM0 duty buffer PW0DBUF: PW0CL: PWM0 counter register L PW0CH: PWM0 counter register H PW0CON0: PWM0 control register 0 PW0CON1: PWM0 control register 1

Figure 11-1 Configuration of PWM Circuit

# 11.1.3 List of Pins

| Pin name   | I/O | Description                                                     |
|------------|-----|-----------------------------------------------------------------|
| P43/PWM0   | 0   | PWM0 output pin Used for the secondary function of the P43 pin. |
| P34/PWM0 O |     | PWM0 output pin Used for the secondary function of the P34 pin. |

# 11.2 Description of Registers

# 11.2.1 List of Registers

| Address | Name                    | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|-------------------------|---------------|---------------|-----|------|---------------|
| 0F0A0H  | PWM0 period register L  | PW0PL         | PW0P          | R/W | 8/16 | 0FFH          |
| 0F0A1H  | PWM0 period register H  | PW0PH         | FVVUF         | R/W | 8    | 0FFH          |
| 0F0A2H  | PWM0 duty register L    | PW0DL         | PW0D          | R/W | 8/16 | 00H           |
| 0F0A3H  | PWM0 duty register H    | PW0DH         | PVVUD         | R/W | 8    | 00H           |
| 0F0A4H  | PWM0 counter register L | PW0CL         | PW0C          | R/W | 8/16 | 00H           |
| 0F0A5H  | PWM0 counter register H | PW0CH         | PVVC          | R/W | 8    | 00H           |
| 0F0A6H  | PWM0 control register 0 | PW0CON0       | PW0CON        | R/W | 8/16 | 00H           |
| 0F0A7H  | PWM0 control register 1 | PW0CON1       | PWOCON        | R/W | 8    | 40H           |

# 11.2.2 PWM0 Period Registers (PW0PL, PW0PH)

Address: 0F0A0H Access: R/W Access size: 8 bits Initial value: 0FFH

|          | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| PW0PL    | P0P7 | P0P6 | P0P5 | P0P4 | P0P3 | P0P2 | P0P1 | P0P0 |
| R/W      | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| At reset | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

Address: 0F0A1H Access: R/W Access size: 8 bits Initial value: 0FFH

|          | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|----------|-------|-------|-------|-------|-------|-------|------|------|
| PW0PH    | P0P15 | P0P14 | P0P13 | P0P12 | P0P11 | P0P10 | P0P9 | P0P8 |
| R/W      | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  |
| At reset | 1     | 1     | 1     | 1     | 1     | 1     | 1    | 1    |

PW0PH and PW0PL are special function registers (SFRs) to set the PWM0 periods.

#### Note:

When PW0PH or PW0PL is set to "0000H", the PWM0 period buffer (PW0PBUF) is set to "0001H".

# 11.2.3 PWM0 Duty Registers (PW0DL, PW0DH)

|          | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| PW0DL    | P0D7 | P0D6 | P0D5 | P0D4 | P0D3 | P0D2 | P0D1 | P0D0 |
| R/W      | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| At reset | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Address: 0F0A2H Access: R/W Access size: 8 bits Initial value: 00H

|          | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|----------|-------|-------|-------|-------|-------|-------|------|------|
| PW0DH    | P0D15 | P0D14 | P0D13 | P0D12 | P0D11 | P0D10 | P0D9 | P0D8 |
| R/W      | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  |
| At reset | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    |

Address: 0F0A3H Access: R/W Access size: 8 bits Initial value: 00H

PW0DH and PW0DL are special function registers (SFRs) to set the duties of PWM0.

#### Note:

Set PW0DH and PW0DL to values smaller than those to which PW0PH and PW0PL are set.

# 11.2.4 PWM0 Counter Registers (PW0CH, PW0CL)

|          | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| PW0CL    | P0C7 | P0C6 | P0C5 | P0C4 | P0C3 | P0C2 | P0C1 | P0C0 |
| R/W      | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| At reset | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Address: 0F0A4H Access: R/W Access size: 8 bits Initial value: 00H

|          | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|----------|-------|-------|-------|-------|-------|-------|------|------|
| PW0DH    | P0C15 | P0C14 | P0C13 | P0C12 | P0C11 | P0C10 | P0C9 | P0C8 |
| R/W      | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  |
| At reset | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    |

Address: 0F0A5H Access: R/W Access size: 8 bits Initial value: 00H

PW0CL and PW0CH are special function registers (SFRs) that function as 16-bit binary counters.

When data is written to either PW0CL or PW0CH, PW0CL and PW0CH is set to "0000H". The data that is written is meaningless.

When data is read from PW0CL, the value of PW0CH is latched. When reading PW0CH and PW0CL, use a word type instruction or pre-read PW0CL.

The contents of PW0CH and PW0CL during PWM operation cannot be read depending on the combination of the PWM clock and system clock. Table 11-1 shows PW0CH and PW0CL read enable/disable for each combination of the PWM clock and system clock.

Table 11-1 PW0CH and PW0CL Read Enable/Disable during PWM0 Operation

| PWM clock<br>P0CK | System clock<br>SYSCLK | PW0CH and PW0CL read enable/disable                                                                                                                                       |  |  |
|-------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| LSCLK             | LSCLK                  | Read enabled                                                                                                                                                              |  |  |
| LSCLK             | HSCLK                  | Read enabled. However, to prevent the reading of undefined data during counting, read consecutively PW0CH or PW0CL twice until the last data coincides the previous data. |  |  |
| HTBCLK            | LSCLK                  | Read disabled                                                                                                                                                             |  |  |
| HTBCLK            | HSCLK                  | Read enabled                                                                                                                                                              |  |  |
| External clock    | LSCLK                  | Read disabled                                                                                                                                                             |  |  |
| External Clock    | HSCLK                  | Read disabled                                                                                                                                                             |  |  |

# 11.2.5 PWM0 Control Register 0 (PW0CON0)

|          | 7   | 6   | 5   | 4     | 3     | 2     | 1     | 0     |
|----------|-----|-----|-----|-------|-------|-------|-------|-------|
| PW0CON0  | _   |     | _   | P0NEG | P0IS1 | P0IS0 | P0CS1 | P0CS0 |
| R/W      | R/W | R/W | R/W | R/W   | R/W   | R/W   | R/W   | R/W   |
| At reset | 0   | 0   | 0   | 0     | 0     | 0     | 0     | 0     |

Address: 0F0A6H Access: R/W Access size: 8 bits Initial value: 00H

PW0CON0 is a special function register (SFR) to control PWM.

#### [Description of Bits]

#### • **P0CS1**, **P0CS0** (bits 1, 0)

The P0CS1 and P0CS0 bits are used to select the PWM0 operation clocks. LSCLK, HTBCLK, or the external clock (P44/T02P0CK) can be selected.

| P0CS1 | P0CS0 | Description                                   |
|-------|-------|-----------------------------------------------|
|       |       | LSCLK (initial value)                         |
| 0     | 0     | ML610Q411/Q412: 32.768kHz                     |
|       |       | ML610Q415: 31.25kHz                           |
| 0     | 1     | HTBCLK (500kHz)                               |
| 1     | 0     | Prohibited (the PWM circuit does not operate) |
| 1     | 1     | External clock (P44/T02P0CK)                  |

#### • **P0IS1, P0IS0** (bits 3, 2)

The P0IS1 and P0IS0 bits are used to select the point at which the PWM0 interrupt occurs. "When the periods coincide", "when the duties coincide", or "when the periods and duties coincide" can be selected.

| P0IS1 | P0IS0 | Description                                |
|-------|-------|--------------------------------------------|
| 0     | 0     | When the periods coincide. (Initial value) |
| 0     | 1     | When the duties coincide.                  |
| 1     | *     | When the periods and duties coincide.      |

#### • **P0NEG** (bit 4)

The P0NEG bit is used to select the output logic. When the positive logic is selected, the initial value of PWM0 output is "1", and when the negative logic is selected, the initial value of PWM0 output is "0".

| P0NEG | Description                    |
|-------|--------------------------------|
| 0     | Positive logic (initial value) |
| 1     | Negative logic                 |

# 11.2.6 PWM0 Control Register 1 (PW0CON1)

|          | 7      | 6     | 5   | 4   | 3   | 2   | 1   | 0     |
|----------|--------|-------|-----|-----|-----|-----|-----|-------|
| PW0CON1  | POSTAT | P0FLG | _   | _   | _   | _   | _   | P0RUN |
| R/W      | R      | R/W   | R/W | R/W | R/W | R/W | R/W | R/W   |
| At reset | 0      | 1     | 0   | 0   | 0   | 0   | 0   | 0     |

Address: 0F0A7H Access: R/W Access size: 8 bits Initial value: 40H

PW0CON1 is a special function register (SFR) to control PWM0.

#### [Description of Bits]

#### • **P0RUN** (bit 0)

The PORUN bit is used to control count stop/start of PWM0.

| ĺ | P0RUN | Description                     |
|---|-------|---------------------------------|
|   | 0     | Stops counting. (Initial value) |
| ĺ | 1     | Starts counting.                |

#### • **P0FLG** (bit 6)

The P0FLG bit is used to read the output flag of PWM0.

This bit is set to "1" when write operation to PW0CH or PW0CL is performed,

| P0FLG | Description                            |
|-------|----------------------------------------|
| 0     | PWM0 output flag = "0"                 |
| 1     | PWM0 output flag = "1" (initial value) |

### • **P0STAT** (bit 7)

The POSTAT bit indicates "counting stopped or "counting in progress" of PWM0.

| P0STAT | Description                       |
|--------|-----------------------------------|
| 0      | Counting stopped. (Initial value) |
| 1      | Counting in progress.             |

#### 11.3 Description of Operation

The PWM0 counter registers (PW0CH, PW0CL) are set to an operating state (P0STAT is set to "1") on the first falling edge of the PWM clock (P0CK) that are selected by the PWM0 control register 0 (PW0CON0) when the P0RUN bit of PWM0 control register 1 (PW0CON1) is set to "1" and increment the count value on the 2nd falling edge.

When the count value of PWM0 counter registers and the value of the PWM0 duty buffer (PW0DBUF) coincide, the PWM flag (P0FLG) is set to "0" on the next timer clock falling edge of P0CK.

When the count value of PWM0 counter registers and the value of the PWM0 period buffer (PW0PBUF) coincide, the PWM flag (P0FLG) is set to "1" on the next falling edge of P0CK and PWM0 counter registers is set to "0000H" and incremental counting continues. At the same time, the value of the PWM0 duty register (PW0DH, PW0DL) is transferred to the PWM0 duty buffer (PW0DBUF) and the value of PWM0 period register (PW0PH, PW0PL) to the PWM0 period buffer (PW0PBUF).

When the P0RUN bit is set to "0", PWM0 counter registers stop counting after counting once the falling of the PWM clock (P0CK). Confirm that PW0CH and PW0CL are stopped by checking that the PnSTAT bit of the PWM0 control register 1 (PW0CON1) is "0". When the P0RUN bit is set to "1" again, PWM0 counter registers restarts incremental counting from the previous value on the falling edge of P0CK.

To initialize PWM0 counter registers to "0000H", perform write operation in either of PW0CH or PW0CL. At that time, P0FLG is also set to "1". When data is written in the PWM0 duty register (PW0DH, PW0DL) during count stop (P0RUN is in a "1" state), the data is transferred to the PWM0 duty buffer (PW0DBUF) and when data is written in the PWM0 period register (PW0PH, PW0PL), the data is transferred to the PWM0 period buffer (PW0PBUF).

The PWM clock, the point at which an interrupt of PWM0 occurs, and the logic of the PWM output are selected by PWM0 control register 0 (PW0CN0).

The period of the PWM0 signal (TPWP) and the first half duration (TPWD) of the duty are expressed by the following equations.

$$T_{PWP} = \frac{PW0P + 1}{P0CK (Hz)}$$

$$T_{PWP} = \frac{PW0D + 1}{P0CK (Hz)}$$

PW0P: PWM0 period registers (PW0PH, PW0PL) setting value (0001H to 0FFFFH)
PW0D: PWM0 duty registers (PW0DH, PW0DL) setting value (0000H to 0FFFEH)
POCK: Clock frequency selected by the PWM0 control register 0 (PW0CON0)

After the PORUN bit is set to "1", counting starts in synchronization with the PWM clock. This causes an error of up to 1 clock pulse to the time the first PWM interrupt is issued. The PWM interrupt period from the second time is fixed.

Figure 11-2 shows the operation timing of PWM0.



Figure 11-2 (1/2) Operation Timing Diagram of PWM0



Figure 11-2 (2/2) Operation Timing Diagram of PWM0

#### Note:

Even if "0" is written to the PORUN bit, counting operation continues up to the falling edge (the PWM0 status flag (POSTAT) is in a "1" state) of the next PWM clock pulse. Therefore, the PWM0 interrupt (PW0INT) may occur.

# 11.4 Specifying port registers

When you want to make sure the PWM function is working, please check related port registers are specified. See Chapter 22, "Port 4" and Chapter 21, "Port 3" for detail about the port registers.

#### 11.4.1 Functioning P43 (PWM0) as the PWM output

Set P43MD1 bit (bit3 of P4MOD1 register) to "1" and set P43MD0 bit (bit3 of P4MOD0 register) to "0", for specifying the PWM output as the tertiary function of P43.

| Reg. name |        |        | P4MO   | D1 register ( | Address: 0F | 225H)  |        |        |
|-----------|--------|--------|--------|---------------|-------------|--------|--------|--------|
| Bit       | 7      | 6      | 5      | 4             | 3           | 2      | 1      | 0      |
| Bit name  | P47MD1 | P46MD1 | P45MD1 | P44MD1        | P43MD1      | P42MD1 | P41MD1 | P40MD1 |
| Data      | *      | *      | *      | *             | 1           | *      | *      | *      |

| Reg. name |        |        | P4MO   | D0 register ( | (Address: 0F | 224H)  |        |        |
|-----------|--------|--------|--------|---------------|--------------|--------|--------|--------|
| Bit       | 7      | 6      | 5      | 4             | 3            | 2      | 1      | 0      |
| Bit name  | P47MD0 | P46MD0 | P45MD0 | P44MD0        | P43MD0       | P42MD0 | P41MD0 | P40MD0 |
| Data      | *      | *      | *      | *             | 0            | *      | *      | *      |

Set P43C1 bit (bit3 of P4CON1 register) to "1", set P43C0 bit(bit3 of P4CON0 register) to "0" and set P43DIR bit(bit3 of P4DIR register) to "0", for specifying the P43 as CMOS output.

| Reg. name |       | P4CON1 register (Address: 0F223H) |       |       |       |       |       |       |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|
| Bit       | 7     | 6                                 | 5     | 4     | 3     | 2     | 1     | 0     |  |
| Bit name  | P47C1 | P46C1                             | P45C1 | P44C1 | P43C1 | P42C1 | P41C1 | P40C1 |  |
| Data      | *     | *                                 | *     | *     | 1     | *     | *     | *     |  |

| Reg. name |       | P4CON0 register (Address: 0F222H) |       |       |       |       |       |       |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|
| Bit       | 7     | 6                                 | 5     | 4     | 3     | 2     | 1     | 0     |
| Bit name  | P47C0 | P46C0                             | P45C0 | P44C0 | P43C0 | P42C0 | P41C0 | P40C0 |
| Data      | *     | *                                 | *     | *     | 1     | *     | *     | *     |

| Reg. name |        | P4DIR register (Address: 0F221H) |        |        |        |        |        |        |  |
|-----------|--------|----------------------------------|--------|--------|--------|--------|--------|--------|--|
| Bit       | 7      | 6                                | 5      | 4      | 3      | 2      | 1      | 0      |  |
| Bit name  | P47DIR | P46DIR                           | P45DIR | P44DIR | P43DIR | P42DIR | P41DIR | P40DIR |  |
| Data      | *      | *                                | *      | *      | 0      | *      | *      | *      |  |

Data of P43D bit (bit3 of P4D register) does not affect to the PWM output function, so don't care the data for the function.

| Reg. name |      |      | P40  | register (Ad | ddress: 0F22 | 20H) |      |      |
|-----------|------|------|------|--------------|--------------|------|------|------|
| Bit       | 7    | 6    | 5    | 4            | 3            | 2    | 1    | 0    |
| Bit name  | P47D | P46D | P45D | P44D         | P43D         | P42D | P41D | P40D |
| Data      | *    | *    | *    | *            | **           | *    | *    | *    |

<sup>\*:</sup> Bit not related to the PWM function

<sup>\*\* :</sup> Don't care the data.

# 11.4.2 Functioning P34 (PWM0) as the PWM output

Set P34MD1 bit (bit4 of P3MOD1 register) to "1" and set P34MD0 bit (bit4 of P3MOD0 register) to "0", for specifying the PWM output as the tertiary function of P34.

| Reg. name |   | P3MOD1 register (Address: 0F21DH) |        |        |        |        |        |        |  |
|-----------|---|-----------------------------------|--------|--------|--------|--------|--------|--------|--|
| Bit       | 7 | 7 6 5 <b>4</b> 3 2 1 0            |        |        |        |        |        |        |  |
| Bit name  | - | -                                 | P35MD1 | P34MD1 | P33MD1 | P32MD1 | P31MD1 | P30MD1 |  |
| Data      | - | -                                 | *      | 1      | *      | *      | *      | *      |  |

| Reg. name |   |                        | РЗМО   | D0 register ( | Address: 0F | 21CH)  |        |        |  |
|-----------|---|------------------------|--------|---------------|-------------|--------|--------|--------|--|
| Bit       | 7 | 7 6 5 <b>4</b> 3 2 1 0 |        |               |             |        |        |        |  |
| Bit name  | - | -                      | P35MD0 | P34MD0        | P33MD0      | P32MD0 | P31MD0 | P30MD0 |  |
| Data      | - | -                      | *      | 0             | *           | *      | *      | *      |  |

Set P34C1 bit (bit4 of P3CON1 register) to "1", set P34C0 bit(bit4 of P3CON0 register) to "0" and set P34DIR bit(bit4 of P3DIR register) to "0", for specifying the P34 as CMOS output.

| Reg. name |   |   | P3CO  | N1 register ( | Address: 0F | 21BH) |       |       |
|-----------|---|---|-------|---------------|-------------|-------|-------|-------|
| Bit       | 7 | 6 | 5     | 4             | 3           | 2     | 1     | 0     |
| Bit name  | - | - | P35C1 | P34C1         | P33C1       | P32C1 | P31C1 | P30C1 |
| Data      | - | - | *     | 1             | *           | *     | *     | *     |

| Reg. name |   |   | P3CO  | N0 register ( | Address: 0F | 21AH) |       |       |
|-----------|---|---|-------|---------------|-------------|-------|-------|-------|
| Bit       | 7 | 6 | 5     | 4             | 3           | 2     | 1     | 0     |
| Bit name  | - | - | P35C0 | P34C0         | P33C0       | P32C0 | P31C0 | P30C0 |
| Data      | - | - | *     | 1             | *           | *     | *     | *     |

| Reg. name |   |                        | P3DI   | IR register (A | ddress: 0F2 | 19H)   |        |        |  |
|-----------|---|------------------------|--------|----------------|-------------|--------|--------|--------|--|
| Bit       | 7 | 7 6 5 <b>4</b> 3 2 1 0 |        |                |             |        |        |        |  |
| Bit name  | - | -                      | P35DIR | P34DIR         | P33DIR      | P32DIR | P31DIR | P30DIR |  |
| Data      | - | -                      | *      | 0              | *           | *      | *      | *      |  |

Data of P34D bit (bit4 of P3D register) does not affect to the PWM output function, so don't care the data for the function.

| Reg. name |   | P3D register (Address: 0F218H) |      |      |      |      |      |      |
|-----------|---|--------------------------------|------|------|------|------|------|------|
| Bit       | 7 | 6                              | 5    | 4    | 3    | 2    | 1    | 0    |
| Bit name  | - | -                              | P35D | P34D | P33D | P32D | P31D | P30D |
| Data      | - | -                              | *    | **   | *    | *    | *    | *    |

-: Bit does not exist.

\*: Bit not related to the PWM function

\*\* : Don't care the data.

# **Watchdog Timer**

# 12. Watchdog Timer

#### 12.1 Overview

This LSI incorporates a watchdog timer (WDT) that operates at a system reset unconditionally (free-run operation) in order to detect an undefined state of the MCU and return from that state.

If the WDT counter overflows due to the failure of clearing of the WDT counter within the WDT overflow period, the watchdog timer requests a WDT interrupt (non-maskable interrupt). When the second overflow occurs, the watchdog timer generates a WDT reset signal and shifts the mode to a system reset mode.

For interrupts see Chapter 5, "Interrupts," and for WDT interrupt see Chapter 3, "Reset Function".

#### 12.1.1 Features

- Non-maskable interrupt
- Free running (cannot be stopped)
- One of four types of overflow periods selectable by software ML610Q411/Q412: 125ms, 500ms, 2s, 8s ML610Q415: 131ms, 524ms, 2.1s, 8.4s
- Reset generated by the second overflow

#### 12.1.2 Configuration

Figure 12-1 shows the configuration of the watchdog timer.



WDTCON : Watchdog timer control register WDTMOD : Watchdog timer mode register

Figure 12-1 Configuration of Watchdog Timer

# 12.2 Description of Registers

# 12.2.1 List of Registers

|   | Address | Name                            | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---|---------|---------------------------------|---------------|---------------|-----|------|---------------|
|   | 0F00EH  | Watchdog timer control register | WDTCON        |               | R/W | 8    | 00H           |
| I | 0F00FH  | Watchdog timer mode register    | WDTMOD        |               | R/W | 8    | 02H           |

## 12.2.2 Watchdog Timer Control Register (WDTCON)

Address: 0F00EH Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0      |
|---------------|-----|-----|-----|-----|-----|-----|-----|--------|
| WDTCON        | d7  | d6  | d5  | d4  | d3  | d2  | d1  | WDP/d0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W    |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0      |

WDTCON is a special function register (SFR) to clear the WDT counter.

When WDTCON is read, the value of the internal pointer (WDP) is read from bit 0.

#### [Description of Bits]

#### • **WDP/d0** (bit 0)

The value of the internal pointer (WDP) is read from this bit. The WDP is reset to "0" at the system reset or Watch Dog Timer overflow and is inverted every writing to WDTCON.

#### • **d7-d0** (bits 7-0)

This bit is used to write data to clear the WDT counter. Write "5AH" on the condition of WDP is "0" and write "0A5H" on the condition of WDP is "1".

#### Note:

Writing to WDTCON becomes enable after the system reset or releasing STOP mode and then the low-speed clock (LSCLK) oscillation starts. Untill the low-speed clock oscillation start, the WDP will not be inverted even if writing to the WDTCON. Therefore, please check the WDP before writing to the WDTCON to determine writing "5AH" or "0A5H".

```
\label{eq:program example} \begin{array}{ll} & \text{if (WDP == 1)} \{ \\ & \text{WDTCON = 0xa5;} \\ & \text{WDTCON = 0x5a;} \\ & \text{WDTCON = 0xa5;} \\ & \text{WDTCON = 0xa5;} \\ \end{array} \begin{array}{ll} /* \text{ WDP : 0 -> 1 */} \\ /* \text{ WDP : 1 -> 0 */} \\ /* \text{ WDP : 1 -> 0 */} \\ \end{array}
```

# 12.2.3 Watchdog Timer Mode Register (WDTMOD)

Address: 0F00FH Access: R/W Access size: 8 bits Initial value: 02H

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1    | 0    |
|---------------|-----|-----|-----|-----|-----|-----|------|------|
| WDTMOD        | _   | _   | _   | _   | _   | _   | WDT1 | WDT0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W  | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 1    | 0    |

WDTMOD is a special function register to set the overflow period of the watchdog timer.

#### [Description of Bits]

# • **WDT1-0** (bits 1-0)

These bits are used to select an overflow period of the watchdog timer.

The WDT1 and WDT0 bits set a overflow period (TWOV) of the WDT counter. One of 125ms, 500ms, 2s, and 8s can be selected.

| WDT1 | WDT0  | Description         |                       |  |  |  |  |
|------|-------|---------------------|-----------------------|--|--|--|--|
| WDII | VVDTO | ML610Q411/Q412      | ML610Q415             |  |  |  |  |
| 0    | 0     | 125 ms              | 131 ms                |  |  |  |  |
| 0    | 1     | 500 ms              | 524 ms                |  |  |  |  |
| 1    | 0     | 2 s (initial value) | 2.1 s (initial value) |  |  |  |  |
| 1    | 1     | 8 s                 | 8.4 s                 |  |  |  |  |

# 12.3 Description of Operation

The WDT counter starts counting after the system reset has been released and the low-speed clock oscillation start..

Write "5AH" when the internal pointer (WDP) is "0" and then the WDT counter is cleared by writing "0A5H" when WDP is "1".

WDP is reset to "0" at the time of system reset or when the WDT counter overflows and is inverted whenever data is written to WDTCON.

When the WDT counter cannot be cleared within the WDT counter overflow period  $(T_{WOV})$ , a watchdog timer interrupt (WDTINT) occurs. If the WDT counter is not cleared even by the software processing performed following the watchdog timer interrupt and overflow occurs again, WDT reset occurs and the mode shifts to a system reset mode.

For the overflow period (TWOV) of the WDT counter, one of 125ms, 500ms, 2s, and 8s can be selected by the watchdog mode register (WDTMOD).

Clear the WDT counter within the clear period of the WDT counter shown in Table 12-1.

Table 12-1 Clear Period of WDT Counter

| WDT1 | WDT0 | T <sub>WOV</sub> | T <sub>WCL</sub> |
|------|------|------------------|------------------|
| 0    | 0    | 125 ms           | Approx. 121 ms   |
| 0    | 1    | 500 ms           | Approx. 496 ms   |
| 1    | 0    | 2000 ms          | Approx. 1996 ms  |
| 1    | 1    | 8000 ms          | Approx. 7996 ms  |

Figure 12-2 shows an example of watchdog timer operation.



Figure 12-2 Example of Watchdog Timer Operation

- ① The WDT counter starts counting after the system reset has been released and the low-speed clock oscillation start.
- ② The overflow period of the WDT counter (TWOV) is set to WDTMOD.
- ③ "5AH" is written to WDTCON. (Internal pointer  $0\rightarrow 1$ )
- ⊕ "0A5H" is written to WDTCON and the WDT counter is cleared. (Internal pointer 1→0)
- ⑤ "5AH" is written o WDTCON. (Internal pointer  $0\rightarrow 1$ )
- When "5AH" is written to WDTCON after the occurrence of abnormality, it cannot be accepted as the internal pointer is set to "1". (Internal pointer 1→0)
- ② Although "0A5H" is written to WDTCON, the WDT counter is not cleared since the internal pointer is "0" and the writing of "5AH" is not accepted in 6. (Internal pointer  $0\rightarrow 1$ )
- The WDT counter overflows and a watchdog timer interrupt request (WDTINT) is generated. In this case, the internal pointer is cleared to "0".
- If the WDT counter is not cleared even by the software processing performed following a watchdog timer interrupt and the WDT counter overflows again, WDT reset occurs and the mode is shifted to a system reset mode.

#### Note:

- In STOP mode, the watchdog timer operation also stops.
- In HALT mode, the watchdog timer operation does not stop. When the WDT interrupt occurs, the HALT mode is released.
- The watchdog timer cannot detect all the abnormal operations. Even if the CPU loses control, the watchdog timer cannot detect the abnormality in the operation state in which the WDT counter is cleared.

# **Synchronous Serial Port**

# 13. Synchronous Serial Port

#### 13.1 Overview

This LSI includes one channel of the 8/16-bit synchronous serial port (SSIO) and can also be used to control the device incorporated with the SPI interface by using one GPIO as the chip enable pin.

For the input clock, see Chapter 6, "Clock Generation Circuit".

When the synchronous serial port is used, the tertiary functions of port 4 must be set. For the tertiary functions of port 4, see Chapter 21, "Port 4".

#### 13.1.1 Features

- Master or slave selectable
- MSB first or LSB first selectable
- 8-bit length or 16-bit length selectable fro the data length

#### 13.1.2 Configuration

Figure 13-1 shows the configuration of the synchronous serial port.



SIO0BUFL: Serial port transmit/receive buffer L SIO0BUFH: Serial port transmit/receive buffer H

SIO0CON: Serial port control register SIO0MOD0: Serial port mode register 0 SIO0MOD1: Serial port mode register 1

Figure 13-1 Configuration of Synchronous Serial Port

# 13.1.3 List of Pins

| Pin name               | I/O | Description                                                                             |
|------------------------|-----|-----------------------------------------------------------------------------------------|
| P40/SIN0<br>P44/SIN0   | I   | Receive data input. Used for the tertiary function of the P40 and P44 pins.             |
| P41/SCK0<br>P45/SCK0   | I/O | Synchronous clock input/output. Used for the tertiary function of the P41 and P45 pins. |
| P42/SOUT0<br>P46/SOUT0 | 0   | Transmit data output. Used for the tertiary function of the P42 and P46 pins.           |

# 13.2 Description of Registers

# 13.2.1 List of Registers

| Address | Name                                    | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|-----------------------------------------|---------------|---------------|-----|------|---------------|
| 0F280H  | Serial port 0 transmit/receive buffer L | SIO0BUFL      | SIO0BUF       | R/W | 8/16 | 00H           |
| 0F281H  | Serial port 0 transmit/receive buffer H | SIO0BUFH      | SIOUBUR       | R/W | 8    | 00H           |
| 0F282H  | Serial port 0 control register          | SIO0CON       | _             | R/W | 8    | 00H           |
| 0F284H  | Serial port 0 mode register 0           | SIO0MOD0      | SIO0MOD       | R/W | 8/16 | 00H           |
| 0F285H  | Serial port 0 mode register 1           | SIO0MOD1      | SIOUNIOD      | R/W | 8    | 00H           |

# 13.2.2 Serial Port Transmit/Receive Buffers (SIO0BUFL, SIO0BUFH)

Address: 0F280H Access: R/W

Access size: 8 bits/16 bits

Initial value: 00H

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| SIO0BUFL      | S0B7 | S0B6 | S0B5 | S0B4 | S0B3 | S0B2 | S0B1 | S0B0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Address: 0F281H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|---------------|-------|-------|-------|-------|-------|-------|------|------|
| SIO0BUFH      | S0B15 | S0B14 | S0B13 | S0B12 | S0B11 | S0B10 | S0B9 | S0B8 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    |

SIO0BUFL and SIO0BUFH are special function registers (SFRs) to write transmit data and to read receive data of the synchronous serial port.

When data is written in SIO0BUFL and SIO0BUFH, the data is written in the transmit registers (SIO0TRL and SIO0TRH) and when data is read from SIO0BUFL and SIO0BUFH, the contents of the receive registers (SIO0RCL and SIO0RCH) are read.

# 13.2.3 Serial Port Control Register (SIO0CON)

Address: 0F282H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0    |
|---------------|-----|-----|-----|-----|-----|-----|-----|------|
| SIO0CON       | _   | _   | _   |     |     |     | _   | S0EN |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    |

SIO0CON is a special function register (SFR) to control the synchronous serial port.

#### [Description of Bits]

# • **S0EN** (bit 0)

The S0EN bit is used to specify start of synchronous serial communication. Writing a "1" to this bit starts 8-/16-bit data communication. This bit is set to "0" automatically when 8-/16-bit data communication is terminated. The S0EN bit is set to "0" at a system reset.

| S0EN | Description                          |
|------|--------------------------------------|
| 0    | Stops communication. (Initial value) |
| 1    | Starts communication                 |

# 13.2.4 Serial Port Mode Register 0 (SIO0MOD0)

Address: 0F284H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3    | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|------|-------|-------|-------|
| SIO0MOD0      | _   | _   | _   | _   | S0LG | S0MD1 | S0MD0 | S0DIR |
| R/W           | R/W | R/W | R/W | R/W | R/W  | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0    | 0     | 0     | 0     |

SIO0MOD0 is a special function register (SFR) to set mode of the synchronous serial port.

#### [Description of Bits]

#### • **S0DIR** (bit 0)

The SODIR is used to select LSB first or MSB first.

|   | SODIR | Description               |
|---|-------|---------------------------|
|   | 0     | LSB first (initial value) |
| ſ | 1     | MSB first                 |

#### • **S0MD1**, **S0MD0** (bits 2, 1)

The S0MD1 and S0MD0 bits are used to select transmit, receive, or transmit/receive mode of the synchronous serial port.

| S0MD1 | S0MD0 | Description                                  |  |  |  |
|-------|-------|----------------------------------------------|--|--|--|
| 0     | 0     | Stops transmission/reception (initial value) |  |  |  |
| 0     | 1     | Receive mode                                 |  |  |  |
| 1     | 0     | ransmit mode                                 |  |  |  |
| 1     | 1     | Transmit/receive mode                        |  |  |  |

#### • **S0LG** (bit 3)

The SOLG bit is used to specify the bit length of the transmit/receive buffer, 8-bit or 16-bit length. The SOLG bit is set to "0" at a system reset.

| S0LG | Description                  |  |  |  |
|------|------------------------------|--|--|--|
| 0    | 8-bit length (initial value) |  |  |  |
| 1    | 16-bit length                |  |  |  |

#### Note:

- $\bullet$  Do not change any of the SIO0MOD0 register settings during transmission/reception.
- When the synchronous serial port is used, the tertiary functions of GPIO must be set. For the tertiary functions of Port 4, see Chapter 21, "Port 4".

# 13.2.5 Serial Port Mode Register 1 (SIO0MOD1)

Address: 0F285H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4     | 3   | 2     | 1     | 0     |
|---------------|-----|-----|-----|-------|-----|-------|-------|-------|
| SIO0MOD1      | _   | _   | _   | S0CKT | _   | S0CK2 | S0CK1 | S0CK0 |
| R/W           | R/W | R/W | R/W | R/W   | R/W | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0     | 0   | 0     | 0     | 0     |

SIO0MOD1 is a special function register (SFR) to set mode of the synchronous serial port.

#### [Description of Bits]

#### • **S0CK2 to S0CK0** (bits 2 to 0)

The S0CK2 to S0CK0 bits are used to select the transfer clock of the synchronous serial port. When the internal clock is selected, this LSI is set to master mode and when the external clock is selected, it is set to slave mode.

| S0CK2 | S0CK1 | S0CK0 | Description                 |
|-------|-------|-------|-----------------------------|
| 0     | 0     | 0     | 32 KHz (initial value) (*1) |
| 0     | 0     | 1     | 16 KHz (*2)                 |
| 0     | 1     | 0     | 1/4 HSCLK                   |
| 0     | 1     | 1     | 1/8 HSCLK                   |
| 1     | 0     | 0     | 1/16 HSCLK                  |
| 1     | 0     | 1     | 1/32 HSCLK                  |
| 1     | 1     | 0     | External clock 0 (P41/SCK0) |
| 1     | 1     | 1     | External clock 1 (P45/SCK0) |

(\*1) ML610Q411/Q412: 32.768kHz, ML610Q415: 31.25kHz

 $(*2) \ ML610Q411/Q412: (32.768*1/2) \ kHz, \quad ML610Q415: (31.25*1/2) \ kHz$ 

#### • **S0CKT** (bit 4)

The SOCKT bit is used to select a tansfer clock output phase.

| S0CKT | Description                                                                       |
|-------|-----------------------------------------------------------------------------------|
| 0     | Clock type 0: Clock is output with a "H" level being the default. (Initial value) |
| 1     | Clock type 1: Clock is output with a "L" level being the default.                 |

## 13.3 Description of Operation

#### 13.3.1 Transmit Operation

When "1" is written to the S0MD1 bit and "0" is written to the S0MD0 bit of the serial mode register (SIO0MOD0), this LSI is set to a transmit mode.

When transmit data is written to the serial port transmit /receive buffer (SIO0BUFL and H) and the S0EN bit of the serial port control register (SIO0CON) is set to "1", transmission starts. When transmission of 8/16-bit data terminates, a synchronous serial port interrupt (SIO0INT) occurs and the S0EN bit is set to "0".

Transmit data is output from the tertiary function pins (P42/SOUT0) or P46/SOUT0) of GPIO.

When an internal clock is selected in the serial port mode register (SIO0MOD1), the LSI is set to a master mode and when an external clock (P41/SCK0) or P45/SCK0) is selected, the LSI is set to a slave mode.

The serial port mode register (SIO0MOD0) enables selection of MSB first/LSB first.

The transmit data output pin (P42/SOUT0 or P46/SOUT0) and transfer clock input/output pin (P41/SCK0 or P45/SCK0) must be set to the tertiary functions.

Figures 13-2 and 13-3 show the transmit operation waveforms of the synchronous serial ports for clock type 0 and clock type 1, respectively (8-bit length, LSB first, clock types 0 and 1).



Figure 13-2 Transmit Operation Waveforms of Synchronous Serial Port for Clock Type 0 (8-bit Length, LSB first)



Figure 13-3 Transmit Operation Waveforms of Synchronous Serial Port for Clock Type 1 (8-bit Length, LSB first)

#### 13.3.2 Receive Operation

When "0" is written to the S0MD1 bit and "1" is written to the S0MD0 bit of the serial mode register (SIO0MOD0), this LSI is set to a receive mode.

When the S0EN bit of the serial port control register (SIO0CON) is set to "1", reception starts. When reception of 8/16-bit data terminates, a synchronous serial port interrupt (SIO0INT) occurs and the S0EN bit is set to "0".

Receive data is input from the tertiary function pins (P40/SIN0 or P44/SIN0) of GPIO.

When an internal clock is selected in the serial port mode register (SIO0MD1), the LSI is set to a master mode and when an external clock (P41/SCK0 or P45/SCK0) is selected, the LSI is set to a slave mode.

The serial port mode register (SIO0MOD0) enables selection of MSB first or LSB first.

The receive data input pin (P40/SIN0 or P44/SIN0) and transfer clock input/output pin (P41/SCK0 or P45/SCK0) must be set to the tertiary function.

Figures 13-4 and 13-5 show the receive operation waveforms of the synchronous serial ports for clock type 0 and clock type 1, respectively (8-bit length, MSB first, clock types 0 and 1).



Figure 13-4 Receive Operation Waveforms of Synchronous Serial Port for Clock Type 0 (8-bit Length, MSB first)



Figure 13-5 Receive Operation Waveforms of Synchronous Serial Port for Clock Type 1 (8-bit Length, MSB first)

#### Note:

When the SOUT0 pin is set to the tertiary function output in receive mode, a "H" level is output from the SOUT0 output pin.

#### 13.3.3 Transmit/Receive Operation

When "1" is written to the S0MD1 bit and "1" is written to the S0MD0 bit of the serial mode register (SIO0MOD0), this LSI is set to a transmit/receive mode.

When the S0EN bit of the serial port control register (SIO0CON) is set to "1", transmission/reception starts. When transmission/reception of 8/16-bit data terminates, a synchronous serial port interrupt (SIO0INT) occurs and the S0EN bit is set to "0".

Receive data is input from the tertiary function pins (P40/SIN0 or P44/SIN0) of GPIO, and transmit data is output from the tertiary function pins (P42/SOUT0 or P46/SOUT0) of GPIO

When an internal clock is selected in the serial port mode register (SIO0MD1), the LSI is set to a master mode and when an external clock (P41/SCK0 or P45/SCK0) is selected, the LSI is set of a slave mode.

The serial port mode register (SIO0MOD0) enables selection of MSB first or LSB first.

The receive data input pin (P40/SIN0 or P44/SIN0), the transmit data output pin (P42/SOUT0 or P46/SOUT0), and transfer clock input/output pin (P41/SCK0 or P45/SCK0) must be set to the tertiary function.

Figure 13-6 shows the transmit/receive operation waveforms of the synchronous serial port (16-bit length, LSB first, clock types 0).



Figure 13-6 Transmit/Receive Operation Waveforms of Synchronous Serial Port (16-bit Length, LSB first, Clock Type 0)

#### 13.4 Specifying port registers

When you want to make sure the SSIO function is working, please check related port registers are specified. See Chapter 21, "Port 4" for detail about the port registers.

13.4.1 Functioning P42 (SOUT0), P41 (SCK0) and P40 (SIN0) as the SSIO/ "Master mode"

Set P42MD1-P40MD1 bits(bit2-bit0 of P4MOD1 register) to "1" and set P42MD0-P40MD0(bit2-bit0 of P4MOD0

register) to "0", for specifying the SSIO as the secondary function of P42, P41 and P40.

| Reg. name |        | P4MOD1 register (Address: 0F225H) |        |        |        |        |        |        |  |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | 6 5 4 <b>3 2 1 0</b>              |        |        |        |        |        |        |  |  |
| Bit name  | P47MD1 | P46MD1                            | P45MD1 | P44MD1 | P43MD1 | P42MD1 | P41MD1 | P40MD1 |  |  |
| Data      | *      | *                                 | *      | *      | *      | 1      | 1      | 1      |  |  |

| Reg. name |        | P4MOD0 register (Address: 0F224H)                           |   |   |   |   |   |   |  |  |  |
|-----------|--------|-------------------------------------------------------------|---|---|---|---|---|---|--|--|--|
| Bit       | 7      | 6 5 4 3 <b>2 1 0</b>                                        |   |   |   |   |   |   |  |  |  |
| Bit name  | P47MD0 | MD0 P46MD0 P45MD0 P44MD0 P43MD0 <b>P42MD0 P41MD0 P40MD0</b> |   |   |   |   |   |   |  |  |  |
| Data      | *      | *                                                           | * | * | * | 0 | 0 | 0 |  |  |  |

Set P42C1-P41MC1 bits(bit2-bit1 of P4CON1 register) to "1", set P42C0-P41C0 bits(bit2-bit1 of P4CON0 register) to "1", and set P42DIR-P41DIR bits(bit2-bit1 of P4DIR register) to "0", for specifying the P42-P41 as CMOS output. Set P40DIR bit(bit0 of P4DIR register) to "1" for specifying the P40 as an input pin.

Data setting to P40C1 bit and P40C0 bit depend on the application circuit connected to P40.

| Reg. name |       | P4CON1 register (Address: 0F223H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | 6 5 4 3 <b>2 1</b>                |       |       |       |       |       |       |  |  |
| Bit name  | P47C1 | P46C1                             | P45C1 | P44C1 | P43C1 | P42C1 | P41C1 | P40C1 |  |  |
| Data      | *     | *                                 | *     | *     | *     | 1     | 1     | \$    |  |  |

| Reg. name |       | P4CON0 register (Address: 0F222H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | 6 5 4 3 <b>2 1 0</b>              |       |       |       |       |       |       |  |  |
| Bit name  | P47C0 | P46C0                             | P45C0 | P44C0 | P43C0 | P42C0 | P41C0 | P40C0 |  |  |
| Data      | *     | *                                 | *     | *     | *     | 1     | 1     | \$    |  |  |

| Reg. name |        | P4DIR register (Address: 0F221H) |        |        |        |        |        |        |  |  |  |
|-----------|--------|----------------------------------|--------|--------|--------|--------|--------|--------|--|--|--|
| Bit       | 7      | 6 5 4 3 <b>2 1 0</b>             |        |        |        |        |        |        |  |  |  |
| Bit name  | P47DIR | P46DIR                           | P45DIR | P44DIR | P43DIR | P42DIR | P41DIR | P40DIR |  |  |  |
| Data      | *      | *                                | *      | *      | *      | 0      | 0      | 1      |  |  |  |

Data of P42D-P40D bits (bit2-0 of P4D register) do not affect to the SSIO function, so don't care the data for the function.

| Reg. name |      | P4D register (Address: 0F220H) |      |      |      |      |      |      |  |  |
|-----------|------|--------------------------------|------|------|------|------|------|------|--|--|
| Bit       | 7    | 6                              | 5    | 4    | 3    | 2    | 1    | 0    |  |  |
| Bit name  | P47D | P46D                           | P45D | P44D | P43D | P42D | P41D | P40D |  |  |
| Data      | *    | *                              | *    | *    | *    | **   | **   | **   |  |  |

\*: Bit not related to the SSIO function

\*\* : Don't care the data

## 13.4.2 Functioning P42 (SOUT0), P41 (SCK0) and P40 (SIN0) as the SSIO/ "Slave mode"

Set P42MD1-P40MD1 bits(bit2-bit0 of P4MOD1 register) to "1" and set P42MD0-P40MD0(bit2-bit0 of P4MOD0 register) to "0", for specifying the SSIO as the secondary function of P42, P41 and P40. They are the same setting as those in the case of master mode.

| Reg. name |        | P4MOD1 register (Address: 0F225H) |        |        |        |        |        |        |  |  |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|--|--|
| Bit       | 7      | 6 5 4 3 2 1 (                     |        |        |        |        |        |        |  |  |  |
| Bit name  | P47MD1 | P46MD1                            | P45MD1 | P44MD1 | P43MD1 | P42MD1 | P41MD1 | P40MD1 |  |  |  |
| Data      | *      | *                                 | *      | *      | *      | 1      | 1      | 1      |  |  |  |

| Reg. name |        | P4MOD0 register (Address: 0F224H) |        |        |        |        |        |        |  |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | 6 5 4 3 <b>2 1 0</b>              |        |        |        |        |        |        |  |  |
| Bit name  | P47MD0 | P46MD0                            | P45MD0 | P44MD0 | P43MD0 | P42MD0 | P41MD0 | P40MD0 |  |  |
| Data      | *      | *                                 | *      | *      | *      | 0      | 0      | 0      |  |  |

Set P42C1 bit(bit2 of P4CON1 register) to "1", set P42C0 bit(bit2 of P4CON0 register) to "1", and set P42DIR bit(bit2 of P4DIR register) to "0", for specifying the P42 as CMOS output.

Set P41DIR-P40DIR bits(bit1-0 of P4DIR register) to "1" for specifying the P41 and P40 as input pins.

Data setting to P41C1 bit, P40C1 bit, P41C0 bit and P40C0 bit, depend on the application circuit connected to P41 and P40.

| Reg. name |       | P4CON1 register (Address: 0F223H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | 6                                 | 5     | 4     | 3     | 2     | 1     | 0     |  |  |
| Bit name  | P47C1 | P46C1                             | P45C1 | P44C1 | P43C1 | P42C1 | P41C1 | P40C1 |  |  |
| Data      | *     | *                                 | *     | *     | *     | 1     | \$    | \$    |  |  |

| Reg. name |       | P4CON0 register (Address: 0F222H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | 6 5 4 3 <b>2 1 0</b>              |       |       |       |       |       |       |  |  |
| Bit name  | P47C0 | P46C0                             | P45C0 | P44C0 | P43C0 | P42C0 | P41C0 | P40C0 |  |  |
| Data      | *     | *                                 | *     | *     | *     | 1     | \$    | \$    |  |  |

| Reg. name |        | P4DIR register (Address: 0F221H) |        |        |        |        |        |        |  |  |
|-----------|--------|----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | 6 5 4 3 <b>2 1 0</b>             |        |        |        |        |        |        |  |  |
| Bit name  | P47DIR | P46DIR                           | P45DIR | P44DIR | P43DIR | P42DIR | P41DIR | P40DIR |  |  |
| Data      | *      | *                                | *      | *      | *      | 0      | 1      | 1      |  |  |

Data of P42D-P40D bits (bit2-0 of P4D register) do not affect to the SSIO function, so don't care the data for the function.

| Reg. name |      | P4D register (Address: 0F220H) |      |      |      |      |      |      |  |  |
|-----------|------|--------------------------------|------|------|------|------|------|------|--|--|
| Bit       | 7    | 6 5 4 3 2 1 0                  |      |      |      |      |      | 0    |  |  |
| Bit name  | P47D | P46D                           | P45D | P44D | P43D | P42D | P41D | P40D |  |  |
| Data      | *    | *                              | *    | *    | *    | **   | **   | **   |  |  |

\*: Bit not related to the SSIO(using P42, P41, and P40) function

\*\* : Don't care the data

## 13.4.3 Functioning P46 (SOUT0), P45 (SCK0) and P44 (SIN0) as the SSIO/ "Master mode"

Set P46MD1-P44MD1 bits(bit6-bit4 of P4MOD1 register) to "1" and set P46MD0-P44MD0(bit6-bit4 of P4MOD0 register) to "0", for specifying the SSIO as the secondary function of P46, P45 and P44.

| Reg. name |        | P4MOD1 register (Address: 0F225H) |        |        |        |        |        |        |  |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | 7 6 5 4 3 2 1                     |        |        |        |        |        | 0      |  |  |
| Bit name  | P47MD1 | P46MD1                            | P45MD1 | P44MD1 | P43MD1 | P42MD1 | P41MD1 | P40MD1 |  |  |
| Data      | *      | 1                                 | 1      | 1      | *      | *      | *      | :      |  |  |

| Reg. name |        | P4MOD0 register (Address: 0F224H) |        |        |        |        |        |        |  |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | <b>6 5 4</b> 3 2 1 0              |        |        |        |        |        |        |  |  |
| Bit name  | P47MD0 | P46MD0                            | P45MD0 | P44MD0 | P43MD0 | P42MD0 | P41MD0 | P40MD0 |  |  |
| Data      | *      | 0                                 | 0      | 0      | *      | *      | *      | *      |  |  |

Set P46C1-P45MC1 bits(bit6-bit5 of P4CON1 register) to "1", set P46C0-P45C0 bits(bit6-bit5 of P4CON0 register) to "1", and set P46DIR-P45DIR bits(bit6-bit5 of P4DIR register) to "0", for specifying the P46-P45 as CMOS output. Set P44DIR bit(bit4 of P4DIR register) to "1" for specifying the P44 as an input pin.

Data setting to P44C1 bit and P44C0 bit depend on the application circuit connected to P44.

| Reg. name |       | P4CON1 register (Address: 0F223H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | 7 <b>6 5 4</b> 3 2 1 0            |       |       |       |       |       |       |  |  |
| Bit name  | P47C1 | P46C1                             | P45C1 | P44C1 | P43C1 | P42C1 | P41C1 | P40C1 |  |  |
| Data      | *     | 1                                 | 1     | \$    | *     | *     | *     | *     |  |  |

| Reg. name |       | P4CON0 register (Address: 0F222H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | <b>6 5 4</b> 3 2 1 0              |       |       |       |       |       |       |  |  |
| Bit name  | P47C0 | P46C0                             | P45C0 | P44C0 | P43C0 | P42C0 | P41C0 | P40C0 |  |  |
| Data      | *     | 1                                 | 1     | \$    | *     | *     | *     | *     |  |  |

| Reg. name |        | P4DIR register (Address: 0F221H) |        |        |        |        |        |        |  |  |
|-----------|--------|----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | <b>6 5 4</b> 3 2 1 0             |        |        |        |        |        |        |  |  |
| Bit name  | P47DIR | P46DIR                           | P45DIR | P44DIR | P43DIR | P42DIR | P41DIR | P40DIR |  |  |
| Data      | *      | 0                                | 0      | 1      | *      | *      | *      | *      |  |  |

Data of P46D-P44D bits (bit6-4 of P4D register) do not affect to the SSIO function, so don't care the data for the function.

| Reg. name |      | P4D register (Address: 0F220H) |      |      |      |      |      |      |  |  |
|-----------|------|--------------------------------|------|------|------|------|------|------|--|--|
| Bit       | 7    | <b>6 5 4</b> 3 2 1 0           |      |      |      |      |      |      |  |  |
| Bit name  | P47D | P46D                           | P45D | P44D | P43D | P42D | P41D | P40D |  |  |
| Data      | *    | **                             | **   | **   | *    | *    | *    | *    |  |  |

-: Bit not related to the SSIO(using P46, P45, and P44) function

\*\* : Don't care the data

## 13.4.4 Functioning P46 (SOUT0), P45 (SCK0) and P44 (SIN0) as the SSIO/ "Slave mode"

Set P46MD1-P44MD1 bits(bit6-bit4 of P4MOD1 register) to "1" and set P46MD0-P44MD0(bit6-bit4 of P4MOD0 register) to "0", for specifying the SSIO as the secondary function of P46, P45 and P44. They are the same setting as those in the case of master mode.

| Reg. name |        | P4MOD1 register (Address: 0F225H) |        |        |        |        |        |        |  |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | <b>6 5 4 3</b> 2 1 0              |        |        |        |        |        |        |  |  |
| Bit name  | P47MD1 | P46MD1                            | P45MD1 | P44MD1 | P43MD1 | P42MD1 | P41MD1 | P40MD1 |  |  |
| Data      | *      | 1                                 | 1      | 1      | *      | *      | *      | :      |  |  |

| Reg. name |        | P4MOD0 register (Address: 0F224H) |        |        |        |        |        |        |  |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | <b>6 5 4</b> 3 2 1 0              |        |        |        |        |        |        |  |  |
| Bit name  | P47MD0 | P46MD0                            | P45MD0 | P44MD0 | P43MD0 | P42MD0 | P41MD0 | P40MD0 |  |  |
| Data      | *      | 0                                 | 0      | 0      | *      | *      | *      | *      |  |  |

Set P46C1 bit(bit6 of P4CON1 register) to "1", set P46C0 bit(bit6 of P4CON0 register) to "1", and set P46DIR bit(bit6 of P4DIR register) to "0", for specifying the P46 as CMOS output.

Set P45DIR-P44DIR bits(bit5-4 of P4DIR register) to "1" for specifying the P45 and P44 as input pins.

Data setting to P45C1 bit, P44C1 bit, P45C0 bit and P44C0 bit, depend on the application circuit connected to P45 and P44.

| Reg. name |       | P4CON1 register (Address: 0F223H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | <b>6 5 4</b> 3 2 1 0              |       |       |       |       |       |       |  |  |
| Bit name  | P47C1 | P46C1                             | P45C1 | P44C1 | P43C1 | P42C1 | P41C1 | P40C1 |  |  |
| Data      | *     | 1                                 | \$    | \$    | *     | *     | *     | *     |  |  |

| Reg. name |       | P4CON0 register (Address: 0F222H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | <b>6 5 4</b> 3 2 1 0              |       |       |       |       |       |       |  |  |
| Bit name  | P47C0 | P46C0                             | P45C0 | P44C0 | P43C0 | P42C0 | P41C0 | P40C0 |  |  |
| Data      | *     | 1                                 | \$    | \$    | *     | *     | *     | *     |  |  |

| Reg. name |        | P4DIR register (Address: 0F221H) |        |        |        |        |        |        |  |  |
|-----------|--------|----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | <b>6 5 4</b> 3 2 1 0             |        |        |        |        |        | 0      |  |  |
| Bit name  | P47DIR | P46DIR                           | P45DIR | P44DIR | P43DIR | P42DIR | P41DIR | P40DIR |  |  |
| Data      | *      | 0                                | 1      | 1      | *      | *      | *      | *      |  |  |

Data of P46D-P44D bits (bit6-4 of P4D register) do not affect to the SSIO function, so don't care the data for the function.

| Reg. name |      | P4D register (Address: 0F220H) |      |      |      |      |      |      |  |
|-----------|------|--------------------------------|------|------|------|------|------|------|--|
| Bit       | 7    | <b>6 5 4</b> 3 2 1 0           |      |      |      |      |      |      |  |
| Bit name  | P47D | P46D                           | P45D | P44D | P43D | P42D | P41D | P40D |  |
| Data      | *    | **                             | **   | **   | *    | *    | *    | *    |  |

-: Bit not related to the SSIO(using P46, P45, and P44) function

\*\* : Don't care the data

# Chapter 14

# **UART**

## 14. UART

## 14.1 Overview

This LSI includes 1 channel of UART (Universal Asynchronous Receiver Transmitter) which is an asynchronous serial interface.

For the input clock, see Chapter 6, "Clock Generation Circuit".

The use of UART requires setting of the secondary functions of Port 4. For setting of the secondary functions of Port 4, see Chapter 21, "Port 4".

### 14.1.1 Features

- 5-bit/6-bit/7-bit/8-bit data length selectable
- Odd parity, even parity, or no parity selectable
- 1 stop bit or 2 stop bits selectable
- Provided with parity error flag, overrun error flag, framing error flag, and transmit buffer status flag.
- Positive logic or negative logic selectable as communication logic
- LSB first or MSB first slectable as a communication direction
- Built-in baud rate generator

### 14.1.2 Configuration

Figure 14-1 shows the configuration of the UART.



UA0BUF: UART0 transmit/receive buffer UA0BRTH, L: UART0 baud rate registers H, L

UA0CON: UART0 control register
UA0MOD0, 1: UART0 mode registers 0, 1
UA0STAT: UART0 status register

Figure 14-1 Configuration of UART

## 14.1.3 List of Pins

| Pin name | I/O | Description                                     |
|----------|-----|-------------------------------------------------|
| DO2/DVD0 |     | UART0 data input pin                            |
| P02/RXD0 | · · | Used for the secondary function of the P02 pin. |
| D40/DVD0 | I   | UART0 data input pin                            |
| P42/RXD0 |     | Used for the secondary function of the P42 pin. |
| D40/TVD0 | 0   | UART0 data output pin                           |
| P43/TXD0 | 0   | Used for the secondary function of the P43 pin. |

# 14.2 Description of Registers

# 14.2.1 List of Registers

| Address | Name                          | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|-------------------------------|---------------|---------------|-----|------|---------------|
| 0F290H  | UART0 transmit/receive buffer | UA0BUF        | _             | R/W | 8    | 00H           |
| 0F291H  | UART0 control register        | UA0CON        | _             | R/W | 8    | 00H           |
| 0F292H  | UART0 mode register 0         | UA0MOD0       | UA0MOD        | R/W | 8/16 | 00H           |
| 0F293H  | UART0 mode register 1         | UA0MOD1       | UAUMOD        | R/W | 8    | 00H           |
| 0F294H  | UART0 baud rate register L    | UA0BRTL       | UA0BRT        | R/W | 8/16 | 00H           |
| 0F295H  | UART0 baud rate register H    | UA0BRTH       | UAUBRI        | R/W | 8    | 00H           |
| 0F296H  | UART0 status register         | UA0STAT       | _             | R/W | 8    | 00H           |

## 14.2.2 UART0 Transmit/Receive Buffer (UA0BUF)

Address: 0F290H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| UA0BUF        | U0B7 | U0B6 | U0B5 | U0B4 | U0B3 | U0B2 | U0B1 | U0B0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

UA0BUF is a special function register (SFR) to store the transmit/receive data of the UART.

In transmit mode, write transmission data to UA0BUF. To tranmit data continuously, write the next data to UA0BUF after making sure that the U0FUL flag of the UART0 status register (UA0STAT) is "0". Any value written to UA0BUF can be read.

In receive mode, since data received at termination of reception is stored in UA0BUF, read the contents of UABUF using the UART0 interrupt at termination of reception. At continuous reception, BA0BUF is updated whenever reception terminates. Any write to BA0BUF is disabled in receive mode.

The bits not required when 5-bit, 6-bit, 7-bit, or 8-bit data length is slected become invalid in transmit mode and are set to "0" in receive mode.

#### Note:

For operation in transmit mode, be sure to set the transmit mode (UA0MOD0 and UA0MOD1) before setting transmit data in UAOBUF.

## 14.2.3 UARTO Control Register (UA0CON)

Address: 0F291H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0    |
|---------------|-----|-----|-----|-----|-----|-----|-----|------|
| UA0CON        |     |     |     | _   |     |     |     | U0EN |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    |

UA0CON is a special function register (SFR) to start/stop communication of the UART.

## [Description of Bits]

## • **U0EN** (bit 0)

The U0EN bit is used to specify the UART communication operation start. When U0EN is set to "1", UART communication starts. In transmit mode, this bit is automatically set to "0" at termination of transmission. In receive mode, receive operation is continued. To terminate reception, set the bit to "0" by software.

| U0EN | Description                          |
|------|--------------------------------------|
| 0    | Stops communication. (Initial value) |
| 1    | Starts communication.                |

## 14.2.4 UARTO Mode Register 0 (UA0MOD0)

Address: 0F292H Access: R/W

Access size: 8/16 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4      | 3   | 2     | 1     | 0    |
|---------------|-----|-----|-----|--------|-----|-------|-------|------|
| UA0MOD0       |     |     | _   | U0RSEL |     | U0CK1 | U0CK0 | U0IO |
| R/W           | R/W | R/W | R/W | R/W    | R/W | R/W   | R/W   | R/W  |
| Initial value | 0   | 0   | 0   | 0      | 0   | 0     | 0     | 0    |

UA0MOD0 is a special function register (SFR) to set the transfer mode of the UART.

## [Description of Bits]

### • **U0IO** (bit 0)

The U0IO bit is used to select transmit or receive mode.

| U0IO | Description                   |
|------|-------------------------------|
| 0    | Transmit mode (initial value) |
| 1    | Receive mode                  |

### • **U0CK1, U0CK0** (bits 2, 1)

The U0CK1 and U0CK0 bits are used to select the clock to be input to the baud rate generator of the UART0.

| U0CK1 | U0CK0 | Description           |
|-------|-------|-----------------------|
| 0     | 0     | LSCLK (initial value) |
| 0     | 1     | LSCLK×2               |
| 1     | *     | HSCLK                 |

## • **U0RSEL** (bit 4)

The UORSEL bit is used to select the receive data input pin for the UARTO.

| U0RSEL | Description                          |
|--------|--------------------------------------|
| 0      | Selects the P02 pin. (Initial value) |
| 1      | Selects the P42 pin.                 |

### Notes

- Always set the UA0MOD0 register while communication is stopped, and do not rewrite it during communication.
- When specifying LSCLK×2 for the clock, enable the operation of the 2×low-speed clock by setting bit 2 (ENMLT) of the frequency control register 1 (FCON1) to "1".
- When selecting the P42 pin as the receive data input pin, it is necessary to configure settings for the Port 4 secondary functions. For the details of the Port 4 secondary function settings, see Chapter 21, "Port 4".

## 14.2.5 UART0 Mode Register 1 (UA0MOD1)

Address: 0F293H Access: R/W

Access size: 8/16 bits Initial value: 00H

| _             | 7   | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-----|-------|-------|-------|-------|-------|-------|-------|
| UA0MOD1       | _   | U0DIR | U0NEG | U0STP | U0PT1 | U0PT0 | U0LG1 | U0LG0 |
| R/W           | R/W | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0   | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

UA0MOD1 is a special function register (SFR) to set the transfer mode of the UART.

## [Description of Bits]

## • **U0LG1**, **U0LG0** (bits 1, 0)

The U0LG1 and U0LG0 bits are used to specify the data length in the communication of the UART.

| U0LG1 | U0LG0 | Description                  |
|-------|-------|------------------------------|
| 0     | 0     | 8-bit length (initial value) |
| 0     | 1     | 7-bit length                 |
| 1     | 0     | 6-bit length                 |
| 1     | 1     | 5-bit length                 |

## • **U0PT1**, **U0PT0** (bits 3, 2)

The U0PT1 and U0PT0 bits are used to select "even parity", odd parith", or "no parity" in the communication of the LIART

| U0PT1 | U0PT0 | Description                 |
|-------|-------|-----------------------------|
| 0     | 0     | Even parity (initial value) |
| 0     | 1     | Odd parity                  |
| 1     | *     | No parity bit               |

## • **U0STP** (bit 4)

The UOSTP bit is used to select the stop bit length in the communication of the UART.

| U0STP | Description                |
|-------|----------------------------|
| 0     | 1 stop bit (initial value) |
| 1     | 2 stop bits                |

## • **U0NEG** (bit 5)

The U0NEG bit is used to select positive logic or negative logic in the communication of the UART.

| U0NEG | Description                    |
|-------|--------------------------------|
| 0     | Positive logic (initial value) |
| 1     | Negative logic                 |

• **U0DIR** (bit 6)
The U0DIR bit is used to select LSB first or MSB first in the communication of the UART.

|   | U0DIR | Description               |
|---|-------|---------------------------|
| ĺ | 0     | LSB first (initial value) |
| ĺ | 1     | MSB first                 |

## Note:

Always set the UA0MOD1 register while communication is stopped, and do not rewrite it during communication.

## 14.2.6 UARTO Baud Rate Registers L, H (UA0BRTL, UA0BRTH)

Address: 0F294H Access: R/W

Access size: 8/16 bits Initial value: 0FFH

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| UA0BRTL       | U0BR7 | U0BR6 | U0BR5 | U0BR4 | U0BR3 | U0BR2 | U0BR1 | U0BR0 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |

Address: 0F295H Access: R/W Access size: 8 bits Initial value: 0FH

| _             | 7   | 6   | 5   | 4   | 3      | 2      | 1     | 0     |
|---------------|-----|-----|-----|-----|--------|--------|-------|-------|
| UA0BRTH       | _   | _   |     | _   | U0BR11 | U0BR10 | U0BR9 | U0BR8 |
| R/W           | R/W | R/W | R/W | R/W | R/W    | R/W    | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 1      | 1      | 1     | 1     |

UA0BRTL and UA0BRTH are special function registers (SFRs) to set the count value of the baud rate generator which generates baud rate clocks.

For the relationship between the count value of the baud rate generator and baud rate, see Section 14.3.2, "Baud Rate".

### Note:

Always set the UA0BRTL and UA0BRTH registers while communication is stopped, and do not rewrite them during communication.

## 14.2.7 UARTO Status Register (UA0STAT)

Address: 0F296H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3     | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|-------|-------|-------|-------|
| UA0STAT       | _   | _   | _   | _   | U0FUL | U0PER | U00ER | U0FER |
| R/W           | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0     | 0     | 0     | 0     |

UA0STAT is a special function register (SFR) to indicate the state of transmit or receive operation of the UART. When any data is written to UA0STAT, all the flags are initialized to "0".

## [Description of Bits]

### • **U0FER** (bit 0)

The U0FER bit is used to indicate occurrence of a framing error of the UART.

When an error occurs in the start or stop bit, the U0FER bit is set to "1". This bit is updated each time reception is completed.

The U0FER bit is fixed to "0" in transmit mode.

| Ī | U0FER | Description                      |
|---|-------|----------------------------------|
| ĺ | 0     | No framing error (initial value) |
| ĺ | 1     | Framing error                    |

### • **U00ER** (bit 1)

The UOOER bit is used to indicate occurrence of an overrun error of the UART.

If the received data in the transmit/receive buffer (UA0BUF) is received again before it is read, this bit is set to "1". Even if reception is stopped by the U0EN bit and then reception is restarted, this bit is set to "1" unless the previous receive data is not read. Therefore, make sure that data is always read from the transmit/receive buffer even if the data is not required.

The UOOER bit is fixed to "0" in transmit mode.

| U | 00ER | Description                      |
|---|------|----------------------------------|
|   | 0    | No overrun error (initial value) |
|   | 1    | Overrun error                    |

### U0PER (bit 2)

The UOPER bit is used to indicate occurrence of a parity error of the UART.

When the parity of the received data and the parity bit attached to the data do not coincide, this bit is set to "1". U0PER is updated whenever data is received.

The U0PER bit is fixed to "0" in transmit mode.

| U0PER | Description                     |
|-------|---------------------------------|
| 0     | No parity error (initial value) |
| 1     | Parity error                    |

## • **U0FUL** (bit 3)

The U0FUL bit is used to indicate the state of the transmit/receive buffer of the UART.

When transmit data is written in UA0BUF in transmit mode, this bit is set to "1" and when transmit data is transferred to the shift register, this bit is set to "0". To transmit data consecutively, write the next transmit data to UA0BUF after checking that the U0FUL flag has been set to "0".

The U0FUL bit is fixed to "0" in receive mode.

| U0FUL | Description                                                      |
|-------|------------------------------------------------------------------|
| 0     | There is no data in the transmit/receive buffer. (Initial value) |
| 1     | There is data in the transmit/receive buffer.                    |

## 14.3 Description of Operation

## 14.3.1 Transfer Data Format

In the transfer data format, one frame contains a start bit, a data bit, a parity bit, and a stop bit. In this format, 5 to 8 bits can be selected as data bit. For the parity bit, "with parity bit", "without parity bit", "even parity", or "odd parity" can be selected. For the stop bit, "1 stop bit" or "2 stop bits" are available and for the transfer direction, "LSB first" or "MSB first" are available for selection. For serial input/output logic, positive logic or negative logic can be selected. All these options are set with the UARTO mode register (UA0MOD1).

Figure 14-2 and Figure 14-3 show the positive logicc input/output format and negative logic input/output format, respectively.



Figure 14-2 Positive Logic Input/Output Format



Figure 14-3 Negative Logic Input/Output Format

## 14.3.2 Baud Rate

Baud rates are generated by the baud generator.

The baud rate generator generates a baud rate by counting the clock selected by the baud rate clock selection bits (U0CK1, U0CK0) of the UART0 mode register 0 (UA0MOD0). The count value of the baud rate generator can be set by writing it in the UART0 baud rate register H or L (UA0BRTH, UA0BRTL). The maximum count is 4096. The setting values of UA0BRTH and UA0BRTL are expressed by the following equation.

UA0BRTH, 
$$L = \frac{\text{Clock frequency (Hz)}}{\text{Baud rate (bps)}} -1$$

Table 14-2 lists the count values for typical baud rates.

|           | , and , , _ , county and county , , p. can _ and , . and . |       |       |                                        |                 |         |         |  |  |
|-----------|------------------------------------------------------------|-------|-------|----------------------------------------|-----------------|---------|---------|--|--|
| Baud rate | Baud rate generator clock selection                        |       |       | Count value of the baud rate generator |                 |         |         |  |  |
| Bauu Tale | Baud rate clock                                            | U0CK1 | U0CK0 | Count value                            | Period of 1 bit | UA0BRTH | UA0BRTL |  |  |
| 1200 bps  | 32.768 kHz                                                 | 0     | 0     | 27                                     | Approx. 824 μs  | 00H     | 1AH     |  |  |
| 2400 bps  | 65.536 kHz                                                 | 0     | 1     | 27                                     | Approx. 412 μs  | 00H     | 1AH     |  |  |
| 4800 bps  | 500kHz                                                     | 1     | *     | 104                                    | Approx. 208 μs  | 00H     | 067H    |  |  |
| 9600 bps  | 500kHz                                                     | 1     | *     | 52                                     | Approx. 104 μs  | 00H     | 033H    |  |  |
| 19200 bps | 500kHz                                                     | 1     | *     | 26                                     | Approx. 52 μs   | 00H     | 01BH    |  |  |
| 38400 bps | 500kHz                                                     | 1     | *     | 13                                     | Approx. 26 μs   | 00H     | 00CH    |  |  |
| 57600 bps | 500kHz                                                     | 1     | *     | 9                                      | Approx. 18 μs   | 00H     | 008H    |  |  |

Table 14-2 Count Values for Typical Baud Rates

### Note:

- When UA0BRTH or UA0BRTL is set to a value equal to less than "0007H", the value set is read from UA0BRTH or UA0BRTL but the value of the baud rate clock counter is the same as the value when UA0BRTH or UA0BRTL is set to "0008H".
- When specifying  $65.536 \, \text{kHz}$  (LSCLK×2) for the clock, enable the operation of the 2×low-speed clock by setting bit 2 (ENMLT) of the frequency control register 1 (FCON1) to "1".
- Compensating tolerant of RC oscillation 500kHz with Timer can support errors of  $\pm$  or less at 9600bps. See Section 10.3.2., "Frequency measurement mode".

## 14.3.3 Transmit Data Direction

Figure 14-4 shows the relationship between the transmit/receive buffer and the transmit/receive data.



Figure 14-4 Relationship between Transmit/Receive Buffer and Transmit/Receive Data

Note:

When the TXD0 pin is set to serve the secondary function output in receive mode, "H" level is output from the TXD0 pin.

### 14.3.4 Transmit Operation

Transmission is started by setting the U0IO bit of the UART0 mode register 0 (UA0MOD0) to "0" to select transmit mode and setting the U0EN bit of the UART0 control register (UA0CON) to "1".

Figure 14-5 shows the operation timing for transmission.

When the U0EN bit is set to "1" (①), the baud rate generator generates an internal transfer clock of the baud rate set and starts transmission.

The start bit is output to the TXD0 pin by the falling edge of the internal transfer clock (②). Subsequently, transmit data, a parity bit, and a stop bit are output.

When the start bit is output (②), a UART0 interrupt is requested. In the UART0 interrupt routine, the next data to be transmitted is written to the transmit/receive buffer (UA0BUF).

When the next data to be transmitted is written to the transmit/receive buffer (UA00BUF), the transmit buffer status flag (U0FUL) is set to "1" (③) and a UART0 interrupt is requested on the falling edge of the internal transfer clock (④) after transmission of the stop bit. If the UART0 interrupt routine is terminated without writing the next data to the transmit/receive buffer, the U0FUL bit is not set to "1" (⑤) and transmission continues up to the transmission of the stop bit, then the U0EN bit is reset to "0" and a UART0 interrupt is requested.

The valid period for the next transmit data to be written to the transmit/receive buffer is from the generation of an interrupt to the termination of stop bit transmission. (⑥)



Figure 14-5 Operation Timing in Transmission

### 14.3.5 Receive Operation

Reception is started by selecting a receive data input pin using the U0RSEL bit of the UART0 mode register 0 (UA0MOD0), then setting the U0IO bit of UA0MOD0 to "0" to select receive mode, and then setting the U0EN bit of the UART0 control register (UA0CON) to "1".

Figure 14-6 shows the operation timing for reception.

When receive operation starts, the LSI checks the data sent to the input pin RXD0 and waits for the arrival of a start bit. When detecting a start bit (②), the LSI generates the internal transfer clock of the baud rate set with the start bit detect point as a reference and performs receive operation.

The shift register shifts in the data input to RXD on the rising edge of the internal transfer clock. The data and parity bit are shifted into the shift register and 5- to 8- bit receive data is transferred to the transmit/receive buffer (UA0BUF) concurrently with the fall of the internal transfer clock of ③.

The LSI requests a UART0 interrupt on the rising edge of the internal transfer clock subsequent to the internal transfer clock by which the receive data was fetched (④) and checks for a stop bit error and a parity bit error. When an error is detected, the LSI sets the corresponding bit of the UART0 status register (UA0STAT) to "1".

Parity error : SOPER = "1" Overrun error : SOOER = "1" Framing error : SOFER = "1"

As shown in Figure 14-6, the rise of the internal transfer clock is set so that it may fall into the middle of the bit interval of the receive data.

Reception continues until the U0EN bit is reset to "0" by the program. When the U0EN bit is reset to "0" during reception, the data received may be destroyed. When the U0EN bit is reset to "0" during the "U0EN reset enable period" in Figure 14.6, the data received is protected.



Figure 14-6 Operation Timing in Reception

## 14.4 Specifying port registers

When you want to make sure the UART function is working, please check related port registers are specified. See Chapter 21, "Port 4" and Chapter 18, "Port 0" for detail about the port registers.

## 14.4.1 Functioning P43(TXD0) and P42(RXD0) as the UART.

Set P43MD1-P42MD1 bits(bit3-bit2 of P4MOD1 register) to "0" and set P43MD0-P42MD0(bit3-bit2 of P4MOD0 register) to "1", for specifying the UART as the secondary function of P43 and P42.

| Reg. name | P4MOD1 register (Address: 0F225H) |        |        |        |        |        |        |        |  |
|-----------|-----------------------------------|--------|--------|--------|--------|--------|--------|--------|--|
| Bit       | 7                                 | 6      | 5      | 4      | 3      | 2      | 1      | 0      |  |
| Bit name  | P47MD1                            | P46MD1 | P45MD1 | P44MD1 | P43MD1 | P42MD1 | P41MD1 | P40MD1 |  |
| Data      | *                                 | *      | *      | *      | 0      | 0      | *      | *      |  |

| Reg. name |        | P4MOD0 register (Address: 0F224H) |        |        |        |        |        |        |  |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | , 6 5 4 <b>3 2</b> 1 0            |        |        |        |        |        |        |  |  |
| Bit name  | P47MD0 | P46MD0                            | P45MD0 | P44MD0 | P43MD0 | P42MD0 | P41MD0 | P40MD0 |  |  |
| Data      | *      | *                                 | *      | *      | 1      | 1      | *      | *      |  |  |

Set P43C1 bit(bit3 of P4CON1 register) to "1", set P43C0 bit(bit3 of P4CON0 register) to "1", and set P43DIR bit(bit3 of P4DIR register) to "0", for specifying the P43 as CMOS output.

Set P42DIR bit(bit2 of P4DIR register) to "1" for specifying the P42 as an input pin.

Data setting to P42C1 bit and P42C0 bit, depend on the application circuit connected to P42.

| Reg. name |       | P4CON1 register (Address: 0F223H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | 6 5 4 <b>3 2</b> 1 0              |       |       |       |       |       |       |  |  |
| Bit name  | P47C1 | P46C1                             | P45C1 | P44C1 | P43C1 | P42C1 | P41C1 | P40C1 |  |  |
| Data      | *     | *                                 | *     | *     | 1     | \$    | *     | *     |  |  |

| Reg. name |       | P4CON0 register (Address: 0F222H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | 7 6 5 4 <b>3 2</b> 1 0            |       |       |       |       |       |       |  |  |
| Bit name  | P47C0 | P46C0                             | P45C0 | P44C0 | P43C0 | P42C0 | P41C0 | P40C0 |  |  |
| Data      | *     | *                                 | *     | *     | 1     | \$    | *     | *     |  |  |

| Reg. name |        | P4DIR register (Address: 0F221H) |        |        |        |        |        |        |  |  |
|-----------|--------|----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | 6 5 4 <b>3 2</b> 1 0             |        |        |        |        |        |        |  |  |
| Bit name  | P47DIR | P46DIR                           | P45DIR | P44DIR | P43DIR | P42DIR | P41DIR | P40DIR |  |  |
| Data      | *      | *                                | *      | *      | 0      | 1      | *      | *      |  |  |

Data of P43D-P42D bits (bit3-2 of P4D register) do not affect to the UART function, so don't care the data for the function.

| Reg. name |      | P4D register (Address: 0F220H) |      |      |      |      |      |      |  |  |
|-----------|------|--------------------------------|------|------|------|------|------|------|--|--|
| Bit       | 7    | 7 6 5 4 <b>3 2</b> 1 0         |      |      |      |      |      |      |  |  |
| Bit name  | P47D | P46D                           | P45D | P44D | P43D | P42D | P41D | P40D |  |  |
| Data      | *    | *                              | *    | *    | **   | **   | *    | *    |  |  |

\*: Bit not related to the UART(using P43 and P42) function

\*\* : Don't care the data

## Note:

The receive pin (RXD) is selected by U0RSEL bit(bit4 of UA0MOD0 register). Reseting the bit to "0" (initial value) selects P02 pin and setting the bit to "1" selects P43 pin.

## 14.4.2 Functioning P43(TXD0) and P02(RXD0) as the UART.

Set P43MD1 bit(bit3 of P4MOD1 register) to "0" and set P43MD0(bit3 of P4MOD0 register) to "1", for specifying the UART as the secondary function of P43.

| Reg. name |        | P4MOD1 register (Address: 0F225H) |        |        |        |        |        |        |  |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | 7 6 5 4 <b>3</b> 2 1 0            |        |        |        |        |        |        |  |  |
| Bit name  | P47MD1 | P46MD1                            | P45MD1 | P44MD1 | P43MD1 | P42MD1 | P41MD1 | P40MD1 |  |  |
| Data      | *      | *                                 | *      | *      | 0      | \$     | *      | *      |  |  |

| Reg. name |        | P4MOD0 register (Address: 0F224H) |        |        |        |        |        |        |  |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | 7 6 5 4 <b>3</b> 2 1 0            |        |        |        |        |        |        |  |  |
| Bit name  | P47MD0 | P46MD0                            | P45MD0 | P44MD0 | P43MD0 | P42MD0 | P41MD0 | P40MD0 |  |  |
| Data      | *      | *                                 | *      | *      | 1      | \$     | *      | *      |  |  |

Set P43C1 bit(bit3 of P4CON1 register) to "1", set P43C0 bit(bit3 of P4CON0 register) to "1", and set P43DIR bit(bit3 of P4DIR register) to "0", for specifying the P43 as CMOS output.

| Reg. name |       | P4CON1 register (Address: 0F223H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | 6 5 4 <b>3</b> 2 1 0              |       |       |       |       |       |       |  |  |
| Bit name  | P47C1 | P46C1                             | P45C1 | P44C1 | P43C1 | P42C1 | P41C1 | P40C1 |  |  |
| Data      | *     | *                                 | *     | *     | 1     | *     | *     | *     |  |  |

| Reg. name |       | P4CON0 register (Address: 0F222H) |       |       |       |       |       |       |  |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| Bit       | 7     | 7 6 5 4 <b>3</b> 2 1 0            |       |       |       |       |       |       |  |  |
| Bit name  | P47C0 | P46C0                             | P45C0 | P44C0 | P43C0 | P42C0 | P41C0 | P40C0 |  |  |
| Data      | *     | *                                 | *     | *     | 1     | *     | *     | *     |  |  |

| Reg. name |        | P4DIR register (Address: 0F221H) |        |        |        |        |        |        |  |  |
|-----------|--------|----------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit       | 7      | 7 6 5 4 <b>3</b> 2 1 0           |        |        |        |        |        |        |  |  |
| Bit name  | P47DIR | P46DIR                           | P45DIR | P44DIR | P43DIR | P42DIR | P41DIR | P40DIR |  |  |
| Data      | *      | *                                | *      | *      | 0      | *      | *      | *      |  |  |

Data of P43D bit (bit3 of P4D register) do not affect to the UART function, so don't care the data for the function.

| Reg. name |      | P4D register (Address: 0F220H) |      |      |      |      |      |      |  |  |
|-----------|------|--------------------------------|------|------|------|------|------|------|--|--|
| Bit       | 7    | 7 6 5 4 <b>3</b> 2 1 0         |      |      |      |      |      |      |  |  |
| Bit name  | P47D | P46D                           | P45D | P44D | P43D | P42D | P41D | P40D |  |  |
| Data      | *    | *                              | *    | *    | **   | *    | *    | *    |  |  |

P02 is an input-only port, so there is no need to specify data direction (i.e. input or output). Data setting to P02C1 bit and P02C0 bit, depend on the application circuit connected to P02.

| Reg. name |   | P0CON1 register (Address: 0F207H) |   |   |       |       |       |       |  |  |
|-----------|---|-----------------------------------|---|---|-------|-------|-------|-------|--|--|
| Bit       | 7 | 7 6 5 4 3 2 1 0                   |   |   |       |       |       |       |  |  |
| Bit name  | - | -                                 | - | - | P03C1 | P02C1 | P01C1 | P00C1 |  |  |
| Data      | - | -                                 | - | - | *     | \$    | *     | *     |  |  |

| Reg. name |   | P0CON0 register (Address: 0F206H) |   |   |       |       |       |       |  |
|-----------|---|-----------------------------------|---|---|-------|-------|-------|-------|--|
| Bit       | 7 | 6                                 | 5 | 4 | 3     | 2     | 1     | 0     |  |
| Bit name  | - | -                                 | - | - | P03C0 | P02C0 | P01C0 | P00C0 |  |
| Data      | - | -                                 | - | - | *     | \$    | *     | *     |  |

Data of P02D bit (bit2 of P0D register) do not affect to the UART function, so don't care the data for the function.

| Reg. name |   | P0D register (Address: 0F204H) |   |   |      |      |      |      |  |
|-----------|---|--------------------------------|---|---|------|------|------|------|--|
| Bit       | 7 | 6                              | 5 | 4 | 3    | 2    | 1    | 0    |  |
| Bit name  | - | -                              | - | - | P03D | P02D | P01D | P00D |  |
| Data      | - | -                              | - | - | *    | **   | *    | *    |  |

\*: Bit not related to the UART(using P43 and P02) function

\*\* : Don't care the data

\$: Arbitrarily

### Note:

The receive pin (RXD0) is selected by U0RSEL bit(bit4 of UA0MOD0 register). Setting the bit to "0" (initial value) selects P02 pin and setting the bit to "1" selects P43 pin.

Even if P42 is specified as RXD0 by P42MD1 bit, P42MD0 bit, P42C1 bit, P42C0 bit and P42IDR bit, setting "0" to U0RSEL bit has priority to select P02 pin as the RXD0.

P02(Port 0) is an input-only port, does not have registers that can select data direction(input or output) or mode(primary or secondary function).

# I<sup>2</sup>C Bus Interface

## 15. I<sup>2</sup>C Bus Interface

## 15.1 Overview

This LSI includes 1 channel of I<sup>2</sup>C bus interface (master).

The secondary functions of Port 4 are assigned to the I<sup>2</sup>C bus interface data input/output pin and the I<sup>2</sup>C bus interface clock input/output pin. For Port4, see Chapter 21, "Port 4".

### 15.1.1 Features

- Master function
- Communication speeds supported include standard mode (50kbps@500kHz HSCLK).
- 7-bit address format (10-bit address can be supported)

### Note:

This LSI does not support arbitration function (multi-master) and clock synchronization (handshake).

## 15.1.2 Configuration

Figure 15-1 shows the configuration of the I<sup>2</sup>C bus interface.



I2CORD : I<sup>2</sup>C bus 0 receive register
I2COSA : I<sup>2</sup>C bus 0 slave address register
I2COTD : I<sup>2</sup>C bus 0 transmit data register
I2COCON : I<sup>2</sup>C bus 0 control register
I2COMOD : I<sup>2</sup>C bus 0 mode register
I2COSTAT : I<sup>2</sup>C bus 0 status register

Figure 15-1 Configuration of I<sup>2</sup>C Bus Interface

### 15.1.3 List of Pins

| Pin name                                                                                                          | I/O | Description                                                                                            |
|-------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------|
| P40/SDA I/O I <sup>2</sup> C bus interface data input/output pin. Used for the secondary function of the P40 pin. |     |                                                                                                        |
| P41/SCL                                                                                                           | I/O | I <sup>2</sup> C bus interface clock input/output pin. Used for the secondary function of the P41 pin. |

# 15.2 Description of Registers

# 15.2.1 List of Registers

| Address | Name                                          | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|-----------------------------------------------|---------------|---------------|-----|------|---------------|
| 0F2A0H  | I <sup>2</sup> C bus 0 receive register       | I2C0RD        | _             | R   | 8    | 00H           |
| 0F2A1H  | I <sup>2</sup> C bus 0 slave address register | I2C0SA        | _             | R/W | 8    | 00H           |
| 0F2A2H  | I <sup>2</sup> C bus 0 transmit data register | I2C0TD        | _             | R/W | 8    | 00H           |
| 0F2A3H  | I <sup>2</sup> C bus 0 control register       | I2C0CON       | _             | R/W | 8    | 00H           |
| 0F2A4H  | I <sup>2</sup> C bus 0 mode register          | I2C0MOD       | _             | R/W | 8    | 00H           |
| 0F2A5H  | I <sup>2</sup> C bus 0 status register        | I2C0STAT      | _             | R   | 8    | 00H           |

## 15.2.2 I<sup>2</sup>C Bus 0 Receive Register (I2C0RD)

Address: 0F2A0H

Access: R

Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| I2C0RD        | I20R7 | I20R6 | I20R5 | I20R4 | I20R3 | I20R2 | I20R1 | I20R0 |
| R             | R     | R     | R     | R     | R     | R     | R     | R     |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

I2C0RD is a read-only special function register (SFR) to store receive data.

I2C0RD is updataed after completion of each reception.

## [Description of Bits]

## • **I20R7-I20R0** (bits 7-0)

The I20R7 to I20R0 bits are used to store receive data. The signal input to the SDA pin is received at transmission of a slave address and at data transmission/reception in sync with the rising edge of the signal on the SCL pin. Since data that has been output to the SDA and SCL pins is received not only at data reception but also at slave address data transmission and data transmission, it is possible to check whether transmit data has certainly been transmitted.

## 15.2.3 I<sup>2</sup>C Bus 0 Slave Address Register (I2C0SA)

Address: 0F2A1H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| I2C0SA        | I20A6 | I20A5 | I20A4 | I20A3 | I20A2 | I20A1 | I20A0 | I20RW |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

I2COSA is a special function register (SFR) to set the address and the transmit/receive mode of the slave device.

## [Description of Bits]

## • **I20RW** (bit 0)

The I20RW bit is used to select the data transmit mode (write) or data receive mode (read).

| I20RW | Description                        |  |  |  |  |  |
|-------|------------------------------------|--|--|--|--|--|
| 0     | Data transmit mode (initial value) |  |  |  |  |  |
| 1     | Data receive mode                  |  |  |  |  |  |

## • **I20A6-I20A0** (bits 7-1)

The I20A6 to I20A0 bits are used to set the address of the communication destination.

## 15.2.4 I<sup>2</sup>C Bus 0 Transmit Data Register (I2C0TD)

Address: 0F2A2H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| I2C0TD        | I20T7 | I20T6 | I20T5 | I20T4 | I20T3 | I20T2 | I20T1 | I20T0 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

I2C0TD is a special function register (SFR) to set transmit data.

## [Description of Bits]

• **I20T7-0** (bits 7-0)

The I20T7 to 0 bits are used to set transmit data.

## 15.2.5 I<sup>2</sup>C Bus 0 Control Register (I2C0CON)

Address: 0F2A3H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7      | 6   | 5   | 4   | 3   | 2     | 1     | 0     |
|---------------|--------|-----|-----|-----|-----|-------|-------|-------|
| I2C0CON       | I20ACT | _   | _   | _   | _   | I20RS | I20SP | I20ST |
| R/W           | R/W    | R/W | R/W | R/W | R/W | W     | W     | R/W   |
| Initial value | 0      | 0   | 0   | 0   | 0   | 0     | 0     | 0     |

I2C0CON is a special function register (SFR) to control transmit and receive operations.

### [Description of Bits]

### • **I20ST** (bit 0)

The I20ST bit is used to control the communication operation of the I<sup>2</sup>C bus interface. When the I20ST bit is set to "1", communication starts. When "1" is overwritten to the I20ST bit in a control register setting wait state after transmission/reception of acknowledgment, communication starts again. When the I20ST bit is set to "0", communication is stopped forcibly.

The I20ST bit can be set to "1" only when the I2C bus interface is in an operation enable state (I20EN = "1"). When the I20SP bit is set to "1", the I20ST bit is set to "0".

| I20ST | Description                         |
|-------|-------------------------------------|
| 0     | Stops communication (initial value) |
| 1     | Starts communication                |

### • **I20SP** (bit 1)

The I20SP bit is a write-only bit used to request a stop condition. When the I20SP bit is set to "1", the I<sup>2</sup>C bus shifts to the stop condition and communication stops. When the I20SP bit is read, "0" is always read.

| I20SP | Description                               |  |  |  |  |  |  |
|-------|-------------------------------------------|--|--|--|--|--|--|
| 0     | No stop condition request (initial value) |  |  |  |  |  |  |
| 1     | Stop condition request                    |  |  |  |  |  |  |

## • **I20RS** (bit 2)

The I20RS bit is a write-only bit used to request a repeated start. When this bit is set to "1" during data communication, the  $I^2C$  bus shifts to the repeated start condition and communication restarts from the slave address. I20RS can be set to "1" only while communication is active (I20ST ="1"). When the I20RS bit is read, "0" is always read.

| I20RS | Description                               |  |  |  |  |  |
|-------|-------------------------------------------|--|--|--|--|--|
| 0     | No repeated start request (initial value) |  |  |  |  |  |
| 1     | Repeated start request                    |  |  |  |  |  |

### • **I20ACT** (bit 7)

The I20ACT bit is used to set the acknowledge signal to be output at completion of reception.

| I20ACT | Description                             |
|--------|-----------------------------------------|
| 0      | Acknowledgment data "0" (initial value) |
| 1      | Acknowledgment data "1"                 |

## 15.2.6 I<sup>2</sup>C Bus 0 Mode Register (I2C0MOD)

Address: 0F2A4H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4      | 3      | 2      | 1     | 0     |
|---------------|-----|-----|-----|--------|--------|--------|-------|-------|
| I2C0MOD       | _   | _   | _   | I20SYN | I20DW1 | 120DW0 | I20MD | I20EN |
| R/W           | R/W | R/W | R/W | R/W    | R/W    | R/W    | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0      | 0      | 0      | 0     | 0     |

I2C0MOD is a special function register (SFR) to set operating mode.

## [Description of Bits]

## • **I20EN** (bit 0)

The I20EN bit is used to enable the operation of the  $I^2C$  bus interface. Only when the I20EN bit is set to "1", the I20ST bit can be set and the I20BB flag starts operation. When the I20EN bit is set to "0", all the SFRs related to the  $I^2C$  bus 0 are initialized.

| I20EN | Description                                       |
|-------|---------------------------------------------------|
| 0     | Stops I <sup>2</sup> C operation. (Initial value) |
| 1     | Enables I <sup>2</sup> C operation.               |

### • **I20MD** (bit 1)

The I20MD bit is used to set the communication speed of the I<sup>2</sup>C bus interface. Please set the bit to "1" when using the I2C bus interface function.

| I20MD | Description                         |
|-------|-------------------------------------|
| 0     | (Initial value)                     |
| 1     | Standard mode / 50kbps@500kHz HSCLK |

### • **I20DW1, I20DW0** (bits 3, 2)

The I20DW1 and I20DW0 bits are used to set the communication speed reduction rate of the  $I^2C$  bus interface. Please set both bits to "0". This function is not required to use on ML610Q411/Q412/Q415.

| I20DW1 | I20DW0 | Description                                              |
|--------|--------|----------------------------------------------------------|
| 0      | 0      | No communication speed reduction (initial value)         |
| 0      | 1      | 10% communication speed reduction(Do not set this value) |
| 1      | 0      | 20% communication speed reduction(Do not set this value) |
| 1      | 1      | 30% communication speed reduction(Do not set this value) |

### • **I20SYN** (bit 4)

The I20SYN bit is used to select whether or not to use the clock synchronization function (handshake function). Note: This LSI does not support the clock synchronization function or multi-master. Please always set the bit to "1".

| I20SYN | Description                                        |  |  |  |
|--------|----------------------------------------------------|--|--|--|
| 0      | Clock synchronization is not used. (Initial value) |  |  |  |
| 1      | Do not use                                         |  |  |  |

## 15.2.7 I<sup>2</sup>C Bus 0 Status Register (I2C0STAT)

Address: 0F2A5H Access: R/W Access size: 8 bits Initial value: 00H

| _              | 7 | 6 | 5 | 4 | 3 | 2     | 1      | 0     |
|----------------|---|---|---|---|---|-------|--------|-------|
| I2C0STAT       | _ | _ | _ | _ | _ | I20ER | I20ACR | I20BB |
| R              | R | R | R | R | R | R     | R      | R     |
| Initial value: | 0 | 0 | 0 | 0 | 0 | 0     | 0      | 0     |

I2COSTAT is a read-only special function register (SFR) to indicate the state of the I<sup>2</sup>C bus interface.

## [Description of Bits]

### • **I20BB** (bit 0)

The I20BB bit is used to indicate the state of use of the  $I^2C$  bus interface. When the start condition is generated on the  $I^2C$  bus, this bit is set to "1" and when the stop condition is generated, the bit is set to "0". In multi-master mode, this bit is set to "1" even if another master device is using the  $I^2C$  bus. The I20BB bit is set to "0" when the I20EN bit of I2C0MOD is "0".

| I20BB | Description                                     |
|-------|-------------------------------------------------|
| 0     | 1 <sup>2</sup> C bus-free state (Initial value) |
| 1     | I <sup>2</sup> C bus-busy state                 |

## • **I20ACR** (bit 1)

The I20ACR bit is used to store the acknowledgment signal received. Acknowledgment signals are received each time the slave address is received and data transmission or reception is completed. The I20ACR bit is set to "0" when the I20EN bit of I2C0MOD is "0".

| I20ACR | Description                                  |
|--------|----------------------------------------------|
| 0      | Receives acknowledgment "0". (Initial value) |
| 1      | Receives acknowledgment "1".                 |

### • **I20ER** (bit 2)

The I20ER bit is a flag to indicate a transmit error. When the value of the bit transmitted and the value of the SDA pin do not coincide, this bit is set to "1". The SDA remains the output until the subsequent byte data communication terminates even if I20ER is set to "1".

The I20ER bit is set to "0" when a write operation to I2C0CON is performed. The I20ER bit is set to "0" when the I20EN bit of I2C0MOD is set to "0".

| I20ER | Description                       |
|-------|-----------------------------------|
| 0     | No transmit error (initial value) |
| 1     | Transmit error                    |

## 15.3 Description of Operation

## 15.3.1 Communication Operating Mode

Communication is started when communication mode is selected by using the  $I^2C$  bus 0 mode register (I2C0MOD), the  $I^2C$  function is enabled by using the I20EN bit, a slave address and a data communication direction are set in the  $I^2C$  bus 0 slave address register, and "1" is written to the I20ST bit of the I2C bus 0 control register (I2C0CON).

### 15.3.1.1 Start Condition

When "1" is written to the I20ST bit of the I<sup>2</sup>C bus 0 control register ((I2C0CON) while communication is stopped (the I20ST bit is "0"), communication is started and the start condition waveform is output to the SDA and SCL pins. After execution of the start condition, the LSI shifts to slave address transmit mode.

### 15.3.1.2 Repeated Start Condition

When "1" is written to the I20RS and I20ST bits of the I<sup>2</sup>C bus 0 control register ((I2C0CON) during communication (the I20ST bit is "1"), the repeated start condition waveform is output to the SDA and SCL pins. If the communication is still wished on the bus, it can generate a repeated START condition, address another slave and reverse the transmit/receive without first generating a STOP condition (see Figure 15-4 Operation Timing at Data Transmit/Receive Mode (Write/Read) Switching).

After execution of the repeated start condition, the LSI shifts to slave address transmit mode.

### 15.3.1.3 Slave Address Transmit Mode

In slave address transmit mode, the values (slave address and data communication direction) of the I<sup>2</sup>C bus 0 slave address register (I2C0SA) are transmitted in MSB first, and finally, the acknowledgment signal is received in the I20ACR bit of the I<sup>2</sup>C bus 0 status register (I2CSTAT). I20ACR bit becomes "0" after acknowledgement "0" is received and I20ACR bit becomes "1" after acknowledgement "1" is received.

At completion of acknowledgment reception, the LSI shifts to the I<sup>2</sup>C bus 0 control register (I2C0CON) setting wait state (control register setting wait state).

The value of I2C0SA output from the SDA pin is stored in I2C0RD when the LSI shifts to the  $I^2C$  bus 0 control register (I2C0CON) setting wait state (control register setting wait state).

### 15.3.1.4 Data Transmit Mode

In data transmit mode, the value of I2C0TD is transmitted in MSB first, and finally, the acknowledgment signal is received in the I2OACR bit of the I<sup>2</sup>C bus 0 status register (I2CSTAT). I2OACR bit becomes "0" after acknowledgement "0" is received and I2OACR bit becomes "1" after acknowledgement "1" is received.

At completion of acknowledgment reception, the LSI shifts to the I<sup>2</sup>C bus 0 control register (I2C0CON) setting wait state (control register setting wait state).

The value of I2C0TD output from the SDA pin is stored in I2C0RD.

## 15.3.1.5 Data Receive Mode

In data receive mode, the value input in the SDA pin is received synchronously with the rising edge of the serial clock output to the SCL pin, and finally, the value of the I20ACT bit of the I2C bus 0 control register (I2C0CON) is output as a acknowledgement. For example, as shown on Figure 15-3 and Figure 15-4, after I20ACT bit is set to "0" (I2CON = "01H"), acknowledgement "0" ("A" acknowledgement transfer on the Figures) is output And after I20ACT bit is set to "1" (I2CON = "81H"), acknowledgement "1" ("A" non-acknowledgement transfer on the Figures) is output.

At completion of acknowledgment transmission, the LSI shifts to the  $I^2C$  bus 0 control register (I2C0CON) setting wait state (control register setting wait state).

The data received is stored in I2C0RD after the acknowledgment signal is output. The acknowledgment signal output is received in the I2OACR bit of the  $I^2C$  bus 0 status register (I2CSTAT).

## 15.3.1.6 Control Register Setting Wait State

When the LSI shifts to the control register setting wait state, an I<sup>2</sup>C bus interface interrupt (I2C0INT) is generated. In the control register setting wait state, the transmit flag (I20ER) of the I<sup>2</sup>C bus 0 status register (I2C0STAT) and acknowledgment receive data (I20ACR) are confirmed and at data reception, the contents of I2C0RD are read in the CPU and the next operation mode is selected.

When "1" is written to the I20ST bit in the control register setting wait state, the LSI shifts to the data transmit or receive mode. When "1" is written to the I20SP bit, the LSI shifts to the stop condition. When "1" is written to the I20RS bit and I2ST bit, the operation shifts to the repeated start condition.

## 15.3.1.7 Stop Condition

In the stop condition, the stop condition waveform is output to the SDA and SCL pins. After the stop condition waveform is output, an  $I^2C$  bus interface interrupt (I2C0INT) is generated.

### 15.3.2 Communication Operation Timing

Figures 15-2 to 15-4 show the operation timing and control method for each communication mode.



Figure 15-2 Operation Timing in Data Transmit (Write)



Figure 15-3 Operation Timing in Data Receive (Read)



Figure 15-4 Operation Timing at Data Transmit/Receive (Write/Read) Switching

Figure 15-5 shows the operation timing and control method when an acknowledgment error occurs.



Figure 15-5 Operation Suspend Timing at Occurrence of Acknowledgment Error

When the values of the transmitted bit and the SDA pin do not coincide, the I20ER bit of the I2C bus 0 status register (I2C0STAT) is set to "1" and SDA pin remains the output until termination of the subsequent byte data communication. I20ERR bit is initialized to "0" by writing I<sup>2</sup>C Bus 0 Control Register (I2C0COCON). Figure 15-6 shows the operation timing and control method when transmission fails.



Figure 15-6 Operation Timing When Transmission Fails

### 15.3.3 Operation Waveforms

Figure 15-7 shows the operation waveforms of the SDA and SCL signals and the I20BB flag. Table 15-1 shows the relationship between communication speeds and HSCLK clock counts.



Figure 15-7 Operation Waveforms of SDA and SCL Signals and I20BB Flag

Table 15-1 Relationship between Communication Speeds and HSCLK Clock Counts

| Communication speed      | Speed<br>reduction<br>(I20DW1, 0) | t <sub>CYC</sub> | t <sub>HD:STA</sub> | t <sub>LOW</sub> | t <sub>HD:DAT</sub> | t <sub>HIGH</sub> | t <sub>SU:STA</sub> | t <sub>SU:DAT</sub> | t <sub>SU:STO</sub> | t <sub>BUF</sub> |
|--------------------------|-----------------------------------|------------------|---------------------|------------------|---------------------|-------------------|---------------------|---------------------|---------------------|------------------|
| Standard mode<br>50 kbps | No reduction                      | 10ф              | 4ф                  | 6ф               | 2ф                  | 4ф                | 6ф                  | 4ф                  | 4φ                  | 6ф               |

φ: Period of high-speed clock (HSCLK)

### Note

- The HSCLK clock count is set so that the communication speed may be set to 50kbps when HSCLK is 500kHz.

## 15.4 Specifying port registers

When you want to make sure the I2C bus interface function is working, please check related port registers are specified. See Chapter 21, "Port 4" for detail about the port registers.

### 15.4.1 Functioning P41(SCL) and P40(SDA) as the I2C

Set P41MD1-P40MD1 bits(bit1-bit0 of P4MOD1 register) to "0" and set P41MD0-P40MD0(bit1-bit0 of P4MOD0 register) to "1", for specifying the I2C as the secondary function of P41 and P40.

| Reg. name |        | P4MOD1 register (Address: 0F225H) |        |        |        |        |        |        |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|
| Bit       | 7      | 6                                 | 5      | 4      | 3      | 2      | 1      | 0      |  |
| Bit name  | P47MD1 | P46MD1                            | P45MD1 | P44MD1 | P43MD1 | P42MD1 | P41MD1 | P40MD1 |  |
| Data      | *      | *                                 | *      | *      | *      | *      | 0      | 0      |  |

| Reg. name |        | P4MOD0 register (Address: 0F224H) |        |        |        |        |        |        |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|
| Bit       | 7      | 6                                 | 5      | 4      | 3      | 2      | 1      | 0      |  |
| Bit name  | P47MD0 | P46MD0                            | P45MD0 | P44MD0 | P43MD0 | P42MD0 | P41MD0 | P40MD0 |  |
| Data      | *      | *                                 | *      | *      | *      | *      | 1      | 1      |  |

Set P41C1-P40C1 bit(bit1-0 of P4CON1 register) to "1", set P41C0-P40C0 bit(bit1-0 of P4CON0 register) to "0", and set P41DIR-P40DIR bit(bit1-0 of P4DIR register) to "0", for specifying the P41 and P40 as Nch open-drain output. The open-drain/open-collector outputs are required on the I2C bus line to avoid collision between H level and L level.

| Reg. name |       | P4CON1 register (Address: 0F223H) |       |       |       |       |       |       |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|
| Bit       | 7     | 7 6 5 4 3 2 <b>1 0</b>            |       |       |       |       |       |       |  |
| Bit name  | P47C1 | P46C1                             | P45C1 | P44C1 | P43C1 | P42C1 | P41C1 | P40C1 |  |
| Data      | *     | *                                 | *     | *     | *     | *     | 1     | 1     |  |

| Reg. name |       | P4CON0 register (Address: 0F222H) |       |       |       |       |       |       |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|
| Bit       | 7     | 6                                 | 5     | 4     | 3     | 2     | 1     | 0     |  |
| Bit name  | P47C0 | P46C0                             | P45C0 | P44C0 | P43C0 | P42C0 | P41C0 | P40C0 |  |
| Data      | *     | *                                 | *     | *     | *     | *     | 0     | 0     |  |

| Reg. name |        | P4DIR register (Address: 0F221H) |        |        |        |        |        |        |  |
|-----------|--------|----------------------------------|--------|--------|--------|--------|--------|--------|--|
| Bit       | 7      | 6                                | 5      | 4      | 3      | 2      | 1      | 0      |  |
| Bit name  | P47DIR | P46DIR                           | P45DIR | P44DIR | P43DIR | P42DIR | P41DIR | P40DIR |  |
| Data      | *      | *                                | *      | *      | *      | *      | 0      | 0      |  |

Data of P41D-P40D bits (bit1-0 of P4D register) do not affect to the I2C function, so don't care the data for the function.

| Reg. name |      | P4D register (Address: 0F220H) |      |      |      |      |      |      |  |
|-----------|------|--------------------------------|------|------|------|------|------|------|--|
| Bit       | 7    | 6                              | 5    | 4    | 3    | 2    | 1    | 0    |  |
| Bit name  | P47D | P46D                           | P45D | P44D | P43D | P42D | P41D | P40D |  |
| Data      | *    | *                              | *    | *    | *    | *    | **   | **   |  |

\*: Bit not related to the I2C function

\*\* : Don't care the data

# Chapter 16

# **NMI Pin**

# 16. NMI Pin

### 16.1 Overview

This LSI includes an input port (NMI) which generates a non-maskable interrupt. For interrupts see Chapter 5, "Interrupts".

### 16.1.1 Features

- Non-maskable interrupt pin.
- Allows selection of an input with a pull-up resistor or a high-impedance input.
- Applies a noise filter to NMI interrupt (NMINT).

### 16.1.2 Configuration

Figure 16-1 shows the configuration of the NMI pin.



NMID: NMI data register NMICON: NMI control register

Figure 16-1 Configuration of NMI Pin

### 16.1.3 List of Pins

| Pin name | Input/output | Description                       |
|----------|--------------|-----------------------------------|
| NMI      | I/O          | Non-maskable interrupt input port |

# 16.2 Description of Registers

# 16.2.1 List of Registers

| Address | Name                 | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value        |
|---------|----------------------|---------------|---------------|-----|------|----------------------|
| 0F200H  | NMI data register    | NMID          | _             | R   | 8    | Depends on pin state |
| 0F201H  | NMI control register | NMICON        | _             | R/W | 8    | 00H                  |

# 16.2.2 NMI Data Register (NMID)

Address: 0F200H

Access: R

Access size: 8 bits

Initial value: Depends on the pin state

| _             | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|---------------|---|---|---|---|---|---|---|-----|
| NMID          | _ | _ |   |   |   |   |   | NMI |
| R             | R | R | R | R | R | R | R | R   |
| Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | X   |

NMID is a read-only special function register (SFR) for reading the NMI pin level.

# [Description of Bits]

## • **NMI** (bit 0)

The NMI bit is used to read the level of the NMI pin.

| NMI | Description |
|-----|-------------|
| 0   | "O" level   |
| 1   | "1" level   |

# 16.2.3 NMI Control Register (NMICON)

Address: 0F201H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0    | _ |
|---------------|-----|-----|-----|-----|-----|-----|-----|------|---|
| NMICON        | _   | _   | _   |     |     |     | _   | NMIC |   |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W  |   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    |   |

NMICON is a special function register (SFR) to select the input mode of the NMI pin.

# [Description of Bits]

• **NMIC** (bit 0)

The NMIC bit is used to select the input mode with or without a pull-up resistor.

| NMIC | Description                                        |
|------|----------------------------------------------------|
| 0    | Input mode with a pull-up resistor (initial value) |
| 1    | High-impedance input mode                          |

# 16.3 Description of Operation

The non-maskable NMI interrupt (NMIINT) is assigned to the NMI pin.

The NMI pin allows selection of an input mode with a pull-up resistor or a high-impedance input mode by using the NMI control register (NMICON). At a system reset, the input mode with a pull-up resistor is selected.

The level of the NMI pin can be read by reading the NMI data register (MMID).

### 16.3.1 Interrupt Request

When a level change occurs at the NMI pin after the duration longer than the minimum NMI interrupt pulse width, a non-maskable interrupt which does not depend on the master interrupt enable flag (MIE) is generated. Figure 16-2 shows the NMI interrupt generation timing.



Figure 16-2 NMI Interrupt Generation Timing

# Chapter 17

# Port 0

## 17. Port 0

### 17.1 Overview

This LSI includes Port 0 (P00 to P03) which is a 4-bit input port.

### 17.1.1 Features

- All bits support a maskable interrupt function.
- Allows selection of interrupt disabled mode, falling-edge interrupt mode, rising-edge interrupt mode, or both-edge interrupt mode for each bit.
- Allows selection of with/without interrupt sampling for each bit.(Sampling frequency: T16KHZ)
- Allows selection of high-impedance input mode, input mode with a pull-down resistor, or input mode with a pull-up resistor for each bit.
- The P00 and P01 pins can be used as the trigger input pins of the capture circuit and the P02 pin can be used as the RXD0 input pin of UART0.

### 17.1.2 Configuration

Figure 17-1 shows the configuration of Port 0.



P0D : Port 0 data register
P0CON0 : Port 0 control register 0
P0CON1 : Port 0 control register 1

EXICON0 : External interrupt control register 0
EXICON1 : External interrupt control register 1
EXICON2 : External interrupt control register 2

Figure 17-1 Configuration of Port 0

### 17.1.3 List of Pins

| Pin name      | I/O | Description                                                      |
|---------------|-----|------------------------------------------------------------------|
| P00/EXI0/CAP0 | I   | Input port, External 0 interrupt, Capture 0 trigger signal input |
| P01/EXI1/CAP1 |     | Input port, External 1 interrupt, Capture 1 trigger signal input |
| P02/EXI2/RXD0 | I   | Input port, External 2 interrupt, UART0 data input (RXD0)        |
| P03/EXI3      |     | Input port, External 3 interrupt                                 |

# 17.2 Description of Registers

# 17.2.1 List of Registers

| Address | Name                                  | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value               |
|---------|---------------------------------------|---------------|---------------|-----|------|-----------------------------|
| 0F204H  | Port 0 data register                  | POD           | _             | R   | 8    | Depends<br>on pin<br>status |
| 0F206H  | Port 0 control register 0             | P0CON0        | P0CON         | R/W | 8/16 | 00H                         |
| 0F207H  | Port 0 control register 1             | P0CON1        | FUCCIN        | R/W | 8    | 00H                         |
| 0F020H  | External interrupt control register 0 | EXICON0       | _             | R/W | 8    | 00H                         |
| 0F021H  | External interrupt control register 1 | EXICON1       | _             | R/W | 8    | 00H                         |
| 0F022H  | External interrupt control register 2 | EXICON2       | _             | R/W | 8    | 00H                         |

# 17.2.2 Port 0 Data Register (P0D)

Address: 0F204H

Access: R

Access size: 8 bits

Initial value: Depends on pin status

| _             | 7 | 6 | 5 | 4 | 3    | 2    | 1    | 0    |
|---------------|---|---|---|---|------|------|------|------|
| P0D           | _ |   | _ |   | P03D | P02D | P01D | P00D |
| R             | R | R | R | R | R    | R    | R    | R    |
| Initial value | 0 | 0 | 0 | 0 | Х    | Х    | X    | X    |

P0D is a special function register (SFR) to only read the pin level of Port 0.

## [Description of Bits]

# • **P03D-P00D** (bits 3-0)

The P03D to P00D bits are used to read the pin level of Port 0.

| P00D | Description              |
|------|--------------------------|
| 0    | P00 pin input: "L" level |
| 1    | P00 pin input: "H" level |

| P01D | Description              |
|------|--------------------------|
| 0    | P01 pin input: "L" level |
| 1    | P01 pin input: "H" level |

| P02D | Description              |
|------|--------------------------|
| 0    | P02 pin input: "L" level |
| 1    | P02 pin input: "H" level |

| P03D | Description              |
|------|--------------------------|
| 0    | P03 pin input: "L" level |
| 1    | P03 pin input: "H" level |

# 17.2.3 Port 0 Control Registers 0, 1 (P0CON0, P0CON1)

Address: 0F206H Access: R/W

Access size: 8/16 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3     | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|-------|-------|-------|-------|
| P0CON0        |     | _   | _   | _   | P03C0 | P02C0 | P01C0 | P00C0 |
| R/W           | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0     | 0     | 0     | 0     |

Address: 0F207H Access: R/W Access size: 8 bits Initial value: 00H



P0CON0 and P0CON1 are special function registers (SFRs) to select the input mode of Port 0.

### [Description of Bits]

### • **P03C0-P00C0, P03C1-P00C1** (bits 3-0)

The P03C0 to P00C0 bits and the P03C1 to P00C1 bits are used to select high-impedance input mode, input mode with a pull-down resistor, or input mode with a pull-up resistor. The P0nC0 bit and the P0nC1 bit determine the input mode of P0n (Example: When P02C0 = "0" and P02C1 = "1", P02 is in input mode with a pull-up resistor).

| P03C1-P00C1 | P03C0-P00C0 | Description                               |
|-------------|-------------|-------------------------------------------|
| 0           | 0           | High-impedance input mode (initial value) |
| 0           | 1           | Input mode with a pull-down resistor      |
| 1           | 0           | Input mode with a pull-up resistor        |
| 1           | 1           | High-impedance input mode                 |

# 17.2.4 External Interrupt Control Registers 0, 1 (EXICON0, EXICON1)

Address: 0F020H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3     | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|-------|-------|-------|-------|
| EXICON0       |     |     | _   | _   | P03E0 | P02E0 | P01E0 | P00E0 |
| R/W           | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0     | 0     | 0     | 0     |

Address: 0F021H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3     | 2     | 1     | 0     | _ |
|---------------|-----|-----|-----|-----|-------|-------|-------|-------|---|
| EXICON1       | _   | _   | _   | _   | P03E1 | P02E1 | P01E1 | P00E1 |   |
| R/W           | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   | R/W   | • |
| Initial value | 0   | 0   | 0   | 0   | 0     | 0     | 0     | 0     |   |

EXICON0 and EXICON1 are special function registers (SFRs) to select an interrupt edge of Port 0.

### [Description of Bits]

### • **P03E0-P00E0, P03E1-P00E1** (bits 3-0)

The P03E0 to P00E0 bits and the P03E1 to P00E1 bits are used to select interrupt disabled mode, falling-edge interrupt mode, rising-edge interrupt mode. The P0nE0 bit and the P0nE1 bit determine the interrupt mode of P0n (Example: When P02E0 = "0" and P02E1 = "1", P02 is in rising-edge interrupt mode).

| P03E1-P00E1 | P03E0-P00E0 | Description                             |  |  |  |
|-------------|-------------|-----------------------------------------|--|--|--|
| 0 0         |             | Interrupt disabled mode (initial value) |  |  |  |
| 0           | 1           | Falling-edge interrupt mode             |  |  |  |
| 1 0         |             | Rising-edge interrupt mode              |  |  |  |
| 1 1         |             | Both-edge interrupt mode                |  |  |  |

# 17.2.5 External Interrupt Control Register 2 (EXICON2)

Address: 0F022H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3     | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|-------|-------|-------|-------|
| EXICON2       | _   | _   | _   | _   | P03SM | P02SM | P01SM | P00SM |
| R/W           | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0     | 0     | 0     | 0     |

EXICON2 is a special function register (SFR) to select detection of signal edge for interrupts with or without sampling.

### [Description of Bits]

### • **P03SM-P00SM** (bits 3-0)

The P03SM to P00SM bits are used to select detection of signal edge for Port 0 interrupts with or without sampling. The sampling clock is T16KHZ of the low-speed time base counter (LTBC).

| P00SM | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 0     | Detects the input signal edge for a P00 interrupt without sampling (initial value). |
| 1     | Detects the input signal edge for a P00 interrupt with sampling.                    |

| P01SM | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 0     | Detects the input signal edge for a P01 interrupt without sampling (initial value). |
| 1     | Detects the input signal edge for a P01 interrupt with sampling.                    |

| P02SM | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 0     | Detects the input signal edge for a P02 interrupt without sampling (initial value). |
| 1     | Detects the input signal edge for a P02 interrupt with sampling.                    |

| P03SM | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 0     | Detects the input signal edge for a P03 interrupt without sampling (initial value). |
| 1     | Detects the input signal edge for a P03 interrupt with sampling.                    |

#### Note

In STOP mode, since the 16 kHz sampling clock stops, no sampling is performed regardless of the values set in P00SM to P03SM.

### 17.3 Description of Operation

For each pin of Port 0, the setting of the Port 0 control registers 0 and 1 (POCON0 and POCON1) allows selection of high-impedance input mode, input mode with a pull-down resistor, or input mode with a pull-up resistor. High-impedance input mode is selected at system reset.

The pin level of Port 0 can be read by reading the Port 0 data register (P0D)

### 17.3.1 External Interrupt/Capture Function

The Port 0 pins (P00, P01, P02, P03) can be used for P00 to P03 interrupts (P00INT to P03INT). The P00 to P03 interrupts are maskable and interrupt enable or disable can be selected. For details of interrupts, see Chapter 5, "Interrupts".

The P00 and P01 pins can be used as the trigger input for the capture circuit and the P02 pin can be used as the RXD0 input pin of UART0.

For the capture function and the UART function, see Chapter 8, "Capture," and Chapter 14, "UART," respectively.

### 17.3.2 Interrupt Request

When an interrupt edge selected with the external interrupt control register 0, 1, or 2 (EXICON0, EXICON1, or EXICON2) occurs at a Port 0 pin, a maskable P00 (P01, P02, or P03) interrupt (P00INT, P01INT, P02INT, or P03INT). Figure 17-2 shows the P00 to P03 interrupt generation timing in rising-edge interrupt mode, and in both-edge interrupt mode without sampling and the P00 to P03 interrupt generation timing in rising-edge interrupt mode with sampling.



(a) When Falling-Edge Interrupt Mode without Sampling is Selected



(b) When Rising-Edge Interrupt Mode without Sampling is Selected



(c) When Both-Edge Interrupt Mode without Sampling is Selected



(d) When Rising-Edge Interrupt Mode with Sampling is Selected

Figure 17-2 P00 to P03 Interrupt Generation Timing

# Chapter 18

# Port 1

# 18. Port 1

### 18.1 Overview

This LSI incorporates a 2-bit input port, Port 1 (P10, P11).

Port 1 can have an external clock input pin as a secondary function.

For the external clock input, see Chapter 6, "Clock Generation Circuit".

### 18.1.1 Features

- Allows selection of high-impedance input mode, input mode with a pull-down resistor, or input mode with a pull-up resistor for each bit.
- Allows to have an external clock input pin as a secondary function.

### 18.1.2 Configuration

Figure 18-1 shows the configuration of Port 1.



P1D : Port 1 data register
P1CON0 : Port 1 control register 0
P1CON1 : Port 1 control register 1

Figure 18-1 Configuration of Port 1

#### 18.1.3 List of Pins

| Pin name | I/O | Primary function | Secondary function                                                   |
|----------|-----|------------------|----------------------------------------------------------------------|
| P10/OSC0 | I   | Input port       | High-speed crystal/ceramic oscillation pin, external clock input pin |
| P11      | ı   | Input port       | -                                                                    |

# 18.2 Description of Registers

# 18.2.1 List of Registers

| Address | Name                        | Symbol (Byte) | nbol (Byte) Symbol (Word) |     | Size | Initial value               |
|---------|-----------------------------|---------------|---------------------------|-----|------|-----------------------------|
| 0F208H  | 0F208H Port 1 data register |               | P1D —                     |     | 8    | Depends<br>on pin<br>status |
| 0F20AH  | Port 1 control register 0   |               | P1CON                     | R/W | 8/16 | 00H                         |
| 0F20BH  | Port 1 control register 1   | P1CON1        | 1 ICON                    | R/W | 8    | 00H                         |

# 18.2.2 Port 1 Data Register (P1D)

Address: 0F208H

Access: R

Access size: 8 bits

Initial value: Depends on pin status

| _             | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    |  |
|---------------|---|---|---|---|---|---|------|------|--|
| P1D           | _ | _ | _ | _ |   | _ | P11D | P10D |  |
| R             | R | R | R | R | R | R | R    | R    |  |
| Initial value | 0 | 0 | 0 | 0 | 0 | 0 | X    | X    |  |

P1D is a special function register (SFR) dedicated to read the input level of the Port 1 pin.

## [Description of Bits]

## • **P11D, P10D** (bits 1, 0)

The P11D and P10D bits are used to read the input level of the Port 1 pin.

| P11D | Description                     |
|------|---------------------------------|
| 0    | Input level of the P11 pin: "L" |
| 1    | Input level of the P11 pin: "H" |

| P10D(*) | Description                     |
|---------|---------------------------------|
| 0       | Input level of the P10 pin: "L" |
| 1       | Input level of the P10 pin: "H" |

(\*) In the external clock input mode (when OSCM0 bit of FCON0 register is set to "1"), reading the P10D bit returns "0".

## 18.2.3 Port 1 Control Registers 0, 1 (P1CON0, P1CON1)

Address: 0F20AH Access: R/W

Access size: 8/16 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|-----|-------|-------|
| P1CON0        |     | _   | _   |     |     |     | P11C0 | P10C0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 0     |

Address: 0F20BH Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|-----|-------|-------|
| P0CON1        | _   | _   | _   |     |     | _   | P11C1 | P10C1 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 0     |

P1CON0 and P1CON1 are special function registers (SFRs) to select the input mode of Port 1.

### [Description of Bits]

### • P11C0, P10C0, P11C1, P00C1 (bits 1-0)

The P11C0, P10C0, P11C1 and P00C1 bits are used to select high-impedance input mode, input mode with a pull-down resistor, or input mode with a pull-up resistor.

| P11C1 | P11C0 | Description                                        |
|-------|-------|----------------------------------------------------|
| 0     | 0     | P11 pin: high-impedance input mode (initial value) |
| 0     | 1     | P11 pin: input mode with a pull-down resistor      |
| 1     | 0     | P11 pin: input mode with a pull-up resistor        |
| 1     | 1     | P11 pin: high-impedance input mode                 |

| P10C1 | P10C0 | Description                                        |
|-------|-------|----------------------------------------------------|
| 0     | 0     | P10 pin: high-impedance input mode (initial value) |
| 0     | 1     | P10 pin: input mode with a pull-down resistor      |
| 1     | 0     | P10 pin: input mode with a pull-up resistor        |
| 1     | 1     | P10 pin: high-impedance input mode                 |

### Note:

When using P10 as the external clock input pin, be sure to set the P10 pin to high-impedance input mode.

# 18.3 Description of Operation

### 18.3.1 Input Port Function

For each pin of Port 1, one of high-impedance input mode, input mode with a pull-down resistor, and input mode with a pull-up resistor can be selected by setting the Port 1 control registers 0 and 1 (P1CON0 and P1CON1). At system reset, high-impedance input mode is selected as the initial state.

The input level of the Port 1 pin can be read by reading the Port 1 data register (P1D).

### 18.3.2 Secondary Function

An external clock input pin is assigned to Port 1 as a secondary function. Supply the clock to P10 pin and select the external clock input mode by setting the OSCM0 bit of frequency control register 0 (FCON0) to "1".

### Note:

No port mode register is provided for switching between the primary function and the secondary function of Port 1. When using the Port 1 pins as the external clock input, pin mode is switched according to the values set in the OSCM0 bit of the FCON0 register.

See Chapter 6, "Clock Generation Circuit," for the details of the FCON0 register and the external clock input.

# Chapter 19

# Port 2

## 19. Port 2

### 19.1 Overview

This LSI includes 3-bit Port 2 (P20 to P22) dedicated to output.

Port 2 can output low-speed clock (LSCLK), high-speed output clock (OUTCLK), and melody as a secondary function. For clock output and buzzer 0 (BZ0) output, see Chapter 6, "Clock Generation Circuit" and Chapter 23, "Buzzer", respectively.

### 19.1.1 Features

- Allows direct LED drive.
- Allows selection of high-impedance output mode, P-channel open drain output mode, N-channel open drain output mode, or CMOS output mode for each bit.
- Allows output of low-speed clock (LSCLK), high-speed clock (OUTCLK), or buzzer 0 (BZ0) as a secondary function.

### 19.1.2 Configuration

Figure 19-1 shows the configuration of Port 2.



P2D : Port 2 data register
P2CON0 : Port 2 control register 0
P2CON1 : Port 2 control register 1
P2MOD : Port 2 mode register

Figure 19-1 Configuration of Port 2

#### 19.1.3 List of Pins

| Pin name        | I/O | Primary function              | Secondary function               |
|-----------------|-----|-------------------------------|----------------------------------|
| P20/LED0/LSCLK  | 0   | Output port, Direct LED drive | Low-speed clock output (LSCLK)   |
| P21/LED1/OUTCLK | 0   | Output port, Direct LED drive | High-speed clock output (OUTCLK) |
| P22/LED2        | 0   | Output port, Direct LED drive | Buzzer 0 output (MD0)            |

# 19.2 Description of Registers

# 19.2.1 List of Registers

| Address | Name                      | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value               |
|---------|---------------------------|---------------|---------------|-----|------|-----------------------------|
| 0F210H  | Port 2 data register      | P2D           | _             | R/W | 8    | Depends<br>on pin<br>status |
| 0F212H  | Port 2 control register 0 | P2CON0        | P2CON         | R/W | 8/16 | 00H                         |
| 0F213H  | Port 2 control register 1 | P2CON1        | FZCON         | R/W | 8    | 00H                         |
| 0F214H  | Port 2 mode register      | P2MOD         |               | R/W | 8    | 00H                         |

# 19.2.2 Port 2 Data Register (P2D)

Address: 0F210H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2    | 1    | 0    |   |
|---------------|-----|-----|-----|-----|-----|------|------|------|---|
| P2D           | _   | _   | _   |     |     | P22D | P21D | P20D |   |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W  | R/W  | R/W  | - |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0    |   |

P2D is a special function register (SFR) to set the output value of Port 2. The value of this register is output to Port 4. The value written to P4D is readable.

## [Description of Bits]

## • **P22D-P20D** (bits 2-0)

The P22D to P20D bits are used to set the output value of the Port 2 pin.

| P22D | Description                      |  |  |  |  |  |
|------|----------------------------------|--|--|--|--|--|
| 0    | Output level of the P22 pin: "L" |  |  |  |  |  |
| 1    | Output level of the P22 pin: "H" |  |  |  |  |  |

| P21D | Description                      |  |  |  |  |  |
|------|----------------------------------|--|--|--|--|--|
| 0    | Output level of the P21 pin: "L" |  |  |  |  |  |
| 1    | Output level of the P21 pin: "H" |  |  |  |  |  |

| P20D | Description                      |  |  |  |  |  |  |
|------|----------------------------------|--|--|--|--|--|--|
| 0    | Output level of the P20 pin: "L" |  |  |  |  |  |  |
| 1    | Output level of the P20 pin: "H" |  |  |  |  |  |  |

# 19.2.3 Port 2 control registers 0, 1 (P2CON0, P2CON1)

Address: 0F212H Access: R/W

Access size: 8/16 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|-------|-------|-------|
| P2CON0        |     |     | _   |     |     | P22C0 | P21C0 | P20C0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0     | 0     | 0     |

Address: 0F213H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|-------|-------|-------|
| P2CON1        | _   | _   | _   |     |     | P22C1 | P21C1 | P20C1 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0     | 0     | 0     |

P2CON0 and P2CON1 are special function registers (SFRs) to select the output state of the output pin Port 2.

### [Description of Bits]

### • P22C0-P20C0, P22C1-P20C1 (bits 3-0)

The P22C0 to P20C0 and P22C1 to P20C1 bits are used to select high-impedance output mode, P-channel open drain output mode, N-channel open drain output mode, or CMOS output mode.

To directly drive LEDs, select N-channel open drain output mode.

| P22C1 | P22C0 | Description                                            |
|-------|-------|--------------------------------------------------------|
| 0     | 0     | P22 pin: In high-impedance output mode (initial value) |
| 0     | 1     | P22 pin: In P-channel open drain output mode           |
| 1     | 0     | P22 pin: In N-channel open drain output mode           |
| 1     | 1     | P22 pin: In CMOS output mode                           |

| P21C1 | P21C0 | Description                                            |  |  |  |  |
|-------|-------|--------------------------------------------------------|--|--|--|--|
| 0     | 0     | P21 pin: In high-impedance output mode (initial value) |  |  |  |  |
| 0     | 1     | P21 pin: In P-channel open drain output mode           |  |  |  |  |
| 1     | 0     | P21 pin: In N-channel open drain output mode           |  |  |  |  |
| 1     | 1     | P21 pin: In CMOS output mode                           |  |  |  |  |

| P20C1 | P20C0                                          | Description                                           |  |  |  |
|-------|------------------------------------------------|-------------------------------------------------------|--|--|--|
| 0     | 0                                              | P20 pin: In high-impedance output mode (initial value |  |  |  |
| 0     | 1 P20 pin: In P-channel open drain output mode |                                                       |  |  |  |
| 1     | 0                                              | P20 pin: In N-channel open drain output mode          |  |  |  |
| 1     | 1                                              | P20 pin: In CMOS output mode                          |  |  |  |

## 19.2.4 Port 2 Mode Register (P2MOD)

Address: 0F214H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|-------|-------|-------|
| P2MOD         | _   | _   | _   | _   | _   | P22MD | P21MD | P20MD |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0     | 0     | 0     |

P2MOD is a special function register (SFR) to select the primary function or the secondary function of Port 2

### [Description of Bits]

### • **P22MD** (bit 2)

The P22MD bit is used to select the primary function or the secondary function of the P22 pin.

| P22MD | Description                                          |
|-------|------------------------------------------------------|
| 0     | General-purpose output port function (initial value) |
| 1     | Buzzer 0 (BZ0) output function                       |

### • **P21MD** (bit 1)

The P21MD bit is used to select the primary function or the secondary function of the P21 pin.

| P21MD | Description                                          |
|-------|------------------------------------------------------|
| 0     | General-purpose output port function (initial value) |
| 1     | High-speed output clock (OUTCLK) output function     |

### • **P20MD** (bit 0)

The P20MD bit is used to select the primary function or the secondary function of the P20 pin.

| P20MD | Description                                          |
|-------|------------------------------------------------------|
| 0     | General-purpose output port function (initial value) |
| 1     | Low-speed clock (LSCLK) output function              |

#### Note:

The output characteristics of port2(P20, P21 and P22) corresponds to VOL1 and VOH1 when each bit (P20MD, P21MD, P22MD) is "1", and corresponds to VOL2 and VOH2 when the bit is "0", which are shown in Appendix C, "Electrical Characteristics".

# 19.3 Description of Operation

### 19.3.1 Output Port Function

For each pin of Port 2, any one of high-impedance output mode, P-channel open drain output mode, N-channel open drain output mode, and CMOS output mode can be selected by setting the Port 2 control registers 0 and 1 (P2CON0 and P2CON1). At a system reset, high-impedance output mode is selected as the initial state.

Depending of the value set in the Port 2 data register (P2D), a "L" level or "H" level signal is output to each pin of Port 2.

### 19.3.2 Secondary Function

Low-speed clock (LSCLK) output, High-speed output clock (OUTCLK) output, or buzzer 0 (MD0) output is assigned to Port 2 as a secondary function. The secondary function can be used by setting the P22MD to P20MD bits of the Port 2 mode register (P2MOD) to "1".

For clock output and buzzer 0 (BZ0) output, see Chapter 6, "Clock Generation Circuit" and Chapter 23, "Buzzer", respectively.

# Port 3

# 20. Port 3

### 20.1 Overview

This LSI includes Port 3 (P30 to P35), which is a 6-bit input/output port.

This port can also be used as the RC-ADC (channel 0) oscillation pins (IN0, CS0, RS0, RT0, RCT0, RCM) and the PWM output pin in secondary and tertiary modes.

For RC-ADC and PWM, see Chapter 24, "RC Oscillation Type A/D converter", and Chapter 11, "PWM".

### 20.1.1 Features

- Allows selection of high-impedance output, P-channel open drain output, N-channel open drain output, or CMOS output in output mode for each bit.
- Allows selection of high-impedance input, input with a pull-down resistor, or input with a pull-up resistor in input mode for each bit.
- The RC-ADC (channel 0) oscillation pins (IN0, CS0, RS0, RT0, RCT0, RCM) and the PWM output pin (PWM0) can be used as the secondary functions.

### 20.1.2 Configuration

Figure 20-1 shows the configuration of Port 3.



Figure 20-1 Configuration of Port 3

# 20.1.3 List of Pins

|                                      | <u> </u> |                                                                                     |                                               |                   |  |
|--------------------------------------|----------|-------------------------------------------------------------------------------------|-----------------------------------------------|-------------------|--|
| Pin name                             | I/O      | Primary function                                                                    | Secondary function                            | Tertiary function |  |
| P30/IN0                              | I/O      | Input/output port                                                                   | Oscillation waveform input pin for RC-ADC     |                   |  |
| P31/CS0                              | I/O      | Input/output por                                                                    | Reference capacitor connection pin for RC-ADC | _                 |  |
| P34/RCT0/PWM0                        | I/O      | Input/output port Resistor/capacitor sensor connection pin for measureme for RC-ADC |                                               | PWM0 output pin   |  |
| P32/RS0                              | I/O      | Input/output port                                                                   | Reference resistor connection pin for RC-ADC  |                   |  |
| P33/R10 I I/O I Inhut/quithut nort I |          | Resistor sensor connection pin for measurement for RC-ADC                           | _                                             |                   |  |
| P35/RCM I/O Input/output por         |          | Input/output port                                                                   | RC oscillation monitor pin for RC-ADC         | _                 |  |

# 20.2 Description of Registers

# 20.2.1 List of Registers

| Address | Name                      | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|---------------------------|---------------|---------------|-----|------|---------------|
| 0F218H  | Port 3 data register      | P3D           |               | R/W | 8    | 00H           |
| 0F219H  | Port 3 direction register | P3DIR         |               | R/W | 8    | 00H           |
| 0F21AH  | Port 3 control register 0 | P3CON0        | P3CON         | R/W | 8/16 | 00H           |
| 0F21BH  | Port 3 control register 1 | P3CON1        | FSCON         | R/W | 8    | 00H           |
| 0F21CH  | Port 3 mode register 0    | P3MOD0        | P3MOD         | R/W | 8/16 | 00H           |
| 0F21DH  | Port 3 mode register 1    | P3MOD1        | FSIVIOD       | R/W | 8    | 00H           |

## 20.2.2 Port 3 data register (P3D)

Address: 0F218H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5    | 4    | 3    | 2    | 1    | 0    |  |
|---------------|-----|-----|------|------|------|------|------|------|--|
| P3D           | _   |     | P35D | P34D | P33D | P32D | P31D | P30D |  |
| R/W           | R/W | R/W | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |  |
| Initial value | 0   | 0   | 0    | 0    | 0    | 0    | 0    | 0    |  |

P3D is a special function register (SFR) to set the value to be output to the Port 3 pin or to read the input level of the Port 3. In output mode, the value of this register is output to the Port 3 pin. The value written to P3D is readable. In input mode, the input level of the Port 3 pin is read when P3D is read. Output mode or input mode is selected by using the port mode register (P3DIR) described later.

#### [Description of Bits]

#### • **P35D-P30D** (bits 5-0)

The P35D to P30D bits are used to set the output value of the Port 3 pin in output mode and to read the pin level of the Port 3 pin in input mode.

| P35D | Description                               |
|------|-------------------------------------------|
| 0    | Output or input level of the P35 pin: "L" |
| 1    | Output or input level of the P35 pin: "H" |
|      |                                           |
| P34D | Description                               |
|      |                                           |
| 0    | Output or input level of the P34 pin: "L" |

| P33D | Description                               |
|------|-------------------------------------------|
| 0    | Output or input level of the P33 pin: "L" |
| 1    | Output or input level of the P33 pin: "H" |

| P32D | Description                               |
|------|-------------------------------------------|
| 0    | Output or input level of the P32 pin: "L" |
| 1    | Output or input level of the P32 pin: "H" |

| P31D | Description                               |
|------|-------------------------------------------|
| 0    | Output or input level of the P31 pin: "L" |
| 1    | Output or input level of the P31 pin: "H" |

| P30D | Description                               |
|------|-------------------------------------------|
| 0    | Output or input level of the P30 pin: "L" |
| 1    | Output or input level of the P30 pin: "H" |

# 20.2.3 Port 3 Direction Register (P3DIR)

Address: 0F219H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5      | 4      | 3      | 2      | 1      | 0      |
|---------------|-----|-----|--------|--------|--------|--------|--------|--------|
| P3DIR         |     | _   | P35DIR | P34DIR | P33DIR | P32DIR | P31DIR | P30DIR |
| R/W           | R/W | R/W | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| Initial value | 0   | 0   | 0      | 0      | 0      | 0      | 0      | 0      |

P3DIR is a special function register (SFR) to select the input/output mode of Port 3.

# [Description of Bits]

# • **P35DIR-P30DIR** (bits 5-0)

The P35DIR to P30DIR pins are used to set the input/output direction of the Port 3 pin.

| P35DIR | Description                     |
|--------|---------------------------------|
| 0      | P35 pin: Output (initial value) |
| 1      | P35 pin: Input                  |
|        |                                 |
| P34DIR | Description                     |
| 0      | P34 pin: Output (initial value) |
| 1      | P34 pin: Input                  |
|        |                                 |
| 500515 |                                 |

| P33DIR | Description                     |
|--------|---------------------------------|
| 0      | P33 pin: Output (initial value) |
| 1      | P33 pin: Input                  |

| P32DIR | Description                     |
|--------|---------------------------------|
| 0      | P32 pin: Output (initial value) |
| 1      | P32 pin: Input                  |

| P31DIR | Description                     |
|--------|---------------------------------|
| 0      | P31 pin: Output (initial value) |
| 1      | P31 pin: Input                  |

| P30DIR | Description                     |
|--------|---------------------------------|
| 0      | P30 pin: Output (initial value) |
| 1      | P30 pin: Input                  |

# 20.2.4 Port 3 control registers 0, 1 (P3CON0, P3CON1)

Address: 0F21AH Access: R/W

Access size: 8/16 bits Initial value: 00H

|               | 7   | 6   | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-----|-----|-------|-------|-------|-------|-------|-------|
| P3CON0        |     |     | P35C0 | P34C0 | P33C0 | P32C0 | P31C0 | P30C0 |
| R/W           | R/W | R/W | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0     | 0     | 0     | 0     | 0     | 0     |

Address: 0F21BH Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-----|-----|-------|-------|-------|-------|-------|-------|
| P3CON1        | _   | _   | P35C1 | P34C1 | P33C1 | P32C1 | P31C1 | P30C1 |
| R/W           | R/W | R/W | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0     | 0     | 0     | 0     | 0     | 0     |

P3CON0 and P3CON1 are special function registers (SFRs) to select input/output state of the Port 3 pin. The input/output state is different between input mode and output mode. Input or output is selected by using the P3DIR register.

#### [Description of Bits]

#### • P35C1-P30C1, P35C0-P30C0 (bits 5-0)

The P35C1 to P30C1 pins and the P35C0 to P30C0 pins are used to select high-impedance output, P-channel open drain output, N-channel open drain output, or CMOS output in output mode and to select high-impedance input, input with a pull-down resistor, or input with a pull-up resistor in input mode.

|       |       | When output mode is selected (P35DIR bit = "0")                              | When input mode is selected (P35DIR bit = "1") |  |  |
|-------|-------|------------------------------------------------------------------------------|------------------------------------------------|--|--|
| P35C1 | P35C0 | Description                                                                  |                                                |  |  |
| 0     | 0     | P35 pin: High-impedance output (initial value) P35 pin: High-impedance input |                                                |  |  |
| 0     | 1     | P35 pin: P-channel open drain output                                         | P35 pin: Input with a pull-down resistor       |  |  |
| 1     | 0     | P35 pin: N-channel open drain output                                         | P35 pin: Input with a pull-up resistor         |  |  |
| 1     | 1     | P35 pin: CMOS output                                                         | P35 pin: High-impedance input                  |  |  |

|       |       | When output mode is selected (P34DIR bit = "0") | When input mode is selected (P34DIR bit = "1") |  |  |
|-------|-------|-------------------------------------------------|------------------------------------------------|--|--|
| P34C1 | P34C0 | Description                                     |                                                |  |  |
| 0     | 0     | P34 pin: High-impedance output (initial value)  | P34 pin: High-impedance input                  |  |  |
| 0     | 1     | P34 pin: P-channel open drain output            | P34 pin: Input with a pull-down resistor       |  |  |
| 1     | 0     | P34 pin: N-channel open drain output            | P34 pin: Input with a pull-up resistor         |  |  |
| 1     | 1     | P34 pin: CMOS output                            | P34 pin: High-impedance input                  |  |  |

|       |       | When output mode is selected (P33DIR bit = "0") | When input mode is selected (P33DIR bit = "1") |  |  |
|-------|-------|-------------------------------------------------|------------------------------------------------|--|--|
| P33C1 | P33C0 | Description                                     |                                                |  |  |
| 0     | 0     | P33 pin: High-impedance output (initial value)  | P33 pin: High-impedance input                  |  |  |
| 0     | 1     | P33 pin: P-channel open drain output            | P33 pin: Input with a pull-down resistor       |  |  |
| 1     | 0     | P33 pin: N-channel open drain output            | P33 pin: Input with a pull-up resistor         |  |  |
| 1     | 1     | P33 pin: CMOS output                            | P33 pin: High-impedance input                  |  |  |

|       |       | When output mode is selected (P32DIR bit = "0") | When input mode is selected (P32DIR bit = "1") |  |  |
|-------|-------|-------------------------------------------------|------------------------------------------------|--|--|
| P32C1 | P32C0 | Description                                     |                                                |  |  |
| 0     | 0     | P32 pin: High-impedance output (initial value)  | P32 pin: High-impedance input                  |  |  |
| 0     | 1     | P32 pin: P-channel open drain output            | P32 pin: Input with a pull-down resistor       |  |  |
| 1     | 0     | P32 pin: N-channel open drain output            | P32 pin: Input with a pull-up resistor         |  |  |
| 1     | 1     | P32 pin: CMOS output                            | P32 pin: High-impedance input                  |  |  |

|       |       | When output mode is selected (P31DIR bit = "0") | When input mode is selected (P31DIR bit = "1") |  |
|-------|-------|-------------------------------------------------|------------------------------------------------|--|
| P31C1 | P31C0 | Description                                     |                                                |  |
| 0     | 0     | P31 pin: High-impedance output (initial value)  | P31 pin: High-impedance input                  |  |
| 0     | 1     | P31 pin: P-channel open drain output            | P31 pin: Input with a pull-down resistor       |  |
| 1     | 0     | P31 pin: N-channel open drain output            | P31 pin: Input with a pull-up resistor         |  |
| 1     | 1     | P31 pin: CMOS output                            | P31 pin: High-impedance input                  |  |

|       |       | When output mode is selected (P30DIR bit = "0") | When input mode is selected (P30DIR bit = "1") |  |  |
|-------|-------|-------------------------------------------------|------------------------------------------------|--|--|
| P30C1 | P30C0 | Description                                     |                                                |  |  |
| 0     | 0     | P30 pin: High-impedance output (initial value)  | P30 pin: High-impedance input                  |  |  |
| 0     | 1     | P30 pin: P-channel open drain output            | P30 pin: Input with a pull-down resistor       |  |  |
| 1     | 0     | P30 pin: N-channel open drain output            | P30 pin: Input with a pull-up resistor         |  |  |
| 1     | 1     | P30 pin: CMOS output                            | P30 pin: High-impedance input                  |  |  |

# 20.2.5 Port 3 mode registers 0, 1 (P3MOD0, P3MOD1)

Address: 0F21CH Access: R/W

Access size: 8/16 bits Initial value: 00H

|               | 7   | 6   | 5      | 4      | 3      | 2      | 1      | 0      |
|---------------|-----|-----|--------|--------|--------|--------|--------|--------|
| P3MOD0        | _   | _   | P35MD0 | P34MD0 | P33MD0 | P32MD0 | P31MD0 | P30MD0 |
| R/W           | R/W | R/W | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| Initial value | 0   | 0   | 0      | 0      | 0      | 0      | 0      | 0      |

Address: 0F21DH Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5      | 4      | 3      | 2      | 1      | 0      |  |
|---------------|-----|-----|--------|--------|--------|--------|--------|--------|--|
| P3MOD1        |     | _   | P35MD1 | P34MD1 | P33MD1 | P32MD1 | P31MD1 | P30MD1 |  |
| R/W           | R/W | R/W | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |  |
| Initial value | 0   | 0   | 0      | 0      | 0      | 0      | 0      | 0      |  |

P3MOD0 and P3MOD1 are special function registers (SFRs) to select the primary, secondary, or tertiary function of Port 3.

#### [Description of Bits]

#### • **P35MD1**, **P35MD0** (bit 5)

The P35MD1 and P35MD0 bits are used to select the primary or secondary function of the P35 pin.

| P35MD1 | P35MD0 | Description                                       |  |  |  |
|--------|--------|---------------------------------------------------|--|--|--|
| 0      | 0      | General-purpose input/output mode (initial value) |  |  |  |
| 0      | 1      | RC oscillation monitor pin for RC-ADC             |  |  |  |
| 1      | 0      | Prohibited                                        |  |  |  |
| 1      | 1      | Prohibited                                        |  |  |  |

#### • **P34MD1**, **P34MD0** (bit 4)

The P34MD1 and P34MD0 bits are used to select the primary, secondary, or tertiary function of the P34 pin.

| P34MD1 | P34MD0 | Description                                                                     |  |  |
|--------|--------|---------------------------------------------------------------------------------|--|--|
| 0      | 0      | General-purpose input/output mode (initial value)                               |  |  |
| 0      | 1      | Resistor/capacitor sensor connection pin for measurement for RC-ADC (channel 0) |  |  |
| 1      | 0      | PWM0 output pin                                                                 |  |  |
| 1      | 1      | Prohibited                                                                      |  |  |

# • **P33MD1**, **P33MD0** (bit 3)

The P33MD1 and P33MD0 bits are used to select the primary or secondary function of the P33 pin.

| P33MD1 | P33MD0 | Description                                                                     |
|--------|--------|---------------------------------------------------------------------------------|
| 0      | 0      | General-purpose input/output mode (initial value)                               |
| 0      | 1      | Resistor/capacitor sensor connection pin for measurement for RC-ADC (channel 0) |
| 1      | 0      | Prohibited                                                                      |
| 1      | 1      | Prohibited                                                                      |

#### • **P32MD1**, **P32MD0** (bit 2)

The P32MD1 and P32MD0 bits are used to select the primary or secondary function of the P32 pin.

| P32MD1 | P32MD0 | Description                                              |
|--------|--------|----------------------------------------------------------|
| 0      | 0      | General-purpose input/output mode (initial value)        |
| 0      | 1      | Reference resistor connection pin for RC-ADC (channel 0) |
| 1      | 0      | Prohibited                                               |
| 1      | 1      | Prohibited                                               |

#### • **P31MD1, P31MD0** (bit 1)

The P31MD1 and P31MD0 bits are used to select the primary or secondary function of the P31 pin.

| P31MD1 | P31MD0 | Description                                               |
|--------|--------|-----------------------------------------------------------|
| 0      | 0      | General-purpose input/output mode (initial value)         |
| 0      | 1      | Reference capacitor connection pin for RC-ADC (channel 0) |
| 1      | 0      | Prohibited                                                |
| 1      | 1      | Prohibited                                                |

## • P30MD1, P30MD0 (bit 0)

The P30MD1 and P30MD0 bits are used to select the primary or secondary function of the P30 pin.

| P30MD1 | P30MD0 | Description                                              |
|--------|--------|----------------------------------------------------------|
| 0      | 0      | General-purpose input/output mode (initial value)        |
| 0      | 1      | RC oscillation waveform input pin for RC-ADC (channel 0) |
| 1      | 0      | Prohibited                                               |
| 1      | 1      | Prohibited                                               |

#### Note:

If any bit combination out of the above is set to "Prohibited" and the corresponding bit of the port 3 is sepecified to output mode (selected in port3 control register), status of corresponding pin is fixed, regardless the contents of Port3 register (P3D)

High-impedance output mode: High-impedance P-channel open drain output mode: High-impedance N-channel open drain output mode: Fixed to "L" CMOS output mode: High-impedance: Fixed to "L"

When using RC-ADC as the secondary function, specify each pin be "High-impedance input" even the RC oscillation monitor pin. Pull-up or Pull-down input makes drawing the current.

# 20.3 Description of Operation

#### 20.3.1 Input/Output Port Functions

For each pin of Port 3, either output or input is selected by setting the Port 3 direction register (P3DIR).

In output mode, high-impedance output mode, P-channel open drain output mode, N-channel open drain output mode, or CMOS output mode can be selected by setting the Port 3 control registers 0 and 1 (P3CON0 and P3CON1).

In input mode, high-impedance input mode, input mode with a pull-down resistor, or input mode with a pull-up resistor can be selected by setting the Port 3 control registers 0 and 1 (P3CON0 and P3CON1).

At a system reset, high-impedance output mode is selected as the initial state.

In output mode, "L" or "H" level is output to each pin of Port 3 depending on the value set by the Port 3 data register (P3D).

In input mode, the input level of each pin of Port 3 can be read from the Port 3 data register (P3D).

#### 20.3.2 Secondary and Tertiary Functions

Secondary and tertiary functions are assigned to Port 3 as the RC-ADC (channel 0) oscillation pins (IN0, CS0, RS0, RT0, RCT0, RCM) and the PWM output pin (PWM0). These pins can be used in a secondary or tertiary function mode by setting the P35MD0 to P30MD0 bits and the P35MD1 to P30MD1 bits of the Port 3 mode registers (P3MOD0, P3MOD1). For RC-ADC and PWM, see Chapter 24, "RC Oscillation Type A/D converter", and Chapter 11, "PWM".

#### Note:

All the port 3 pins except P35/RCM are configured as pins dedicated to the RC-ADC function during A/D conversion. Therefore, if there is any unused pin, that pin cannot be used as its primary function during A/D conversion. For the RC-ADC, see Chapter 24, "RC Oscillation Type A/D Converter".

# Chapter 21

# Port 4

# 21. Port 4

#### 21.1 Overview

This LSI includes Port 4 (P40 to P47) which is an 8-bit input/output port.

This port can have the I2C bus, RC-ADC, synchronous serial port, and PWM output functions as secondary and tertiary functions.

See the following chapters for reference:

I2C bus: Chapter 15 "I2C Bus Interface"

UART: Chapter 14 "UART"

RC-ADC: Chapter 24 "RC Oscillation Type A/D Converter"

Synchronous serial port: Chapter 13 "Synchronous Serial Port"

PWM: Chapter 11 "PWM"

#### 21.1.1 Features

- Allows selection of high-impedance output, P-channel open drain output, N-channel open drain output, or CMOS output for each bit in output mode.
- Allows selection of high-impedance input, input with a pull-down resistor, or input with a pull-up resistor for each bit in input mode.
- The P44 and P45 pins can be used as external clock input pins for the timer and PWM.
- The I2C bus interface pins (SDA, SCL), UART pins (RXD0, TXD0), RC-ADC (channel 1) oscillation pins (IN1, CS1, RS1, RT1), synchronous serial port pins (SIN0, SCK0, SOUT0), and PWM output pin (PWM0) can be used as the secondary functions.

## 21.1.2 Configuration

Figure 21-1 shows the configuration of Port 4.



Figure 21-1 Configuration of Port 4

# 21.1.3 List of Pins

| Pin name                   | I/O | Primary function                                                 | Secondary function                                        | Tertiary function            |
|----------------------------|-----|------------------------------------------------------------------|-----------------------------------------------------------|------------------------------|
| P40/SDA/SIN0               | I/O | Input/output port                                                | I <sup>2</sup> C bus 0 data input/output pin              | SSIO0 data input pin         |
| P41/SCL/SCK0               | I/O | Input/output port                                                | I <sup>2</sup> C bus 0 clock input/output pin             | SSIO0 clock input/output pin |
| P42/RXD0/SOUT0             | I/O | Input/output port                                                | UART0 data input pin                                      | SSIO0 data output pin        |
| P43/TXD0/PWM0              | I/O | Input/output port                                                | UART0 data output pin                                     | PWM0 output pin              |
| P44/ T02P0CK<br>/IN1/SIN0/ | I/O | Input/output port,<br>Timer 0/Timer 2/<br>PWM0 external<br>clock | RC oscillation waveform input pin for RC-ADC              | SSIO0 data input pin         |
| P45/ T13P1CK<br>/CS1/SCK0/ | I/O | Input/output port,<br>Timer 1/Timer 3<br>external clock          | Reference capacitor connection pin for RC-ADC             | SSIO0 clock input/output pin |
| P46/RS1/SOUT0              | I/O | Input/output port                                                | Reference resistor connection pin for RC-ADC              | SSIO0 data output pin        |
| P47/RT1                    | I/O | Input/output port                                                | Resistor sensor connection pin for measurement for RC-ADC | _                            |

# 21.2 Description of Registers

# 21.2.1 List of Registers

| Address | Name                      | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|---------------------------|---------------|---------------|-----|------|---------------|
| 0F220H  | Port 4 data register      | P4D           | _             | R/W | 8    | 00H           |
| 0F221H  | Port 4 direction register | P4DIR         | _             | R/W | 8    | 00H           |
| 0F222H  | Port 4 control register 0 | P4CON0        | P4CON         | R/W | 8/16 | 00H           |
| 0F223H  | Port 4 control register 1 | P4CON1        | F4CON         | R/W | 8    | 00H           |
| 0F224H  | Port 4 mode register 0    | P4MOD0        | P4MOD         | R/W | 8/16 | 00H           |
| 0F225H  | Port 4 mode register 1    | P4MOD1        | F4IVIOD       | R/W | 8    | 00H           |

# 21.2.2 Port 4 Data Register (P4D)

Address: 0F220H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |   |
|---------------|------|------|------|------|------|------|------|------|---|
| P4D           | P47D | P46D | P45D | P44D | P43D | P42D | P41D | P40D |   |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | - |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |   |

P4D is a special function register (SFR) to set the value to be output to the Port 4 pin or to read the input level of the Port 4. In output mode, the value of this register is output to the Port 4 pin. The value written to P4D is readable. In input mode, the input level of the Port 4 pin is read when P4D is read. Output mode or input mode is selected by using the port mode register (P4DIR) described later.

#### [Description of Bits]

#### • **P47D-P40D** (bits 7-0)

The P47D to P40D bits are used to set the output value of the Port 4 pin in output mode and to read the pin level of the Port 4 pin in input mode.

| P47D  | Description                               |  |
|-------|-------------------------------------------|--|
| 0     | Output or input level of the P47 pin: "L" |  |
| 1     | Output or input level of the P47 pin: "H" |  |
| P46D  | Description                               |  |
| 0     | Output or input level of the P46 pin: "L" |  |
| 1     | Output or input level of the P46 pin: "H" |  |
|       |                                           |  |
| P45D  | Description                               |  |
| 0     | Output or input level of the P45 pin: "L" |  |
| 1     | Output or input level of the P45 pin: "H" |  |
| D44D  | Donasiation.                              |  |
| P44D  | Description                               |  |
| 0     | Output or input level of the P44 pin: "L" |  |
| 1     | Output or input level of the P44 pin: "H" |  |
| P43D  | Description                               |  |
| 0     | Output or input level of the P43 pin: "L" |  |
| 1     | Output or input level of the P43 pin: "H" |  |
| D.10D |                                           |  |
| P42D  | Description                               |  |
| 0     | Output or input level of the P42 pin: "L" |  |
| 1     | Output or input level of the P42 pin: "H" |  |
| P41D  | Description                               |  |
| 0     | Output or input level of the P41 pin: "L" |  |
| 1     | Output or input level of the P41 pin: "H" |  |
|       |                                           |  |
| P40D  | Description                               |  |
| 0     | Output or input level of the P40 pin: "L" |  |
| 1     | Output or input level of the P40 pin: "H" |  |

# 21.2.3 Port 4 Direction Register (P4DIR)

Address: 0F221H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|
| P4DIR         | P47DIR | P46DIR | P45DIR | P44DIR | P43DIR | P42DIR | P41DIR | P40DIR |
| R/W           | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

P4DIR is a special function register (SFR) to select the input/output mode of Port 4.

# [Description of Bits]

# • **P47DIR-P40DIR** (bits 7-0)

The P47DIR to P40DIR pins are used to set the input/output direction of the Port 4 pin.

| P47DIR | Description                     |
|--------|---------------------------------|
| 0      | P47 pin: Output (initial value) |
| 1      | P47 pin: Input                  |
|        | 1                               |
| P46DIR | Description                     |
| 0      | P46 pin: Output (initial value) |
| 1      | P46 pin: Input                  |
|        |                                 |
| P45DIR | Description                     |
| 0      | P45 pin: Output (initial value) |
| 1      | P45 pin: Input                  |
| P44DIR | Description                     |
| 0      | P44 pin: Output (initial value) |
| 1      | P44 pin: Input                  |
| ı      | 1 44 piii. iiiput               |
| P43DIR | Description                     |
| 0      | P43 pin: Output (initial value) |
| 1      | P43 pin: Input                  |
| DAODID | Description                     |
| P42DIR | Description Description         |
| 0      | P42 pin: Output (initial value) |
| 1      | P42 pin: Input                  |
| P41DIR | Description                     |
| 0      | P41 pin: Output (initial value) |
| 1      | P41 pin: Input                  |
|        |                                 |
| P40DIR | Description                     |
| 0      | P40 pin: Output (initial value) |
| 1      | P40 pin: Input                  |

# 21.2.4 Port 4 Control Registers 0, 1 (P4CON0, P4CON1)

Address: 0F222H Access: R/W

Access size: 8/16 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| P4CON0        | P47C0 | P46C0 | P45C0 | P44C0 | P43C0 | P42C0 | P41C0 | P40C0 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Address: 0F223H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| P4CON1        | P47C1 | P46C1 | P45C1 | P44C1 | P43C1 | P42C1 | P41C1 | P40C1 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

P4CON0 and P4CON1 are special function registers (SFRs) to select input/output state of the Port 4 pin. The input/output state is different between input mode and output mode. Input or output is selected by using the P4DIR register.

#### [Description of Bits]

#### • P47C1-P40C1, P47C0-P40C0 (bits 7-0)

The P47C1 to P40C1 pins and the P47C0 to P40C0 pins are used to select high-impedance output, P-channel open drain output, N-channel open drain output, or CMOS output in output mode and to select high-impedance input, input with a pull-down resistor, or input with a pull-up resistor in input mode.

| Setting of | of P47 pin | When output mode is selected (P47DIR bit = "0")             | When input mode is selected (P47DIR bit = "1") |  |  |
|------------|------------|-------------------------------------------------------------|------------------------------------------------|--|--|
| P47C1      | P47C0      | Description                                                 |                                                |  |  |
| 0          | 0          | High-impedance output (initial value) High-impedance input  |                                                |  |  |
| 0          | 1          | P-channel open drain output Input with a pull-down resistor |                                                |  |  |
| 1          | 0          | N-channel open drain output Input with a pull-up resistor   |                                                |  |  |
| 1          | 1          | CMOS output High-impedance input                            |                                                |  |  |

| Setting | of P46 pin | When output mode is selected (P46DIR bit = "0")             | When input mode is selected (P46DIR bit = "1") |  |  |
|---------|------------|-------------------------------------------------------------|------------------------------------------------|--|--|
| P46C1   | P46C0      | Description                                                 |                                                |  |  |
| 0       | 0          | High-impedance output (initial value) High-impedance input  |                                                |  |  |
| 0       | 1          | P-channel open drain output Input with a pull-down resistor |                                                |  |  |
| 1       | 0          | N-channel open drain output Input with a pull-up resistor   |                                                |  |  |
| 1       | 1          | CMOS output High-impedance input                            |                                                |  |  |

| Setting of | of P45 pin | When output mode is selected (P45DIR bit = "0")             | When input mode is selected (P45DIR bit = "1") |  |  |
|------------|------------|-------------------------------------------------------------|------------------------------------------------|--|--|
| P45C1      | P45C0      | Description                                                 |                                                |  |  |
| 0          | 0          | High-impedance output (initial value) High-impedance input  |                                                |  |  |
| 0          | 1          | P-channel open drain output Input with a pull-down resistor |                                                |  |  |
| 1          | 0          | N-channel open drain output Input with a pull-up resistor   |                                                |  |  |
| 1          | 1          | CMOS output                                                 | High-impedance input                           |  |  |

| Setting of | of P44 pin | When output mode is selected (P44DIR bit = "0")             | When input mode is selected (P44DIR bit = "1") |  |  |
|------------|------------|-------------------------------------------------------------|------------------------------------------------|--|--|
| P44C1      | P44C0      | Description                                                 |                                                |  |  |
| 0          | 0          | High-impedance output (initial value) High-impedance input  |                                                |  |  |
| 0          | 1          | P-channel open drain output Input with a pull-down resistor |                                                |  |  |
| 1          | 0          | N-channel open drain output Input with a pull-up resistor   |                                                |  |  |
| 1          | 1          | CMOS output High-impedance input                            |                                                |  |  |

| Setting of | of P43 pin | When output mode is selected (P43DIR bit = "0")             | When input mode is selected (P43DIR bit = "1") |  |  |
|------------|------------|-------------------------------------------------------------|------------------------------------------------|--|--|
| P43C1      | P43C0      | Description                                                 |                                                |  |  |
| 0          | 0          | High-impedance output (initial value) High-impedance input  |                                                |  |  |
| 0          | 1          | P-channel open drain output Input with a pull-down resistor |                                                |  |  |
| 1          | 0          | N-channel open drain output Input with a pull-up resistor   |                                                |  |  |
| 1          | 1          | CMOS output High-impedance input                            |                                                |  |  |

| Setting of | of P42 pin | When output mode is selected (P42DIR bit = "0")             | When input mode is selected (P42DIR bit = "1") |  |  |
|------------|------------|-------------------------------------------------------------|------------------------------------------------|--|--|
| P42C1      | P42C0      | Description                                                 |                                                |  |  |
| 0          | 0          | High-impedance output (initial value) High-impedance input  |                                                |  |  |
| 0          | 1          | P-channel open drain output Input with a pull-down resistor |                                                |  |  |
| 1          | 0          | N-channel open drain output Input with a pull-up resistor   |                                                |  |  |
| 1          | 1          | CMOS output High-impedance input                            |                                                |  |  |

| Setting of | of P41 pin | When output mode is selected (P41DIR bit = "0")             | When input mode is selected (P41DIR bit = "1") |  |  |
|------------|------------|-------------------------------------------------------------|------------------------------------------------|--|--|
| P41C1      | P41C0      | Description                                                 |                                                |  |  |
| 0          | 0          | High-impedance output (initial value) High-impedance input  |                                                |  |  |
| 0          | 1          | P-channel open drain output Input with a pull-down resistor |                                                |  |  |
| 1          | 0          | N-channel open drain output Input with a pull-up resistor   |                                                |  |  |
| 1          | 1          | CMOS output High-impedance input                            |                                                |  |  |

| Setting of | of P40 pin | When output mode is selected (P40DIR bit = "0")             | When input mode is selected (P40DIR bit = "1") |  |  |
|------------|------------|-------------------------------------------------------------|------------------------------------------------|--|--|
| P40C1      | P40C0      | Description                                                 |                                                |  |  |
| 0          | 0          | High-impedance output (initial value) High-impedance input  |                                                |  |  |
| 0          | 1          | P-channel open drain output Input with a pull-down resistor |                                                |  |  |
| 1          | 0          | N-channel open drain output Input with a pull-up resistor   |                                                |  |  |
| 1          | 1          | CMOS output High-impedance input                            |                                                |  |  |

# 21.2.5 Port 4 Mode Registers 0, 1 (P4MOD0, P4MOD1)

Address: 0F224H Access: R/W

Access size: 8/16 bits Initial value: 00H

|               | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|
| P4MOD0        | P47MD0 | P46MD0 | P45MD0 | P44MD0 | P43MD0 | P42MD0 | P41MD0 | P40MD0 |
| R/W           | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

Address: 0F225H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|
| P4MOD1        | P47MD1 | P47MD1 | P45MD1 | P44MD1 | P43MD1 | P42MD1 | P41MD1 | P40MD1 |
| R/W           | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

P4MOD0 and P4MOD1 are special function registers (SFRs) to select the primary, secondary, or tertiary function of Port 4.

#### [Description of Bits]

#### • **P47MD1**, **P47MD0** (bit 7)

The P47MD1 and P47MD0 bits are used to select the primary or secondary function of the P47 pin.

| P47MD1 | P47MD0 | Description                                                           |
|--------|--------|-----------------------------------------------------------------------|
| 0      | 0      | General-purpose input/output mode (initial value)                     |
| 0      | 1      | Resistor sensor connection pin for measurement for RC-ADC (channel 1) |
| 1      | 0      | Prohibited                                                            |
| 1      | 1      | Prohibited                                                            |

## • **P46MD1**, **P46MD0** (bit 6)

The P46MD1 and P46MD0 bits are used to select the primary, secondary, or tertiary function of the P46 pin.

| P46MD1 | P46MD0 | Description                                              |
|--------|--------|----------------------------------------------------------|
| 0      | 0      | General-purpose input/output mode (initial value)        |
| 0      | 1      | Reference resistor connection pin for RC-ADC (channel 1) |
| 1      | 0      | SIO0 data output pin                                     |
| 1      | 1      | Prohibited                                               |

## • **P45MD1**, **P45MD0** (bit 5)

The P45MD1 and P45MD0 bits are used to select the primary, secondary, or tertiary function of the P45 pin.

| P45MD1 | P45MD0 | Description                                               |
|--------|--------|-----------------------------------------------------------|
| 0      | 0      | General-purpose input/output mode (initial value)         |
| 0      | 1      | Reference capacitor connection pin for RC-ADC (channel 1) |
| 1      | 0      | SIO0 clock input/output pin                               |
| 1      | 1      | Prohibited                                                |

#### • **P44MD1**, **P44MD0** (bit 4)

The P44MD1 and P44MD0 bits are used to select the primary, secondary, or tertiary function of the P44 pin.

| P44MD1 | P44MD0 | Description                                             |  |  |  |  |
|--------|--------|---------------------------------------------------------|--|--|--|--|
| 0      | 0      | eneral-purpose input/output mode (initial value)        |  |  |  |  |
| 0      | 1      | RC oscillation waveform input pin for RC-AD (channel 1) |  |  |  |  |
| 1      | 0      | SIO0 data input pin                                     |  |  |  |  |
| 1      | 1      | Prohibited                                              |  |  |  |  |

#### • **P43MD1, P43MD0** (bit 3)

The P43MD1 and P43MD0 bits are used to select the primary, secondary, or tertiary function of the P43 pin.

| P43MD1 | P43MD0 | Description                                       |  |  |  |  |  |
|--------|--------|---------------------------------------------------|--|--|--|--|--|
| 0      | 0      | General-purpose input/output mode (initial value) |  |  |  |  |  |
| 0      | 1      | UART0 data output pin                             |  |  |  |  |  |
| 1      | 0      | PWM0 output pin                                   |  |  |  |  |  |
| 1      | 1      | Prohibited                                        |  |  |  |  |  |

#### • P42MD1, P42MD0 (bit 2)

The P42MD1 and P42MD0 bits are used to select the primary, secondary, or tertiary function of the P42 pin.

| P42MD1 | P42MD0 | Description                                       |  |  |  |  |  |
|--------|--------|---------------------------------------------------|--|--|--|--|--|
| 0      | 0      | General-purpose input/output mode (initial value) |  |  |  |  |  |
| 0      | 1      | UART0 input pin                                   |  |  |  |  |  |
| 1      | 0      | SIO0 data output pin                              |  |  |  |  |  |
| 1      | 1      | Prohibited                                        |  |  |  |  |  |

#### • **P41MD1**, **P41MD0** (bit 1)

The P41MD1 and P41MD0 bits are used to select the primary, secondary, or tertiary function of the P41 pin.

| P41MD1 | P41MD0 | Description                                       |  |  |  |  |  |
|--------|--------|---------------------------------------------------|--|--|--|--|--|
| 0      | 0      | General-purpose input/output mode (initial value) |  |  |  |  |  |
| 0      | 1      | <sup>2</sup> C bus 0 clock input/output pin       |  |  |  |  |  |
| 1      | 0      | SIO0 clock input/output pin                       |  |  |  |  |  |
| 1      | 1      | Prohibited                                        |  |  |  |  |  |

#### • **P40MD1, P40MD0** (bit 0)

The P40MD1 and P40MD0 bits are used to select the primary, secondary, or tertiary function of the P40 pin.

| P40MD1 | P40MD0 | Description                                       |  |  |  |  |
|--------|--------|---------------------------------------------------|--|--|--|--|
| 0      | 0      | General-purpose input/output mode (initial value) |  |  |  |  |
| 0      | 1      | I <sup>2</sup> C bus 0 data input/output pin      |  |  |  |  |
| 1      | 0      | SIO0 data input pin                               |  |  |  |  |
| 1      | 1      | Prohibited                                        |  |  |  |  |

#### Note:

If any bit combination out of the above is set to "Prohibited" and the corresponding bit of the port 4 is specified to output mode (selected in port4 control register), status of corresponding pin is fixed, regardless the contents of Port4 register (P4D)

High-impedance output mode: High-impedance P-channel open drain output mode: High-impedance N-channel open drain output mode: Fixed to "L" CMOS output mode: High-impedance: Fixed to "L"

| When using RC-ADC as the secondary function, specify each pin be monitor pin. Pull-up or Pull-down input makes drawing the current. | "High-impedance input" | even the RC oscillation |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |
|                                                                                                                                     |                        |                         |

# 21.3 Description of Operation

#### 21.3.1 Input/Output Port Functions

For each pin of Port 4, either output or input is selected by setting the Port 4 direction register (P4DIR).

In output mode, high-impedance output mode, P-channel open drain output mode, N-channel open drain output mode, or CMOS output mode can be selected by setting the Port 4 control registers 0 and 1 (P4CON0 and P4CON1).

In input mode, high-impedance input mode, input mode with a pull-down resistor, or input mode with a pull-up resistor can be selected by setting the Port 4 control registers 0 and 1 (P4CON0 and P4CON1).

At a system reset, high-impedance output mode is selected as the initial state.

In output mode, "L" or "H" level is output to each pin of Port 4 depending on the value set by the Port 4 data register (P4D).

In input mode, the input level of each pin of Port 4 can be read from the Port 4 data register (P4D).

#### 21.3.2 Secondary and Tertiary Functions

Secondary and tertiary functions are assigned to Port 4 as the I2C bus 0 pins (SDA, SCL), UART 0 pins (RXD0, TXD0), RC-ADC (channel 1) oscillation pins (IN1, CS1, RS1, RT1), synchronous serial port 0 pins (SIN0, SCK0, SOUT), and the PWM output pin (PWM0). These pins can be used in a secondary or tertiary function mode by setting the P47MD0 to P40MD0 bits and the P47MD1 to P40MD1 bits of the Port 4 mode registers (P4MOD0, P4MOD1).

See the following chapters for reference:

I2C bus: Chapter 15 "I2C Bus Interface"

UART: Chapter 14 "UART"

RC-ADC: Chapter 24 "RC Oscillation Type A/D Converter"

Synchronous serial port: Chapter 13 "Synchronous Serial Port"

PWM: Chapter 11 "PWM"

#### Note:

The P44 to P47 pins of port 4 are configured as pins dedicated to the RC-ADC function during A/D conversion. Therefore, if there is any unused pin, that pin cannot be used during A/D conversion. For the RC-ADC, see Chapter 24, "RC Oscillation Type A/D Converter".

# Chapter 22

# Port A

# 22. Port A

## 22.1 Overview

ML610Q411/ML610Q415 include Port A (PA0 to PA7) which is an 8-bit input/output port. This function is not included in the ML610Q412.

#### 22.1.1 Features

- Allows selection of high-impedance output, P-channel open drain output, N-channel open drain output, or CMOS output for each bit in output mode.
- Allows selection of high-impedance input, input with a pull-down resistor, or input with a pull-up resistor for each bit in input mode.

#### 22.1.2 Configuration

Figure 22-1 shows the configuration of Port A.



PAD : Port A data register
PADIR : Port A direction register
PACON0 : Port A control register 0
PACON1 : Port A control register 1

Figure 22-1 Configuration of Port A

#### 22.1.3 List of Pins

| Pin name | I/O | Description       |  |  |  |  |
|----------|-----|-------------------|--|--|--|--|
| PA0      | I/O | Input/output port |  |  |  |  |
| PA1      | I/O | Input/output port |  |  |  |  |
| PA2      | I/O | Input/output port |  |  |  |  |
| PA3      | I/O | Input/output port |  |  |  |  |
| PA4      | I/O | Input/output port |  |  |  |  |
| PA5      | I/O | Input/output port |  |  |  |  |
| PA6      | I/O | Input/output port |  |  |  |  |
| PA7      | I/O | Input/output port |  |  |  |  |

# 22.2 Description of Registers

# 22.2.1 List of Registers

| Address | Name                      | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|---------------------------|---------------|---------------|-----|------|---------------|
| 0F250H  | Port A data register      | PAD           |               | R/W | 8    | 00H           |
| 0F251H  | Port A direction register | PADIR         |               | R/W | 8    | 00H           |
| 0F252H  | Port A control register 0 | PACON0        | PACON         | R/W | 8/16 | 00H           |
| 0F253H  | Port A control register 1 | PACON1        | FACON         | R/W | 8    | 00H           |

# 22.2.2 Port A Data Register (PAD)

Address: 0F250H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
|---------------|------|------|------|------|------|------|------|------|--|
| PAD           | PA7D | PA6D | PA5D | PA4D | PA3D | PA2D | PA1D | PA0D |  |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |  |

PAD is a special function register (SFR) to set the value to be output to the Port A pin or to read the input level of the Port A. In output mode, the value of this register is output to the Port 4 pin. The value written to PAD is readable. In input mode, the input level of the Port A pin is read when PAD is read. Output mode or input mode is selected by using the port mode register (PADIR) described later.

#### [Description of Bits]

#### • **PA7D-PA0D** (bits 7-0)

The PA7D to PA0D bits are used to set the output value of the Port A pin in output mode and to read the pin level of the Port A pin in input mode.

| PA7D | Description                               |
|------|-------------------------------------------|
| 0    | Output or input level of the PA7 pin: "L" |
| 1    | Output or input level of the PA7 pin: "H" |
|      |                                           |
| PA6D | Description                               |
| 0    | Output or input level of the PA6 pin: "L" |
| 1    | Output or input level of the PA6 pin: "H" |
|      |                                           |
| PA5D | Description                               |
| 0    | Output or input level of the PA5 pin: "L" |
| 1    | Output or input level of the PA5 pin: "H" |
| DAAD | Description                               |
| PA4D | Description                               |
| 0    | Output or input level of the PA4 pin: "L" |
| 1    | Output or input level of the PA4 pin: "H" |
| PA3D | Description                               |
| 0    | Output or input level of the PA3 pin: "L" |
| 1    | Output or input level of the PA3 pin: "H" |
|      |                                           |
| PA2D | Description                               |
| 0    | Output or input level of the PA2 pin: "L" |
| 11   | Output or input level of the PA2 pin: "H" |
| PA1D | Description                               |
| 0    | Output or input level of the PA1 pin: "L" |
| 1    | Output or input level of the PA1 pin: "H" |
| 1    | Output of input level of the LAT pill. 11 |
| PA0D | Description                               |
| 0    | Output or input level of the PA0 pin: "L" |
| 1    | Output or input level of the PA0 pin: "H" |

# 22.2.3 Port A Direction Register (PADIR)

Address: 0F251H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|
| PADIR         | PA7DIR | PA6DIR | PA5DIR | PA4DIR | PA3DIR | PA2DIR | PA1DIR | PA0DIR |
| R/W           | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

PADIR is a special function register (SFR) to select the input/output mode of Port A.

# [Description of Bits]

# • **PA7DIR-PA0DIR** (bits 7-0)

The PA7DIR to PA0DIR pins are used to set the input/output direction of the Port A pin.

| PA7DIR   | Description                     |  |
|----------|---------------------------------|--|
| 0        | PA7 pin: Output (initial value) |  |
| 1        | PA7 pin: Input                  |  |
|          |                                 |  |
| PA6DIR   | Description                     |  |
| 0        | PA6 pin: Output (initial value) |  |
| 1        | PA6 pin: Input                  |  |
|          |                                 |  |
| PA5DIR   | Description                     |  |
| 0        | PA5 pin: Output (initial value) |  |
| 1        | PA5 pin: Input                  |  |
| 5.4515   |                                 |  |
| PA4DIR   | Description                     |  |
| 0        | PA4 pin: Output (initial value) |  |
| 1        | PA4 pin: Input                  |  |
| PA3DIR   | Description                     |  |
| 0        | PA3 pin: Output (initial value) |  |
| 1        | PA3 pin: Input                  |  |
|          |                                 |  |
| PA2DIR   | Description                     |  |
| 0        | PA2 pin: Output (initial value) |  |
| 1        | PA2 pin: Input                  |  |
| - DAADID |                                 |  |
| PA1DIR   | Description                     |  |
| 0        | PA1 pin: Output (initial value) |  |
| 1        | PA1 pin: Input                  |  |
| PAODIR   | Description                     |  |
| 0        | PA0 pin: Output (initial value) |  |
|          |                                 |  |

# 22.2.4 Port A Control Registers 0, 1 (PACON0, PACON1)

Address: 0F252H Access: R/W

Access size: 8/16 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| PACON0        | PA7C0 | PA6C0 | PA5C0 | PA4C0 | PA3C0 | PA2C0 | PA1C0 | PA0C0 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Address: 0F253H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| PACON1        | PA7C1 | PA6C1 | PA5C1 | PA4C1 | PA3C1 | PA2C1 | PA1C1 | PA0C1 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

PACON0 and PACON1 are special function registers (SFRs) to select input/output state of the Port A pin. The input/output state is different between input mode and output mode. Input or output is selected by using the PADIR register.

#### [Description of Bits]

#### • PA7C1-PA0C1, PA7C0-PA0C0 (bits 7-0)

The PA7C1 to PA0C1 pins and the PA7C0 to PA0C0 pins are used to select high-impedance output, P-channel open drain output, N-channel open drain output, or CMOS output in output mode and to select high-impedance input, input with a pull-down resistor, or input with a pull-up resistor in input mode.

| Setting o | f PA7 pin | When output mode is selected (PA7DIR bit = "0") | When input mode is selected (PA7DIR bit = "1") |
|-----------|-----------|-------------------------------------------------|------------------------------------------------|
| PA7C1     | PA7C0     | Desc                                            | ription                                        |
| 0         | 0         | High-impedance output (initial value)           | High-impedance input                           |
| 0         | 1         | P-channel open drain output                     | Input with a pull-down resistor                |
| 1         | 0         | N-channel open drain output                     | Input with a pull-up resistor                  |
| 1         | 1         | CMOS output                                     | High-impedance input                           |

| Setting o | of PA6 pin | When output mode is selected (PA6DIR bit = "0") | When input mode is selected (PA6DIR bit = "1") |
|-----------|------------|-------------------------------------------------|------------------------------------------------|
| PA6C1     | PA6C0      | Desc                                            | ription                                        |
| 0         | 0          | High-impedance output (initial value)           | High-impedance input                           |
| 0         | 1          | P-channel open drain output                     | Input with a pull-down resistor                |
| 1         | 0          | N-channel open drain output                     | Input with a pull-up resistor                  |
| 1         | 1          | CMOS output                                     | High-impedance input                           |

| Setting o | f PA5 pin | When output mode is selected (PA5DIR bit = "0") | When input mode is selected (PA5DIR bit = "1") |
|-----------|-----------|-------------------------------------------------|------------------------------------------------|
| PA5C1     | PA5C0     | Desc                                            | ription                                        |
| 0         | 0         | High-impedance output (initial value)           | High-impedance input                           |
| 0         | 1         | P-channel open drain output                     | Input with a pull-down resistor                |
| 1         | 0         | N-channel open drain output                     | Input with a pull-up resistor                  |
| 1         | 1         | CMOS output                                     | High-impedance input                           |

| Setting o | f PA4 pin | When output mode is selected (PA4DIR bit = "0") | When input mode is selected (PA4DIR bit = "1") |
|-----------|-----------|-------------------------------------------------|------------------------------------------------|
| PA4C1     | PA4C0     | Desc                                            | ription                                        |
| 0         | 0         | High-impedance output (initial value)           | High-impedance input                           |
| 0         | 1         | P-channel open drain output                     | Input with a pull-down resistor                |
| 1         | 0         | N-channel open drain output                     | Input with a pull-up resistor                  |
| 1         | 1         | CMOS output                                     | High-impedance input                           |

| Setting of | of PA3 pin | When output mode is selected (PA3DIR bit = "0") | When input mode is selected (PA3DIR bit = "1") |
|------------|------------|-------------------------------------------------|------------------------------------------------|
| PA3C1      | PA3C0      | Desc                                            | ription                                        |
| 0          | 0          | High-impedance output (initial value)           | High-impedance input                           |
| 0          | 1          | P-channel open drain output                     | Input with a pull-down resistor                |
| 1          | 0          | N-channel open drain output                     | Input with a pull-up resistor                  |
| 1          | 1          | CMOS output                                     | High-impedance input                           |

| Setting o | f PA2 pin | When output mode is selected (PA2DIR bit = "0") | When input mode is selected (PA2DIR bit = "1") |
|-----------|-----------|-------------------------------------------------|------------------------------------------------|
| PA2C1     | PA2C0     | Desc                                            | ription                                        |
| 0         | 0         | High-impedance output (initial value)           | High-impedance input                           |
| 0         | 1         | P-channel open drain output                     | Input with a pull-down resistor                |
| 1         | 0         | N-channel open drain output                     | Input with a pull-up resistor                  |
| 1         | 1         | CMOS output                                     | High-impedance input                           |

| Setting o | f PA1 pin | When output mode is selected (PA1DIR bit = "0") | When input mode is selected     |
|-----------|-----------|-------------------------------------------------|---------------------------------|
| DA404     | DA400     | ,                                               | (PA1DIR bit = "1")              |
| PA1C1     | PA1C0     | Desc                                            | ription                         |
| 0         | 0         | High-impedance output (initial value)           | High-impedance input            |
| 0         | 1         | P-channel open drain output                     | Input with a pull-down resistor |
| 1         | 0         | N-channel open drain output                     | Input with a pull-up resistor   |
| 1         | 1         | CMOS output                                     | High-impedance input            |

| Setting of | of PA0 pin | When output mode is selected (PA0DIR bit = "0") | When input mode is selected (PA0DIR bit = "1") |
|------------|------------|-------------------------------------------------|------------------------------------------------|
| PA0C1      | PA0C0      | Des                                             | cription                                       |
| 0          | 0          | High-impedance output (initial value)           | High-impedance input                           |
| 0          | 1          | P-channel open drain output                     | Input with a pull-down resistor                |
| 1          | 0          | N-channel open drain output                     | Input with a pull-up resistor                  |
| 1          | 1          | CMOS output                                     | High-impedance input                           |

# 22.3 Description of Operation

## 22.3.1 Input/Output Port Functions

For each pin of Port A, either output or input is selected by setting the Port A direction register (PADIR).

In output mode, high-impedance output mode, P-channel open drain output mode, N-channel open drain output mode, or CMOS output mode can be selected by setting the Port A control registers 0 and 1 (PACON0 and PACON1).

In input mode, high-impedance input mode, input mode with a pull-down resistor, or input mode with a pull-up resistor can be selected by setting the Port A control registers 0 and 1 (PACON0 and PACON1).

At system reset, high-impedance output mode is selected as the initial state.

In output mode, "L" or "H" level is output to each pin of Port A depending on the value set by the Port A data register (PAD).

In input mode, the input level of each pin of Port A can be read from the Port A data register (PAD).

# Buzzer

# 23. Buzzer

## 23.1 Overview

This LSI includes one channel of the buzzer driver.

To use the buzzer driver, the secondary function of port 2 should be set. For the secondary function of port 2, see Chapter 19, "Port 2". For the clock to be used in this buzzer driver, see Chapter 6, "Clock Generation Circuit".

#### 23.1.1 Features

• In buzzer output mode, 4 output modes, 8 frequencies, and 15 duties can be set.

## 23.1.2 Configuration

Figure 23-1 shows the configuration of the Buzzer driver.



MD0CON : Buzzer 0 control register
MD0TMP : Buzzer 0 tempo code register
MD0TON : Buzzer 0 scale code register
MD0LEN : Buzzer 0 tone length code register

Figure 23-1 Configuration of Buzzer Driver

#### 23.1.3 List of Pins

| Pin name | I/O | Description                                                      |
|----------|-----|------------------------------------------------------------------|
| P22/MD0  | 0   | Buzzer 0 signal output pin Used as the secondary of the P22 pin. |

# 23.2 Description of Registers

# 23.2.1 List of Registers

| Address | Name                               | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|------------------------------------|---------------|---------------|-----|------|---------------|
| 0F2C0H  | Buzzer 0 control register          | MD0CON        |               | R/W | 8    | 00H           |
| 0F2C1H  | Buzzer 0 tempo code register       | MD0TMP        |               | R/W | 8    | 00H           |
| 0F2C2H  | Buzzer 0 scale code register       | MD0TON        |               | R/W | 8    | 00H           |
| 0F2C3H  | Buzzer 0 tone length code register | MD0LEN        | _             | R/W | 8    | 00H           |

# 23.2.2 Buzzer 0 Control Register (MD0CON)

Address: 0F2C0H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0     |
|---------------|-----|-----|-----|-----|-----|-----|-----|-------|
| MD0CON        |     | _   | _   |     |     |     | _   | M0RUN |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0     |

MD0CON is a special function register (SFR) to control the buzzer.

## [Description of Bits]

## • **M0RUN** (bit 0)

The M0RUN bit is used to control start/stop of the Buzzer0 output.

| M0RUN | Description                           |  |  |  |  |  |  |
|-------|---------------------------------------|--|--|--|--|--|--|
| 0     | Stops Buzzer0 output. (Initial value) |  |  |  |  |  |  |
| 1     | Starts Buzzer0 output.                |  |  |  |  |  |  |

#### Note:

The 2×low-speed clock (LSCLK×2) is used for the buzzer output.

Enable the 2×low-speed clock by setting bit 2 (ENMLT) of frequency control register 1 (FCON1) to "1" and then start buzzer output by setting M0RUN to "1".

# 23.2.3 Buzzer 0 Tempo Code Register (MD0TMP)

Address: 0F2C1H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|-----|-------|-------|
| MD0TMP        | _   | _   | _   |     |     |     | M0TM1 | МОТМО |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 0     |

MD0TMP is a special function register (SFR) to select the output mode of a buzzer sound waveform.

# [Description of Bits]

• **M0TM1**, **M0TM0** (bits 1-0)

| M0TM1 | M0TM0 | Description                           |
|-------|-------|---------------------------------------|
| 0     | 0     | Intermittent 1 output (initial value) |
| 0     | 1     | Intermittent 2 output                 |
| 1     | 0     | Single sound output                   |
| 1     | 1     | Continuous sound output               |

# 23.2.4 Buzzer 0 Scale Code Register (MD0TON)

Address: 0F2C2H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|-----|-------|-------|-------|
| MD0TON        | _   | _   | _   |     |     | M0TN2 | M0TN1 | M0TN0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0     | 0     | 0     |

MD0TON is a special function register (SFR) to select a buzzer output frequency.

# [Description of Bits]

• M0TN2, M0TN1, M0TN0 (bits 2-0)

|       |       |       | Desc                   | cription                   |
|-------|-------|-------|------------------------|----------------------------|
| M0TN2 | M0TN1 | MOTNO | ML610Q411<br>ML610Q412 | ML610Q415 ( <sup>*</sup> ) |
| 0     | 0     | 0     | 4.096kHz (Initial)     | 3.906kHz (Initial)         |
| 0     | 0     | 1     | 2.048kHz               | 1.953kHz                   |
| 0     | 1     | 0     | 1.365kHz               | 1.302kHz                   |
| 0     | 1     | 1     | 1.023kHz               | 977Hz                      |
| 1     | 0     | 0     | 819Hz                  | 781Hz                      |
| 1     | 0     | 1     | 683Hz                  | 651Hz                      |
| 1     | 1     | 0     | 585Hz                  | 558Hz                      |
| 1     | 1     | 1     | 512Hz                  | 488Hz                      |

<sup>(\*)</sup> Because LSCLK is generated by RC oscillation on ML610Q415, the frequency varies depending on characteristics of RC oscillation.

# 23.2.5 Buzzer 0 Tone Length Code Register (MD0LEN)

Address: 0F2C3H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3     | 2     | 1     | 0     |
|---------------|-----|-----|-----|-----|-------|-------|-------|-------|
| MD0LEN        | _   | _   | _   | _   | M0LN3 | M0LN2 | M0LN1 | M0LN0 |
| R/W           | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0     | 0     | 0     | 0     |

MD0LEN is a special function register (SFR) to select a buzzer output duty.

# [Description of Bits]

• M0LN3, M0LN2, M0LN1, M0LN0 (bits 3-0)

| M0LN3 | M0LN2 | M0LN1 | M0LN0 | Description               |
|-------|-------|-------|-------|---------------------------|
| 0     | 0     | 0     | 0     | 1/16 DUTY (initial value) |
| 0     | 0     | 0     | 1     | 1/16 DUTY                 |
| 0     | 0     | 1     | 0     | 2/16 DUTY                 |
| 0     | 0     | 1     | 1     | 3/16 DUTY                 |
| 0     | 1     | 0     | 0     | 4/16 DUTY                 |
| 0     | 1     | 0     | 1     | 5/16 DUTY                 |
| 0     | 1     | 1     | 0     | 6/16 DUTY                 |
| 0     | 1     | 1     | 1     | 7/16 DUTY                 |
| 1     | 0     | 0     | 0     | 8/16 DUTY                 |
| 1     | 0     | 0     | 1     | 9/16 DUTY                 |
| 1     | 0     | 1     | 0     | 10/16 DUTY                |
| 1     | 0     | 1     | 1     | 11/16 DUTY                |
| 1     | 1     | 0     | 0     | 12/16 DUTY                |
| 1     | 1     | 0     | 1     | 13/16 DUTY                |
| 1     | 1     | 1     | 0     | 14/16 DUTY                |
| 1     | 1     | 1     | 1     | 15/16 DUTY                |

# 23.3 Description of Operation

#### 23.3.1 Operations of Buzzer Output

A buzzer sound is output in the following procedure.

- (1) Select a buzzer output mode using the buzzer 0 tempo code register (MD0TMP).
- (2) Select a duty of the High level width of the buzzer output waveform using the buzzer 0 tone length code register (MD0LEN).
- (3) Set the buzzer output frequency in the buzzer 0 scale code register (MD0TON).
- (4) Set bit 2 (ENMLT) of the frequency control register 1(FCON1) to "1" to enable the 2×low-speed clock.
- (5) When the MORUN bit of the buzzer 0 control register (MD0CON) is set to "1", the waveform equivalent to the buzzer sound outputs.

Figure 23-4 shows the output waveform of each buzzer output mode.



Figure 23-4 Output Waveform of Each Buzzer Output Mode

# 23.4 Specifying port registers

When you want to make sure the Buzzer function is working, please check related port registers are specified. See Chapter 19, "Port 2" for detail about the port registers.

## 23.4.1 Functioning P22 (MD0) as the Buzzer output

Set P22MD bit (bit0 of P2MOD register) to "1" for specifying the buzzer output as the secondary function of P22.

| Reg. name |   | P2MOD register (Address: 0F214H) |   |   |   |       |       |       |  |
|-----------|---|----------------------------------|---|---|---|-------|-------|-------|--|
| Bit       | 7 | 6                                | 5 | 4 | 3 | 2     | 1     | 0     |  |
| Bit name  | - | -                                | - | - | - | P22MD | P21MD | P20MD |  |
| Data      | - | -                                | - | - | - | 1     | *     | *     |  |

Set P22C1 bit (bit  $\emptyset$  of P2CON1 register) to "1" and set P22C0 bit(bit  $\emptyset$  of P2CON0 register) to "1", for specifying the P22 as CMOS output.

| Reg. name |   | P2CON1 register (Address: 0F213H) |   |   |   |       |       |       |
|-----------|---|-----------------------------------|---|---|---|-------|-------|-------|
| Bit       | 7 | 6                                 | 5 | 4 | 3 | 2     | 1     | 0     |
| Bit name  | - | -                                 | - | - | - | P22C1 | P21C1 | P20C1 |
| Data      | - | -                                 | - | - | - | 1     | *     | *     |

| Reg. name |   | P2CON0 register (Address: 0F212H) |   |   |   |       |       |       |
|-----------|---|-----------------------------------|---|---|---|-------|-------|-------|
| Bit       | 7 | 6                                 | 5 | 4 | 3 | 2     | 1     | 0     |
| Bit name  | - | -                                 | - | - | - | P22C0 | P21C0 | P20C0 |
| Data      | - | -                                 | 1 | - | - | 1     | *     | *     |

Data of P22D bit (bit 0 of P2D register) does not affect to the buzzer function, so don't care the data for the function.

| Reg. name | P2D register (Address: 0F210H) |   |   |   |   |      |      |      |
|-----------|--------------------------------|---|---|---|---|------|------|------|
| Bit       | 7                              | 6 | 5 | 4 | 3 | 2    | 1    | 0    |
| Bit name  | -                              | - | - | - | - | P22D | P21D | P20D |
| Data      | -                              | - | - | - | - | **   | *    | *    |

- -: Bit does not exist.
- \*: Bit not related to the buzzer function
- \*\* : Don't care the data.

#### Note:

- Port2 is an output-only port, does not have an register to select the data direction(input or output).
- The output characteristics of port22 corresponds to VOL1 and VOH1 when P22MD bit is "1" (melody/buzzer is selected as the 2<sup>nd</sup> function), and corresponds to VOL2 and VOH2 when the P22MD bit is "0", which are shown in Appendix C, "Electrical Characteristics".

# RC Oscillation Type A/D Converter

# 24. RC Oscillation Type A/D Converter

#### 24.1 Overview

This LSI has a built-in 2-channel RC oscillation type A/D converter (RC-ADC).

The RC-ADC converts resistance values or capacitance values to digital values by counting the oscillator clock whose frequency changes according to the resistor or capacitor connected to the RC oscillator circuits. By using a thermistor or humidity sensor as a resistor, a thermometer or hygrometer can be formed.

In addition, a different sensor for each of the two channels of RC-ADC's RC oscillator circuit can be used to broaden RC-ADC applications; for example, the conveter can be used for expansion of measurement range or measurement at two points.

For input clock, see Chapter 6, "Clock Generation Circuit."

#### 24.1.1 Features

• 2-channel system by time division

#### 24.1.2 Configuration

The RC-ADC consists of two RC oscillator circuits to form two channels, Counter A (RADCA0-2) and Counter B (RADCB0-2) as 24-bit binary counters, and an RC-ADC control circuit (RADCON, RADMOD). Figure 24-1 shows the configuration of the RC-ADC.



RADMOD: RC-ADC mode register
RADCON: RC-ADC control register

RADCA0-2: RC-ADC Counter A registers 0-2 RADCB0-2: RC-ADC Counter B registers 0-2

Figure 24-1 Configuration of RC-ADC

# 24.1.3 List of Pins

| Pin name   | I/O | Description                                                              |
|------------|-----|--------------------------------------------------------------------------|
| P30/IN0    |     | Channel 0 oscillation input pin.                                         |
| F30/IN0    | ı   | Used for the secondary function of the P30 pin.                          |
| P31/CS0    | 0   | Channel 0 reference capacitor connection pin.                            |
| 131/030    | U   | Used for the secondary function of the P31 pin.                          |
|            |     | Pin for connection with a resistive/capacitive sensor for measurement on |
| P34/RCT0   | 0   | Channel 0.                                                               |
|            |     | Used for the secondary function of the P34 pin.                          |
| P32/RS0    | 0   | Channel 0 reference resistor connection pin.                             |
| 1 32/1(00  |     | Used for the secondary function of the P32 pin.                          |
| P33/RT0    | 0   | Pin for connection with a resistive sensor for measurement on Channel 0. |
| F33/K10    | U   | Used for the secondary function of the P33 pin.                          |
| P35/RCM    | 0   | RC oscillation monitor pin.                                              |
| F35/KCIVI  | U   | Used for the secondary function of the P35 pin.                          |
| P44/IN1    |     | Channel 1 oscillation input pin.                                         |
| F 44/IIN I | '   | Used for the secondary function of the P44 pin.                          |
| P45/CS1    | 0   | Channel 1 reference capacitor connection pin.                            |
| F45/C51    | U   | Used for the secondary function of the P45 pin.                          |
| P46/RS1    | 0   | Channel 1 reference resistor connection pin.                             |
| F40/NOT    | U   | Used for the secondary function of the P46 pin.                          |
| P47/RT1    | 0   | Pin for connection with a resistive sensor for measurement on Channel 1. |
| F4I/KII    | U   | Used for the secondary function of the P47 pin.                          |

# 24.2 Description of Registers

# 24.2.1 List of Registers

| Address | Name                        | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|-----------------------------|---------------|---------------|-----|------|---------------|
| 0F300H  | RC-ADC Counter A register 0 | RADCA0        | _             | R/W | 8    | 00H           |
| 0F301H  | RC-ADC Counter A register 1 | RADCA1        | _             | R/W | 8    | 00H           |
| 0F302H  | RC-ADC Counter A register 2 | RADCA2        | _             | R/W | 8    | 00H           |
| 0F304H  | RC-ADC Counter B register 0 | RADCB0        | _             | R/W | 8    | 00H           |
| 0F305H  | RC-ADC Counter B register 1 | RADCB1        | _             | R/W | 8    | 00H           |
| 0F306H  | RC-ADC Counter B register 2 | RADCB2        | _             | R/W | 8    | 00H           |
| 0F308H  | RC-ADC mode register        | RADMOD        | _             | R/W | 8    | 00H           |
| 0F309H  | RC-ADC control register     | RADCON        | _             | R/W | 8    | 00H           |

# 24.2.2 RC-ADC Counter A Registers (RADCA0–2)

Address: 0F300H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| RADCA0        | RAA7 | RAA6 | RAA5 | RAA4 | RAA3 | RAA2 | RAA1 | RAA0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Address: 0F301H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|---------------|-------|-------|-------|-------|-------|-------|------|------|
| RADCA1        | RAA15 | RAA14 | RAA13 | RAA12 | RAA11 | RAA10 | RAA9 | RAA8 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    |

Address: 0F302H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| RADCA2        | RAA23 | RAA22 | RAA21 | RAA20 | RAA19 | RAA18 | RAA17 | RAA16 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

RADCA0-2, which serve as a 24-bit binary counter (Counter A), are special function registers (SFRs) used to perform read/write operations to Counter A itself.

#### Note:

After writing data into the RC-ADC counter A register, be sure to read it to check that the data has been written correctly.

When A/D conversion starts after data is written, the value that has been written is read during A/D conversion (RARUN = 1).

When A/D conversion terminates (RARUN = 0), the count value is read.

# 24.2.3 RC-ADC Counter B Registers (RADCB0–2)

Address:0F304H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| RADCB0        | RAB7 | RAB6 | RAB5 | RAB4 | RAB3 | RAB2 | RAB1 | RAB0 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Address: 0F305H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|---------------|-------|-------|-------|-------|-------|-------|------|------|
| RADCB1        | RAB15 | RAB14 | RAB13 | RAB12 | RAB11 | RAB10 | RAB9 | RAB8 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    |

Address:0F306H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| RADCB2        | RAB23 | RAB22 | RAB21 | RAB20 | RAB19 | RAB18 | RAB17 | RAB16 |
| R/W           | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

RADCB0–2, which serve as a 24-bit binary counter (Counter B), are special function registers (SFRs) used to perform read/write operations to Counter B itself.

#### Note:

After writing data into the RC-ADC counter B register, be sure to read it to check that the data has been written correctly.

When A/D conversion starts after data is written, the value that has been written is read during A/D conversion (RARUN = 1).

When A/D conversion terminates (RARUN = 0), the count value is read.

# 24.2.4 RC-ADC Mode Register (RADMOD)

Address: 0F308H Access: R/W Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4    | 3   | 2   | 1   | 0   |
|---------------|-------|-------|-------|------|-----|-----|-----|-----|
| RADMOD        | RACK2 | RACK1 | RACK0 | RADI | ОМ3 | OM2 | OM1 | ОМ0 |
| R/W           | R/W   | R/W   | R/W   | R/W  | R/W | R/W | R/W | R/W |
| Initial value | 0     | 0     | 0     | 0    | 0   | 0   | 0   | 0   |

RADMOD is a special function register (SFR) used to select an A/D conversion mode of the RC-ADC.

#### [Description of Bits]

#### • **OM3-0** (bits 3-0)

The OM3–0 bits are used to select an oscillation mode for the RC oscillator circuits.

| OM3 | OM2 | OM1 | OM0                                       | Description                                       |  |
|-----|-----|-----|-------------------------------------------|---------------------------------------------------|--|
| 0   | 0   | 0   | 0                                         | IN0 pin external clock input mode (initial value) |  |
| 0   | 0   | 0   | 1                                         | RS0–CS0 oscillation mode                          |  |
| 0   | 0   | 1   | 0 RT0–CS0 oscillation mode                |                                                   |  |
| 0   | 0   | 1   | 1 RT <sub>0-1</sub> –CS0 oscillation mode |                                                   |  |
| 0   | 1   | 0   | 0 RS0–CT0 oscillation mode                |                                                   |  |
| 0   | 1   | 0   | 1                                         | RS1–CS1 oscillation mode                          |  |
| 0   | 1   | 1   | 0                                         | RT1–CS1 oscillation mode                          |  |
| 0   | 1   | 1   | IN1 pin external clock input mode         |                                                   |  |
| 1   | *   | *   | * Setting prohibited                      |                                                   |  |

## • **RADI** (bit 4)

The RADI bit is used to choose whether to generate the RC-ADC interrupt request signal (RADINT) by an overflow at Counter A or Counter B.

| RADI | Description                                                           |
|------|-----------------------------------------------------------------------|
| 0    | Generates an interrupt request by Counter A overflow (initial value). |
| 1    | Generates an interrupt request by Counter B overflow.                 |

#### • RACK2-0 (bits 7-5)

The RACK2-0 bits are used to select the base clock of Conter A (BSCLK).

| RACK2 | RACK1 | RACK0 | Description                               |  |  |
|-------|-------|-------|-------------------------------------------|--|--|
| 0     | 0     | 0     | LSCLK (initial value)                     |  |  |
| 0     | 0     | 1     | LSCLK×2                                   |  |  |
| 0     | 1     | 0     | HSCLK                                     |  |  |
| 0     | 1     | 1     | 1/2HSCLK                                  |  |  |
| 1     | 0     | 0     | 1/4HSCLK                                  |  |  |
| 1     | 0     | 1     | 1/8HSCLK                                  |  |  |
| 1     | 1     | *     | Setting prohibited (no clock is supplied) |  |  |

#### Note:

When specifying LSCLK×2 for the base clock, enable the operation of the 2×low-speed clock by setting bit 2 (ENMLT) of the frequency control register 1 (FCON1) to "1".

# 24.2.5 RC-ADC Control Register (RADCON)

Address: 0F309H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0     |
|---------------|-----|-----|-----|-----|-----|-----|-----|-------|
| RADCON        | 1   | _   | _   |     | 1   | 1   | _   | RARUN |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0     |

RADCON is a special function register (SFR) used to control A/D conversion operation of the RC-ADC.

#### [Description of Bits]

#### • **RARUN** (bit 0)

The RARUN bit is used to start or stop A/D conversion of the RC-ADC. When RARUN is set to "1", A/D conversion starts and when set to "0", A/D conversion stops. If Counter A or Counter B overflows with RARUN set to "1", the bit is automatically reset to "0".

RARUN is set to "0" at system reset.

| RARUN | Description                           |
|-------|---------------------------------------|
| 0     | Stops A/D conversion (initial value). |
| 1     | Starts A/D conversion.                |

# 24.3 Description of Operation

Counter A (RADCA0–2) is a 24-bit binary counter for counting the base clock (BSCLK), which is used as the standard of time. Counter A can count up to 0FFFFFFH.

Counter B (RADCB0–2) is a 24-bit binary counter for counting the oscillator clock (RCCLK) of the RC oscillator circuits. Counter B can count up to 0FFFFFFH.

Counters A and B are provided with overflow flags (OVFA and OVFB, respectively). Each overflow output results in generation of an RC-ADC interrupt request signal (RADINT). Use the RADI bit of the RC-AC mode register (RADMOD) to select whether to generate an overflow interrupt by an overflow on Counter A or Counter B: setting RADI to "0" specifies Counter A overflow and setting it to "1" specifies Counter B overflow.

The RARUN bit of the RC-AD control register (RADCON) is used to start or stop RC-ADC conversion operation. When RARUN is set to "0", the oscillator circuits stop, so that counting will not be performed. When RARUN is set to "1", RC oscillation starts, when the RC oscillator clock (RCCLK) and the base clock (BSCLK) start counting through Counter B and Counter A.

The RC oscillation section has a total of eight types of oscillation modes based on the two oscillator circuits of RCOSC0 and RCOSC1, and mode selection is made by the RC-ADC mode register (RADMOD).

P30–34, P44–47, and P35 must be configured as their secondary function input or output when using 1) the RC oscillator circuit RCOSC0, 2) the RC oscillator circuit RCOSC1, and 3) the RC monitor pin (RCM) that outputs RC oscillation waveforms, respectively. For the configuration of the RC oscillator circuits, see Section 24.1.2, "Configuration"; for the secondary functions of Port 3, see Chapter 20, "Port 3"; for the secondary functions of Port 4, see Chapter 21, "Port 4".

#### 24.3.1 RC Oscillator Circuits

RC-ADC performs A/D conversion by converting the oscillation frequency ratio between a reference resistor (or capacitor) and a resistive sensor (or capacitive sensor) such as a thermistor to digital data.

By making RC oscillation occur both on the reference side and on the sensor side with the reference capacitor the error factor that the RS oscillator circuit itself is eliminated, thereby making it possible to perform the A/D conversion of the characteristics of the sensor itself.

Also, by calculating the ratio between the oscillation frequency on the reference side and that on the sensor side and then calculating the correlation between the calculated ratio and temperatures that the sensor characteristics have in advance, a temperature can be obtained based on that calculated ratio.

Table 24-1 lists the eight types of oscillation modes, one of which is selected by the RC-ADC mode register (RADMOD) OM3-0 bits.

Mode **RADMOD** RCOSC0 output pin RCOSC1 output pin Mode No. OM2 OM1 OM0 RS0 RT0 CRT0 CS0 RT1 ОМ3 RS1 CS1 Ζ Ζ Ζ Ζ Ζ Ζ Ζ IN0 external clock input mode 0 0 0 0 0 RCOSC0 0 1/0 Ζ Ζ 0/1 Ζ Ζ Ζ 1 0 0 1 RS0-CS0 oscillation oscillation mode Ζ Ζ RT0-CS0 oscillation 2 0 0 1 0 1/0 Ζ 0/1 Ζ Ζ 0 0 1 1 Ζ 1/0 0/1 Ζ Ζ Ζ RT<sub>0-1</sub>-CS0 oscillation 3 Ζ 0 1 0 0 1/0 Ζ 0/1 Ζ Ζ Ζ Ζ 4 RS0-CT0 oscillation RCOSC1 0 0 Ζ Ζ Ζ 7 1/0 7 RS1-CS1 oscillation 5 1 1 0/1 oscillation mode 6 0 1 1 0 Ζ Ζ Ζ Ζ Ζ 1/0 0/1 RT1-CS1 oscillation 0 1 1 Ζ Ζ Ζ Ζ Ζ Ζ Ζ IN1 external clock input mode 7 1 1 Ζ Ζ Ζ (Setting prohibited) Ζ 8

Table 24-1 Oscillation Modes from Which Selection Is Made by OM3-0 Bits

Note) \* : Indicates "arbitrary."

(Setting prohibited)

Z : Indicates high-impedance output.

1/0, 0/1 : Indicates active output.

: The oscillator clock is not supplied even by setting the RARUN bit to "1" or by

starting A/D conversion.

In Table 24-1, mode No.0 and mode No.7 are modes where external clocks to be input to the IN0 or IN1 pin are used for measurement with the RC oscillator circuit stopped.

As shown in Table 24-1, the two oscillator circuits, RCOSC0 and RCOSC1, are so specified that they cannot operate concurrenty in order to prevent interference in oscillation from occurring when they oscillate concurrently.

The relationship between an oscillation frequency  $f_{RCCLK}$  and an RC constant is expressed by the following equation:

$$\frac{1}{-f_{RCCLK}} \ = \ t_{RCCLK} \ = \ k_{RCCLK} \bullet R \bullet C$$

where  $t_{RCCLK}$  is the period of the oscillator clock,  $k_{RCCLK}$  the proportional constant, and R•C the product of capacitances CS, CT, (CS+CVR) and (CT+CVR) and resistances RS and RT. CS, CT, (CS+CVR), (CT+CVR), RS, and RT concern oscillation. The value of  $k_{RCCLK}$  slightly changes depending on the value of the supply voltage VDD, RI, R, or C.

Table 24-2 lists the typical k<sub>RCCLK</sub> values.

Table 24-2 Typical Values of the Proportional Constant k<sub>RCCLK</sub> of RC Oscillator Circuits

| V <sub>DD</sub> (V) | RIn (kΩ) | CSn, CTn (pF) | CVRn(pF) | RSn, RTn (kΩ) | k <sub>RCCLK</sub> (Typ.) |
|---------------------|----------|---------------|----------|---------------|---------------------------|
| 3                   | 10       | TBD           | TBD      | TBD           | TBD                       |
|                     | 10       | TBD           | TBD      | TBD           | TBD                       |
| 1.5                 | 4.5      | TBD           | TBD      | TBD           | TBD                       |
| 1.5                 | 10       | TBD           | TBD      | TBD           | TBD                       |

Note) n = 0, 1

#### Notes:

- Out of the Port 3 and Port 4 pins, pins that are to be used for the RC-ADC function must be configured as secondary function input or output using the mode register (P3MOD0, P3MOD1, P4MOD0, P4MOD1) of the corresponding port.
- All the Port 3 pins except P35/RCM (see Section 24.1.3, "List of Pins") are configured as pins dedicated to the RC-ADC function during A/D conversion. Therefore, during A/D conversion, all the Port 3 pins except P35 cannot be used as their primary functions in oscillation mode No. 0, 1, 2, 3 or 4, which is selected by the RADMOD register. In the same way, the P44 to P47 pins of Port 4 cannot be used as their primary functions in oscillation mode No. 5, 6 or 7.

Figures 24-2 to 24-5 show the oscillator circuit configurations, the modes of oscillation for each configuration, and the OM3–0 bit settings.



| OM3 | OM2 | OM1 | OM0 | Mode of oscillation                                |
|-----|-----|-----|-----|----------------------------------------------------|
| 0   | 0   | 0   | 1   | Oscillates with the reference resistor RS0 and CS0 |
| 0   | 0   | 1   | 0   | Oscillates with the sensor RT0 and CS0             |

Figure 24-2 When RCOSC0 Is Used for Measurement with One Resistive Sensor

#### Note:

The unused pin RCT0 shown in the figure above is configured as a pin dedicated to the RC-ADC function during A/D conversion; therefore, during A/D conversion, RCT0 cannot be used as a port (P34).



| OM3 | OM2 | OM1 | OM0 | Mode of oscillation                                              |
|-----|-----|-----|-----|------------------------------------------------------------------|
| 0   | 0   | 0   | 1   | Oscillates with the reference resistor RS0 and CS0               |
| 0   | 0   | 1   | 0   | Oscillates with the sensor RT0 and CS0                           |
| 0   | 0   | 1   | 1   | Oscillates with the reference resistor RT <sub>0-1</sub> and CS0 |

Figure 24-3 When RCOSC0 Is Used for Measurement with One Resistive Sensor (Two points are adjusted with two reference resistors)



| ОМЗ | OM2 | OM1 | OM0 | Mode of oscillation                                |
|-----|-----|-----|-----|----------------------------------------------------|
| 0   | 0   | 0   | 1   | Oscillates with the reference resistor RS0 and CS0 |
| 0   | 1   | 0   | 0   | Oscillates with the sensor RS0 and CT0             |

Figure 24-4 When RCOSC0 Is Used for Measurement with One Capacitive Sensor

#### Note:

The unused pin RT0 shown in the figure above is configured as a pin dedicated to the RC-ADC function during A/D conversion; therefore, during A/D conversion, RT0 cannot be used as a port (P33).



| OI | M3 | OM2 | OM1 | OM0 | Mode of oscillation                                |
|----|----|-----|-----|-----|----------------------------------------------------|
|    | )  | 1   | 0   | 1   | Oscillates with the reference resistor RS1 and CS1 |
|    | )  | 1   | 1   | 0   | Oscillates with the sensor RT1 and CS1             |

Figure 24-5 When RCOSC1 Is Used for Measurement with One Resistive Sensor

#### 24.3.2 Counter A/Counter B Reference Modes

There are the following two modes of RC-ADC conversion operation:

• Counter A reference mode (RADMOD RADI = "0")

In this mode, a gate time is determined by Counter A and the base clock (BSCLK), which is used as the time reference, then the RC oscillator clock (RCCLK) is counted by Counter B within the gate time to make the content of Counter B an A/D conversion value.

The A/D conversion value is proportional to RC oscillation frequency.

• Counter B reference mode (RADMOD RADI = "1")

In this mode, a gate time is determined by Counter B and the RC oscillator clock (RCCLK), and the base clock (BSCLK), which is used as the time reference, is counted by Counter A within the gate time to make the content of Counter A an A/D conversion value.

The /D conversion value is inversely proportional to RC oscillation frequency.

#### (1) Operation in Counter A reference mode

Figure 24-6 shows the operation timing in Counter A reference mode.

Following is an example of operation procedure in Counter A reference mode:

- ① Preset to Counter A (RADCA2-0) the value obtained by subtracting the count value "nA0" from the maximum value + 1 (1000000H). The product of the count value "nA0" and the BSCLK clock period indicates the gate time.
- ② Preset "000000H" to Counter B (RADCB2-0).
- ③ Set the OM3-OM0 bits of RADMOD to desired oscillation mode (see Table 16-1).
- ④ Set the RADI bit of RADMOD to "0" to specify generating of an interrupt request signal by Counter A overflow.
- ⑤ Set the RARUN bit of RADCON to "1" to start A/D conversion.

Counter A starts counting of the base clock (BSCLK) when RARUN is set to "1" and the RCON signal (signal synchronized with the fall of the base clock) is set to "1". When Counter A overflows, the RARUN bit is automatically reset to "0" (⑤) and counting is terminated. At the same time, an RC-ADC interrupt request (RADIN) occurs (⑦).

When the RCON signal is set to "1", the RC oscillator circuit starts operation and Counter B starts counting of the RC oscillator clock (RCCLK). When the RARUN bit is reset to "0" due to overflow of Counter A, RC oscillation stops and Counter B stops counting.

The final count value "nB0" of Counter B is the RCCLK count value during the gate time "nA0 $\cdot$ t<sub>BSCLK</sub>" and is expressed by the following expression:

$$nB0 \cong nA0$$
•  $\frac{t_{BSCLK}}{t_{RCCLK}} \propto f_{RCCLK}$ 

where  $t_{BSCLK}$  indicates the BSCLK period and  $t_{RCCLK}$  the RCCLK period. That is, "nB0" is a value proportional to the RC oscillation frequency  $f_{RCCLK}$ .



Figure 24-6 Operation Timing in Counter A Reference Mode

#### (2) Operation in Counter B reference mode

Figure 24-7 shows the operation timing in Counter B reference mode.

Following is an example of operation procedure in Counter B reference mode:

- ① Preset to Counter B (RADCB2–0) the value obtained by subtracting the count value "nB1" from the maximum value + 1 (1000000H). The product of the count value "nB1" and the RCCLKclock period indicates the gate time.
- ② Preset "000000H" to Counter A (RADCA2-0).
- ③ Set the OM3-OM0 bits of RADMOD to desired oscillation mode (see Table 16-1).
- ④ Set the RADI bit of RADMOD to "1" to specify generating of an interrupt request signal by Counter B overflow.
- ⑤ Set the RARUN bit of RADCON to "1" to start A/D conversion.

When the RARUN bit is set to "1" and the RCON signal (signal synchronized with the fall of the base clock) is set to "1", the RC oscillator circuit starts operation and Counter B starts counting of the RC oscillator clock (RCCLK). When Counter B overflows, the RARUN bit is automatically reset (6) and conversion operation terminates. At the same time, an RC-ADC interrupt request (RADINT) occurs. (7)

When the RCON signal is set to "1", Counter A starts counting of the base clock (BSCLK). When the RARUN bit is reset due to overflow of Counter B, Counter A stops counting.

The final count "nA1" of Counter A is the CLK count value during the gate time "nB1\*t<sub>RCCLK</sub>" and is expressed by the following expression:

$$nA1 \quad \cong \quad nB1 \bullet \quad \frac{t_{RCCLK}}{t_{BSCLK}} \, \propto \, \frac{1}{f_{RCCLK}} \label{eq:nA1}$$

That is, "nA1" is a value inversely proportional to the RC oscillation frequency f<sub>RCCLK</sub>.



Figure 24-7 Operation Timing in Counter B Reference Mode

# 24.3.3 Example of Use of RC Oscillation Type A/D Converter

This section describes the method of performing A/D conversion for sensor values in Counter A and B reference modes by taking temperature measurement by a thermistor as an example.

Figure 24-8 shows the configuration of 1-thermistor RC oscillator circuit using RCOSC0.



Figure 24-8 Configuration of 1-Thermistor RC Oscillator Circuit Using RCOSC0

Figure 24-9 shows the temperature characteristics of the thermistor resistance RT0.



Figure 24-9 Temperature Characteristics of Thermistor

Figure 24-10 A/D Conversion Characteristics (Ideal characteristics when nT0 is proportional to RT0)

RT0 is expressed as a function of temperature T by the following equation:

$$RT0 = f(T)$$

Figure 24-10 shows the ideal characteristics of A/D conversion with the assumption that RT0 is an analog quantity. In the ideal characteristics, the A/D conversion value nT0 will purely depend on RT0 only. Assuming that nT0 is proportional to RT0, let proportional constant be K, then nT0 has the following relationship with temperature T:

$$nT0 = K \cdot RT0 = K \cdot f(T)$$
 ..... Expression A

Therefore, temperature T can be expressed as a digital value by performing the conversion processing that accords with the characteristics shown in Figure 24-9 for nT0 by software.

To convert from an RT0 value to a digital value, the ratio is used between a) the oscillation frequency by the thermistor connected to the RT0 pin and the capacitor connected to the CS0 pin and b) the oscillation frequency by the reference resistor (which ideally should have no temperature characteristics) connected to the RS0 pin and the capacitor connected to the CS0 pin. This is for making the conditions other than resistance equal to eliminate the error factor in oscillation characteristics.

As shown in Figures 24-9 and 24-11, the RTO value depends on temperature T and the RSO value is assumed to be constant regardless of temperature T. It is ideal if the characteristics of the oscillation frequency fOSC to temperature T using these resistances will be like the solid lines in Figures 24-12 and 24-13; however, in reality, it would appear that they will be like the dotted lines due to error factors such as IC temperature characteristics.

Since the condition of  $f_{RCCLK}$  (RT0) and that of  $f_{RCCLK}$  (RS0) are the same except for the resistances, the error ratios are almost the same; therefore, errors can almost be eliminated by using the ratio between  $f_{RCCLK}$  (RT0) and  $f_{RCCLK}$  (RS0). The ratio between  $f_{RCCLK}$  (RT0) and  $f_{RCCLK}$  (RS0) is equivalent to the above-mentioned A/D conversion value nT0 that should ideally depend only on RT0.



Figure 24-11 Temperature Characteristics of Figure 24-12 Oscillation Characteristics of Thermistor



Figure 24-13 Oscillation Characteristics of Reference Resistor

Figure 24-14 shows, as an example of method, a timing diagram of one cycle of conversion from analog value RT0 to a digital value, that is, A/D conversion.

Basically, one A/D conversion cycle must consist of two steps, as shown in Figure 24-14. The reason for requiring two steps is that the reference resistor and the thermistor must first be oscillated separately and then the ratio between the oscillation frequencies of them is used, as described above.

In the example below, operation for these two steps is performed using the following combination:

- First step = RC oscillation with RS0 in Counter A reference mode
- Second step = RC oscillation with RT0 in Counter B reference mode

Besides this, there would be several possible A/D conversion methods.

In the above method, the operation time (gate time) for the second step fluctuates depending on the value of thermistor RTO. To avoid the fluctuation of the operation time, using a method that uses the following combination is recommended:

- First step = RC oscillation with RS0 in Counter B reference mode
- Second step = RC oscillation with RT0 in Counter A reference mode



A/D conversion procedure is explained below by taking Figure 24-14 as an example.

Figure 24-14 Timing Diagram for 1 Cycle of A/D Conversion (Example)

#### <First Step>

- ① Set the base clock to 32.768 kHz. (Write "00H" in FCON0.)
- ② Preset "1000000H nA0" in Counter A.
- 3 Preset "000000H" in Counter B.
- Write "01H" in RADMOD to select Counter A reference mode and the oscillation mode that uses reference resistance RSO.
- © Write "01H" in RADCON to start A/D conversion operation.

put the device into HALT mode during operation of RC oscillation.

© Write "1" in the HLT bit of SBYCON (see Chapter 4, "MCU") to set the device to HALT mode.

#### Note

In this example, nA0 is set to 4B0H because the gate time "nA0•t<sub>BSCLK</sub>" in oscillation mode with reference resistor RS0 is set to 0.3666 second(in the case of ML610Q411/Q412). The value of nA0 is related to how much the margin of the quantization error of the A/D conversion is: the greater the nA0 value is, the smaller the margin of error becomes. To reduce noise contamination to the RC oscillator circuit caused by CPU operation, it is recommended to constantly

From this point of time, the RC oscillator circuit (RCOSC0) continues oscillation for about 0.366 second with the reference resistance RS0. Then, when Counter A overflows, the RADINT signal is set to "1" and an RC-ADC interrupt request is generated (section (a)). Also, the generation of interrupt request releases HALT mode (section (b)) and at the same time, A/D conversion operation stops (section (c), RARUN bit = "0"). At this time, Counter A is set to "0000000H".

The content of Counter B at this time is expressed by the following expression:

$$nB0 = nA0 \cdot \frac{t_{BSCLK}}{t_{RCCLK}(RS0)}$$
 ..... Expression B

That completes the operations in First Step.

#### <Second Step>

- Calculate "1000000H nB0" from the content of Counter B "nB0" and set the obtained value in Counter B. At this point, Counter A needs to be cleared; however, no processing is required since the counter is already set to "000000H".
- Write "12H" in RADMOD to select Counter B reference mode and the oscillation mode that uses thermistor RT0
- 9 Write "01H" in RADCON to start A/D conversion operation.
- Write "1" in the HLT bit of SBYCON (see Chapter 4, "MCU") to set the device to HALT mode.

The RC oscillator circuit (RCOSC0) oscillates with thermistor RT0 from this point until Counter B overflows. This period is equal to the product of "nB0" obtained in the First Step and the oscillation period  $t_{RCCLK}$  (RT0) using RT0. When Counter B overflows, the RADINT signal is set to "1" and an RC-ADC interrupt request is generated (section (d)). Also, the generation of interrupt request releases HALT mode (section (e)) and at the same time, A/D conversion operation stops (section (f), RARUN bit = "0"). This completes the operations in Second Step .

The content of Counter A at this time becomes the A/D converison value nA1, which is expressed by the following expression:

$$nA1 = nB0 \bullet \frac{t_{RCCLK} \ (RT0)}{t_{BSCLK}} \qquad ..... \ Expression \ C$$

From expressions B and C, nA1 is expressed by the following expression:

$$nA1 = nA0 \cdot \frac{t_{RCCLK} (RT0)}{t_{RCCLK} (RS0)} \dots Expression D$$

where  $t_{RCCLK}$  (RS0) is the oscillator clock period by reference resistor RS0 and  $t_{RCCLK}$  (RT0) the oscillator clock period by thermistor RT0.

Since the oscillation period is expressed by " $t_{RCCLK} = k_{RCCLK} \cdot R \cdot C$ ",  $t_{RCCLK}$  (RS0) and  $t_{RCCLK}$  (RT0) are expressed by the following expressions:

$$\begin{array}{rcl} t_{RCCLK}\left(RS0\right) & = & k_{RCCLK} \raisebox{0.1em}{\raisebox{0.1em}{$\scriptscriptstyle{\circ}$}} (CS0 + CVR) \raisebox{0.1em}{\raisebox{0.1em}{$\scriptscriptstyle{\circ}$}} RS0 \\ & & \dots \dots \text{ Expression E} \\ t_{RCCLK}\left(RT0\right) & = & k_{RCCLK} \raisebox{0.1em}{\raisebox{0.1em}{$\scriptscriptstyle{\circ}$}} (CS0 + CVR) \raisebox{0.1em}{\raisebox{0.1em}{$\scriptscriptstyle{\circ}$}} RT0 \end{array}$$

When expression E is substituted for expression D, nA1 will be:

$$nA1 = nA0 \cdot \frac{RT0}{RS0}$$

Since "nA0" ("4B0H" in this example) and RS0 are constants whose values are fixed, "nA1" is a digital value proportional to RT0. This very "nA1" corresponds to "nT0" in expression A.

That concludes the description of the A/D conversion method using a thermistor. "nA1" that has been obtained must further be converted to a value such as a temperature indication value for thermometer by program according to the temperature-to-resistance characteristics of the themistor.

#### 24.3.4 Monitoring RC Oscillation

The RC oscillator clock (RCCLK) can be output using the secondary function of the P35 pin of Port 3. See Chapter 20, "Port 3," for the details of the secondary function of P35.

Monitoring RC oscillation is useful for checking the characteristics of the RC oscillator circuit. That is, the relationship between a sensor, such as a thermistor, and the oscillation frequency can be measured. For instance, the coefficient for conversion from the above-described nA1 value to a temperature indication value can be obtained by checking the relationship between the ambient temperature of a themistor-incorporated RC oscillator, the oscillation frequency with thermistor RT0, and the oscillation frequency with reference resistor RS0.

#### Note:

- P35 (RCM) is a monitor pin for oscillation clock. The channel 0(P34-P30) and channel 1(P47-P44) share the monitor pin.
- Please use P35 (RCM) for the evaluation purpose and disable the output while operating in an actual application to minimize the noise.

# 24.4 Specifying port registers

When you want to make sure the RC-ADC function is working, please check related port registers are specified. See Chapter 20, "Port 3" and Chapter 21, "Port 4" for detail about the port registers.

24.4.1 Functioning P35(RCM), P34(RCT0), P33(RT0), P32(RS0), P31(CS0) and P30(IN0) as the RC-ADC(Ch0)

Set P35MD1-P30MD1 bits(bit5-bit0 of P3MOD1 register) to "0" and set P35MD0-P30MD0(bit5-bit0 of P3MOD0 register) to "1", for specifying the RC-ADC as the secondary function of P35, P34, P33, P32, P31 and P30.

| Reg. name |        | P3MOD1 register (Address: 0F21DH) |        |        |        |        |        |        |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|
| Bit       | 7      | 6                                 | 5      | 4      | 3      | 2      | 1      | 0      |  |
| Bit name  | P37MD1 | P36MD1                            | P35MD1 | P34MD1 | P33MD1 | P32MD1 | P31MD1 | P30MD1 |  |
| Data      | -      | -                                 | 0      | 0      | 0      | 0      | 0      | 0      |  |

| Reg. name |        | P3MOD0 register (Address: 0F21CH) |        |        |        |        |        |        |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|
| Bit       | 7      | 6                                 | 5      | 4      | 3      | 2      | 1      | 0      |
| Bit name  | P37MD0 | P36MD0                            | P35MD0 | P34MD0 | P33MD0 | P32MD0 | P31MD0 | P30MD0 |
| Data      | -      | -                                 | 1      | 1      | 1      | 1      | 1      | 1      |

Set P34C1-P30C1 bit(bit4-0 of P3CON1 register) to "0", set P34C0-P30C0 bit(bit4-0 of P3CON0 register) to "0", and set P34DIR-P30DIR bit(bit4-0 of P3DIR register) to "1", for specifying the P34-P30 as high-impedance inputs. The P34C1-P30C1 bit and P34C0-P30C0 bit can be set to all "1" instead of all "0" to select the high-impedance inputs. Set P35C1 bit(bit 5 of P3CON1 register) to "1", set P35C0 bit(bit5 of P3CON0 register) to "1", and set P35DIR bit(bit5 of P3DIR register) to "0", for specifying the P35 as CMOS outputs.

| Reg. name |       | P3CON1 register (Address: 0F21BH) |       |       |       |       |       |       |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|
| Bit       | 7     | 6                                 | 5     | 4     | 3     | 2     | 1     | 0     |  |
| Bit name  | P37C1 | P36C1                             | P35C1 | P34C1 | P33C1 | P32C1 | P31C1 | P30C1 |  |
| Data      | -     | -                                 | 1     | 0     | 0     | 0     | 0     | 0     |  |

| Reg. name |       | P3CON0 register (Address: 0F21AH) |       |       |       |       |       |       |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|
| Bit       | 7     | 6                                 | 5     | 4     | 3     | 2     | 1     | 0     |  |
| Bit name  | P37C0 | P36C0                             | P35C0 | P34C0 | P33C0 | P32C0 | P31C0 | P30C0 |  |
| Data      | -     | -                                 | 1     | 0     | 0     | 0     | 0     | 0     |  |

| Reg. name |        | P3DIR register (Address: 0F219H) |        |        |        |        |        |        |  |
|-----------|--------|----------------------------------|--------|--------|--------|--------|--------|--------|--|
| Bit       | 7      | 6                                | 5      | 4      | 3      | 2      | 1      | 0      |  |
| Bit name  | P37DIR | P36DIR                           | P35DIR | P34DIR | P33DIR | P32DIR | P31DIR | P30DIR |  |
| Data      | -      | -                                | 0      | 1      | 1      | 1      | 1      | 1      |  |

Data of P35D-P30D bits (bit5-0 of P3D register) do not affect to the RC-ADC function, so don't care the data for the function.

| Reg. name |      |      | P30  | O register (Ad | ddress: 0F21 | 8H)  |      |      |
|-----------|------|------|------|----------------|--------------|------|------|------|
| Bit       | 7    | 6    | 5    | 4              | 3            | 2    | 1    | 0    |
| Bit name  | P37D | P36D | P35D | P34D           | P33D         | P32D | P31D | P30D |
| Data      | -    | -    | **   | **             | **           | **   | **   | **   |

<sup>- :</sup> Bit does not exist.

<sup>\*:</sup> Bit not related to the RC-ADC channel 0(using P35,P34,P33,P32,P31 and P30) function

<sup>\*\* :</sup> Don't care the data

#### 24.4.2 Functioning P47(RT1), P46(RS1), P45(CS1) and P44(IN1) as the RC-ADC(Ch1)

Set P47MD1-P44MD1 bits(bit7-bit4 of P4MOD1 register) to "0" and set P47MD0-P44MD0(bit7-bit4 of P4MOD0 register) to "1", for specifying the RC-ADC as the secondary function of P47, P46, P45 and P44.

| Reg. name |        | P4MOD1 register (Address: 0F225H) |        |        |        |        |        |        |  |
|-----------|--------|-----------------------------------|--------|--------|--------|--------|--------|--------|--|
| Bit       | 7      | <b>7 6 5 4</b> 3 2 1 0            |        |        |        |        |        |        |  |
| Bit name  | P47MD1 | P46MD1                            | P45MD1 | P44MD1 | P43MD1 | P42MD1 | P41MD1 | P40MD1 |  |
| Data      | 0      | 0                                 | 0      | 0      | *      | *      | *      | *      |  |

| Reg. name |        |                      | P4MO   | D0 register ( | (Address: 0F | 224H)  |        |        |  |
|-----------|--------|----------------------|--------|---------------|--------------|--------|--------|--------|--|
| Bit       | 7      | <b>6 5 4</b> 3 2 1 0 |        |               |              |        |        |        |  |
| Bit name  | P47MD0 | P46MD0               | P45MD0 | P44MD0        | P43MD0       | P42MD0 | P41MD0 | P40MD0 |  |
| Data      | 1      | 1                    | 1      | 1             | *            | *      | *      | *      |  |

Set P47C1-P44C1 bit(bit7-4 of P4CON1 register) to "0", set P47C0-P44C0 bit(bit7-4 of P4CON0 register) to "0", and set P47DIR-P44DIR bit(bit7-4 of P4DIR register) to "1", for specifying the P47-P44 as high-impedance inputs. The P47C1-P44C1 bit and P47C0-P44C0 bit can be set to all "1" instead of all "0" to select the high-impedance inputs.

| Reg. name |       |                      | P4CO  | N1 register ( | (Address: 0F | 223H) |       |       |
|-----------|-------|----------------------|-------|---------------|--------------|-------|-------|-------|
| Bit       | 7     | <b>6 5 4</b> 3 2 1 0 |       |               |              |       |       | 0     |
| Bit name  | P47C1 | P46C1                | P45C1 | P44C1         | P43C1        | P42C1 | P41C1 | P40C1 |
| Data      | 0     | 0                    | 0     | 0             | *            | *     | *     | *     |

| Reg. name |       | P4CON0 register (Address: 0F222H) |       |       |       |       |       |       |  |
|-----------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|
| Bit       | 7     | 7 <b>6 5 4</b> 3 2 1 0            |       |       |       |       |       |       |  |
| Bit name  | P47C0 | P46C0                             | P45C0 | P44C0 | P43C0 | P42C0 | P41C0 | P40C0 |  |
| Data      | 0     | 0                                 | 0     | 0     | *     | *     | *     | *     |  |

| Reg. name |        |                        | P4DI   | IR register (A | ddress: 0F2 | 21H)   |        |        |  |
|-----------|--------|------------------------|--------|----------------|-------------|--------|--------|--------|--|
| Bit       | 7      | 7 <b>6 5 4</b> 3 2 1 0 |        |                |             |        |        |        |  |
| Bit name  | P47DIR | P46DIR                 | P45DIR | P44DIR         | P43DIR      | P42DIR | P41DIR | P40DIR |  |
| Data      | 1      | 1                      | 1      | 1              | *           | *      | *      | *      |  |

Data of P47D-P44D bits (bit7-4 of P4D register) do not affect to the RC-ADC function, so don't care the data for the function.

| Reg. name |      |                        | P4[  | O register (Ad | ddress: 0F22 | 0H)  |      |      |  |
|-----------|------|------------------------|------|----------------|--------------|------|------|------|--|
| Bit       | 7    | 7 <b>6 5 4</b> 3 2 1 0 |      |                |              |      |      |      |  |
| Bit name  | P47D | P46D                   | P45D | P44D           | P43D         | P42D | P41D | P40D |  |
| Data      | **   | **                     | **   | **             | *            | *    | *    | *    |  |

<sup>\*:</sup> Bit not related to the RC-ADC channel 1(using P47,P46,P45 and P44) function

#### Note:

Status of output pins P31-P34 and P45-P47 changes according to the RC oscillation mode specified by OM0-OM3 bit of RADMOD register.

<sup>\*\* :</sup> Don't care the data

# **Successive Approximation Type A/D Converter**

# 25. Successive Approximation Type A/D Converter

#### 25.1 Overview

This LSI has a built-in 2-channel successive approximation type A/D converter (SA-ADC).

#### 25.1.1 Features

• Built-in sample/hold 12-bit successive approximation type A-D converter, which enables channel selection from 2 channels

#### 25.1.2 Configuration

Figure 25-1 shows the configuration of SA-ADC.



SADROL: SA-ADC result register 0L SADROH: SA-ADC result register 0H SADR1L: SA-ADC result register 1L SADR1H: SA-ADC result register 1H SADCONO: SA-ADC control register 0 SADCON1: SA-ADC control register 1 SADMODO: SA-ADC mode register 0

Figure 25-1 Configuration of SA-ADC

# 25.1.3 List of Pins

| Pin name         | I/O | Description                                                                    |
|------------------|-----|--------------------------------------------------------------------------------|
| $AV_DD$          | _   | Positive power supply pin for the successive approximation type A/D converter  |
| $V_{REF}$        | _   | Reference power supply pin for the successive approximation type A/D converter |
| AV <sub>SS</sub> | _   | Negative power supply pin for the successive approximation type A/D converter  |
| AIN0             | 1   | Successive approximation type A/D converter input pin 0                        |
| AIN1             | I   | Successive approximation type A/D converter input pin 1                        |

# 25.2 Description of Registers

# 25.2.1 List of Registers

| Address | Name                      | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|---------------------------|---------------|---------------|-----|------|---------------|
| 0F2D0H  | SA-ADC result register 0L | SADR0L        | SADR0         | R   | 8/16 | 00H           |
| 0F2D1H  | SA-ADC result register 0H | SADR0H        | SADRO         | R   | 8    | 00H           |
| 0F2D2H  | SA-ADC result register 1L | SADR1L        | SADR1         | R   | 8/16 | 00H           |
| 0F2D3H  | SA-ADC result register 1H | SADR1H        | SADKI         | R   | 8    | 00H           |
| 0F2F0H  | SA-ADC control register 0 | SADCON0       | SADCON        | R/W | 8/16 | 02H           |
| 0F2F1H  | SA-ADC control register 1 | SADCON1       | SADCON        | R/W | 8    | 00H           |
| 0F2F2H  | SA-ADC mode register 0    | SADMOD0       | _             | R/W | 8    | 00H           |

# 25.2.2 SA-ADC Result Register 0L (SADR0L)

Address: 0F2D0H

Access: R

Access size: 8/16 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3 | 2 | 1 | 0 |
|---------------|-------|-------|-------|-------|---|---|---|---|
| SADR0L        | SAR03 | SAR02 | SAR01 | SAR00 |   |   |   | _ |
| R/W           | R     | R     | R     | R     | R | R | R | R |
| Initial value | 0     | 0     | 0     | 0     | 0 | 0 | 0 | 0 |

SADR0L is a special function register (SFR) used to store SA-ADC conversion results on channel 0. SADR0L is updated after A/D conversion.

#### [Description of Bits]

#### • SAR03-SAR00 (bits 7-4)

The SAR03–SAR00 bits are used to store the values of bit 3 to bit 0 of A/D conversion results (12 bits) on channel 0.

#### 25.2.3 SA-ADC Result Register 0H (SADR0H)

Address: 0F2D1H

Access: R

Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| SADR0H        | SAR0B | SAR0A | SAR09 | SAR08 | SAR07 | SAR06 | SAR05 | SAR04 |
| R/W           | R     | R     | R     | R     | R     | R     | R     | R     |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

SADR0H is a special function register (SFR) used to store SA-ADC conversion results on channel 0. SADR0H is updated after A/D conversion.

#### [Description of Bits]

#### • **SAR0B-SAR04** (bits 7-0)

The SAR0B3-SAR04 bits are used to store the values of bit 11 to bit 4 of A/D conversion results (12 bits) on channel 0.

# 25.2.4 SA-ADC Result Register 1L (SADR1L)

Address: 0F2D2H

Access: R

Access size: 8/16 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3 | 2 | 1 | 0 |
|---------------|-------|-------|-------|-------|---|---|---|---|
| SADR1L        | SAR13 | SAR12 | SAR11 | SAR10 |   |   |   | _ |
| R/W           | R     | R     | R     | R     | R | R | R | R |
| Initial value | 0     | 0     | 0     | 0     | 0 | 0 | 0 | 0 |

SADR1L is a special function register (SFR) used to store SA-ADC conversion results on channel 1. SADR1L is updated after A/D conversion.

#### [Description of Bits]

#### • SAR13-SAR10 (bits 7-4)

The SAR13–SAR10 bits are used to store the values of bit 3 to bit 0 of A/D conversion results (12 bits) on channel 1.

#### 25.2.5 SA-ADC Result Register 1H (SADR1H)

Address: 0F2D3H

Access: R

Access size: 8 bits Initial value: 00H

|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| SADR1H        | SAR1B | SAR1A | SAR19 | SAR18 | SAR17 | SAR16 | SAR15 | SAR14 |
| R/W           | R     | R     | R     | R     | R     | R     | R     | R     |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

SADR1H is a special function register (SFR) used to store SA-ADC conversion results on channel 1. SADR1H is updated after A/D conversion.

#### [Description of Bits]

# • **SAR1B-SAR14** (bits 7-0)

The SAR1B-SAR14 bits are used to store the values of bit 11 to bit 4 of A/D conversion results (12 bits) on channel 1.

# 25.2.6 SA-ADC Control Register 0 (SADCON0)

Address: 0F2F0H Access: R/W

Access size: 8/16 bits Initial value: 02H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0    |
|---------------|-----|-----|-----|-----|-----|-----|-----|------|
| SADCON0       | _   | _   | _   |     |     | _   | _   | SALP |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    |

SADCON0 is a special function register (SFR) used to control the operation of the SA-ADC.

#### [Description of Bits]

#### • **SALP** (bit 0)

| SALP | Description                                |  |  |  |  |
|------|--------------------------------------------|--|--|--|--|
| 0    | Single A/D conversion only (Initial value) |  |  |  |  |
| 1    | Consecutive A/D conversion                 |  |  |  |  |

This bit is used to select whether A/D conversion is performed once only for each channel or consecutively. When this bit is set to "0", A/D conversion is performed once only for each channel and when it is set to "1", A/D conversion is performed consecutively according to the settings of the SA-ADC mode register (SADMOD0).

#### Notes:

Set the SALP bit when the SARUN bit of the SADCON1 register is "0" (A/D conversion inactive). Use the SADMOD0 register to select a channel. See Section 25.3.2, A/D Conversion Channel Settings, for the details.

#### 25.2.7 SA-ADC Control Register 1 (SADCON1)

Address: 0F2F1H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0     |
|---------------|-----|-----|-----|-----|-----|-----|-----|-------|
| SADCON1       | _   | _   |     |     |     |     |     | SARUN |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W   |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0     |

SADCON1 is a special function register (SFR) used to control the operation of the SA-ADC.

#### [Description of Bits]

#### • SARUN (bit 0)

| SARUN | Description                       |  |  |  |
|-------|-----------------------------------|--|--|--|
| 0     | Stops conversion. (Initial value) |  |  |  |
| 1     | Starts conversion.                |  |  |  |

The SARUN bit is used to start or stop SA-ADC conversion. Setting this bit to "1" starts A/D conversion and setting it to "0" stops A/D conversion.

When SALP of SADCON0 is "0" and then A/D conversion on the channel with the largest channel number among the selected ones is terminated, the SARUN bit is automatically set to "0".

#### Notes:

Do not start A/D conversion in the state in which bits 1 (SACH1) and 0 (SACH0) of SA-ADC mode register 0 are "0" and "0" respectively. When A/D conversion is started in this state, A/D conversion is not done while the A/D converter is activated. Therefore, the SA-ADC result register is not updated, the A/D conversion termination interrupt is not generated, A/D conversion is not terminated automatically, and SARUN remains "1".

#### 25.2.8 SA-ADC Mode Register 0 (SADMOD0)

Address: 0F2F2H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1     | 0     |  |
|---------------|-----|-----|-----|-----|-----|-----|-------|-------|--|
| SADMOD0       |     | _   |     |     |     |     | SACH1 | SACH0 |  |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   |  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 0     |  |

SADMOD0 is a special function register (SFR) used to choose A/D conversion channel(s).

#### [Description of Bits]

#### • **SACH0** (bit 0)

| SACH0 | Description                                    |  |  |  |  |
|-------|------------------------------------------------|--|--|--|--|
| 0     | Stops conversion on channel 0. (Initial value) |  |  |  |  |
| 1     | Performs conversion on channel 0.              |  |  |  |  |

#### • **SACH1** (bit 1)

| SACH1 | Description                                    |  |  |  |  |  |
|-------|------------------------------------------------|--|--|--|--|--|
| 0     | Stops conversion on channel 1. (Initial value) |  |  |  |  |  |
| 1     | Performs conversion on channel 1.              |  |  |  |  |  |

The SACH1 and SACH0 bits are used to select channel(s) on which A/D conversion is performed. If both channel 1 and channel 0 are set to "1", A/D conversion is performed on channel 0 first, and then channel 1.

Do not start A/D conversion both channel 1 and channel 0 set to 0. If conversion is started, the A/D conversion circuit is activated (ON), however, A/D conversion is not done. Therefore, the SA-ADC result register is not updated, A/D conversion termination interrupt does not occur, A/D conversion does not terminate automatically, and consequently, bit 0 (SARUN) of the SA-ADC control register (SADCON1) remains "1".

# 25.3 Description of Operation

# 25.3.1 Settings of A/D Conversion Channels

According to the setting of SA-ADC mode register 0 (SADMOD0), A/D conversion is performed as shown below and A/D conversion results are stored in the SA-ADC result register.

| SA-ADC<br>mode register 0 |     | SA-ADC result register | Analog input |
|---------------------------|-----|------------------------|--------------|
| SACH0/1                   | 0/1 |                        |              |
| SACH0                     | 0   | SADR0                  |              |
| SACH1                     | 1   | SADR1                  | AIN1 input   |
| SACH0                     | 1   | SADR0                  | AIN0 input   |
| SACH1                     | 0   | SADR1                  |              |
| SACH0                     | 1   | SADR0                  | AIN0 input   |
| SACH1                     | 1   | SADR1                  | AIN1 input   |

The values of the result register for the sections with a slash mark remain unchanged.

Do not start A/D conversion when bits 1 (SACH1) and 0 (SACH0) of SA-ADC mode register 0 (SADMOD0) are 0 and 0. If A/D conversion is started, the A/D conversion circuit is set to ON. However, as A/D conversion is not performed, the SA-ADC result register is not updated, an A/D conversion termination interrupt is not generated, A/D conversion does not terminate automatically, and bit 0 (SARUN) of the SA-ADC control register (SADCON1) remains "1".

If the A/D conversion resolution is enough as required when analog input signals are converted by direct A/D conversion and the A/D conversion result range for the analog input change range satisfies the requirement, select direct input. For the direct input settings, set bits 1 and 0 of the amplifier controller register 0 (AMPCON0) to 0. Since the amplifier is not used, the amplifier settling time is not required.

In direct A/D conversion, the A/D conversion result increases when the input voltage increases.



Figure 25-2 A/D conversion pins and conversion range

#### 25.3.2 Operation of the Successive Approximation A/D Converter

- 1. Before starting SA-ADC, start oscillation of the high-speed clock (HSCLK) and wait until the oscillator settles.
- 2. Set the SA-ADC mode register 0 (SADMOD0).
- 3. When bit 0 (SARUN) of SA-ADC control register 1 (SADCON1) is set to "1", the SA-ADC circuit becomes active and performs A/D conversion from the lower channel number that is selected in the SA-ADC mode register (SADMOD0).
- 4. A/D conversion results are stored in the applicable SA-ADC result registers (SADRnL, SADRnH) and when A/D conversion of the largest channel number that is selected terminates, an SA-ADC conversion termination interrupt (ADSINT) is generated.
- 5. Finally, using bit 0 (SALP) of the SADCON0 register, it is possible to select whether A/D conversion is terminated (SARUN bit is "0") or A/D conversion is automatically restarted at termination of A/D conversion of the last channel.

Even if a channel is switched during A/D conversion, the channel that is selected at the start of A/D conversion is maintained until an A/D conversion termination interrupt occurs.

Figure 25-3 shows the SA-ADC operation timing when channel 0 and channel 1 are selected.



Figure 25-3 SA-ADC Operation Timing

#### Note:

A/D conversion time in 500kHzRC oscillation mode is 46 μs.

# **LCD Drivers**

#### 26. LCD Drivers

#### 26.1 Overview

This LSI includes LCD drivers that display the contents that are set in the display register. The LCD drivers handle the LCD display functions with three blocks.

- 1. Display registers
- 2. Display control
- 3. Drivers



Figure 26-1 Configuration of LCD Display Function

The display registers are used to store the contents to be displayed as bit patterns.

The bit patterns depends on the specification of the LCD panel to be used (display pattern and assignment of the COM pin and SEG pin).

The display control circuit generates LCD drive waveforms according to the characteristics of the LCD.

A bias, a bias voltage multiplying clock, a duty, a frame frequency, and a contrast suitable for the LCD panel can be selected.

#### 26.1.1 Features

The LCD drivers are applicable to various types of LCD panels. The features include:

- ML610Q411/Q415: 144 dots max. (36seg x 4com)
- ML610Q412: 176 dots max. (44seg x 4com)
- 1/1 to 1/4 duty
- 1/3bias (bias generation circuit build-in)
- Frame frequency selectable (4 types)
- Bias voltage multiplying clock selectable (8 types)
- Contrast adjustment (1/3 bias: 32 steps, 1/4 bias: 20 steps)
- "ALL LCDs on" mode and "ALL LCDs off" mode.

#### 26.1.2 Configuration of the LCD Drivers

Figure 26-2 shows the configuration of the LCD drivers and the bias generation circuit.



- (\*1) ML610Q412 has SEG0 to SEG43.
- (\*2) ML610Q412 has DSPR00 to DSPR2B.

BIASCON : Bias circuit control register
DSPCNT : Display contrast register
DSPMOD0 : Display mode register 0
DSPCON : Display control register

DSPR00 to DSPR23 : Display registers (ML610Q411/ML610Q415)

DSPR00 to DSPR2B : Display registers (ML610Q412)

Figure 26-2 Configuration of LCD Drivers and Bias Generation Circuit

#### 26.1.3 Configuration of the Bias Generation Circuit

The bias generation circuit generates LCD drive voltages ( $V_{L1}$  to  $V_{L3)}$  by multiplying the voltage ( $V_{L1}$ ) generated by the voltage regulator with the capacitors ( $C_{12}$ ).

When the BSON bit of the bias circuit control register (BIASCON) is set to "1", the bias generation circuit starts operation.

Display contrast adjustment is possible in 32 steps by using the display contrast register (DSPCNT).

Figure 26-3 shows the configurations of the bias generation circuit with 1/3 bias.



Figure 26-3 Configuration of Bias Generation Circuit

## 26.1.4 List of Pins

| Pin name        | I/O | Description                                          |
|-----------------|-----|------------------------------------------------------|
| V <sub>L1</sub> | _   | Power supply pin for LCD bias (internally generated) |
| V <sub>L2</sub> | _   | Power supply pin for LCD bias (internally generated) |
| V <sub>L3</sub> | _   | Power supply pin for LCD bias (internally generated) |
| C1              | _   | Capacitor connection pin for LCD bias generation     |
| C2              | _   | Capacitor connection pin for LCD bias generation     |
| COM0            | 0   | LCD common pin                                       |
| COM1            | 0   | LCD common pin                                       |
| COM2            | 0   | LCD common pin                                       |
| COM3            | 0   | LCD common pin                                       |
| SEG0<br>SEG1    | 0   | LCD segment pin                                      |
|                 |     | LCD segment pin                                      |
| SEG2            | 0   | LCD segment pin                                      |
| SEG3            | 0   | LCD segment pin                                      |
| SEG4            | 0   | LCD segment pin                                      |
| SEG5            | 0   | LCD segment pin                                      |
| SEG6            | 0   | LCD segment pin                                      |
| SEG7            | 0   | LCD segment pin                                      |
| SEG8            | 0   | LCD segment pin                                      |
| SEG9            | 0   | LCD segment pin                                      |
| SEG10           | 0   | LCD segment pin                                      |
| SEG11           | 0   | LCD segment pin                                      |
| SEG12           | 0   | LCD segment pin                                      |
| SEG13           | 0   | LCD segment pin                                      |
| SEG14           | 0   | LCD segment pin                                      |
| SEG15           | 0   | LCD segment pin                                      |
| SEG16           | 0   | LCD segment pin                                      |
| SEG17           | 0   | LCD segment pin                                      |
| SEG18           | 0   | LCD segment pin                                      |
| SEG19           | 0   | LCD segment pin                                      |
| SEG20           | 0   | LCD segment pin                                      |
| SEG21           | 0   | LCD segment pin                                      |
| SEG22           | 0   | LCD segment pin                                      |
| SEG23           | 0   | LCD segment pin                                      |
| SEG24           | 0   | LCD segment pin                                      |
| SEG25           | 0   | LCD segment pin                                      |
| SEG26           | 0   | LCD segment pin                                      |
| SEG27           | 0   | LCD segment pin                                      |
|                 | 0   |                                                      |
| SEG28           | 0   | LCD segment pin                                      |
| SEG29           |     | LCD segment pin                                      |
| SEG30           | 0   | LCD segment pin                                      |
| SEG31           | 0   | LCD segment pin                                      |
| SEG32           | 0   | LCD segment pin                                      |
| SEG33<br>SEG34  | 0   | LCD segment pin LCD segment pin                      |
| SEG35           | 0   | LCD segment pin                                      |
|                 |     | 1                                                    |

| Pin name | I/O | Description     |
|----------|-----|-----------------|
| SEG36    | 0   | LCD segment pin |
| SEG37    | 0   | LCD segment pin |
| SEG38    | 0   | LCD segment pin |
| SEG39    | 0   | LCD segment pin |
| SEG40    | 0   | LCD segment pin |
| SEG41    | 0   | LCD segment pin |
| SEG42    | 0   | LCD segment pin |
| SEG43    | 0   | LCD segment pin |
| SEG44    | 0   | LCD segment pin |

# 26.2 Description of Registers

# 26.2.1 List of Registers

| Address             | Name                                                             | Symbol (Byte)       | Symbol<br>(Word) | R/W | Size | Initial value |
|---------------------|------------------------------------------------------------------|---------------------|------------------|-----|------|---------------|
| 0F0F0H              | Bias circuit control register                                    | BIASCON             |                  | R/W | 8    | 08H           |
| 0F0F1H              | Display contrast register                                        | DSPCNT              |                  | R/W | 8    | 00H           |
| 0F0F2H              | Display mode register 0                                          | DSPMOD0             |                  | R/W | 8/16 | 00H           |
| 0F0F4H              | Display control register                                         | DSPCON              |                  | R/W | 8    | 00H           |
| 0F100H to<br>0F123H | Display register 00 to Display register 23 (ML610Q411/ML610Q415) | DSPR00 to<br>DSPR23 |                  | R/W | 8    | 00H           |
| 0F100H to<br>0F12BH | Display register 00 to Display register 2B (ML610Q412)           | DSPR00 to<br>DSPR2B |                  | R/W | 8    | 00H           |

#### 26.2.2 Bias Circuit Control Register 0 (BIASCON)

Address: 0F0F0H Access: R/W Access size: 8 bits Initial value: 08H

| _             | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0    |
|---------------|-----|-----|-----|-----|------|------|------|------|
| BIASCON       | _   | _   | _   | _   | BSN2 | BSN1 | BSN0 | BSON |
| R/W           | R/W | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 1    | 0    | 0    | 0    |

BIASCON is a special function register (SFR) to control the bias generation circuit.

#### [Description of Bits]

#### • **BSON** (bit 0)

The BSON bit is used to control the operation of the bias generation circuit. When BSON is set to "1", the bias generation circuit generates the LCD drive voltages (VL1 to VL3).

| BSON | Description                      |
|------|----------------------------------|
| 0    | Bias circuit Off (initial value) |
| 1    | Bias circuit On                  |

#### • **BSN2-BSN0** (bits 3-1)

The BSN2 to BSN0 bits are used to select a clock for multiplying the bias voltage in the bias generation circuit. LSCLK to 1/128LSCLK can be selected.

| BSN2 | BSN1 | BSN0 | Description                        |
|------|------|------|------------------------------------|
| 0    | 0    | 0    | 1/1 LSCLK (32 kHz)                 |
| 0    | 0    | 1    | 1/2 LSCLK (16 kHz)                 |
| 0    | 1    | 0    | 1/4 LSCLK (8 kHz)                  |
| 0    | 1    | 1    | 1/8 LSCLK (4 kHz)                  |
| 1    | 0    | 0    | 1/16 LSCLK (2 kHz) (initial value) |
| 1    | 0    | 1    | 1/32 LSCLK (1 kHz)                 |
| 1    | 1    | 0    | 1/64 LSCLK (512 Hz)                |
| 1    | 1    | 1    | 1/128 LSCLK (256 Hz)               |

•

## 26.2.3 Display Control Register (DSPCNT)

Address: 0F0F1H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4    | 3    | 2    | 1    | 0    |
|---------------|-----|-----|-----|------|------|------|------|------|
| DSPCNT        | _   | _   | _   | LCN4 | LCN3 | LCN2 | LCN1 | LCN0 |
| R/W           | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W  | R/W  |
| Initial value | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 0    |

DSPCNT is a special function register (SFR) to adjust the contrast of display (32 steps).

For the setting value of DSPCNT and the LCD drive voltages  $(V_{L1},\ V_{L2},\ V_{L3})$ , see Appendix C, "Electrical Characteristics".

#### [Description of Bits]

#### • LCN4-LCN0 (bits 4-0)

The LCN4 to LCN0 bits are used to adjust the contrast of display (32 steps).

| LCN4 | LCN3 | LCN2 | LCN1 | LCN0 | Contrast | V <sub>L1</sub> voltage (typ.) V |
|------|------|------|------|------|----------|----------------------------------|
| 0    | 0    | 0    | 0    | 0    | Low      | 0.94 (initial value)             |
| 0    | 0    | 0    | 0    | 1    | <b>A</b> | 0.96                             |
| 0    | 0    | 0    | 1    | 0    |          | 0.98                             |
| 0    | 0    | 0    | 1    | 1    |          | 1.00                             |
| 0    | 0    | 1    | 0    | 0    |          | 1.02                             |
| 0    | 0    | 1    | 0    | 1    |          | 1.04                             |
| 0    | 0    | 1    | 1    | 0    |          | 1.06                             |
| 0    | 0    | 1    | 1    | 1    |          | 1.08                             |
| 0    | 1    | 0    | 0    | 0    |          | 1.10                             |
| 0    | 1    | 0    | 0    | 1    |          | 1.12                             |
| 0    | 1    | 0    | 1    | 0    |          | 1.14                             |
| 0    | 1    | 0    | 1    | 1    |          | 1.16                             |
| 0    | 1    | 1    | 0    | 0    |          | 1.18                             |
| 0    | 1    | 1    | 0    | 1    |          | 1.20                             |
| 0    | 1    | 1    | 1    | 0    |          | 1.22                             |
| 0    | 1    | 1    | 1    | 1    |          | 1.24                             |
| 1    | 0    | 0    | 0    | 0    |          | 1.26                             |
| 1    | 0    | 0    | 0    | 1    |          | 1.28                             |
| 1    | 0    | 0    | 1    | 0    |          | 1.30                             |
| 1    | 0    | 0    | 1    | 1    |          | 1.32                             |
| 1    | 0    | 1    | 0    | 0    |          | 1.34                             |
| 1    | 0    | 1    | 0    | 1    |          | 1.36                             |
| 1    | 0    | 1    | 1    | 0    |          | 1.38                             |
| 1    | 0    | 1    | 1    | 1    |          | 1.40                             |
| 1    | 1    | 0    | 0    | 0    |          | 1.42                             |
| 1    | 1    | 0    | 0    | 1    |          | 1.44                             |
| 1    | 1    | 0    | 1    | 0    |          | 1.46                             |
| 1    | 1    | 0    | 1    | 1    |          | 1.48                             |
| 1    | 1    | 1    | 0    | 0    |          | 1.50                             |
| 1    | 1    | 1    | 0    | 1    |          | 1.52                             |
| 1    | 1    | 1    | 1    | 0    | ♦        | 1.54                             |
| 1    | 1    | 1    | 1    | 1    | High     | 1.56                             |

#### 26.2.4 Display Mode Register 0 (DSPMOD0)

Address: 0F0F2H Access: R/W

Access size: 8/16 bits Initial value: 00H

| _             | 7   | 6    | 5    | 4   | 3   | 2   | 1     | 0     |
|---------------|-----|------|------|-----|-----|-----|-------|-------|
| DSPMOD0       | _   | FRM1 | FRM0 | _   |     |     | DUTY1 | DUTY0 |
| R/W           | R/W | R/W  | R/W  | R/W | R/W | R/W | R/W   | R/W   |
| Initial value | 0   | 0    | 0    | 0   | 0   | 0   | 0     | 0     |

DSPMOD0 is a special function register (SFR) to control the display mode of the LCD drivers.

### [Description of Bits]

#### • **DUTY1-DUTY0** (bits 1-0)

The DUTY1 to DUTY0 bits are used to specify the duty in 4steps (1/1 to 1/4).

| DUTY1 | DUTY0 | Description              |
|-------|-------|--------------------------|
| 0     | 0     | 1/1 duty (initial value) |
| 0     | 1     | 1/2 duty                 |
| 1     | 0     | 1/3 duty                 |
| 1     | 1     | 1/4 duty                 |

#### • **FRM1-FRM0** (bits 6-5)

The FRM1 to FRM0 bits are used to select a frame frequency of the LCD drivers.

ML610Q411/ML610Q412(LSCLK=32.768kHz)

| FRM1 | FRM0 | Description                                |
|------|------|--------------------------------------------|
| 0    | 0    | Reference frequency: 64 Hz (initial value) |
| 0    | 1    | Reference frequency: 73 Hz                 |
| 1    | 0    | Reference frequency: 85 Hz                 |
| 1    | 1    | Reference frequency: 102 Hz                |

Table 26-1-1 ML610Q411/Q412 Frame Frequency for Each Duty

|          | Frame frequency [Hz] |                |                |                 |  |  |  |  |
|----------|----------------------|----------------|----------------|-----------------|--|--|--|--|
| Duty     | Reference            | Reference      | Reference      | Reference       |  |  |  |  |
|          | frequency 64Hz       | frequency 73Hz | frequency 85Hz | frequency 102Hz |  |  |  |  |
| 1/1 duty | 64.00                | 73.14          | 85.33          | 102.40          |  |  |  |  |
| 1/2 duty | 64.00                | 73.14          | 85.33          | 102.40          |  |  |  |  |
| 1/3 duty | 64.25                | 73.31          | 85.33          | 103.04          |  |  |  |  |
| 1/4 duty | 64.00                | 73.14          | 85.33          | 102.40          |  |  |  |  |

ML610Q415(LSCLK=31.25kHz)

| FRM1 | FRM0 | Description                                |  |  |  |  |  |  |  |  |
|------|------|--------------------------------------------|--|--|--|--|--|--|--|--|
| 0    | 0    | Reference frequency: 61 Hz (initial value) |  |  |  |  |  |  |  |  |
| 0    | 1    | erence frequency: 70 Hz                    |  |  |  |  |  |  |  |  |
| 1    | 0    | erence frequency: 81 Hz                    |  |  |  |  |  |  |  |  |
| 1    | 1    | Reference frequency: 97 Hz                 |  |  |  |  |  |  |  |  |

Table 26-1-2 ML610Q415 Frame Frequency for Each Duty

|          |                | Frame free     | juency [Hz]    |                |
|----------|----------------|----------------|----------------|----------------|
| Duty     | Reference      | Reference      | Reference      | Reference      |
|          | frequency 61Hz | frequency 70Hz | frequency 81Hz | frequency 97Hz |
| 1/1 duty | 61.04          | 69.75          | 81.37          | 97.66          |
| 1/2 duty | 61.04          | 69.75          | 81.37          | 97.66          |
| 1/3 duty | 61.27          | 69.91          | 81.37          | 98.61          |
| 1/4 duty | 61.04          | 69.75          | 81.37          | 97.66          |

26.2.5 Display Control Register (DSPCON)

Address: 0F0F4H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1    | 0    |
|---------------|-----|-----|-----|-----|-----|-----|------|------|
| DSPCON        | _   | _   | _   | _   |     |     | LMD1 | LMD0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W  | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    |

DSPCON is a special function register (SFR) to control the LCD drivers.

#### [Description of Bits]

#### • **LMD1-LMD0** (bits 1, 0)

The LMD1 and LMD0 bits are used to select an LCD display mode.

LCD stop mode, all LCDs off mode, LCD display mode, and all LCDs on mode can be selected.

In LCD stop mode,  $V_{ss}$  level is output to all the common drivers and segment drivers. The charge and discharge current to and from the display panel can be stopped.

In all LCDs off mode, off waveform is output to all the segment drivers irrespective of the contents of the display registers.

In LCD display mode, the contents of the display registers are output to each segment driver.

In all LCDs on mode, on waveform is output to all the segment drivers irrespective of the contents of the display registers.

| LMD1 | LMD0 | Description                   |
|------|------|-------------------------------|
| 0    | 0    | LCD stop mode (initial value) |
| 0    | 1    | All LCDs off mode             |
| 1    | 0    | LCD display mode              |
| 1    | 1    | All LCDs on mode              |

#### 26.2.6 Display Registers (DSPR00 to DSPR23 or DSPR00 to DSPR2B)

Address: 0F100H to 0F123H (ML610Q411/ML610Q415)

: 0F100H to 0F12BH (ML610Q412)

Access: R/W Access size: 8 bits Initial value: Undefined

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
| DSPRxx        | _   |     |     | _   | с3  | c2  | c1  | c0  |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

DSPRxx (xx = 00 to 2B) are special function registers (SFRs) to store display data.

Set data in DSPRxx before setting LCD display mode.

Table 26-4 list display registers.

[Description of Bits]

• **c3-c0** (bits 4-0)

The c3 to c0 bits are used to set display data.

| c3 to c0 | Description  |
|----------|--------------|
| 0        | off waveform |
| 1        | on waveform  |

Table 26-4 Display Registers

| Symbol    | Address | Segment | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | R/W |
|-----------|---------|---------|------|------|------|------|------|------|------|------|-----|
| DSPR00    | 0F100H  | SEG0    | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR01    | 0F101H  | SEG1    | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR02    | 0F102H  | SEG2    | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR03    | 0F103H  | SEG3    | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR04    | 0F104H  | SEG4    | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR05    | 0F105H  | SEG5    | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR06    | 0F106H  | SEG6    | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR07    | 0F107H  | SEG7    | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR08    | 0F108H  | SEG8    | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR09    | 0F109H  | SEG9    | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR0A    | 0F10AH  | SEG10   | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR0B    | 0F10BH  | SEG11   | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR0C    | 0F10CH  | SEG12   | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR0D    | 0F10DH  | SEG13   | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR0E    | 0F10EH  | SEG14   | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR0F    | 0F10FH  | SEG15   | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR10    | 0F110H  | SEG16   | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR11    | 0F111H  | SEG17   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR12    | 0F112H  | SEG18   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR13    | 0F113H  | SEG19   | -    | -    | ı    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR14    | 0F114H  | SEG20   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR15    | 0F115H  | SEG21   | -    | -    | •    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR16    | 0F116H  | SEG22   | -    | -    | •    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR17    | 0F117H  | SEG23   | -    | -    | •    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR18    | 0F118H  | SEG24   | -    | -    | •    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR19    | 0F119H  | SEG25   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR1A    | 0F11AH  | SEG26   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR1B    | 0F11BH  | SEG27   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR1C    | 0F11CH  | SEG28   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR1D    | 0F11DH  | SEG29   | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR1E    | 0F11EH  | SEG30   | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR1F    | 0F11FH  | SEG31   | -    | -    | -    | -    | сЗ   | c2   | c1   | c0   | R/W |
| DSPR20    | 0F120H  | SEG32   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR21    | 0F121H  | SEG33   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR22    | 0F122H  | SEG34   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR23    | 0F123H  | SEG35   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR24 *1 | 0F124H  | SEG36   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR25 *1 | 0F125H  | SEG37   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR26 *1 | 0F126H  | SEG38   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR27 *1 | 0F127H  | SEG39   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR28 *1 | 0F128H  | SEG40   |      |      | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR29 *1 | 0F129H  | SEG41   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR2A *1 | 0F12AH  | SEG42   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |
| DSPR2B *1 | 0F12BH  | SEG43   | -    | -    | -    | -    | c3   | c2   | c1   | c0   | R/W |

 $<sup>\</sup>ast^1$  ML610Q412 has DSPR24 to DSPR2B.

## 26.3 Description of Operation

#### 26.3.1 Operation of LCD Drivers and Bias Generation Circuit

Figure 26-4 shows the operation of the LCD drivers and the bias generation circuit.



Figure 26-6 Operation of LCD Drivers and Bias Generation Circuit

- ① System reset causes the bias generation circuit and the LCD drivers to stop operation and Vss level to be output to each of the common and segment pins.
- ② By using the bias circuit control register (BIASCON), select 1/3 bias or 1/4 bias and lock of bias voltage multiplying, and set the bias generation circuit to on (BSON = "1").
- ③ Set a frame frequency and a duty by using the display mode register 0 (DSPMOD0).
- ⑤ Set display data in the display registers (ML610Q411/Q415: DSPR00 to DSPR23, ML610Q412: DSPR00 to DSPR2B). After elapse of the bias activation time (T<sub>BIAS</sub>) or longer, set the mode to display mode by using the LMD1 and LMD0 bits of the display control register (DSPCON). (Display waveform is output to each segment pin.) For the bias activation time (T<sub>BIAS</sub>), see the "Electrical Characteristics" Section in Appendix C.

#### 26.3.2 Display Registers Segment Map

Figure 26-5 shows the display registers segment map.



Figure 26-5 Configurations of Display register segment map

#### 26.3.3 Common Output Waveforms

Figure 26-6 shows the common output waveforms for 1/4 duty and 1/3 bias.



Figure 26-6 Common Output Waveforms for 1/4 Duty and 1/3 Bias

#### 26.3.4 Segment Output Waveform

Figure 26-7 shows the segment output waveforms for 1/4 duty and 1/3 bias.



Figure 26-7 Segment Output Waveforms for 1/4 Duty and 1/3 Bias

# **Battery Level Detector**

# 27. Battery Level Detector

#### 27.1 Overview

This LSI includes a Battery Level Detector (BLD).

16 levels of threshold voltages can be selected by setting Battery Level Detector control register 0 (BLDCON0).

#### 27.1.1 Features

• Threshold voltages: One out of the 16 levels can be selected

• Accuracy:  $\pm 2\%$  (Typ.)

#### 27.1.2 Configuration

BLD consists of the comparator and threshold voltage select circuits.

Figure 27-1 shows the configuration of the Battery Level Detector.



BLDCON0 : Battery Level Detector control register 0 BLDCON1 : Battery Level Detector control register 1

Figure 27-1 Configuration of Battery Level Detector

# 27.2 Description of Registers

## 27.2.1 List of Registers

| Address | Name                                      | Symbol (Byte) | Symbol (Word) | R/W | Size | Initial value |
|---------|-------------------------------------------|---------------|---------------|-----|------|---------------|
| 0F0D0H  | Battery Level Detector control register 0 | BLDCON0       | BLDCON        | R/W | 8/16 | 00H           |
| 0F0D1H  | Battery Level Detector control register 1 | BLDCON1       | BLDCON        | R/W | 8    | 00H           |

#### 27.2.2 Battery Level Detector Control Register 0 (BLDCON0)

Address: 0F0D0H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
| BLDCON0       | _   |     |     |     | LD3 | LD2 | LD1 | LD0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

BLDCON0 is a special function register (SFR) to control the Battery Level Detector

#### [Description of Bits]

## • LD3, LD2, LD1, LD0 (bits 3-0)

The LD3, LD2, LD1, and LD0 bits are used to select a threshold voltage (VCMP) of the Battery Level Detector. 16 levels of threshold voltages can be selected.

| LD3 | LD2 | LD1 | LD0 | Description                |
|-----|-----|-----|-----|----------------------------|
| 0   | 0   | 0   | 0   | 1.35 V ±2% (initial value) |
| 0   | 0   | 0   | 1   | 1.40 V ±2%                 |
| 0   | 0   | 1   | 0   | 1.45 V ±2%                 |
| 0   | 0   | 1   | 1   | 1.50 V ±2%                 |
| 0   | 1   | 0   | 0   | 1.60 V ±2%                 |
| 0   | 1   | 0   | 1   | 1.70 V ±2%                 |
| 0   | 1   | 1   | 0   | 1.80 V ±2%                 |
| 0   | 1   | 1   | 1   | 1.90 V ±2%                 |
| 1   | 0   | 0   | 0   | 2.00 V ±2%                 |
| 1   | 0   | 0   | 1   | 2.10 V ±2%                 |
| 1   | 0   | 1   | 0   | 2.20 V ±2%                 |
| 1   | 0   | 1   | 1   | 2.30 V ±2%                 |
| 1   | 1   | 0   | 0   | 2.40 V ±2%                 |
| 1   | 1   | 0   | 1   | 2.50 V ±2%                 |
| 1   | 1   | 1   | 0   | 2.70 V ±2%                 |
| 1   | 1   | 1   | 1   | 2.90 V ±2%                 |

## 27.2.3 Battery Level Detector Control Register 1 (BLDCON1)

Address: 0F0D1H Access: R/W Access size: 8 bits Initial value: 00H

| _             | 7   | 6   | 5   | 4   | 3   | 2   | 1    | 0    |
|---------------|-----|-----|-----|-----|-----|-----|------|------|
| BLDCON1       | _   | _   | _   |     |     | _   | BLDF | ENBL |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R    | R/W  |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    |

BLDCON1 is a special function register (SFR) to control the Battery Level Detector.

#### [Description of Bits]

#### • **ENBL** (bit 0)

The ENBL bit is used to control activation (ON) or deactivation (OFF) of the Battery Level Detector.

The Battery Level Detector is activated (ON) and deactivated (OFF) by setting the ENBL bit to "1" and "0", respectively.

|   | ENBL | Description                                                  |
|---|------|--------------------------------------------------------------|
|   | 0    | Deactivates the Battery Level Detector (OFF) (initial value) |
| Ī | 1    | Activates the Battery Level Detector (ON).                   |

#### • **BLDF** (bit 1)

The BLDF bit is the judgment result flag of the Battery Level Detector.

The BLDF bit is set to "1" or "0" when the power supply voltage (VDD) is lower than or higher than the threshold voltage selected by LD3 to LD0 bits of BLDCON0 register, respectively.

| BLDF | Description                                       |
|------|---------------------------------------------------|
| 0    | Higher than the threshold voltage (initial value) |
| 1    | Lower than the threshold voltage                  |

# 27.3 Description of Operation

## 27.3.1 Threshold Voltage

The threshold voltage (VCMP) is selected by setting the bits of BLDCON0. Table 27-1 shows the threshold voltages and the accuracy.

Table 27-1 Threshold Voltages and Accuracy

|     | BLDO | CON0 |     | Threshold voltage | Accuracy  | Temperature |
|-----|------|------|-----|-------------------|-----------|-------------|
| LD3 | LD2  | LD1  | LD0 | $V_{CMP}$         | Ta = 25°C | deviation   |
| 0   | 0    | 0    | 0   | 1.35 V            |           |             |
| 0   | 0    | 0    | 1   | 1.40 V            |           |             |
| 0   | 0    | 1    | 0   | 1.45 V            |           |             |
| 0   | 0    | 1    | 1   | 1.50 V            |           |             |
| 0   | 1    | 0    | 0   | 1.60 V            |           |             |
| 0   | 1    | 0    | 1   | 1.70 V            |           |             |
| 0   | 1    | 1    | 0   | 1.80 V            |           |             |
| 0   | 1    | 1    | 1   | 1.90 V            | ±2.0%     | ±0.1%/°C    |
| 1   | 0    | 0    | 0   | 2.00 V            | ±2.0 /6   | ±0.176/ C   |
| 1   | 0    | 0    | 1   | 2.10 V            |           |             |
| 1   | 0    | 1    | 0   | 2.20 V            |           |             |
| 1   | 0    | 1    | 1   | 2.30 V            |           |             |
| 1   | 1    | 0    | 0   | 2.40 V            |           |             |
| 1   | 1    | 0    | 1   | 2.50 V            |           |             |
| 1   | 1    | 1    | 0   | 2.70 V            |           |             |
| 1   | 1    | 1    | 1   | 2.90 V            |           |             |

#### 27.3.2 Operation of Battery Level Detector

Activation (ON) and deactivation (OFF) of the Battery Level Detector are controlled by setting the ENBL bit of the Battery Level Detector control register (BLDCON1), and the result of the comparison of the power supply voltage (VDD) to the threshold voltage is output to the BLDF bit of BLDCON1.

When ENBL, the enable control bit of the Battery Level Detector, is set to "1", the detector is activated (ON). When ENBL is set to "0", the detector is deactivated (OFF) and has no supply current.

BLDF indicates the result of comparison. When BLDF bit is set to "1", it indicates the power supply voltage is lower than the threshold voltage. When BLDF bit is set to "0", it indicates the power supply voltage (VDD) is higher than the threshold voltage. The Battery Level Detector requires a settling time. Read BLDF bit 1ms or more after ENBL bit is set to "1".

Figure 27-2 shows an example of the operation timing diagram.



Figure 27-2 Example of Operation Timing Diagram

The operations in Figure 27-2 are described below.

- ① The Battery Level Detector is activated (ON) by setting the ENBL bit to "1".
- ② Wait the settling time (min. 1 ms) of the Battery Level Detector.
- 3 Read BLDF bit.
- Set ENBL bit to "0".

#### Note:

Select the threshold voltage (VCMP) when the ENBL bit is "0".

# **Power Supply Circuit**

# 28. Power Supply Circuit

#### 28.1 Overview

This LSI includes a regulated power supply for the internal logic (VRL) and a regulated power supply for low-speed oscillation (VRX).

The VRL outputs the operating voltage,  $V_{\text{DDL}}$ , of the internal logic, program memory, RAM, etc.

The VRX outputs the operating voltage,  $V_{DDX}$ , for low-speed oscillation.

For the circuit configuration of the power supplies (AVDD, AVSS) for the analog circuits, see Chapter 25, "Successive Approximation Type A/D converter".

For the circuit configuration of the power supplies for LCD (VL1 to VL4), see Chapter 26, "LCD Driver".

#### 28.1.1 Features

- VRL outputs the operating voltage, V<sub>DDI</sub>, of the internal logic, program memory, RAM, etc.
- VRX outputs the operating voltage, V<sub>DDX</sub>, for low-speed oscillation(ML610Q411/ML610Q412 only).

#### 28.1.2 Configuration





Figure 28-1 Configuration of Power Supply Circuit

## 28.1.3 List of Pins

| Pin name  | I/O | Description                                                               |
|-----------|-----|---------------------------------------------------------------------------|
| $V_{DDL}$ | _   | Positive power supply pin for the internal logic circuits                 |
| $V_{DDX}$ | _   | Positive power supply pin for low-speed oscillation (ML610Q411/Q412 only) |

### 28.2 Description of Operation

#### ML610Q411/ML610Q412

 $V_{DDL}$  and  $V_{DDX}$  become approx. 1.2 V at a system reset.

 $V_{DDX}$  becomes approx. 0.6 V (Typ.) after 4096 low-speed oscillation clock (XTCLK) pulses are counted after the system reset is released. As a result of release of STOP mode (generation of external interrupt),  $V_{DDX}$  becomes approx. 1.2 V(Typ.) and then approx. 0.6 V (Typ.) after 4096 low-speed oscillation clock (XTCLK) pulses are counted.

#### ML610Q415

 $V_{\text{DDL}}$  and  $V_{\text{DDX}}$  become approx. 1.2 V at a system reset.

The low-speed oscillation circuit does not work. Connect V<sub>DDX</sub> pin and XT0 pin to Vss.



#### ML610Q411/ML610Q412



Figure 28-2 Operation Waveforms of Power Supply Circuit

# **On-Chip Debug Function**

## 29. On-Chip Debug Function

#### 29.1 Overview

This LSI has an on-chip debug function allowing Flash memory rewriting.

The on-chip debug emulator (uEASE) is connected to this LSI to perform the on-chip debug function.

#### 29.2 Method of Connecting to On-Chip Debug Emulator

Figure 29-1 shows connection to the on-chip debug emulator (uEASE). For on-chip debug emulator, see "uEASE User's Manual".



Figure 29-1 Connection to On-chip Debug Emulator (uEASE)

#### Note:

- Please do not apply LSIs used for debugging to mass production.
- When using the on-chip debug function or the flash rewrite function after mounting of the board, design the board so that the 5 pins ( $V_{PP}$ ,  $V_{DD}$ ,  $V_{SS}$ , RESET\_N, and TEST\_N) required for connection to the on-chip debug emulator can be connected.
- "3.0V to 3.6V" has to be supplied to VDD while debugging and writing flash.
- When the system reset circuit is included in the user application circuit, enable switching of the connection in the user application circuit, as shown above. When the system reset circuit is not included in the user application circuit, the RESET\_N pin can be connected directly to the RESET\_N pin of this LSI.

For details, see "uEASE User's Manual" and "uEASE Target Connection Manual".

#### 29.3 Flash Memory Rewrite Function

Flash memory erase/write can be performed with the memory mounted on board by using the commands from the on-chip debug emulator (uEASE). For more details on the on-chip debug emulator, see "uEASE User's Manual". Table 29-2 shows the Flash memory rewrite functions.

Table 29-2 Flash Memory Rewrite Functions

| Function     | Outline                          |
|--------------|----------------------------------|
| Chip erase   | Erase of 8 Kwords (overall area) |
| 1-word write | Write of 1 word (2 bytes)        |
| Random read  | Read of input address            |

Table 29-3 shows the conditions and specifications of Flash memory rewrite.

**Table 29-3** Specifications of Flash Memory Rewrite

| Parameter              |             | Specifications                             |
|------------------------|-------------|--------------------------------------------|
| Rewrite count          |             | 80                                         |
| Operating temperature  |             | 0°C to 40°C                                |
| Operating voltage      | $V_{PP}$    | 8 V (Typ.) (Supplied from uEASE)           |
|                        | $V_{DD}$    | 3.0V to 3.6 V                              |
|                        | $V_{DDL}$   | 2.7 V (Typ.) (Supplied from uEASE)         |
| Chip-erase time        |             | 77 ms (Typ.), 100 ms (Max.)                |
| Block-erase time       |             | 77 ms (Typ.), 100 ms (Max.)                |
| 1-word (16 bits) write |             | 41 μs (Typ.), 64 μs (Max.)                 |
| Overall-word (32K × 16 | bits) write | Approx. 0.34s (Typ.), Approx. 0.53s (Max.) |

#### Note:

When performing Flash memory rewrite (erase, write), a voltage within the range from 3.0V to 3.6 V needs to be applied to the power supply voltage  $V_{DD}$ .



# Appendix A Registers

| Address | Name                                                        | Symbol<br>(Byte) | Symbol<br>(Word)                        | R/W | Size | Initial<br>value |
|---------|-------------------------------------------------------------|------------------|-----------------------------------------|-----|------|------------------|
| 0F000H  | Data segment register                                       | DSR              | _                                       | R/W | 8    | 00H              |
| 0F001H  | Reset status register                                       | RSTAT            | _                                       | R/W | 8    | Undefined        |
| 0F002H  | Frequency control register 0                                | FCON0            |                                         | R/W | 8/16 | 33H              |
| 0F003H  | Frequency control register 1                                | FCON1            | FCON                                    | R/W | 8    | 03H              |
| 0F008H  | Stop code acceptor                                          | STPACP           | _                                       | W   | 8    | Undefined        |
| 0F009H  | Standby control register                                    | SBYCON           | _                                       | W   | 8    | 00H              |
| 0F00AH  | Low-speed time base counter divide register                 | LTBR             | _                                       | R/W | 8    | 00H              |
| 0F00BH  | High-speed time base counter divide register                | HTBDR            | _                                       | R/W | 8    | 00H              |
| 0F00CH  | Low-speed time base counter frequency adjustment register L | LTBADJL          | 1.7040.1                                | R/W | 8/16 | 00H              |
| 0F00DH  | Low-speed time base counter frequency adjustment register H | LTBADJH          | LTBADJ                                  | R/W | 8    | 00H              |
| 0F00EH  | Watchdog timer control register                             | WDTCON           | _                                       | R/W | 8    | 00H              |
| 0F00FH  | Watchdog timer mode register                                | WDTMOD           | _                                       | R/W | 8    | 02H              |
| 0F011H  | Inperrupt permit register 1                                 | IE1              | _                                       | R/W | 8    | 00H              |
| 0F012H  | Inperrupt permit register 2                                 | IE2              | _                                       | R/W | 8    | 00H              |
| 0F013H  | Inperrupt permit register 3                                 | IE3              | _                                       | R/W | 8    | 00H              |
| 0F014H  | Inperrupt permit register 4                                 | IE4              | _                                       | R/W | 8    | 00H              |
| 0F015H  | Inperrupt permit register 5                                 | IE5              | _                                       | R/W | 8    | 00H              |
| 0F016H  | Inperrupt permit register 6                                 | IE6              | _                                       | R/W | 8    | 00H              |
| 0F017H  | Inperrupt permit register 7                                 | IE7              | _                                       | R/W | 8    | 00H              |
| 0F018H  | Inperrupt request register 0                                | IRQ0             | _                                       | R/W | 8    | 00H              |
| 0F019H  | Inperrupt request register 1                                | IRQ1             | _                                       | R/W | 8    | 00H              |
| 0F01AH  | Inperrupt request register 2                                | IRQ2             | _                                       | R/W | 8    | 00H              |
| 0F01BH  | Inperrupt request register 3                                | IRQ3             | _                                       | R/W | 8    | 00H              |
| 0F01CH  | Inperrupt request register 4                                | IRQ4             | _                                       | R/W | 8    | 00H              |
| 0F01DH  | Inperrupt request register 5                                | IRQ5             | _                                       | R/W | 8    | 00H              |
| 0F01EH  | Inperrupt request register 6                                | IRQ6             | _                                       | R/W | 8    | 00H              |
| 0F01FH  | Inperrupt request register 7                                | IRQ7             | _                                       | R/W | 8    | 00H              |
| 0F020H  | External interrupt control register 0                       | EXICON0          | _                                       | R/W | 8    | 00H              |
| 0F021H  | External interrupt control register 1                       | EXICON1          | _                                       | R/W | 8    | 00H              |
| 0F022H  | External interrupt control register 2                       | EXICON2          | _                                       | R/W | 8    | 00H              |
| 0F028H  | Block control register 0                                    | BLKCON0          | _                                       | R/W | 8    | 00H              |
| 0F029H  | Block control register 1                                    | BLKCON1          | _                                       | R/W | 8    | 00H              |
| 0F02AH  | Block control register 2                                    | BLKCON2          | _                                       | R/W | 8    | 00H              |
| 0F02BH  | Block control register 3                                    | BLKCON3          | _                                       | R/W | 8    | 00H              |
| 0F02CH  | Block control register 4                                    | BLKCON4          | _                                       | R/W | 8    | 00H              |
| 0F030H  | Timer 0 data register                                       | TM0D             | TM0DC                                   | R/W | 8/16 | 0FFH             |
| 0F031H  | Timer 0 counter register                                    | TM0C             | 1.10000                                 | R/W | 8    | 00H              |
| 0F032H  | Timer 0 control register 0                                  | TM0CON0          | TM0CON                                  | R/W | 8/16 | 00H              |
| 0F033H  | Timer 0 control register 1                                  | TM0CON1          | 11000014                                | R/W | 8    | 00H              |
| 0F034H  | Timer 1 data register                                       | TM1D             | TM1DC                                   | R/W | 8/16 | 0FFH             |
| 0F035H  | Timer 1 counter register                                    | TM1C             | 111111111111111111111111111111111111111 | R/W | 8    | 00H              |
| 0F036H  | Timer 1 control register 0                                  | TM1CON0          | TM1CON                                  | R/W | 8/16 | 00H              |
| 0F037H  | Timer 1 control register 1                                  | TM1CON1          | 110110014                               | R/W | 8    | 00H              |
| 0F038H  | Timer 2 data register                                       | TM2D             | TM2DC                                   | R/W | 8/16 | 0FFH             |
| 0F039H  | Timer 2 counter register                                    | TM2C             | 250                                     | R/W | 8    | 00H              |

|                            |                                                             | Symbol                     | Symbol |            |             | Initial    |
|----------------------------|-------------------------------------------------------------|----------------------------|--------|------------|-------------|------------|
| Address                    | Name                                                        | (Byte)                     | (Word) | R/W        | Size        | value      |
| 0F03AH                     | Timer control register 0                                    | TM2CON0                    |        | R/W        | 8/16        | 00H        |
| 0F03BH                     | Timer 2 control register 1                                  | TM2CON1                    | TM2CON | R/W        | 8           | 00H        |
| 0F03CH                     | Timer 3 data register                                       | TM3D                       |        | R/W        | 8/16        | 0FFH       |
| 0F03DH                     | Timer 3 counter register                                    | TM3C                       | TM3DC  | R/W        | 8           | 00H        |
| 0F03EH                     | Timer 3 control register 0                                  | TM3CON0                    |        | R/W        | 8/16        | 00H        |
| 0F03FH                     | Timer 3 control register 1                                  | TM3CON1                    | TM3CON | R/W        | 8           | 00H        |
| 0F080H                     | 1kHz timer count register L                                 | T1KCRL                     |        | R/W        | 8/16        | 00H        |
| 0F081H                     | 1kHz timer count register H                                 | T1KCRH                     | T1KCR  | R/W        | 8           | 00H        |
| 0F082H                     | 1kHz timer control register                                 | T1KCON                     | _      | R/W        | 8           | 00H        |
| 0F090H                     | Capture control register                                    | CAPCON                     |        | R/W        | 8           | 00H        |
| 0F091H                     | Capture status register                                     | CAPSTAT                    |        | R/W        | 8           | 00H        |
| 0F092H                     | Capture data register 0                                     | CAPR0                      | _      | R          | 8           | 00H        |
| 0F093H                     | Capture data register 1                                     | CAPR1                      |        | R          | 8           | 00H        |
| 0F0A0H                     | PWM0 period register L                                      | PW0PL                      |        | R/W        | 8/16        | 0FFH       |
| 0F0A1H                     | PWM00 period register H                                     | PW0PH                      | PW0P   | R/W        | 8           | 0FFH       |
| 0F0A2H                     | PWM0 duty register L                                        | PW0DL                      |        | R/W        | 8/16        | 00H        |
| 0F0A3H                     | PWM0 duty register H                                        | PW0DH                      | PW0D   | R/W        | 8           | 00H        |
| 0F0A4H                     | PWM0 dounter register L                                     | PW0CL                      |        | R/W        | 8/16        | 00H        |
| 0F0A5H                     | PWM0 dounter register H                                     | PW0CH                      | PW0C   | R/W        | 8           | 00H        |
| 0F0A6H                     | PWM0 control register 0                                     | PW0CON0                    |        | R/W        | 8/16        | 00H        |
| 0F0A7H                     | PWM0 control register 1                                     | PW0CON1                    | PW0CON | R/W        | 8           | 40H        |
| 0F0D0H                     | Battery Level Detector control register 0                   | BLDCON0                    |        | R/W        | 8/16        | 00H        |
| 0F0D1H                     | Battery Level Detector control register 1                   | BLDCON1                    | BLDCON | R/W        | 8           | 00H        |
| 0F0F0H                     | Bias circuit control register                               | BIASCON                    |        | R/W        | 8           | 08H        |
| 0F0F1H                     | Display contrast register                                   | DSPCNT                     |        | R/W        | 8           | 00H        |
| 0F0F2H                     | Display mode register 0                                     | DSPMOD0                    | DSPMOD | R/W        | 8           | 00H        |
| 0F0F4H                     | Display control register                                    | DSPCON                     | _      | R/W        | 8           | 00H        |
| 0F100H                     | Display register 00                                         | DSPR00                     | _      | R/W        | 8           | 00H        |
| 0F101H                     | Display register 01                                         | DSPR01                     | _      | R/W        | 8           | 00H        |
| 0F102H                     | Display register 02                                         | DSPR02                     | _      | R/W        | 8           | 00H        |
| 0F103H                     | Display register 03                                         | DSPR03                     | _      | R/W        | 8           | 00H        |
| 0F104H                     | Display register 04                                         | DSPR04                     | _      | R/W        | 8           | 00H        |
| 0F105H                     | Display register 05                                         | DSPR05                     | _      | R/W        | 8           | 00H        |
| 0F106H                     | Display register 06                                         | DSPR06                     | _      | R/W        | 8           | 00H        |
| 0F107H                     | Display register 07                                         | DSPR07                     | _      | R/W        | 8           | 00H        |
| 0F108H                     | Display register 08                                         | DSPR08                     | _      | R/W        | 8           | 00H        |
| 0F109H                     | Display register 09                                         | DSPR09                     | _      | R/W        | 8           | 00H        |
| 0F10AH                     | Display register 0A                                         | DSPR0A                     | _      | R/W        | 8           | 00H        |
| 0F10BH                     | Display register 0B                                         | DSPR0B                     |        | R/W        | 8           | 00H        |
| 0F10CH                     | Display register 0C                                         | DSPR0C                     | _      | R/W        | 8           | 00H        |
| 0F10DH                     | Display register 0D                                         | DSPR0D                     | _      | R/W        | 8           | 00H        |
| 0F10EH                     | Display register 0E                                         | DSPR0E                     | _      | R/W        | 8           | 00H        |
| 0F10FH                     | Display register 0F                                         | DSPR0F                     | _      | R/W        | 8           | 00H        |
| 0F110H                     | Display register 10                                         | DSPR10                     |        | R/W        | 8           | 00H        |
| 0F111H                     | Display register 11                                         | DSPR11                     | _      | R/W        | 8           | 00H        |
| 0F112H                     | Display register 12                                         | DSPR12                     | _      | R/W        | 8           | 00H        |
|                            |                                                             |                            |        |            |             |            |
| 0F113H                     | Display register 13                                         | DSPR13                     | _      | R/W        | 8           | 00H        |
| 0F113H<br>0F114H<br>0F115H | Display register 13 Display register 14 Display register 15 | DSPR13<br>DSPR14<br>DSPR15 | _<br>_ | R/W<br>R/W | 8<br>8<br>8 | 00H<br>00H |

| Address | Name                      | Symbol<br>(Byte) | Symbol<br>(Word) | R/W | Size | Initial<br>value |
|---------|---------------------------|------------------|------------------|-----|------|------------------|
| 0F116H  | Display register 16       | DSPR16           |                  | R/W | 8    | 00H              |
| 0F117H  | Display register 17       | DSPR17           | _                | R/W | 8    | 00H              |
| 0F118H  | Display register 18       | DSPR18           | _                | R/W | 8    | 00H              |
| 0F119H  | Display register 19       | DSPR19           | _                | R/W | 8    | 00H              |
| 0F11AH  | Display register 1A       | DSPR1A           | _                | R/W | 8    | 00H              |
| 0F11BH  | Display register 1B       | DSPR1B           | _                | R/W | 8    | 00H              |
| 0F11CH  | Display register 1C       | DSPR1C           | _                | R/W | 8    | 00H              |
| 0F11DH  | Display register 1D       | DSPR1D           | _                | R/W | 8    | 00H              |
| 0F11EH  | Display register 1E       | DSPR1E           | _                | R/W | 8    | 00H              |
| 0F11FH  | Display register 1F       | DSPR1F           | _                | R/W | 8    | 00H              |
| 0F120H  | Display register 20       | DSPR20           | _                | R/W | 8    | 00H              |
| 0F121H  | Display register 21       | DSPR21           | _                | R/W | 8    | 00H              |
| 0F122H  | Display register 22       | DSPR22           | _                | R/W | 8    | 00H              |
| 0F123H  | Display register 23       | DSPR23           | _                | R/W | 8    | 00H              |
| 0F124H  | Display register 24       | DSPR24           | _                | R/W | 8    | 00H              |
| 0F125H  | Display register 25       | DSPR25           | _                | R/W | 8    | 00H              |
| 0F126H  | Display register 26       | DSPR26           | _                | R/W | 8    | 00H              |
| 0F127H  | Display register 27       | DSPR27           | _                | R/W | 8    | 00H              |
| 0F128H  | Display register 28       | DSPR28           | _                | R/W | 8    | 00H              |
| 0F129H  | Display register 29       | DSPR29           | _                | R/W | 8    | 00H              |
| 0F12AH  | Display register 2A       | DSPR2A           | _                | R/W | 8    | 00H              |
| 0F12BH  | Display register 2B       | DSPR2B           | _                | R/W | 8    | 00H              |
| 0F200H  | NMI data register         | NMID             | _                | R   | 8    | Undefined        |
| 0F201H  | NMI control register      | NMICON           | _                | R/W | 8    | 00H              |
| 0F204H  | Port 0 data register      | P0D              | _                | R   | 8    | Undefined        |
| 0F206H  | Port 0 control register 0 | P0CON0           | P0CON            | R/W | 8/16 | 00H              |
| 0F207H  | Port 0 control register 1 | P0CON1           | FUCCIN           | R/W | 8    | 00H              |
| 0F208H  | Port 1 data register      | P1D              | _                | R   | 8    | Undefined        |
| 0F20AH  | Port 1 control register 0 | P1CON0           | P1CON            | R/W | 8/16 | 00H              |
| 0F20BH  | Port 1 control register 1 | P1CON1           | FICON            | R/W | 8    | 00H              |
| 0F210H  | Port 2 data register      | P2D              | _                | R/W | 8    | 00H              |
| 0F212H  | Port 2 control register 0 | P2CON0           | P2CON            | R/W | 8/16 | 00H              |
| 0F213H  | Port 2 control register 1 | P2CON1           | 1 20011          | R/W | 8    | 00H              |
| 0F214H  | Port 2 mode register      | P2MOD0           | _                | R/W | 8    | 00H              |
| 0F218H  | Port 3 data register      | P3D              | _                | R/W | 8    | 00H              |
| 0F219H  | Port 3 direction register | P3DIR            | _                | R/W | 8    | 00H              |
| 0F21AH  | Port 3 control register 0 | P3CON0           | P3CON            | R/W | 8/16 | 00H              |
| 0F21BH  | Port 3 control register 1 | P3CON1           | 1 00011          | R/W | 8    | 00H              |
| 0F21CH  | Port 3 mode register 0    | P3MOD0           | P3MOD            | R/W | 8/16 | 00H              |
| 0F21DH  | Port 3 mode register 1    | P3MOD1           | 1 011100         | R/W | 8    | 00H              |
| 0F220H  | Port 4 data register      | P4D              |                  | R/W | 8    | 00H              |
| 0F221H  | Port 4 direction register | P4DIR            |                  | R/W | 8    | 00H              |
| 0F222H  | Port 4 control register 0 | P4CON0           | P4CON            | R/W | 8/16 | 00H              |
| 0F223H  | Port 4 control register 1 | P4CON1           | . 10011          | R/W | 8    | 00H              |
| 0F224H  | Port 4 mode register 0    | P4MOD0           | P4MOD            | R/W | 8/16 | 00H              |
| 0F225H  | Port 4 mode register 1    | P4MOD1           |                  | R/W | 8    | 00H              |
| 0F250H  | Port A data register      | PAD              |                  | R/W | 8    | 00H              |
| 0F251H  | Port A direction register | PADIR            |                  | R/W | 8    | 00H              |
| 0F252H  | Port A control register 0 | PACON0           | PACON            | R/W | 8/16 | 00H              |

| Address | Name                                    | Symbol<br>(Byte) | Symbol<br>(Word) | R/W | Size | Initial<br>value |
|---------|-----------------------------------------|------------------|------------------|-----|------|------------------|
| 0F253H  | Port A control register 1               | PACON1           |                  | R/W | 8    | 00H              |
| 0F280H  | Serial port 0 transmit/receive buffer L | SIO0BUFL         | SIO0BUF          | R/W | 8/16 | 00H              |
| 0F281H  | Serial port 0 transmit/receive buffer H | SIO0BUFH         | 3100001          | R/W | 8    | 00H              |
| 0F282H  | Serial port 0 control register          | SIO0CON          | _                | R/W | 8    | 00H              |
| 0F284H  | Serial port 0 mode register 0           | SIO0MOD0         | SIO0MOD          | R/W | 8/16 | 00H              |
| 0F285H  | Serial port 0 mode register 1           | SIO0MOD1         | SICONICD         | R/W | 8    | 00H              |
| 0F290H  | UART0 transmit/receive buffer           | UA0BUF           | _                | R/W | 8    | 00H              |
| 0F291H  | UART0 control register                  | UA0CON           | _                | R/W | 8    | 00H              |
| 0F292H  | UART0 mode register 0                   | UA0MOD0          | UA0MOD           | R/W | 8/16 | 00H              |
| 0F293H  | UART0 mode register 1                   | UA0MOD1          | UAUMUD           | R/W | 8    | 00H              |
| 0F294H  | UART0 baud rate register L              | UA0BRTL          | UA0BRT           | R/W | 8/16 | 00H              |
| 0F295H  | UART0 baud rate register H              | UA0BRTH          | UAUBRT           | R/W | 8    | 00H              |
| 0F296H  | UART0 status register                   | UA0STAT          | _                | R/W | 8    | 00H              |
| 0F2A0H  | I2C bus 0 receive data register         | I2C0RD           | _                | R   | 8    | 00H              |
| 0F2A1H  | I2C bus 0 slave address register        | I2C0SA           |                  | R/W | 8    | 00H              |
| 0F2A2H  | I2C bus 0 transmit data register        | I2C0TD           |                  | R/W | 8    | 00H              |
| 0F2A3H  | I2C bus 0 control register              | I2C0CON          | _                | R/W | 8    | 00H              |
| 0F2A4H  | I2C bus 0 mode register                 | I2C0MOD          | _                | R/W | 8    | 00H              |
| 0F2A5H  | I2C bus 0 status register               | I2C0STAT         | _                | R   | 8    | 00H              |
| 0F2C0H  | Buzzer 0 control register               | MD0CON           | _                | R/W | 8    | 00H              |
| 0F2C1H  | Buzzer 0 tempo code register            | MD0TMP           |                  | R/W | 8    | 00H              |
| 0F2C2H  | Buzzer 0 tone scale code register       | MD0TON           | MD0TL            | R/W | 8/16 | 00H              |
| 0F2C3H  | Buzzer 0 tone length code register      | MD0LEN           | MDOTE            | R/W | 8    | 00H              |
| 0F2D0H  | SA-ADC result register 0L               | SADR0L           | SADR0            | R   | 8/16 | 00H              |
| 0F2D1H  | SA-ADC result register 0H               | SADR0H           | SADKU            | R   | 8    | 00H              |
| 0F2D2H  | SA-ADC result register 1L               | SADR1L           | SADR1            | R   | 8/16 | 00H              |
| 0F2D3H  | SA-ADC result register 1H               | SADR1H           | SADKI            | R   | 8    | 00H              |
| 0F2F0H  | SA-ADC control register 0               | SADCON0          | SADCON           | R/W | 8/16 | 00H              |
| 0F2F1H  | SA-ADC control register 1               | SADCON1          | SADCON           | R/W | 8    | 00H              |
| 0F2F2H  | SA-ADC mode register 0                  | SADMOD0          |                  | R/W | 8    | 00H              |
| 0F300H  | RC-ADC counter A register 0             | RADCA0           | _                | R/W | 8    | 00H              |
| 0F301H  | RC-ADC counterA register 1              | RADCA1           | _                | R/W | 8    | 00H              |
| 0F302H  | RC-ADC counterA register 2              | RADCA2           |                  | R/W | 8    | 00H              |
| 0F304H  | RC-ADC counterB register 0              | RADCB0           | _                | R/W | 8    | 00H              |
| 0F305H  | RC-ADC counterB register 1              | RADCB1           | _                | R/W | 8    | 00H              |
| 0F306H  | RC-ADC counterB register 2              | RADCB2           | _                | R/W | 8    | 00H              |
| 0F308H  | RC-ADC mode register                    | RADMOD           | _                | R/W | 8    | 00H              |
| 0F309H  | RC-ADC control register                 | RADCON           | _                | R/W | 8    | 00H              |

# Appendix B Package Dimensions

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact our responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# Appendix C Electrical Characteristics

## ABSOLUTE MAXIMUM RATINGS

 $(V_{SS} = AV_{SS} = 0V)$ 

| Parameter              | Symbol            | Condition          | Rating                       | Unit |
|------------------------|-------------------|--------------------|------------------------------|------|
| Power supply voltage 1 | $V_{DD}$          | Ta = 25°C          | -0.3 to +4.6                 | V    |
| Power supply voltage 2 | AV <sub>DD</sub>  | Ta = 25°C          | -0.3 to +4.6                 | V    |
| Power supply voltage 3 | $V_{PP}$          | Ta = 25°C          | -0.3 to +9.5                 | V    |
| Power supply voltage 4 | $V_{DDL}$         | Ta = 25°C          | -0.3 to +3.6                 | V    |
| Power supply voltage 5 | $V_{DDX}$         | Ta = 25°C          | -0.3 to +3.6                 | V    |
| Power supply voltage 6 | V <sub>L1</sub>   | Ta = 25°C          | -0.3 to +1.75                | V    |
| Power supply voltage 7 | V <sub>L2</sub>   | Ta = 25°C          | -0.3 to +3.5                 | V    |
| Power supply voltage 8 | V <sub>L3</sub>   | Ta = 25°C          | -0.3 to +5.25                | V    |
| Input voltage          | V <sub>IN</sub>   | Ta = 25°C          | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Output voltage         | V <sub>OUT</sub>  | Ta = 25°C          | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Output current 1       | I <sub>OUT1</sub> | Port3-A, Ta = 25°C | -12 to +11                   | mA   |
| Output current 2       | I <sub>OUT2</sub> | Port2, Ta = 25°C   | -12 to +20                   | mA   |
| Power dissipation      | PD                | Ta = 25°C          | 1.25                         | W    |
| Storage temperature    | T <sub>STG</sub>  | _                  | -55 to +150                  | °C   |

#### RECOMMENDED OPERATING CONDITIONS

 $(V_{SS} = AV_{SS} = 0V)$ 

| Parameter                                                     | Symbol               | Condition                          |                                         | Range                        | Unit |  |
|---------------------------------------------------------------|----------------------|------------------------------------|-----------------------------------------|------------------------------|------|--|
| Operating temperature                                         | т                    | ML610Q411, ML610Q412,<br>ML610Q415 |                                         | -20 to +70                   | °C   |  |
| Operating temperature                                         | $T_OP$               |                                    | , ML610Q411PA,<br>I0Q412P               | -40 to +85                   | , °C |  |
| Operating voltage                                             | $V_{DD}$             |                                    | _                                       | 1.1 to 3.6                   | V    |  |
| Operating voltage                                             | $AV_{DD}$            |                                    | _                                       | 2.2 to 3.6                   | V    |  |
|                                                               |                      | ML610Q411,<br>ML610Q412            | V <sub>DD</sub> = 1.1 to 3.6V           | 30k to 36k<br>46.9k to 78.1k |      |  |
| Operating frequency (CPU)                                     | $f_{OP}$             | WL610Q412                          | $V_{DD} = 1.3 \text{ to } 3.6 \text{V}$ | 30k to 625k                  | Hz   |  |
|                                                               |                      | ML610Q415                          | $V_{DD} = 1.1 \text{ to } 3.6 \text{V}$ | 46.9k to 78.1k               |      |  |
|                                                               |                      | ME010Q415                          | $V_{DD} = 1.3 \text{ to } 3.6 \text{V}$ | 23k to 625k                  |      |  |
| Low-speed crystal oscillation frequency                       | $f_{XTL}$            | ML610Q41                           | 1/ML610Q412                             | 32.768k                      | Hz   |  |
| Low-speed crystal oscillation                                 | $C_DL$               |                                    | _                                       | 0 to 12                      | pF   |  |
| external capacitor                                            | $C_GL$               | _                                  |                                         | 0 to 12                      | PΓ   |  |
| Capacitor externally connected to                             | $C_{L0}$             |                                    | _                                       | 1.0±30%                      | μF   |  |
| V <sub>DDL</sub> pin                                          | C <sub>L1</sub>      | _                                  |                                         | 0.1±30%                      | μι   |  |
| Capacitor externally connected to V <sub>DDX</sub> pin        | C <sub>X</sub>       | ML610Q411/ML610Q412                |                                         | 0.1±30%                      | μF   |  |
| Capacitors externally connected to V <sub>L1, 2, 3</sub> pins | C <sub>1, 2, 3</sub> | _                                  |                                         | 1.0±30%                      | μF   |  |
| Capacitors externally connected across C1 and C2 pins         | C <sub>12</sub>      |                                    | _                                       | 1.0±30%                      | μF   |  |

### OPERATING CONDITIONS OF FLASH ROM

 $(V_{SS} = AV_{SS} = 0V)$ 

| Parameter             | Symbol          | Condition                    | Range       | Unit   |
|-----------------------|-----------------|------------------------------|-------------|--------|
| Operating temperature | T <sub>OP</sub> | At write/erase               | 0 to +40    | °C     |
|                       | $V_{DD}$        | At write/erase*1             | 2.75 to 3.6 |        |
| Operating voltage     | $V_{DDL}$       | At write/erase <sup>*1</sup> | 2.5 to 2.75 | V      |
|                       | $V_{PP}$        | At write/erase <sup>*1</sup> | 7.7 to 8.3  |        |
| Write cycles          | C <sub>EP</sub> | _                            | 80          | cycles |
| Data retention        | Y <sub>DR</sub> |                              | 10          | years  |

<sup>&</sup>lt;sup>\*1</sup>: Those voltages must be supplied to V<sub>DDL</sub> pin and V<sub>PP</sub> pin when programming and eraseing Flash ROM. V<sub>PP</sub> pin has an internal pulldown resister.

### **DC CHARACTERISTICS (1/5)**

 $(V_{DD} = 1.1 \text{ to } 3.6\text{V}, \text{AV}_{DD} = 2.2 \text{ to } 3.6\text{V}, \text{V}_{SS} = \text{AV}_{SS} = 0\text{V}, \text{Ta} = -20 \text{ to } +70^{\circ}\text{C}, \text{Ta} = -40 \text{ to } +85^{\circ}\text{C} \text{ for P version, unless otherwise specified)}$ 

| Dogganatas                                           | Currente ed       | rmbol Condition       |           |              | Rating |              | 111014 | Measuring |
|------------------------------------------------------|-------------------|-----------------------|-----------|--------------|--------|--------------|--------|-----------|
| Parameter                                            | Symbol            | Co                    | Condition |              | Тур.   | Max.         | Unit   | circuit   |
| 500kHz RC oscillation frequency                      | f <sub>RC</sub>   | V <sub>DD</sub> = 1.3 | Ta = 25°C | Typ.<br>-10% | 500    | Typ.<br>+10% | kHz    |           |
|                                                      | IRC               | to 3.6V               | *3        | Typ.<br>-25% | 500    | Typ.<br>+25% | kHz    |           |
| Low-speed crystal oscillation start time*2           | T <sub>XTL</sub>  | _                     |           | _            | 0.3    | 2            | S      |           |
| 500kHz RC oscillation start time                     | T <sub>RC</sub>   |                       | _         |              | 50     | 500          | μS     | 1         |
| Low-speed oscillation stop detect time <sup>*1</sup> | T <sub>STOP</sub> |                       | _         | 0.2          | 3      | 20           | ms     |           |
| Reset pulse width                                    | P <sub>RST</sub>  |                       | _         | 200          |        | _            |        |           |
| Reset noise elimination pulse width                  | P <sub>NRST</sub> |                       | _         | _            | _      | 0.3          | μS     |           |
| Power-on reset activation power rise time            | T <sub>POR</sub>  |                       | _         |              | _      | 10           | ms     |           |

<sup>\*1:</sup> When low-speed crystal oscillation stops for a duration more than the low-speed oscillation stop detect time, the system is reset to shift to system reset mode.

#### RESET



 $<sup>^{*2}</sup>$ : Use 32.768KHz Crystal Oscillator C-001R (Epson Toyocom) with capacitance C<sub>GL</sub>/C<sub>DL</sub> = 0pF.

 $<sup>*^3</sup>$ : Recommended operating temperature (Ta = -40 to +85°C for P version, Ta = -20 to +70°C for non-P version)

# DC CHARACTERISTICS (2/5)

 $(V_{DD} = 1.1 \text{ to } 3.6V, \text{ AV}_{DD} = 2.2 \text{ to } 3.6V, V_{SS} = \text{AV}_{SS} = 0V, \text{ Ta} = -20 \text{ to } +70^{\circ}\text{C}, \text{ Ta} = -40 \text{ to } +85^{\circ}\text{C} \text{ for P version, unless}$ otherwise specified) (2/5)

|                                                     |                   |                   | Per                                   |              | Rating             | 0           |                  | specified) (2/5)<br>Measuring |
|-----------------------------------------------------|-------------------|-------------------|---------------------------------------|--------------|--------------------|-------------|------------------|-------------------------------|
| Parameter                                           | Symbol            | Cor               | ndition                               | Min.         | Тур.               | Max.        | Unit             | circuit                       |
|                                                     |                   |                   | CN4-0 = 00H                           | 0.89         | 0.94               | 0.99        |                  |                               |
|                                                     |                   |                   | CN4-0 = 01H                           | 0.91         | 0.96               | 1.01        |                  |                               |
|                                                     |                   |                   | CN4-0 = 02H                           | 0.93         | 0.98               | 1.03        |                  |                               |
|                                                     |                   |                   | CN4-0 = 03H                           | 0.95         | 1.00               | 1.05        |                  |                               |
|                                                     |                   |                   | CN4-0 = 04H                           | 0.97         | 1.02               | 1.07        |                  |                               |
|                                                     |                   |                   | CN4-0 = 05H                           | 0.99         | 1.04               | 1.09        |                  |                               |
|                                                     |                   |                   | CN4-0 = 06H                           | 1.01         | 1.06               | 1.11        |                  |                               |
|                                                     |                   |                   | CN4-0 = 07H                           | 1.03         | 1.08               | 1.13        |                  |                               |
|                                                     |                   |                   | CN4-0 = 08H                           | 1.05         | 1.10               | 1.15        |                  |                               |
|                                                     |                   |                   | CN4-0 = 09H                           | 1.07         | 1.12               | 1.17        |                  |                               |
|                                                     |                   |                   | CN4-0 = 0AH                           | 1.09         | 1.14               | 1.19        |                  |                               |
|                                                     |                   |                   | CN4-0 = 0BH                           | 1.11         | 1.16               | 1.21        |                  |                               |
|                                                     |                   |                   | CN4-0 = 0CH                           | 1.13         | 1.18               | 1.23        |                  |                               |
|                                                     |                   |                   | CN4-0 = 0DH                           | 1.15         | 1.20               | 1.25        |                  |                               |
|                                                     |                   |                   | CN4-0 = 0EH                           | 1.17         | 1.22               | 1.27        |                  |                               |
| V <sub>L1</sub> voltage                             | V <sub>L1</sub>   | $V_{DD} = 3.0V$ , | CN4-0 = 0FH                           | 1.19         | 1.24               | 1.29        | \ , <sub>/</sub> |                               |
|                                                     |                   | Tj = 25°C         | CN4-0 = 10H                           | 1.21         | 1.26               | 1.31        | V                |                               |
|                                                     |                   |                   | CN4-0 = 11H                           | 1.23         | 1.28               | 1.33        |                  |                               |
|                                                     |                   |                   | CN4-0 = 12H                           | 1.25         | 1.30               | 1.35        |                  |                               |
|                                                     |                   |                   | CN4-0 = 13H                           | 1.27         | 1.32               | 1.37        |                  |                               |
|                                                     |                   |                   | CN4-0 = 14H                           | 1.29         | 1.34               | 1.39        |                  | 1                             |
|                                                     |                   |                   | CN4-0 = 15H                           | 1.31         | 1.36               | 1.41        |                  | •                             |
|                                                     |                   |                   | CN4-0 = 16H                           | 1.33         | 1.38               | 1.43        |                  |                               |
|                                                     |                   |                   | CN4-0 = 17H                           | 1.35         | 1.40               | 1.45        |                  |                               |
|                                                     |                   |                   | CN4-0 = 18H                           | 1.37         | 1.42               | 1.47        |                  |                               |
|                                                     |                   |                   | CN4-0 = 19H                           | 1.39         | 1.44               | 1.49        |                  |                               |
|                                                     |                   |                   | CN4-0 = 1AH                           | 1.41         | 1.46               | 1.51        |                  |                               |
|                                                     |                   |                   | CN4-0 = 1BH                           | 1.43         | 1.48               | 1.53        |                  |                               |
|                                                     |                   |                   | CN4-0 = 1CH                           | 1.45         | 1.50               | 1.55        |                  |                               |
|                                                     |                   |                   | CN4-0 = 1DH                           | 1.47         | 1.52               | 1.57        |                  |                               |
|                                                     |                   |                   | CN4-0 = 1EH                           | 1.49         | 1.54               | 1.59        |                  |                               |
|                                                     |                   |                   | CN4-0 = 1FH                           | 1.51         | 1.56               | 1.61        |                  |                               |
| V <sub>L1</sub> temperature deviation* <sup>1</sup> | $\Delta V_{L1}$   | $V_{DD}$          | = 3.0V                                | _            | -1.5               |             | mV/°C            |                               |
| V <sub>L1</sub> voltage<br>dependency* <sup>1</sup> | $\Delta V_{L1}$   | $V_{DD} = 1$      | .3 to 3.6V                            | _            | 5                  | 20          | mV/V             |                               |
| V <sub>L2</sub> voltage                             | V <sub>L2</sub>   |                   | V, Tj = 25°C                          | Typ.<br>-10% | V <sub>L1</sub> ×2 | Typ.<br>+4% | V                |                               |
| V <sub>L3</sub> voltage                             | V <sub>L3</sub>   | 1MΩ loa           | d (V <sub>L3</sub> –V <sub>SS</sub> ) | Typ.<br>-10% | V <sub>L1</sub> ×3 | Typ.<br>+4% | V                |                               |
| LCD bias voltage generation time                    | T <sub>BIAS</sub> |                   |                                       |              | _                  | 600         | ms               |                               |

 $<sup>^{*1}</sup>$ :V<sub>L1</sub> can not exceed V<sub>DD</sub> level. The maximum V<sub>L1</sub> becomes V<sub>DD</sub> level when the V<sub>L1</sub> calculated by the temperature deviation and voltage dependency is going to exceed the V<sub>DD</sub> level.

DC CHARACTERISTICS (3/5)  $(V_{DD} = 1.1 \text{ to } 3.6\text{V}, \text{AV}_{DD} = 2.2 \text{ to } 3.6\text{V}, \text{V}_{SS} = \text{AV}_{SS} = 0\text{V}, \text{Ta} = -20 \text{ to } +70^{\circ}\text{C}, \text{Ta} = -40 \text{ to } +85^{\circ}\text{C} \text{ for P version, unless otherwise specified)} (3/5)$ 

|                          |                  |                                                                |                          |                      | otherw | vise spe | ecified) (3/5) |       |           |
|--------------------------|------------------|----------------------------------------------------------------|--------------------------|----------------------|--------|----------|----------------|-------|-----------|
| Parameter                | Symbol           | Con                                                            | Condition                |                      |        | Rating   |                | Unit  | Measuring |
| - arameter               | Cymbol           | 0011                                                           |                          |                      |        | Тур.     | Max.           | OTIL  | circuit   |
|                          |                  |                                                                | LD3-                     | -0 = 0H              |        | 1.35     |                |       | 1         |
|                          |                  |                                                                | LD3-                     | -0 = 1H              |        | 1.4      |                |       |           |
|                          |                  |                                                                | LD3-                     | -0 = 2H              |        | 1.45     |                |       |           |
|                          |                  |                                                                | LD3-0 = 3H<br>LD3-0 = 4H |                      |        | 1.5      |                |       |           |
|                          |                  |                                                                |                          |                      |        | 1.6      | 1              |       |           |
|                          |                  |                                                                | LD3-                     | -0 = 5H              |        | 1.7      | 1              |       |           |
|                          |                  |                                                                |                          | -0 = 6H              |        | 1.8      |                |       |           |
| BLD threshold            |                  |                                                                |                          | -0 = 7H              | Тур.   | 1.9      | Тур.           |       |           |
| voltage                  | $V_{BLD}$        | $V_{DD} = 1.35 \text{ to } 3.6 \text{V}$                       |                          | -0 = 8H              | -2%    | 2.0      | +2%            | V     |           |
| J                        |                  |                                                                |                          | -0 = 9H              | 1      | 2.1      | 1              |       |           |
|                          |                  |                                                                |                          | 0 = 0AH              | 1      | 2.2      | 1              |       |           |
|                          |                  |                                                                |                          | 0 = 07(11<br>0 = 0BH |        | 2.3      | 1              |       |           |
|                          |                  |                                                                |                          | 0 = 0CH              | -      | 2.4      |                |       |           |
|                          |                  |                                                                |                          | 0 = 0CH $0 = 0DH$    |        | 2.5      |                |       |           |
|                          |                  |                                                                |                          |                      |        |          | ł              |       |           |
|                          |                  |                                                                |                          | 0 = 0EH              | 4      | 2.7      |                |       |           |
| DI D through ald         |                  |                                                                | LD3-                     | 0 = 0FH              |        | 2.9      |                |       |           |
| BLD threshold            |                  |                                                                |                          |                      |        |          |                | 0/ /0 |           |
| voltage                  | $\Delta V_{BLD}$ | $V_{DD} = 1.3$                                                 | 35 to 3.6V               |                      |        | 0        | _              | %/°   |           |
| temperature<br>deviation |                  |                                                                |                          |                      |        |          |                | С     |           |
| deviation                |                  | CPU: In STOP state.                                            |                          | Ta= 25°C             |        | 0.15     | 0.5            |       |           |
| Supply current 1         | IDD1             |                                                                |                          | *7                   |        | 0.15     |                | μΑ    |           |
|                          |                  | RC500kHz oscillation:                                          |                          | **                   | _      | _        | 2.5            | ļ     |           |
|                          |                  | CPU: In HALT state (LTBC and                                   |                          |                      |        |          |                |       |           |
|                          |                  | WDT are Operating. Low speed oscillation stop detector is      |                          | Ta= 25°C             | _      | 0.5      | 1.9            | _     |           |
| Supply current           |                  |                                                                |                          |                      |        |          |                |       |           |
| 2-1* <sup>5</sup>        | IDD2-1           | Stopped).*3*4                                                  |                          |                      |        |          |                | μΑ    |           |
|                          |                  | High-speed 500kHz os Stopped.                                  | <b>*</b> 7               | _                    | _      | 3.5      |                |       |           |
|                          |                  | LCD and BIAS circuits                                          |                          |                      |        | 0.0      |                |       |           |
|                          |                  | CPU: In HALT state (L                                          |                          |                      |        |          |                |       |           |
|                          |                  | WDT are Operating. L                                           |                          | Ta= 25°C             |        | <i></i>  | 10             |       |           |
| Supply current           |                  | oscillation stop detector                                      | or is                    | 1a= 25 C             |        | 5.5      | 12             |       |           |
| 2-2* <sup>6</sup>        | IDD2-2           | Stopped).*3*4                                                  |                          |                      |        |          |                | μΑ    |           |
|                          |                  | High-speed oscillation                                         | •                        | <sub>*</sub> 7       |        |          | 40             |       |           |
|                          |                  | Oscillating.  LCD and BIAS circuits                            | · Stannad                |                      |        | _        | 16             |       |           |
|                          |                  | CPU: In HALT state (L                                          |                          |                      |        |          |                |       |           |
|                          |                  | WDT are Operating.                                             |                          |                      |        |          |                |       |           |
|                          |                  | speed oscillation                                              | 2011                     | Ta= 25°C             |        | 1.28     | 1.9            |       |           |
| Supply current           | IDD3-1           | stop detector is Stopped).*3<br>High-speed 500kHz oscillation: |                          |                      |        |          |                |       |           |
| 3-1* <sup>5</sup>        | 1003-1           |                                                                |                          |                      |        |          |                | μΑ    |           |
|                          | Stopped.         |                                                                |                          | *7                   |        |          | 11             |       |           |
|                          |                  | LCD and BIAS circuits                                          | :                        |                      |        |          | ''             |       |           |
|                          |                  | Operating. *2                                                  |                          |                      |        |          |                |       |           |
| Supply current           |                  | CPU: In HALT state (L                                          |                          |                      |        |          |                |       |           |
| 3-2* <sup>6</sup>        | IDD3-2           | WDT are Operating. L                                           |                          | Ta= 25°C             |        | 7.5      | 18             | μΑ    |           |
|                          |                  | oscillation stop detector                                      | or is                    |                      |        |          |                |       |           |
|                          |                  |                                                                |                          |                      | -      | •        | •              |       |           |

|                         |      | Stopped).*3 High-speed 500kHz oscillation: Oscillating. LCD and BIAS circuits: Operating. *2 | *7             | _ | _   | 23.5 |    |
|-------------------------|------|----------------------------------------------------------------------------------------------|----------------|---|-----|------|----|
|                         |      | CPU: In 32.768kHz operating                                                                  | Ta= 25°C       |   | 5.5 | 7    |    |
| Supply current $4^{*5}$ | IDD4 | state.*1*3 High-speed 500kHz oscillation: Stopped. LCD and BIAS circuits: Operating. *2      | * <sup>7</sup> | _ | _   | 12   | μА |
| Supply current 5        | IDD5 | CPU: In RC 500kHz operating state.  LCD and BIAS circuits:                                   | Ta= 25°C       | _ | 8 0 | 9 0  | μΑ |
|                         |      | Operating. *2                                                                                | *7             | _ | _   | 100  |    |
| Supply current 6        | IDD6 | CPU: In RC 500kHz operating state.*2 LCD and BIAS circuits: Operating. *2                    | Ta= 25°C       | _ | 0.4 | 0.5  | mA |
|                         |      | A/D: In operating state.<br>$V_{DD} = AV_{DD} = 3.0V$                                        | *7             | _ | _   | 0.6  |    |

<sup>\*1:</sup> When the CPU operating rate is 100% (No HALT state).

### DC CHARACTERISTICS (4/5)

 $(V_{DD} = 1.1 \text{ to } 3.6\text{V}, \text{AV}_{DD} = 2.2 \text{ to } 3.6\text{V}, \text{V}_{SS} = \text{AV}_{SS} = 0\text{V}, \text{Ta} = -20 \text{ to } +70^{\circ}\text{C}, \text{Ta} = -40 \text{ to } +85^{\circ}\text{C} \text{ for P version, unless otherwise specified)}$ 

| _                                                                                                  |        | Condition                                                                    |                         | Rating |      |      | Measuring |
|----------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------|-------------------------|--------|------|------|-----------|
| Parameter                                                                                          | Symbol |                                                                              |                         | Тур.   | Max. | Unit | circuit   |
|                                                                                                    |        | IOH1 = $-0.5$ mA, $V_{DD} = 1.8$ to $3.6$ V                                  | V <sub>DD</sub><br>-0.5 | _      |      | V    | 2         |
| Output voltage 1<br>(P20–P22/2 <sup>nd</sup><br>function is<br>selected)<br>(P30–P36)<br>(P40–P47) | VOH1   | IOH1 = -0.1mA, V <sub>DD</sub> = 1.3 to 3.6V                                 | V <sub>DD</sub><br>-0.3 | _      |      |      |           |
|                                                                                                    |        | IOH1 = -0.03mA, V <sub>DD</sub> = 1.1 to 3.6V                                | V <sub>DD</sub><br>-0.3 | _      |      |      |           |
|                                                                                                    | VOL1   | $IOL1 = +0.5mA$ , $V_{DD} = 1.8 \text{ to } 3.6V$                            | _                       | _      | 0.5  |      |           |
| (PB0–PB7)*1                                                                                        |        | $IOL1 = +0.1 \text{mA}, V_{DD} = 1.3 \text{ to } 3.6 \text{V}$               | _                       | _      | 0.5  |      |           |
| (, 20 , 21)                                                                                        |        | IOL1 = $+0.03$ mA, $V_{DD} = 1.1$ to $3.6$ V                                 | _                       | _      | 0.3  |      |           |
|                                                                                                    |        | IOH2 = $-0.5$ mA, $V_{DD} = 1.8$ to $3.6$ V                                  | V <sub>DD</sub><br>-0.5 | _      | _    |      |           |
| Output voltage 2<br>(P20–P22/2 <sup>nd</sup>                                                       | VOH2   | IOH2 = -0.1mA, V <sub>DD</sub> = 1.3 to 3.6V                                 | V <sub>DD</sub><br>-0.3 | _      |      |      |           |
| function is Not selected)                                                                          |        | IOH2 = $-0.03$ mA, $V_{DD} = 1.1$ to $3.6$ V                                 | V <sub>DD</sub><br>-0.3 | _      |      |      |           |
| -                                                                                                  | VOL2   | IOL2 = +5mA, $V_{DD}$ = 1.8 to 3.6V                                          | _                       | _      | 0.5  |      |           |
| Output voltage 3 (P40–P41)                                                                         | VOL3   | IOL3 = +3mA, $V_{DD}$ = 2.0 to 3.6V (when I <sup>2</sup> C mode is selected) | _                       | _      | 0.4  |      |           |

<sup>\*2:</sup> All SEGs: off waveform, No LCD panel load, 1/3 bias, 1/3 duty, Frame frequency: Approx. 64 Hz, Bias voltage multiplying clock: 1/128 LSCLK (256Hz)

 $<sup>^{*3}</sup>$ : Use 32.768KHz Crystal Oscillator C-001R (Epson Toyocom) with capacitance  $C_{GL}/C_{DL}$  = 0pF.

<sup>\*4:</sup> Significant bits of BLKCON0~BLKCON4 registers are all "1".

<sup>\*5:</sup> ML610Q411 and ML610Q412

<sup>\*6:</sup> ML610Q415

<sup>\*7 :</sup> Recommended operating temperature (Ta = -40 to +85°C for P version, Ta = -20 to +70°C for non-P version)

|                                                                 | VOH4   | IOH4 = −0.2r                                    | mA, VL1=1.2V                                                       | V <sub>L3</sub><br>-0.2 | _                       | _                       |    |   |
|-----------------------------------------------------------------|--------|-------------------------------------------------|--------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|----|---|
|                                                                 | VOM4   | IOM4 = +0.2i                                    | IOM4 = +0.2mA, VL1=1.2V                                            |                         |                         | V <sub>L2</sub><br>+0.2 |    |   |
| Output voltage 4<br>(COM0–3)                                    | VOM4S  | IOM4S = -0.2                                    | IOM4S = -0.2mA, VL1=1.2V                                           |                         |                         |                         |    |   |
| (SEG0-35)*1<br>(SEG0-43)*2                                      | VOML4  | IOML4 = +0.2                                    |                                                                    |                         | V <sub>L1</sub><br>+0.2 |                         |    |   |
|                                                                 | VOML4S | IOML4S = -0.2                                   | IOML4S = -0.2mA, VL1=1.2V                                          |                         |                         |                         |    |   |
|                                                                 | VOL4   | IOL4 = +0.2r                                    | mA, VL1=1.2V                                                       | _                       | _                       | 0.2                     |    |   |
| Output leakage<br>(P20–P22)<br>(P30–P35)                        | ЮОН    | VOH = V <sub>DD</sub> (in hig                   | OH = V <sub>DD</sub> (in high-impedance state)                     |                         | —                       | 1                       | μΑ | 3 |
| (P40–P47)<br>(PA0–PA7)*1                                        | IOOL   | VOL = V <sub>SS</sub> (in high                  | -1                                                                 |                         |                         | pi t                    | Ū  |   |
| Input current 1                                                 | IIH1   | VIH1                                            | 0                                                                  | _                       | 1                       |                         |    |   |
| (RESET_N)                                                       | IIL1   | VIL1 = V <sub>SS</sub>                          | $V_{DD} = 1.3 \text{ to } 3.6 \text{V}$                            | -600                    | -300                    | -10                     |    |   |
|                                                                 | '      |                                                 | $V_{DD} = 1.1 \text{ to } 3.6 \text{V}$                            | -600                    | -300                    | -2                      |    |   |
| Input current 1                                                 | IIH1   | $VIH1 = V_{DD}$                                 | $V_{DD} = 1.3 \text{ to } 3.6 \text{V}$                            | 10                      | 300                     | 600                     |    |   |
| (TEST)                                                          |        |                                                 | $V_{DD} = 1.1 \text{ to } 3.6 \text{V}$                            | 2                       | 300                     | 600                     |    |   |
|                                                                 | IIL1   |                                                 | = V <sub>ss</sub>                                                  | -1                      |                         |                         |    |   |
| Input current 2<br>(NMI)                                        | IIH2   | VIH2 = V <sub>DD</sub><br>(when<br>pulled-down) | $V_{DD} = 1.3 \text{ to } 3.6V$<br>$V_{DD} = 1.1 \text{ to } 3.6V$ | 0.2                     | 30                      | 200                     | μА | 4 |
| (P00-P03)                                                       |        | VIL2 = V <sub>SS</sub>                          | $V_{DD} = 1.3 \text{ to } 3.6 \text{V}$                            | -200                    | -30                     | -0.2                    |    |   |
| (P00-P03)<br>(P10-P11)<br>(P30-P35)<br>(P40-P47)<br>(PA0-PA7)*1 | IIL2   | (when pulled-up)                                | V <sub>DD</sub> = 1.1 to 3.6V                                      | -200                    | -30                     | -0.01                   |    |   |
|                                                                 | IIH2Z  | $VIH2 = V_{DD}$ (in hig                         | h-impedance state)                                                 |                         | _                       | 1                       |    |   |
| ,                                                               | IIL2Z  | VIL2 = V <sub>SS</sub> (in high                 | h-impedance state)                                                 | -1                      | _                       | _                       |    |   |

<sup>\*1:</sup> ML610Q411 and ML610Q415

# DC CHARACTERISTICS (5/5))

 $(V_{DD} = 1.1 \text{ to } 3.6\text{V}, \text{AV}_{DD} = 2.2 \text{ to } 3.6\text{V}, \text{V}_{SS} = \text{AV}_{SS} = 0\text{V}, \text{Ta} = -20 \text{ to } +70^{\circ}\text{C}, \text{Ta} = -40 \text{ to } +85^{\circ}\text{C} \text{ for P version, unless otherwise specified)}$ 

| Devementes                                                                                           | C: made al | Condition                               |                         | Rating |                         | Unit | Measuring |
|------------------------------------------------------------------------------------------------------|------------|-----------------------------------------|-------------------------|--------|-------------------------|------|-----------|
| Parameter                                                                                            | Symbol     | Condition                               | Min.                    | Тур.   | Max.                    | Unit | circuit   |
| Input voltage 1<br>(RESET_N)                                                                         |            | V <sub>DD</sub> = 1.3 to 3.6V           |                         |        | $V_{DD}$                | V    | 5         |
| (TEST) VIH1<br>(NMI)<br>(P00–P03)<br>(P10–P11)<br>(P31–P35)<br>(P40–P43)<br>(P45–P47)<br>(PA0–PA7)*1 | VIIII      | V <sub>DD</sub> = 1.1 to 3.6V           | 0.7<br>×V <sub>DD</sub> |        | $V_{DD}$                |      |           |
|                                                                                                      |            | $V_{DD} = 1.3 \text{ to } 3.6 \text{V}$ | 0                       |        | 0.3<br>×V <sub>DD</sub> |      |           |
|                                                                                                      | VIL1       | $V_{DD} = 1.1 \text{ to } 3.6 \text{V}$ | 0                       |        | 0.2<br>×V <sub>DD</sub> |      |           |

<sup>\*2:</sup> ML610Q412

| Hysteresis width (RESET_N) (TEST_N) (NMI)                                             |      | V <sub>DD</sub> = 2.0 to 3.6V                     | 0.05<br>×V <sub>DD</sub> | 0.18<br>×V <sub>DD</sub> | 0.4<br>×V <sub>DD</sub> |    |   |
|---------------------------------------------------------------------------------------|------|---------------------------------------------------|--------------------------|--------------------------|-------------------------|----|---|
| (P00–P03)<br>(P10–P11)<br>(P31–P35)<br>(P40–P43)<br>(P45–P47)<br>(PA0–PA7)*1          | ΔVΤ  | V <sub>DD</sub> = 1.1 to 3.6V                     | 0.02<br>×V <sub>DD</sub> | 0.18<br>×V <sub>DD</sub> | 0.4<br>×V <sub>DD</sub> |    |   |
| Input voltage 2                                                                       | VIH2 | _                                                 | $0.7$ $\times V_{DD}$    | _                        | $V_{DD}$                |    |   |
| (P30, P44)                                                                            | VIL2 | _                                                 | 0                        | _                        | 0.3<br>×V <sub>DD</sub> |    |   |
| Input pin<br>capacitance<br>(NMI)<br>(P00–P03)<br>(P10–P11)<br>(P30–P35)<br>(P40–P47) | CIN  | f = 10kHz<br>V <sub>rms</sub> = 50mV<br>Ta = 25°C | _                        | _                        | 5                       | pF | _ |

<sup>\*1:</sup> ML610Q411 and ML610Q415

# **HYSTERESIS WIDTH**



# MEASURING CIRCUITS MEASURING CIRCUIT 1



### **MEASURING CIRCUIT 2**



- (\*1) Input logic circuit to determine the specified measuring conditions.
- (\*2) Measured at the specified output pins.

### **MEASURING CIRCUIT 3**



- \*1: Input logic circuit to determine the specified measuring conditions.
- \*2: Measured at the specified output pins.

### **MEASURING CIRCUIT 4**



\*3: Measured at the specified output pins.

# **MEASURING CIRCUIT 5**



\*1: Input logic circuit to determine the specified measuring conditions.

# **AC CHARACTERISTICS (External Interrupt)**

| Parameter                           | Symbol           | Condition                                                                |      | Rating |       | Unit  |
|-------------------------------------|------------------|--------------------------------------------------------------------------|------|--------|-------|-------|
| r alailletei                        | Symbol           | Condition                                                                | Min. | Тур.   | Max.  | Offic |
| External interrupt disable period   | T <sub>NUL</sub> | Interrupt: Enabled (MIE = 1), CPU: NOP operation System clock: 32.768kHz | 76.8 | _      | 106.8 | μS    |
| P00-P03 (Rising-edge interre        | upt)             | € t <sub>NUL</sub>                                                       |      |        |       |       |
| P00-P03<br>(Falling-edge interr     | rupt)            | t <sub>NUL</sub>                                                         | /    |        |       |       |
| NMI, P00–P03<br>(Both-edge interrup | ot)              | t <sub>NUL</sub>                                                         |      |        |       |       |

# **AC CHARACTERISTICS (Serial Port)**

 $(V_{DD} = 1.3 \text{ to } 3.6 \text{V}, \text{AV}_{DD} = 2.2 \text{ to } 3.6 \text{V}, \text{V}_{SS} = \text{AV}_{SS} = 0 \text{V}, \text{Ta} = -20 \text{ to } +70^{\circ}\text{C}, \text{Ta} = -40 \text{ to } +85^{\circ}\text{C} \text{ for P version, unless otherwise specified})$ 

| Parameter          | Symbol            | Condition |                          | Unit              |                          |       |  |
|--------------------|-------------------|-----------|--------------------------|-------------------|--------------------------|-------|--|
|                    | Symbol            | Condition | Min.                     | Тур.              | Max.                     | Offic |  |
| Transmit baud rate | t <sub>TBRT</sub> | _         | _                        | BRT*1             | _                        | S     |  |
| Receive baud rate  | t <sub>RBRT</sub> | _         | BRT* <sup>1</sup><br>-3% | BRT* <sup>1</sup> | BRT* <sup>1</sup><br>+3% | S     |  |

<sup>\*1:</sup> Baud rate period (including the error of the clock frequency selected) set with the serial port baud rate register (SIOBRTL,H) and the serial port mode register 0 (SIOMOD0).



<sup>\*:</sup> Indicates the secondary function of the port.

 $\begin{tabular}{ll} AC CHARACTERISTICS (Synchronous Serial Port) \\ (V_{DD} = 1.3 to 3.6 V, AV_{DD} = 2.2 to 3.6 V, V_{SS} = AV_{SS} = 0 V, Ta = -20 to +70 ^{\circ}C, Ta = -40 to +85 ^{\circ}C for P version, unless described by the contraction of the contraction of$ otherwise specified)

|                                          |                   |                                           |                            | 01                         | tnerwise spe               | ecifiea) |
|------------------------------------------|-------------------|-------------------------------------------|----------------------------|----------------------------|----------------------------|----------|
| Parameter                                | Cumbal            | Condition                                 |                            | Rating                     |                            | Unit     |
| Farameter                                | Symbol            | Condition                                 | Min.                       | Тур.                       | Max.                       | Offic    |
| SCLK input cycle (slave mode)            | t <sub>SCYC</sub> | When high-speed oscillation is not active | 10                         | _                          | _                          | μS       |
| SCLK output cycle (master mode)          | t <sub>scyc</sub> | _                                         | _                          | SCLK*1                     | _                          | S        |
| SCLK input pulse width (slave mode)      | t <sub>SW</sub>   | When high-speed oscillation is not active | 4                          | _                          | _                          | μS       |
| SCLK output pulse width (master mode)    | t <sub>SW</sub>   | _                                         | SCLK* <sup>1</sup><br>×0.4 | SCLK* <sup>1</sup><br>×0.5 | SCLK* <sup>1</sup><br>×0.6 | S        |
| SOUT output delay time (slave mode)      | t <sub>SD</sub>   | _                                         | _                          | _                          | 500                        | ns       |
| SOUT output delay time (master mode)     | t <sub>SD</sub>   | _                                         | _                          | _                          | 500                        | ns       |
| SIN input<br>setup time<br>(slave mode)  | t <sub>SS</sub>   | _                                         | 500                        | _                          | _                          | ns       |
| SIN input<br>setup time<br>(master mode) | t <sub>ss</sub>   | _                                         | 300                        | _                          | _                          | ns       |
| SIN input hold time                      | t <sub>SH</sub>   | _                                         | 80                         | _                          | _                          | ns       |

<sup>\*1:</sup> Clock period selected with S0CK3-0 of the serial port 0 mode register (SIO0MOD1)



<sup>\*:</sup> Indicates the secondary function of the port.

AC CHARACTERISTICS (I<sup>2</sup>C Bus Interface: Standard Mode)
(V<sub>DD</sub> = 1.8 to 3.6V, AV<sub>DD</sub> = 2.2 to 3.6V, V<sub>SS</sub> = AV<sub>SS</sub> = 0V, Ta = -20 to +70°C, Ta = -40 to +85°C for P version, unless otherwise specified)

|                                         |                     |           |        | Oti  | ici wise sp | <del>Joonnoa,</del> |  |
|-----------------------------------------|---------------------|-----------|--------|------|-------------|---------------------|--|
| Parameter                               | Symbol              | Condition | Rating |      |             | Unit                |  |
| raiailletei                             | Symbol              | Symbol    |        | Тур. | Max.        | Offic               |  |
| SCL clock frequency                     | f <sub>SCL</sub>    | _         | _      | 50   | _           | kHz                 |  |
| SCL hold time (start/restart condition) | t <sub>HD:STA</sub> | _         | 4.0    |      |             | μS                  |  |
| SCL "L" level time                      | t <sub>LOW</sub>    | _         | 4.7    |      |             | μS                  |  |
| SCL "H" level time                      | t <sub>HIGH</sub>   | _         | 4.0    | _    | _           | μS                  |  |
| SCL setup time (restart condition)      | t <sub>SU:STA</sub> | _         | 4.7    |      |             | μS                  |  |
| SDA hold time                           | t <sub>HD:DAT</sub> | _         | 0      |      |             | μS                  |  |
| SDA setup time                          | t <sub>SU:DAT</sub> | _         | 0.25   | _    | _           | μS                  |  |
| SDA setup time<br>(stop condition)      | t <sub>su:sto</sub> | _         | 4.0    | _    | _           | μS                  |  |
| Bus-free time                           | t <sub>BUF</sub>    | _         | 4.7    |      |             | μS                  |  |



# AC CHARACTERISTICS (RC Oscillation A/D Converter)

 $(V_{DD} = 1.3 \text{ to } 3.6\text{V}, \text{AV}_{DD} = 2.2 \text{ to } 3.6\text{V}, \text{V}_{SS} = \text{AV}_{SS} = 0\text{V}, \text{Ta} = -20 \text{ to } +70^{\circ}\text{C}, \text{Ta} = -40 \text{ to } +85^{\circ}\text{C} \text{ for P version, unless otherwise specified})$ 

| Description                         | O. mark al                     | O a maditi a m                          | Rating |       |       |      |  |
|-------------------------------------|--------------------------------|-----------------------------------------|--------|-------|-------|------|--|
| Parameter                           | Symbol                         | Condition                               | Min.   | Тур.  | Max.  | Unit |  |
| Resistors for oscillation           | RS0, RS1,<br>RT0,<br>RT0-1,RT1 | CS0, CT0, CS1 ≥ 740pF                   | 1      |       |       | kΩ   |  |
| Oscillation frequency               | f <sub>OSC1</sub>              | Resistor for oscillation = $1k\Omega$   | 209.4  | 330.6 | 435.1 | kHz  |  |
| VDD = 1.5V                          | f <sub>OSC2</sub>              | Resistor for oscillation = $10k\Omega$  | 41.29  | 55.27 | 64.16 | kHz  |  |
| VBB = 1.5V                          | f <sub>OSC3</sub>              | Resistor for oscillation = $100k\Omega$ | 4.71   | 5.97  | 7.06  | kHz  |  |
| RS to RT oscillation frequency      | Kf1                            | RT0, RT0-1, RT1 = 1kHz                  | 5.567  | 5.982 | 6.225 | _    |  |
| ratio <sup>*1</sup>                 | Kf2                            | RT0, RT0-1, RT1 = 10kHz                 | 0.99   | 1     | 1.01  | _    |  |
| VDD = 1.5V                          | Kf3                            | RT0, RT0-1, RT1 = 100kHz                | 0.104  | 0.108 | 0.118 | _    |  |
| Oscillation frequency               | f <sub>OSC1</sub>              | Resistor for oscillation = $1k\Omega$   | 407.3  | 486.7 | 594.6 | kHz  |  |
| Oscillation frequency<br>VDD = 3.0V | f <sub>OSC2</sub>              | Resistor for oscillation = $10k\Omega$  | 49.76  | 59.28 | 72.76 | kHz  |  |
| VDD = 3.0V                          | f <sub>OSC3</sub>              | Resistor for oscillation = $100k\Omega$ | 5.04   | 5.993 | 7.04  | kHz  |  |
| RS to RT oscillation frequency      | Kf1                            | RT0, RT0-1, RT1 = 1kHz                  | 8.006  | 8.210 | 8.416 |      |  |
| ratio *1                            | Kf2                            | RT0, RT0-1, RT1 = 10kHz                 | 0.99   | 1     | 1.01  |      |  |
| VDD = 3.0V                          | Kf3                            | RT0, RT0-1, RT1 = 100kHz                | 0.100  | 0.108 | 0.115 |      |  |

<sup>\*1:</sup> Kfx is the ratio of the oscillation frequency by the sensor resistor to the oscillation frequency by the reference resistor on the same conditions.



#### Note:

- Please have the shortest layout for the common node (wiring patterns which are connected to the external capacitors, resistors and IN0/IN1 pin), including CVR0/CVR1. Especially, do not have long wire between IN0/IN1 and RS0/RS1. The

coupling capacitance on the wires may occur incorrect A/D conversion. Also, please do not have signals which may be a source of noise around the node.

- When RT0/RT1 (Thermistor and etc.) requires long wiring due to the restricted placement, please have VSS(GND) trace next to the signal.
- Please make wiring to components (capacitor, resisteor and etc.) necessory for objective measurement. Wiring to reserved components may affect to the A/D conversion operation by noise the components itself may have

### Electrical Characteristics of Successive Approximation Type A/D Converter

 $(V_{DD} = 1.8 \text{ to } 3.6\text{V}, \text{AV}_{DD} = 2.2 \text{ to } 3.6\text{V}, \text{V}_{SS} = \text{AV}_{SS} = 0\text{V}, \text{Ta} = -20 \text{ to } +70^{\circ}\text{C}, \text{Ta} = -40 \text{ to } +85^{\circ}\text{C} \text{ for P version, unless otherwise specified})$ 

| Parameter                        | Cumbal            | Condition                                                   | Rating |                  |           | Unit      |  |
|----------------------------------|-------------------|-------------------------------------------------------------|--------|------------------|-----------|-----------|--|
| - Farameter                      | Symbol            | Condition                                                   | Min.   | Тур.             | Max.      | Offic     |  |
| Resolution                       | n                 | _                                                           |        | _                | 12        | bit       |  |
| Integral non-linearity error     | IDL               | $2.7V \leq V_{REF} \leq 3.6V$                               | -4     |                  | +4        |           |  |
| integral non-linearity error     | IDL               | $2.2 \text{V} \leq \text{V}_{\text{REF}} \leq 2.7 \text{V}$ | -6     | _                | +6        |           |  |
| Differential non-linearity error | DNL               | $2.7V \leq V_{REF} \leq 3.6V$                               | -3     |                  | +3        | -3<br>LSB |  |
|                                  |                   | $2.2V \leq V_{REF} \leq 2.7V$                               | -5     |                  | +5        | LOB       |  |
| Zero-scale error                 | $V_{OFF}$         | _                                                           | -6     | _                | +6        |           |  |
| Full-scale error FSE             |                   | _                                                           | -6     |                  | +6        |           |  |
| Reference voltage                | $V_{REF}$         |                                                             | 2.2    |                  | $AV_{DD}$ | V         |  |
| Conversion time                  | t <sub>CONV</sub> | _                                                           | _      | 23* <sup>1</sup> | _         | ф/СН      |  |

φ: Period of high-speed clock (HSCLK)

<sup>\*1: 2¢ /</sup> CH is required as an interval time for each conversion in the case of consecutive A/D conversion.



# Appendix D Application Circuit Example



**Figure D-1 Application Circuit Example** 

# Appendix E Check List

This Check List has notes to prevent commonly-made programming mistakes and frequently overlooked or misunderstood hardware features of the MCU. Check each note listed up chapter by chapter while coding the program or evaluating it using the MCU.

#### **Chapter 1 Overview**

Please confirm how to handle the unused pins(Refer to Section 1.3.4 in the user's manual).

#### **Chapter 2 CPU and Memory**

#### • Program Memory size

[ ] 15,360 Byte (0:0000H to 0:3BFFH)

#### Data RAM size

[ ] 1024 Byte (0:E000H to 0:37FFH)

#### Unused area

- [ ] Please fill test area 0:3C00H to 0:3DFFH with BRK instruction code "0FFH" (Refer to a startup file "S61041XSW.asm" for programming in the source code).
- [ ] For fail safe in your system, please fill unused program memory area (your program code does not use) with BRK instruction code "0FFH". We will fill the area with the code "0FFH" at Oki semiconductor's factory programming.

#### Initializing RAM

[ ] The hardware reset does not initialize RAM. Please initialize RAM by the software.

#### **Chapter 3 Reset**

#### Reset activation pulse width

Minimum 200us (Refer to Appendix C-2 in the user's manual)

#### • Power-on reset occurrence power rising time

[ ] Maximum 10ms (Refer to Appendix C-2 in the user's manual)

#### · Reset status flag

[ ] No flag is provided that indicates the occurrence of reset by the RESET\_N pin (Refer to section 3.2.2. in the user's manual).

### • BRK instruction reset

[ ] In system reset by the BRK instruction, no special function register (SFR) is initialized either. Therefore initialize the SFRs by your software.

#### Chapter 4 Standby control / MCU control

#### STOP mode

- [ ] Please note the STPACP is not enabled when both interrupt enable flags and the interrupt request flags are "1" & MIE flag is "0" (Refer to Section 4.2.2~4.2.3. in the user's manual).
- [ ] Place two NOP instructions next to the instruction that sets the STP bit to "1" (Refer to Section 4.3.3. in the user's manual).

#### • HALT mode

[ ] Place two NOP instructions next to the instruction that sets the HLT bit to "1" (Refer to Section 4.3.2. in the user's manual).

#### BLKCON registers

- [ ] BLKCON registers enable or disable corresponsive each peripheral (Refer to Section  $4.2.4 \sim 4.2.8$ . in the user's manual).
- [ ] When certain bits of block control registers are set to "1", corresponding peripherals are reset (all registers are reset) and operating clocks for the peripherals stop.
- [ ] DXTSP bit (bit 4) of BLKCON4 register disables the operation of 32kHz crystal oscillation stop detector in only HALT mode.
- ML610Q415 does not have the 32kHz crystal oscillation stop detector.

| Chapter | 5 | Inte | rru | pt |
|---------|---|------|-----|----|
|---------|---|------|-----|----|

| • | Unused   | interrupt vector table                                   |
|---|----------|----------------------------------------------------------|
| [ | ] Please | define all unused interrupt vector tables for fail safe. |
| • | Non-ma   | skable interrupt                                         |

[ ] The watchdog timer interrupt (WDTINT) and the NMI interrupt (NMINT) are non-maskable interrupts that do not depend on MIE flag(Refer to Section 5.2.9. and 5.3).

#### **Chapter 6 Clock generation circuit**

#### • Initial System clock

[ ] At power up or system reset, both built-in 500kHz RC oscillation and 32.768kHz crystal oscillation are oscillating, and 1/8 of the 500kHz RC oscillation clock(62.5kHz) is selected as a system clock for CPU. ML610Q415 does not have the 32.768kHz crystal oscillation function.

#### • Switching high-speed clock operation mode to low-speed clock operation mode

[ ] When switching the high-speed clock to the low-speed clock after the power up, confirm the low-speed clock is oscillating for sure by checking Q128H bit is "1".

#### • Switching high-speed clock operation mode to another high-speed clock operation mode

[ ] When switching the high-speed clock mode, the clock must be first switched back to low clock before switching to other high-speed clock (Refer to Section 6.2.2.).

### • Port 2<sup>nd</sup> Function

[ ] Specify the 2<sup>nd</sup> function for the port 2 when driving a clock to the pin(Refer to Section 6.4 in the user's manual).

#### **Chapter 7 TBC (Time Base Counter)**

#### HTBCLK

[ ] HTBLK goes through the HTBDR register. Set proper valute to the register(Refer to Section 7.2.3. in the user's manual).

#### • How to read LTBC

[ ] Read consecutively LTBC(Low-speed Time Base Counter) twice until the last data coincides the previous data to prevent reading of uncertain data while counting up the clock (Refer to Section 7.3.1 in the user's manual).

### **Chapter 10 Timer**

#### • How to read the timer counter registers

[ ] Check notes for reading the timer counter registers while counting up(Refer to Section 10.2.6. ~ 10.2.9. in the user's manual).

#### **Chapter 11 PWM**

#### • Used Pin

[ ] P34(PWM0) pin or P43(PWM0) pin is used.

#### How to read the PWM counter registers

[ ] Check notes for reading the PWM counter registers while the PWM is operating(Refer to Section 11.2.4. in the user's manual).

# • Port 2<sup>nd</sup> Function

[ ] Specify the 2<sup>nd</sup> Function for the port(Refer to Section 11.4 in the user's manual).

#### **Chapter 12 WDT**

#### Overflow period

Clear WDT during the selected overflow period:
[ ] 125ms, [ ] 500ms, [ ] 2s, [ ] 8s

#### • WDP

[ ] Check the WDP before writing to the WDTCON and determine writing "5AH" or "0A5H" (Refer to Section 12.2.2. in the user's manual).

# **Chapter 13 SSIO** Used pin P40(SIN0), P41(SCK0) and P42(SOUT0) are used, or P44(SIN0), P45(SCK0) and P46(SOUT0) are used. Port 2<sup>nd</sup> Function [ ] Specify the 2<sup>nd</sup> Function for the port (Refer to Section 13.4. in the user's manual) **Chapter 14 UART** • Used pin [ ] P02(RXD0) and P43(TXD0) are used, or [ ] P42(RXD0) and P43(TXD0) are used. Select the P02 or P42 for RXD0 by specifying U0RSEL bit of UA0MOD0 register. Port 2<sup>nd</sup> Function Specify the 2<sup>nd</sup> Function for the port (Refer to Section 14.4. in the user's manual) Chapter 15 I2C • Used pin [ ] P40(SDA) pin and P41(SCL) pin used. Port 2<sup>nd</sup> Function [ ] Specify the 2<sup>nd</sup> Function for the port (Refer to Section 15.4. in the user's manual) **Chapter 16 NMI** • Handling the pin [ ] Don't leave Hi-impedance NMI pin in floating state. Chapter 17~ Chapter 22 Port • Handling the pin [ ] Don't leave Hi-impedance Input ports in floating state. • Port 2<sup>nd</sup> Function [ ] Specify properly PnCON0/1 and PnMOD0/1 registers for each port. [ ] ML610Q412 does Not have port A. **Chapter 23 Buzzer** • Enabling the LSCLK x 2 Set ENMLT bit of FCON1 register to "1" to enable the low-speed double clock (LSCLK x 2) before stating the buzzer output. Port 2<sup>nd</sup> Function [ ] Specify the 2<sup>nd</sup> Function for the port (Refer to Section 23.4. in the user's manual) Chapter 24 RC oscillation type A/D converter • Counter register Reading the counter register A or B during the A/D conversion, returns the data written before starting the A/D • Oscillation monitor pin 1 P35/RCM pin is a monitor pin for oscillation clock. The channel 0(P34-P30) and channel 1(P47-P44) share the Please use P35/RCM for the evaluation purpose and disable the output while operating in an actual application to minimize the noise. Port 2<sup>nd</sup> Function Specify the 2<sup>nd</sup> Function for the port (Refer to Section 24.4. in the user's manual). [ ] All the Port 3 pins except P35/RCM are configured as pins dedicated to the RC-ADC function during A/D

conversion(Refer to Section 24.3.1. in the user's manual).

# Chapter 25 Successive Approximation type A/D converter Operating conditions [ ] Please confirm the operating voltage and the clock frequency. V<sub>DD</sub>=1.3V~3.6V (HSCLK=375KHz~625KHz), AV<sub>DD</sub>=2.2V~3.6V Others [ ] Use the A/D converter when the HSCLK is oscillating. Do not set SARUN bit of SADCON1 register to "1" on the condition both SACH0 bit and SACH1 bit of SADMOD0 register are "0" (Refer to Section 25.2.7 ~ Section 25.2.8). **Chapter 26 LCD driver** • Bias [ ] 1/3 bias Duty [ ] 1/1 ~ 1/4 duty COM/SEG [ ] ML610Q411/ML610Q415: 4COM x 36SEG [ ] ML610Q412: 4COM x 44SEG External capacitor [ ] Ca=1uF(connected to VL1 pin), [ ] Cb=1uF(connected to VL2 pin), [ ] Cc=1uF(connected to VL3 pin), [ ] C12=1uF (connected between C1 and C2 pin) **Chapter 27 BLD (Battery Low Detector)** Changing the threshold [ ] Please select the threshold voltage when the BLD circuit is OFF. **Chapter 28 Power circuit** • External capacitor [ ] CL0=1uF (connected to VDDL pin), [ ] Cx = 0.1uF (connected to VDDX pin)/ ML610Q415 does not require this. Chapter 29 On-chip debug [ ] Supply 3.0V ~ 3.6V to VDD pin when programming (erasing and writing) the Flash ROM with Oki semiconductor development tool uEASE. Please do not apply LSIs being used for debugging to mass production. Please validate the ROM code on your production board without Oki semiconductor development tool uEASE. Appendix A SFR (Specific Function Registers) • Initial data Please confirm there are some SFRs have undefined initial value at reset (Refer to Appendix A in the user's manual).

Appendix C Electrical Characteristics
 Operating voltage vs Operating frequency
 Please confirm the operating conditions.

[ ] +1.1V to +3.6V (0kHz to 36kHz: Low-speed crystal oscillation clock operation) [ ] +1.3V to +3.6V (30kHz to 625kHz: Built-in RC oscillation clock operation)



# **Revision History**

|                |             | Page     |         |                     |  |
|----------------|-------------|----------|---------|---------------------|--|
| Document No.   | Date        | Previous | Current | Description         |  |
|                |             | Edition  | Edition |                     |  |
| FEUL610Q411-01 | May 1, 2010 | _        | _       | Formaly edition 1.0 |  |