

# 16-Bit, Serial Input, Loop-Powered, 4 mA to 20 mA DAC

**AD5421** 

#### **FEATURES**

16-bit resolution and monotonicity
Pin selectable NAMUR-compliant ranges

4 mA to 20 mA

3.8 mA to 21 mA

3.2 mA to 24 mA

**NAMUR-compliant alarm currents** 

Downscale alarm current = 3.2 mA

Upscale alarm current = 22.8 mA/24 mA

Total unadjusted error (TUE): 0.05% maximum

INL error: 0.0035% FSR maximum

Output TC: 3 ppm/°C typical
Quiescent current: 300 µA maximum

Flexible SPI-compatible serial digital interface

with Schmitt triggered inputs

On-chip fault alerts via FAULT pin or alarm current

Automatic readback of fault register on each write cycle

Slew rate control function

Gain and offset adjust registers

On-chip reference TC: 4 ppm/°C maximum

Selectable regulated voltage output

Loop voltage range: 5.5 V to 52 V

Temperature range: -40°C to +105°C

TSSOP package HART compatible

#### **APPLICATIONS**

Industrial process control 4 mA to 20 mA loop-powered transmitters Smart transmitters

#### **GENERAL DESCRIPTION**

The AD5421 is a complete, loop-powered, 4 mA to 20 mA digital-to-analog converter (DAC) designed to meet the needs of smart transmitter manufacturers in the industrial control industry. The DAC provides a high precision, fully integrated, low cost solution in a compact TSSOP package.

The AD5421 includes a regulated voltage output that is used to power itself and other devices in the transmitter. This regulator provides a regulated 1.8 V to 12 V output voltage. The AD5421 also contains 1.22 V and 2.5 V references, thus eliminating the need for a discrete regulator and voltage reference.

The AD5421 can be used with standard HART® FSK protocol communication circuitry without any degradation in specified performance. The high speed serial interface is capable of operating at 30 MHz and allows for simple connection to commonly used microprocessors and microcontrollers via a SPI-compatible, 3-wire interface.

The AD5421 is guaranteed monotonic to 16 bits. It provides 0.0015% integral nonlinearity, 0.0012% offset error, and 0.0006% gain error under typical conditions.

The AD5421 is available in a 28-lead TSSOP and is specified over the extended industrial temperature range of  $-40^{\circ}$ C to  $+105^{\circ}$ C.

#### **FUNCTIONAL BLOCK DIAGRAM**



Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 www.analog.com
Fax: 781.461.3113 ©2011 Analog Devices, Inc. All rights reserved.

# **TABLE OF CONTENTS**

| Features                                    | . 1 |
|---------------------------------------------|-----|
| Applications                                | . 1 |
| General Description                         | . 1 |
| Functional Block Diagram                    | . 1 |
| Revision History                            | . 2 |
| Specifications                              | . 3 |
| AC Performance Characteristics              | . 7 |
| Timing Characteristics                      | . 7 |
| Absolute Maximum Ratings                    | . 9 |
| Thermal Resistance                          | . 9 |
| ESD Caution                                 | . 9 |
| Pin Configuration and Function Descriptions | 10  |
| Typical Performance Characteristics         | 12  |
| Terminology                                 | 18  |
| Theory of Operation                         | 19  |
| Fault Alerts                                | 19  |
| External Current Setting Resistor           | 20  |
| Loop Current Range Selection                | 20  |
| Connection to Loop Power Supply             | 20  |

| On-Chip ADC                          | 21 |
|--------------------------------------|----|
| Voltage Regulator                    | 21 |
| Loop Current Slew Rate Control       | 21 |
| Power-On Default                     | 21 |
| HART Communications                  | 22 |
| Serial Interface                     | 24 |
| Input Shift Register                 | 24 |
| Register Readback                    | 24 |
| DAC Register                         | 25 |
| Control Register                     | 26 |
| Fault Register                       | 27 |
| Offset Adjust Register               | 28 |
| Gain Adjust Register                 | 28 |
| Applications Information             | 30 |
| Determining the Expected Total Error | 30 |
| Thermal and Supply Considerations    | 31 |
| Outline Dimensions                   | 32 |
| Ordering Guide                       | 30 |

#### **REVISION HISTORY**

2/11—Revision 0: Initial Version

# **SPECIFICATIONS**

Loop voltage = 24 V; REFIN = 2.5 V external;  $R_L$  = 250  $\Omega$ ; external NMOS connected; all loop current ranges; all specifications  $T_{\text{MIN}}$  to  $T_{\text{MAX}}$ , unless otherwise noted.

Table 1.

| Parameter <sup>1</sup>                       | Min       | Тур     | Max     | Unit       | Test Conditions/Comments                         |
|----------------------------------------------|-----------|---------|---------|------------|--------------------------------------------------|
| ACCURACY, INTERNAL RSET                      |           |         |         |            |                                                  |
| Resolution                                   | 16        |         |         | Bits       |                                                  |
| Total Unadjusted Error (TUE) <sup>2</sup>    | -0.126    |         | +0.126  | % FSR      | C grade                                          |
|                                              | -0.041    | ±0.0064 | +0.041  | % FSR      | C grade, T <sub>A</sub> = 25°C                   |
|                                              | -0.22     |         | +0.22   | % FSR      | B grade                                          |
|                                              | -0.12     | ±0.011  | +0.12   | % FSR      | B grade, T <sub>A</sub> = 25°C                   |
| TUE Long-Term Stability                      |           | 210     |         | ppm FSR    | Drift after 1000 hours at T <sub>A</sub> = 125°C |
| Relative Accuracy (INL)                      | -0.0035   | ±0.0015 | +0.0035 | % FSR      | C grade                                          |
|                                              | -0.08     | ±0.006  | +0.08   | % FSR      | B grade                                          |
| Differential Nonlinearity (DNL)              | <b>-1</b> |         | +1      | LSB        | Guaranteed monotonic                             |
| Offset Error                                 | -0.056    |         | +0.056  | % FSR      |                                                  |
|                                              | -0.008    | ±0.0008 | +0.008  | % FSR      | $T_A = 25$ °C                                    |
| Offset Error TC <sup>3</sup>                 |           | 1       |         | ppm FSR/°C |                                                  |
| Gain Error                                   | -0.107    |         | +0.107  | % FSR      |                                                  |
|                                              | -0.035    | ±0.0058 | +0.035  | % FSR      | $T_A = 25$ °C                                    |
| Gain Error TC <sup>3</sup>                   |           | 4       |         | ppm FSR/°C |                                                  |
| Full-Scale Error                             | -0.126    |         | +0.126  | % FSR      |                                                  |
|                                              | -0.041    | ±0.0065 | +0.041  | % FSR      | $T_A = 25$ °C                                    |
| Full-Scale Error TC <sup>3</sup>             |           | 5       |         | ppm FSR/°C |                                                  |
| Downscale Alarm Current                      | 3.19      |         | 3.21    | mA         |                                                  |
| Upscale Alarm Current                        | 22.77     |         | 22.83   | mA         | 4 mA to 20 mA and 3.8 mA to 21 m                 |
|                                              |           |         |         |            | ranges                                           |
|                                              | 23.97     |         | 24.03   | mA         | 3.2 mA to 24 mA range                            |
| ACCURACY, EXTERNAL $R_{SET}$ (24 $k\Omega$ ) |           |         |         |            | Assumes ideal resistor                           |
| Resolution                                   | 16        |         |         | Bits       |                                                  |
| Total Unadjusted Error (TUE) <sup>2</sup>    | -0.048    |         | +0.048  | % FSR      | C grade                                          |
|                                              | -0.027    | ±0.002  | +0.027  | % FSR      | C grade, $T_A = 25^{\circ}C$                     |
|                                              | -0.12     |         | +0.12   | % FSR      | B grade                                          |
|                                              | -0.06     | ±0.003  | +0.06   | % FSR      | B grade, $T_A = 25^{\circ}C$                     |
| TUE Long-Term Stability                      |           | 40      |         | ppm FSR    | Drift after 1000 hours at $T_A = 125$ °C         |
| Relative Accuracy (INL)                      | -0.0035   | ±0.0015 | +0.0035 | % FSR      | C grade                                          |
|                                              | -0.08     | ±0.006  | +0.08   | % FSR      | B grade                                          |
| Differential Nonlinearity (DNL)              | -1        |         | +1      | LSB        | Guaranteed monotonic                             |
| Offset Error                                 | -0.021    |         | +0.021  | % FSR      |                                                  |
|                                              | -0.007    | ±0.0012 | +0.007  | % FSR      | $T_A = 25^{\circ}C$                              |
| Offset Error TC <sup>3</sup>                 |           | 0.5     |         | ppm FSR/°C |                                                  |
| Gain Error                                   | -0.03     |         | +0.03   | % FSR      |                                                  |
|                                              | -0.023    | ±0.0006 | +0.023  | % FSR      | T <sub>A</sub> = 25°C                            |
| Gain Error TC <sup>3</sup>                   |           | 1       |         | ppm FSR/°C |                                                  |
| Full-Scale Error                             | -0.047    |         | +0.047  | % FSR      |                                                  |
|                                              | -0.028    | ±0.0017 | +0.028  | % FSR      | T <sub>A</sub> = 25°C                            |
| Full-Scale Error TC <sup>3</sup>             |           | 1       |         | ppm FSR/°C |                                                  |
| Downscale Alarm Current                      | 3.19      |         | 3.21    | mA         |                                                  |
| Upscale Alarm Current                        | 22.79     |         | 22.81   | mA         | 4 mA to 20 mA and 3.8 mA to 21 m/<br>ranges      |
|                                              | 23.99     |         | 24.01   | mA         | 3.2 mA to 24 mA range                            |

| Parameter <sup>1</sup>                                    | Min         | Тур        | Max   | Unit            | Test Conditions/Comments                                                                          |
|-----------------------------------------------------------|-------------|------------|-------|-----------------|---------------------------------------------------------------------------------------------------|
| OUTPUT CHARACTERISTICS <sup>3</sup>                       |             |            |       |                 |                                                                                                   |
| Loop Compliance Voltage⁴                                  | LOOP- + 5.5 |            |       | V               | REG <sub>OUT</sub> < 5.5 V, loop current = 24 mA                                                  |
|                                                           | LOOP-+ 12.5 |            |       | V               | REG <sub>OUT</sub> = 12 V, loop current = 24 mA                                                   |
| Loop Current Long-Term Stability                          |             | 100        |       | ppm FSR         | Drift after 1000 hours at T <sub>A</sub> = 125°C, loop current = 12 mA, internal R <sub>SET</sub> |
|                                                           |             | 15         |       | ppm FSR         | Drift after 1000 hours at T <sub>A</sub> = 125°C, loop current = 12 mA, external R <sub>SET</sub> |
| Loop Current Error vs. REG <sub>OUT</sub> Load<br>Current |             | 1.2        |       | μA/mA           | Loop current = 12 mA, load current from REG <sub>OUT</sub> = 5 mA                                 |
| Resistive Load                                            | 0           |            | 2     | kΩ              | See Figure 19 for a load line graph                                                               |
| Inductive Load                                            |             | 50         |       | mH              | Stable operation                                                                                  |
| Power Supply Sensitivity                                  |             |            | 0.1   | μA/V            | Loop current = 12 mA                                                                              |
| Output Impedance                                          | 12          | 400        |       | MΩ              |                                                                                                   |
| Output TC                                                 |             | 3          |       | ppm FSR/°C      | Loop current = 12 mA, internal R <sub>SET</sub>                                                   |
| ·                                                         |             | 1          |       | ppm FSR/°C      | Loop current = 12 mA, external R <sub>SET</sub>                                                   |
| Output Noise                                              |             |            |       |                 | ·                                                                                                 |
| 0.1 Hz to 10 Hz                                           |             | 50         |       | nA p-p          |                                                                                                   |
| 500 Hz to 10 kHz                                          |             | 0.2        |       | mV rms          | HART bandwidth; measured across $500 \Omega$ load                                                 |
| Noise Spectral Density                                    |             | 195        |       | nA/√Hz          | At 1 kHz                                                                                          |
|                                                           |             | 256        |       | nA/√Hz          | At 10 kHz                                                                                         |
| REFERENCE INPUT (REFIN PIN) <sup>3</sup>                  |             |            |       |                 |                                                                                                   |
| Reference Input Voltage <sup>5</sup>                      |             | 2.5        |       | V               | For specified performance                                                                         |
| DC Input Impedance                                        | 75          | 800        |       | ΜΩ              |                                                                                                   |
| REFERENCE OUTPUTS                                         |             |            |       |                 |                                                                                                   |
| REFOUT1 Pin                                               |             |            |       |                 |                                                                                                   |
| Output Voltage                                            | 2.498       | 2.5        | 2.503 | V               | T <sub>A</sub> = 25°C                                                                             |
| Temperature Coefficient                                   |             | 1.5        | 4     | ppm/°C          | C grade                                                                                           |
| ·                                                         |             | 2          | 10    | ppm/°C          | B grade                                                                                           |
| Output Noise (0.1 Hz to 10 Hz) <sup>3</sup>               |             | 7.5        |       | μV p-p          |                                                                                                   |
| Noise Spectral Density <sup>3</sup>                       |             | 245        |       | nV/√Hz          | At 1 kHz                                                                                          |
|                                                           |             | 70         |       | nV/√Hz          | At 10 kHz                                                                                         |
| Output Voltage Drift vs. Time <sup>3</sup>                |             | 200        |       | ppm             | Drift after 1000 hours at T <sub>A</sub> = 125°C                                                  |
| Capacitive Load <sup>3</sup>                              |             | 10         |       | nF              | Stable operation                                                                                  |
| Load Current <sup>3, 6</sup>                              |             | 4          |       | mA              | ·                                                                                                 |
| Short-Circuit Current <sup>3</sup>                        |             | 6.5        |       | mA              | Short circuit to COM                                                                              |
| Power Supply Sensitivity <sup>3</sup>                     |             | 2          | 12    | μV/V            |                                                                                                   |
| Thermal Hysteresis <sup>3</sup>                           |             | 285        |       | ppm             | First temperature cycle                                                                           |
| ·                                                         |             | 5          |       | ppm             | Second temperature cycle                                                                          |
| Load Regulation <sup>3</sup>                              |             | 0.1        | 0.2   | mV/mA           | Measured at 0 mA and 1 mA loads                                                                   |
| Output Impedance<br>REFOUT2 Pin                           |             | 0.1        |       | Ω               |                                                                                                   |
| Output Voltage                                            | 1.18        | 1.227      | 1.28  | V               | T <sub>A</sub> = 25°C                                                                             |
| Output Impedance                                          | 1.10        | 72         | 1.20  | kΩ              | TA = 25 C                                                                                         |
| REG <sub>OUT</sub> OUTPUT                                 |             |            |       | 11.2.2          | Voltage regulator output                                                                          |
| Output Voltage                                            | 1.8         |            | 12    | V               | See Table 10                                                                                      |
| Output Voltage  Output Voltage TC <sup>3</sup>            | 1.0         | 110        | 14    | ppm/°C          | See Tuble To                                                                                      |
| Output Voltage Accuracy                                   | -4          | ±2         | +4    | ppiii/ C<br>  % |                                                                                                   |
| Externally Available Current <sup>3, 6</sup>              | 3.15        | ± <b>2</b> | 14    | mA              | Assuming 4 mA flowing in the loop and during HART communications                                  |
| Short-Circuit Current                                     |             | 23         |       | mA              |                                                                                                   |
| Line Regulation <sup>3</sup>                              |             | 500        |       | mV/V            | Internal NMOS                                                                                     |
| Ene negalation                                            |             | 10         |       | mV/V            | External NMOS                                                                                     |
| Load Regulation <sup>3</sup>                              |             | 10         |       | mV/mA           | External Minos                                                                                    |

| Parameter <sup>1</sup>                       | Min                      | Тур                          | Max                     | Unit  | Test Conditions/Comments                                         |
|----------------------------------------------|--------------------------|------------------------------|-------------------------|-------|------------------------------------------------------------------|
| Inductive Load                               |                          | 50                           |                         | mH    | Stable operation                                                 |
| Capacitive Load                              | 2                        | 10                           |                         | μF    | Stable operation                                                 |
| ADC ACCURACY                                 |                          |                              |                         |       |                                                                  |
| Die Temperature                              |                          | ±5                           |                         | °C    |                                                                  |
| V <sub>LOOP</sub> Input                      |                          | ±1                           |                         | %     |                                                                  |
| DV <sub>DD</sub> OUTPUT                      |                          |                              |                         |       | Can be overdriven up to 5.5 V                                    |
| Output Voltage                               | 3.17                     | 3.3                          | 3.48                    | V     |                                                                  |
| Externally Available Current <sup>3, 6</sup> | 3.15                     |                              |                         | mA    | Assuming 4 mA flowing in the loop and during HART communications |
| Short-Circuit Current                        |                          | 7.7                          |                         | mA    |                                                                  |
| Load Regulation                              |                          | 11                           |                         | mV/mA | Measured at 0 mA and 3 mA loads                                  |
| DIGITAL INPUTS <sup>3</sup>                  |                          |                              |                         |       | SCLK, SYNC, SDIN, LDAC                                           |
| Input High Voltage, V <sub>IH</sub>          | $0.7 \times IODV_{DD}$   |                              |                         | V     |                                                                  |
| Input Low Voltage, V <sub>IL</sub>           |                          |                              | $0.25 \times IODV_{DD}$ | V     |                                                                  |
| Hysteresis                                   |                          | 0.21                         |                         | V     | $IODV_{DD} = 1.8 V$                                              |
| ·                                            |                          | 0.63                         |                         | V     | $IODV_{DD} = 3.3 V$                                              |
|                                              |                          | 1.46                         |                         | V     | $IODV_{DD} = 5.5 V$                                              |
| Input Current                                | -0.015                   |                              | +0.015                  | μΑ    | Per pin                                                          |
| Pin Capacitance                              |                          | 5                            |                         | рF    | Per pin                                                          |
| DIGITAL OUTPUTS <sup>3</sup>                 |                          |                              |                         |       |                                                                  |
| SDO Pin                                      |                          |                              |                         |       |                                                                  |
| Output Low Voltage, Vol                      |                          |                              | 0.4                     | V     |                                                                  |
| Output High Voltage, Vон                     | IODV <sub>DD</sub> – 0.5 |                              |                         | V     |                                                                  |
| High Impedance Leakage<br>Current            | -0.01                    |                              | +0.01                   | μΑ    |                                                                  |
| High Impedance Output<br>Capacitance         |                          | 5                            |                         | pF    |                                                                  |
| FAULT Pin                                    |                          |                              |                         |       |                                                                  |
| Output Low Voltage, Vol                      |                          |                              | 0.4                     | V     |                                                                  |
| Output High Voltage, V <sub>OH</sub>         | $IODV_{DD} - 0.5$        |                              |                         | V     |                                                                  |
| FAULT THRESHOLDS                             |                          |                              |                         |       |                                                                  |
| I <sub>LOOP</sub> Under                      |                          | I <sub>LOOP</sub> - 0.01% FS | SR                      | mA    |                                                                  |
| I <sub>LOOP</sub> Over                       |                          | $I_{LOOP} + 0.01\% FS$       | SR                      | mA    |                                                                  |
| Temp 140°C                                   |                          | 133                          |                         | °C    | Fault removed when temperature ≤ 125°C                           |
| Temp 100°C                                   |                          | 90                           |                         | °C    | Fault removed when temperature ≤ 85°C                            |
| VLOOP 6V                                     |                          | 0.3                          |                         | V     | Fault removed when V <sub>LOOP</sub> ≥ 0.4 V                     |
| V <sub>LOOP</sub> 12V                        |                          | 0.6                          |                         | V     | Fault removed when V <sub>LOOP</sub> ≥ 0.7 V                     |
| POWER REQUIREMENTS                           |                          |                              |                         |       |                                                                  |
| REG <sub>IN</sub>                            | 5.5                      |                              | 52                      | V     | With respect to LOOP–                                            |
| $IODV_{DD}$                                  | 1.71                     |                              | 5.5                     | V     | With respect to COM                                              |
| Quiescent Current                            |                          | 260                          | 300                     | μΑ    |                                                                  |

<sup>&</sup>lt;sup>1</sup> Temperature range: -40°C to +105°C; typical at +25°C.

<sup>&</sup>lt;sup>2</sup> Total unadjusted error is the total measured error (offset error + gain error + linearity error + output drift over temperature) after factory calibration of the AD5421. System level total error can be reduced using the offset and gain registers.

<sup>3</sup> Guaranteed by design and characterization; not production tested.

 $<sup>^4</sup>$  The voltage between LOOP– and REG  $_{\mbox{\scriptsize IN}}$  must be 5.5 V or greater.

<sup>&</sup>lt;sup>5</sup> The AD5421 is factory calibrated with an external 2.5 V reference connected to REFIN.

<sup>&</sup>lt;sup>6</sup> This is the current that the output is capable of sourcing. The load current originates from the loop and, therefore, contributes to the total current consumption figure.

Loop voltage = 24 V; REFIN = REFOUT1 (2.5 V internal reference);  $R_L$  = 250  $\Omega$ ; external NMOS connected; all loop current ranges; all specifications  $T_{\text{MIN}}$  to  $T_{\text{MAX}}$ , unless otherwise noted.

Table 2.

|                                             |        | C Grade |        |            |                          |  |
|---------------------------------------------|--------|---------|--------|------------|--------------------------|--|
| Parameter <sup>1, 2</sup>                   | Min    | Тур     | Max    | Unit       | Test Conditions/Comments |  |
| ACCURACY, INTERNAL RSET                     |        |         |        |            |                          |  |
| Total Unadjusted Error (TUE) <sup>3</sup>   | -0.157 |         | +0.157 | % FSR      |                          |  |
|                                             | -0.117 | ±0.0172 | +0.117 | % FSR      | T <sub>A</sub> = 25°C    |  |
| Relative Accuracy (INL)                     | -0.004 |         | +0.004 | % FSR      |                          |  |
|                                             | -0.004 | ±0.0015 | +0.004 | % FSR      | T <sub>A</sub> = 25°C    |  |
| Offset Error                                | -0.04  |         | +0.04  | % FSR      |                          |  |
|                                             | -0.025 | ±0.0025 | +0.025 | % FSR      | T <sub>A</sub> = 25°C    |  |
| Offset Error TC                             |        | 1       |        | ppm FSR/°C |                          |  |
| Gain Error                                  | -0.128 |         | +0.128 | % FSR      |                          |  |
|                                             | -0.093 | ±0.0137 | +0.093 | % FSR      | T <sub>A</sub> = 25°C    |  |
| Gain Error TC                               |        | 5       |        | ppm FSR/°C |                          |  |
| Full-Scale Error                            | -0.157 |         | +0.157 | % FSR      |                          |  |
|                                             | -0.117 | ±0.0172 | +0.117 | % FSR      | T <sub>A</sub> = 25°C    |  |
| Full-Scale Error TC                         |        | 6       |        | ppm FSR/°C |                          |  |
| ACCURACY, EXTERNAL R <sub>SET</sub> (24 kΩ) |        |         |        |            | Assumes ideal resistor   |  |
| Total Unadjusted Error (TUE) <sup>3</sup>   | -0.133 |         | +0.133 | % FSR      |                          |  |
|                                             | -0.133 | ±0.0252 | +0.133 | % FSR      | T <sub>A</sub> = 25°C    |  |
| Relative Accuracy (INL)                     | -0.004 |         | +0.004 | % FSR      |                          |  |
|                                             | -0.004 | ±0.0015 | +0.004 | % FSR      | T <sub>A</sub> = 25°C    |  |
| Offset Error                                | -0.029 |         | +0.029 | % FSR      |                          |  |
|                                             | -0.029 | ±0.0038 | +0.029 | % FSR      | T <sub>A</sub> = 25°C    |  |
| Offset Error TC                             |        | 0.5     |        | ppm FSR/°C |                          |  |
| Gain Error                                  | -0.11  |         | +0.11  | % FSR      |                          |  |
|                                             | -0.106 | ±0.0197 | +0.106 | % FSR      | T <sub>A</sub> = 25°C    |  |
| Gain Error TC                               |        | 2       |        | ppm FSR/°C |                          |  |
| Full-Scale Error                            | -0.133 |         | +0.133 | % FSR      |                          |  |
|                                             | -0.133 | ±0.0252 | +0.133 | % FSR      | T <sub>A</sub> = 25°C    |  |
| Full-Scale Error TC                         |        | 2       |        | ppm FSR/°C |                          |  |

 $<sup>^{1}</sup>$  Temperature range:  $-40^{\circ}\text{C}$  to  $+105^{\circ}\text{C}$ ; typical at  $+25^{\circ}\text{C}$ .

<sup>&</sup>lt;sup>2</sup> Specifications guaranteed by design and characterization; not production tested.

<sup>&</sup>lt;sup>3</sup> Total unadjusted error is the total measured error (offset error + gain error + linearity error + output drift over temperature) after factory calibration of the AD5421. System level total error can be reduced using the offset and gain registers.

#### **AC PERFORMANCE CHARACTERISTICS**

Loop voltage = 24 V; REFIN = 2.5 V external;  $R_L$  = 250  $\Omega$ ; all specifications  $T_{\text{MIN}}$  to  $T_{\text{MAX}}$ , unless otherwise noted.

Table 3.

| Parameter <sup>1</sup>      | Min | Тур | Max | Unit  | Test Conditions/Comments                               |
|-----------------------------|-----|-----|-----|-------|--------------------------------------------------------|
| DYNAMIC PERFORMANCE         |     |     |     |       |                                                        |
| Loop Current Settling Time  |     | 50  |     | μs    | To 0.1% FSR, C <sub>IN</sub> = open circuit            |
| Loop Current Slew Rate      |     | 400 |     | μA/μs | $C_{IN}$ = open circuit                                |
| AC Loop Voltage Sensitivity |     | 1.3 |     | μA/V  | 1200 Hz to 2200 Hz, 5 V p-p, $R_L = 3 \text{ k}\Omega$ |

<sup>&</sup>lt;sup>1</sup> Temperature range: -40°C to +105°C; typical at +25°C.

#### **TIMING CHARACTERISTICS**

Loop voltage = 24 V; REFIN = 2.5 V external;  $R_L = 250 \Omega$ ; all specifications  $T_{MIN}$  to  $T_{MAX}$ .

Table 4.

| Parameter <sup>1, 2, 3</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit   | Description                                                                       |
|------------------------------|----------------------------------------------|--------|-----------------------------------------------------------------------------------|
| t <sub>1</sub>               | 33                                           | ns min | SCLK cycle time                                                                   |
| $t_2$                        | 17                                           | ns min | SCLK high time                                                                    |
| t <sub>3</sub>               | 17                                           | ns min | SCLK low time                                                                     |
| t <sub>4</sub>               | 17                                           | ns min | SYNC falling edge to SCLK falling edge setup time                                 |
| <b>t</b> <sub>5</sub>        | 10                                           | ns min | SCLK falling edge to SYNC rising edge                                             |
| <b>t</b> <sub>6</sub>        | 25                                           | μs min | Minimum SYNC high time                                                            |
| <b>t</b> <sub>7</sub>        | 5                                            | ns min | Data setup time                                                                   |
| t <sub>8</sub>               | 5                                            | ns min | Data hold time                                                                    |
| <b>t</b> 9                   | 25                                           | μs min | SYNC rising edge to LDAC falling edge                                             |
| t <sub>10</sub>              | 10                                           | ns min | LDAC pulse width low                                                              |
| t <sub>11</sub>              | 70                                           | ns max | SCLK rising edge to SDO valid (C <sub>L SDO</sub> = 30 pF)                        |
| t <sub>12</sub>              | 0                                            | ns min | SYNC falling edge to SCLK rising edge setup time                                  |
| t <sub>13</sub>              | 70                                           | ns max | $\overline{\text{SYNC}}$ rising edge to SDO tristate (C <sub>L SDO</sub> = 30 pF) |

**Table 5. SPI Watchdog Timeout Periods** 

|    | Paramet | ter¹ |      |      |      |      |
|----|---------|------|------|------|------|------|
| T0 | T1      | T2   | Min  | Тур  | Max  | Unit |
| 0  | 0       | 0    | 43   | 50   | 59   | ms   |
| 0  | 0       | 1    | 87   | 100  | 117  | ms   |
| 0  | 1       | 0    | 436  | 500  | 582  | ms   |
| 0  | 1       | 1    | 873  | 1000 | 1163 | ms   |
| 1  | 0       | 0    | 1746 | 2000 | 2326 | ms   |
| 1  | 0       | 1    | 2619 | 3000 | 3489 | ms   |
| 1  | 1       | 0    | 3493 | 4000 | 4652 | ms   |
| 1  | 1       | 1    | 4366 | 5000 | 5814 | ms   |

<sup>&</sup>lt;sup>1</sup> Specifications guaranteed by design and characterization; not production tested.

 $<sup>^1</sup>$  Guaranteed by design and characterization; not production tested.  $^2$  All input signals are specified with  $t_R=t_F=5$  ns (10% to 90% of DV<sub>DD</sub>) and timed from a voltage level of 1.2 V.

<sup>&</sup>lt;sup>3</sup> See Figure 2 and Figure 3.

### **Timing Diagrams**





Figure 3. Readback Timing Diagram

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A$  = 25°C, unless otherwise noted. Transient currents of up to 100 mA do not cause SCR latch-up.

Table 6.

| REG <sub>IN</sub> to COM REG <sub>OUT</sub> to COM Digital Inputs to COM RANGEO, RANGE1, R <sub>INT</sub> /R <sub>EXT</sub> , ALARM_CURRENT_DIRECTION, REG_SELO, REG_SEL1, REG_SEL2 Digital Inputs to COM SCLK, SDIN, SYNC, LDAC REG_NOW SCLK, SDIN, SYNC, LDAC REG_NOW RATION -0.3 V to +60 V -0.3 V to +14 V or +7 V (whichever is less) | 1 able 6.                                                                        |                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------|
| REG <sub>OUT</sub> to COM Digital Inputs to COM RANGEO, RANGE1, R <sub>INT</sub> /R <sub>EXT</sub> , ALARM_CURRENT_DIRECTION, REG_SELO, REG_SEL1, REG_SEL2 Digital Inputs to COM SCLK, SDIN, SYNC, LDAC  -0.3 V to +14 V -0.3 V to DV <sub>DD</sub> + 0.3 V or +7 V (whichever is less)                                                    | Parameter                                                                        | Rating                                                           |
| Digital Inputs to COM RANGE0, RANGE1, R <sub>INT</sub> /R <sub>EXT</sub> , ALARM_CURRENT_DIRECTION, REG_SEL0, REG_SEL1, REG_SEL2 Digital Inputs to COM SCLK, SDIN, SYNC, LDAC  -0.3 V to DV <sub>DD</sub> + 0.3 V or +7 V (whichever is less)                                                                                              | REG <sub>IN</sub> to COM                                                         | −0.3 V to +60 V                                                  |
| RANGEO, RANGE1, R <sub>INT</sub> /R <sub>EXT</sub> , ALARM_CURRENT_DIRECTION, REG_SELO, REG_SEL1, REG_SEL2 Digital Inputs to COM SCLK, SDIN, SYNC, LDAC  or +7 V (whichever is less)  or +7 V (whichever is less)                                                                                                                          | REG <sub>OUT</sub> to COM                                                        | -0.3 V to +14 V                                                  |
| SCLK, SDIN, SYNC, LDAC or +7 V (whichever is less)                                                                                                                                                                                                                                                                                         | RANGEO, RANGE1, R <sub>INT</sub> /R <sub>EXT</sub> ,<br>ALARM_CURRENT_DIRECTION, |                                                                  |
| D1 1: 10 COM                                                                                                                                                                                                                                                                                                                               |                                                                                  |                                                                  |
| Digital Outputs to COM $-0.3 \text{ V to } \text{IODV}_{DD} + 0.3 \text{ V}$<br>SDO, FAULT $-0.3 \text{ V to } \text{IODV}_{DD} + 0.3 \text{ V}$<br>or $+7 \text{ V (whichever is less)}$                                                                                                                                                  | Digital Outputs to COM<br>SDO, FAULT                                             | -0.3 V to IODV <sub>DD</sub> + 0.3 V or +7 V (whichever is less) |
| REFIN to COM -0.3 V to +7 V                                                                                                                                                                                                                                                                                                                | REFIN to COM                                                                     | −0.3 V to +7 V                                                   |
| REFOUT1, REFOUT2 -0.3 V to +4.7 V                                                                                                                                                                                                                                                                                                          | REFOUT1, REFOUT2                                                                 | −0.3 V to +4.7 V                                                 |
| $V_{LOOP}$ to COM $-0.3 \text{ V to } +60 \text{ V}$                                                                                                                                                                                                                                                                                       | V <sub>LOOP</sub> to COM                                                         | −0.3 V to +60 V                                                  |
| LOOP- to COM -5 V to +0.3 V                                                                                                                                                                                                                                                                                                                | LOOP- to COM                                                                     | −5 V to +0.3 V                                                   |
| DV <sub>DD</sub> to COM $-0.3 \text{ V to } +7 \text{ V}$                                                                                                                                                                                                                                                                                  | DV <sub>DD</sub> to COM                                                          | −0.3 V to +7 V                                                   |
| $IODV_{DD}$ to $COM$ $-0.3 \text{ V to } +7 \text{ V}$                                                                                                                                                                                                                                                                                     | IODV <sub>DD</sub> to COM                                                        | −0.3 V to +7 V                                                   |
| $R_{EXT1}$ , $C_{IN}$ to $COM$ $-0.3 \text{ V to } +4.3 \text{ V}$                                                                                                                                                                                                                                                                         | R <sub>EXT1</sub> , C <sub>IN</sub> to COM                                       | −0.3 V to +4.3 V                                                 |
| $R_{EXT2}$ to COM $-0.3 \text{ V to } +0.3 \text{ V}$                                                                                                                                                                                                                                                                                      | R <sub>EXT2</sub> to COM                                                         | −0.3 V to +0.3 V                                                 |
| DRIVE to COM −0.3 V to +11 V                                                                                                                                                                                                                                                                                                               | DRIVE to COM                                                                     | −0.3 V to +11 V                                                  |
| Operating Temperature Range (T <sub>A</sub> )                                                                                                                                                                                                                                                                                              | Operating Temperature Range (T <sub>A</sub> )                                    |                                                                  |
| Industrial -40°C to +105°C                                                                                                                                                                                                                                                                                                                 | Industrial                                                                       | −40°C to +105°C                                                  |
| Storage Temperature Range -65°C to +150°C                                                                                                                                                                                                                                                                                                  | Storage Temperature Range                                                        | −65°C to +150°C                                                  |
| Junction Temperature (T <sub>J MAX</sub> ) 125°C                                                                                                                                                                                                                                                                                           | Junction Temperature (T <sub>J MAX</sub> )                                       | 125°C                                                            |
| Power Dissipation $(T_{J MAX} - T_A)/\theta_{JA}$                                                                                                                                                                                                                                                                                          | Power Dissipation                                                                | $(T_{JMAX} - T_{A})/\theta_{JA}$                                 |
| Lead Temperature, Soldering (10 sec)  JEDEC Industry Standard J-STD-020                                                                                                                                                                                                                                                                    |                                                                                  | ,                                                                |
| ESD                                                                                                                                                                                                                                                                                                                                        | ESD                                                                              |                                                                  |
| Human Body Model 3 kV                                                                                                                                                                                                                                                                                                                      | Human Body Model                                                                 | 3 kV                                                             |
| Field Induced Charged Device 1.5 kV  Model                                                                                                                                                                                                                                                                                                 |                                                                                  | 1.5 kV                                                           |
| Machine Model 200 V                                                                                                                                                                                                                                                                                                                        | Machine Model                                                                    | 200 V                                                            |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

**Table 7. Thermal Resistance** 

| Package Type               | θ <sub>ЈА</sub> | θ <sub>JC</sub> | Unit |
|----------------------------|-----------------|-----------------|------|
| 28-Lead TSSOP_EP (RE-28-2) | 32              | 9               | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

**Table 8. Pin Function Descriptions** 

| Pin No.    | Mnemonic                           | Description                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | IODV <sub>DD</sub>                 | Digital Interface Supply Pin. Digital thresholds are referenced to the voltage applied to this pin. A voltage from 1.71 V to 5.5 V can be applied to this pin.                                                                                                                                                                                                                                    |
| 2          | SDO                                | Serial Data Output. Used to clock data from the input shift register. Data is clocked out on the rising edge of SCLK and is valid on the falling edge of SCLK.                                                                                                                                                                                                                                    |
| 3          | SCLK                               | Serial Clock Input. Data is clocked into the input shift register on the falling edge of SCLK. This input operates at clock speeds up to 30 MHz.                                                                                                                                                                                                                                                  |
| 4          | SYNC                               | Frame Synchronization Input, Active Low. This is the frame synchronization signal for the serial interface. When SYNC is low, data is transferred on the falling edge of SCLK. The input shift register data is latched on the rising edge of SYNC.                                                                                                                                               |
| 5          | SDIN                               | Serial Data Input. Data must be valid on the falling edge of SCLK.                                                                                                                                                                                                                                                                                                                                |
| 6          | LDAC                               | Load DAC Input, Active Low. This pin is used to update the DAC register and, consequently, the output current. If LDAC is tied permanently low, the DAC register is updated on the rising edge of SYNC. If LDAC is held high during the write cycle, the input register is updated, but the output update is delayed until the falling edge of LDAC. The LDAC pin should not be left unconnected. |
| 7          | FAULT                              | Fault Alert Output Pin, Active High. This pin is asserted high when a fault is detected. Detectable faults are loss of SPI interface control, communication error (PEC), loop current out of range, insufficient loop voltage, and overtemperature. For more information, see the Fault Alerts section.                                                                                           |
| 8          | $DV_DD$                            | 3.3 V Digital Power Supply Output. This pin should be decoupled to COM with 100 nF and 1 µF capacitors.                                                                                                                                                                                                                                                                                           |
| 9          | ALARM_<br>CURRENT_<br>DIRECTION    | Alarm Current Direction Select. This pin is used to select whether the alarm current is upscale (22.8 mA/24 mA) or downscale (3.2 mA). Connecting this pin to DV <sub>DD</sub> selects an upscale alarm current (22.8 mA/24 mA); connecting this pin to COM selects a downscale alarm current (3.2 mA). For more information, see the Power-On Default section.                                   |
| 10         | R <sub>INT</sub> /R <sub>EXT</sub> | Current Setting Resistor Select. When this pin is connected to $DV_{DD}$ , the internal current setting resistor is selected. When this pin is connected to COM, the external current setting resistor is selected. An external resistor can be connected between the $R_{EXT1}$ and $R_{EXT2}$ pins.                                                                                             |
| 11, 12     | RANGE0,<br>RANGE1                  | Digital Input Pins. These two pins select the loop current range (see the Loop Current Range Selection section).                                                                                                                                                                                                                                                                                  |
| 13, 14     | СОМ                                | Ground Reference Pin for the AD5421.                                                                                                                                                                                                                                                                                                                                                              |
| 15, 16, 17 | REG_SEL2,<br>REG_SEL1,<br>REG_SEL0 | These three pins together select the regulator output (REGout) voltage (see the Voltage Regulator section).                                                                                                                                                                                                                                                                                       |
| 18         | REFIN                              | Reference Voltage Input. $V_{REFIN} = 2.5 \text{ V}$ for specified performance.                                                                                                                                                                                                                                                                                                                   |
| 19         | REFOUT2                            | Internal Reference Voltage Output (1.22 V).                                                                                                                                                                                                                                                                                                                                                       |
| 20         | REFOUT1                            | Internal Reference Voltage Output (2.5 V).                                                                                                                                                                                                                                                                                                                                                        |

| Pin No. | Mnemonic                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21      | Cin                                   | External Capacitor Connection and HART FSK Input. An external capacitor connected from C <sub>IN</sub> to COM implements an output slew rate control function (see the Loop Current Slew Rate Control section). HART FSK signaling can also be coupled through a capacitor to this pin (see the HART Communications section).                                                                                                                                                                                                                                   |
| 22, 23  | R <sub>EXT1</sub> , R <sub>EXT2</sub> | Connection for External Current Setting Resistor. A precision 24 k $\Omega$ resistor can be connected between these pins for improved performance.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 24      | LOOP-                                 | Loop Current Return Pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 25      | V <sub>LOOP</sub>                     | Voltage Input Pin. Voltage input range is 0 V to 2.5 V. The voltage applied to this pin is digitized to eight bits, which are available in the fault register. This pin can be used for general-purpose voltage monitoring, but it is intended for monitoring of the loop supply voltage. Connecting the loop voltage to this pin via a 20:1 resistor divider allows the AD5421 to monitor and feed back the loop voltage. The AD5421 also generates an alert if the loop voltage is close to the minimum operating value (see the Loop Voltage Fault section). |
| 26      | DRIVE                                 | Gate Connection for External Depletion Mode MOSFET. For more information, see the Connection to Loop Power Supply section.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 27      | REG <sub>IN</sub>                     | Voltage Regulator Input. The loop voltage can be connected directly to this pin. Or, to reduce on-chip power dissipation, an external pass transistor can be connected at this pin to stand off the loop voltage. For more information, see the Connection to Loop Power Supply section. The REG <sub>IN</sub> pin should be decoupled to the LOOP—pin with a 100 nF capacitor.                                                                                                                                                                                 |
| 28      | REG <sub>OUT</sub>                    | Voltage Regulator Output. Pin selectable values are from 1.8 V to 12 V via the REG_SEL0, REG_SEL1, and REG_SEL2 pins (see the Voltage Regulator section).                                                                                                                                                                                                                                                                                                                                                                                                       |
| EPAD    | Exposed Pad                           | The exposed paddle should be connected to the same potential as the COM pin and to a copper plane for optimum thermal performance.                                                                                                                                                                                                                                                                                                                                                                                                                              |

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Integral Nonlinearity Error vs. Code



Figure 6. Differential Nonlinearity Error vs. Code



Figure 7. Total Unadjusted Error vs. Code



Figure 8. Offset Error vs. Temperature



Figure 9. Gain Error vs. Temperature



Figure 10. Integral Nonlinearity Error vs. Temperature



Figure 11. Differential Nonlinearity Error vs. Temperature



Figure 12. Total Unadjusted Error vs. Temperature



Figure 13. Full-Scale Error vs. Temperature



Figure 14. Integral Nonlinearity Error vs. Loop Supply Voltage



Figure 15. Total Unadjusted Error vs. Loop Supply Voltage



Figure 16. Offset Error vs. Loop Supply Voltage



Figure 17. Gain Error vs. Loop Supply Voltage



Figure 18. Full-Scale Error vs. Loop Supply Voltage



Figure 19. Load Resistance Load Line vs. Loop Supply Voltage (Voltage Between LOOP— and REG<sub>IN</sub>)



Figure 20. Compliance Voltage Headroom vs. Temperature



Figure 21. Loop Current Error vs. REG<sub>OUT</sub> Load Current



Figure 22. Loop Current Noise, 0.1 Hz to 10 Hz Bandwidth



Figure 23. Loop Current Noise, 500 Hz to 10 kHz Bandwidth (HART Bandwidth)



Figure 24. Full-Scale Loop Current Step



Figure 25. Full-Scale Loop Current Step,  $C_{IN} = 22 \text{ nF}$ 



Figure 26. IODV  $_{DD}$  Current vs. Digital Logic Voltage, Increasing and Decreasing, IODV  $_{DD}$  = 1.8 V



Figure 27. IODV<sub>DD</sub> Current vs. Digital Logic Voltage, Increasing and Decreasing, IODV<sub>DD</sub> = 3.3 V



Figure 28. IODV<sub>DD</sub> Current vs. Digital Logic Voltage, Increasing and Decreasing, IODV<sub>DD</sub> = 5 V



Figure 29. REGOUT Voltage vs. Load Current



Figure 30. Quiescent Current vs. Loop Supply Voltage



Figure 31. Quiescent Current vs. Temperature



Figure 32. DV<sub>DD</sub> Output Voltage vs. Load Current



Figure 33. REFOUT1 Voltage Noise, 0.1 Hz to 10 Hz Bandwidth



Figure 34. REFOUT1 Voltage vs. Load Current

09128-035



Figure 35. REFOUT1 Voltage vs. Temperature, 60 Devices Shown (C Grade Device)



Figure 36. REFOUT1 Temperature Coefficient Histogram (C Grade Device)



Figure 37. On-Chip ADC Code vs. Die Temperature



Figure 38. On-Chip ADC Code vs. VLOOP Pin Input Voltage

### **TERMINOLOGY**

#### **Total Unadjusted Error**

Total unadjusted error (TUE) is a measure of the total output error. TUE consists of INL error, offset error, gain error, and output drift over temperature, in the case of maximum TUE. TUE is expressed in % FSR.

#### Relative Accuracy or Integral Nonlinearity (INL) Error

Relative accuracy, or integral nonlinearity (INL) error, is a measure of the maximum deviation in the output current from a straight line passing through the endpoints of the transfer function. INL error is expressed in % FSR.

#### Differential Nonlinearity (DNL) Error

Differential nonlinearity (DNL) error is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm 1$  LSB maximum ensures monotonicity.

#### **Offset Error**

Offset error is a measure of the output error when zero code is loaded to the DAC register and is expressed in % FSR.

#### **Offset Error Temperature Coefficient (TC)**

Offset error TC is a measure of the change in offset error with changes in temperature and is expressed in ppm FSR/°C.

#### **Gain Error**

Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer function from the ideal and is expressed in % FSR.

#### **Gain Error Temperature Coefficient (TC)**

Gain error TC is a measure of the change in gain error with changes in temperature and is expressed in ppm FSR/°C.

#### **Full-Scale Error**

Full-scale error is a measure of the output error when full-scale code is loaded to the DAC register and is expressed in % FSR.

#### **Full-Scale Error Temperature Coefficient (TC)**

Full-scale error TC is a measure of the change in full-scale error with changes in temperature and is expressed in ppm FSR/°C.

#### **Loop Compliance Voltage Headroom**

Loop compliance voltage headroom is the minimum voltage between the LOOP– and REG<sub>IN</sub> pins for which the output current is equal to the programmed value.

#### **Output Temperature Coefficient (TC)**

Output TC is a measure of the change in the output current at 12 mA with changes in temperature and is expressed in ppm FSR/°C.

#### **Voltage Reference Thermal Hysteresis**

Voltage reference thermal hysteresis is the difference in output voltage measured at +25°C compared to the output voltage measured at +25°C after cycling the temperature from +25°C to -40°C to +105°C and back to +25°C. The hysteresis is specified for the first and second temperature cycles and is expressed in mV.

#### **Voltage Reference Temperature Coefficient (TC)**

Voltage reference TC is a measure of the change in the reference output voltage with a change in temperature. The voltage reference TC is calculated using the box method, which defines the TC as the maximum change in the reference output voltage over a given temperature range. Voltage reference TC is expressed in ppm/°C as follows:

$$TC = \left(\frac{V_{REF\_MAX} - V_{REF\_MIN}}{V_{REF\_NOM} \times Temp\_Range}\right) \times 10^{6}$$

#### where:

 $V_{REF\_MAX}$  is the maximum reference output voltage measured over the total temperature range.

 $V_{REF\_MIN}$  is the minimum reference output voltage measured over the total temperature range.

 $V_{REF\_NOM}$  is the nominal reference output voltage, 2.5 V.  $Temp\_Range$  is the specified temperature range (-40°C to +105°C).

### THEORY OF OPERATION

The AD5421 is an integrated device designed for use in loop-powered, 4 mA to 20 mA smart transmitter applications. In a single chip, the AD5421 provides a 16-bit DAC and current amplifier for digital control of the loop current, a voltage regulator to power the entire transmitter, a voltage reference, fault alert functions, a flexible SPI-compatible serial interface, gain and offset adjust registers, as well as other features and functions. The features of the AD5421 are described in the following sections.

#### **FAULT ALERTS**

The AD5421 provides a number of fault alert features. All faults are signaled to the controller via the FAULT pin and the fault register. In the case of a loss of communication between the AD5421 and the microcontroller (SPI fault), the AD5421 programs the loop current to an alarm value. If the controller detects that the FAULT pin is set high, it should then read the fault register to determine the cause of the fault.

#### SPI Fault

The SPI fault is asserted if there is no valid communication to any register of the AD5421 for more than a user-defined period. The user can program the time period using the SPI watchdog timeout bits of the control register. The SPI fault bit of the fault register indicates the fault on the SPI bus. Because this fault is caused by a loss of communication between the controller and the AD5421, the loop current is also forced to the alarm value.

The direction of the alarm current (downscale or upscale) is selected via the ALARM\_CURRENT\_DIRECTION pin. Connecting this pin to  $DV_{DD}$  selects an upscale alarm current (22.8 mA/24 mA); connecting this pin to COM selects a downscale alarm current (3.2 mA).

#### **Packet Error Checking**

To verify that data has been received correctly in noisy environments, the AD5421 offers the option of error checking based on an 8-bit cyclic redundancy check (CRC). Packet error checking (PEC) is enabled by writing to the AD5421 with a 32-bit serial frame, where the least significant eight bits are the frame check sequence (FCS). The device controlling the AD5421 should generate the 8-bit FCS using the following polynomial:

$$C(x) = x^8 + x^2 + x + 1$$

The 8-bit FCS is appended to the end of the data-word, and 32 data bits are sent to the AD5421 before \$\overline{SYNC}\$ is taken high. If the check is valid, the data is accepted. If the check fails, the FAULT pin is asserted and the PEC bit of the fault register is set. After the fault register is read, the PEC bit is reset low and the FAULT pin returns low.

In the case of data readback, if the AD5421 is addressed with a 32-bit frame, it generates the 8-bit frame check sequence and appends it to the end of the 24-bit data stream to create a 32-bit data stream.



Figure 39. PEC Timing

#### **Current Loop Fault**

The current loop ( $I_{\rm LOOP}$ ) fault is asserted when the actual loop current is not within  $\pm 0.01\%$  FSR of the programmed loop current. If the measured loop current is less than the programmed loop current, the  $I_{\rm LOOP}$  Under bit of the fault register is set. If the measured loop current is greater than the programmed loop current, the  $I_{\rm LOOP}$  Over bit of the fault register is set. The FAULT pin is set to logic high in either case.

An  $I_{\rm LOOP}$  Over condition occurs when the value of the load current sourced from the AD5421 (via REG<sub>OUT</sub>, REFOUT1, REFOUT2, or DV<sub>DD</sub>) is greater than the loop current that is programmed to flow in the loop. An  $I_{\rm LOOP}$  Under condition occurs when there is insufficient compliance voltage to support the programmed loop current, caused by excessive load resistance or low loop supply voltage.

#### **Overtemperature Fault**

There are two overtemperature alert bits in the fault register: Temp 100°C and Temp 140°C. If the die temperature of the AD5421 exceeds either 100°C or 140°C, the appropriate bit is set. If the Temp 140°C bit is set in the fault register, the FAULT pin is set to logic high.

#### Loop Voltage Fault

There are two loop voltage alert bits in the fault register:  $V_{\rm LOOP}$  12V and  $V_{\rm LOOP}$  6V. If the voltage between the  $V_{\rm LOOP}$  and COM pins falls below 0.6 V (corresponding to a 12 V loop supply value), the  $V_{\rm LOOP}$  12V bit is set; this bit is cleared when the voltage returns above 0.7 V. Similarly, if the voltage between the  $V_{\rm LOOP}$  and COM pins falls below 0.3 V (corresponding to a 6 V loop supply value), the  $V_{\rm LOOP}$  6V bit is set; this bit is cleared when the voltage returns above 0.4 V. If the  $V_{\rm LOOP}$  6V bit is set in the fault register, the FAULT pin is set to logic high.

Figure 40 illustrates how a resistor divider enables the monitoring of the loop supply with the  $V_{\rm LOOP}$  input. The recommended resistor divider consists of a 1  $M\Omega$  and a 19  $M\Omega$  resistor that provide a 20:1 ratio, allowing the 2.5 V input range of the  $V_{\rm LOOP}$  pin to monitor loop supplies up to 50 V. With a 20:1 divider ratio, the preset  $V_{\rm LOOP}$  6V and  $V_{\rm LOOP}$  12V alert bits of the fault register generate loop supply faults according to their stated values. If another divider ratio is used, the fault bits generate faults at values that are not equal to 6 V and 12 V.



Figure 40. Resistor Divider Connection at VLOOP Pin

#### **EXTERNAL CURRENT SETTING RESISTOR**

The 24 k $\Omega$  resistor R<sub>SET</sub>, shown in Figure 1, converts the DAC output voltage to a current, which is then mirrored with a gain of 221 to the LOOP– pin. The stability of the loop current over temperature is dependent on the temperature coefficient of R<sub>SET</sub>.

Table 1 and Table 2 outline the performance specifications of the AD5421 with both the internal  $R_{\text{SET}}$  resistor and an external, 24  $k\Omega$   $R_{\text{SET}}$  resistor. Using the internal  $R_{\text{SET}}$  resistor, a total unadjusted error of better than 0.126% FSR can be expected. Using an external resistor gives improved performance of 0.048% FSR. This specification assumes an ideal resistor; the actual performance depends on the absolute value and temperature coefficient of the resistor used. For more information, see the Determining the Expected Total Error section.

#### LOOP CURRENT RANGE SELECTION

To select the loop current range, connect the RANGE0 and RANGE1 pins to the COM and DV  $_{\rm DD}$  pins, as shown in Table 9.

Table 9. Selecting the Loop Current Range

| RANGE1 Pin | RANGE0 Pin | Loop Current Range |
|------------|------------|--------------------|
| COM        | COM        | 4 mA to 20 mA      |
| COM        | $DV_DD$    | 3.8 mA to 21 mA    |
| $DV_DD$    | COM        | 3.2 mA to 24 mA    |
| $DV_DD$    | $DV_{DD}$  | 3.8 mA to 21 mA    |

#### CONNECTION TO LOOP POWER SUPPLY

The AD5421 is powered from the 4 mA to 20 mA current loop. Typically, the power supply is located far from the transmitter device and has a value of 24 V. The AD5421 can be connected directly to the loop power supply and can tolerate a voltage up to a maximum of 52 V (see Figure 41).



Figure 41. Direct Connection of the AD5421 to Loop Power Supply

Figure 41 shows how the AD5421 is connected directly to the loop power supply. An alternative power connection is shown in Figure 42, which shows a depletion mode N-channel MOSFET connected between the AD5421 and the loop power supply. The use of this device keeps the voltage drop across the AD5421 at approximately 12 V, limiting the worst-case on-chip power dissipation to 288 mW (12 V  $\times$  24 mA = 288 mW). If the AD5421 is connected directly to the loop supply as shown in Figure 41, the potential worst-case on-chip power dissipation for a 24 V loop power supply is 576 mW (24 V  $\times$  24 mA = 576 mW). The power dissipation changes in proportion to the loop power supply voltage.



Figure 42. MOSFET Connecting the AD5421 to Loop Power Supply

#### **ON-CHIP ADC**

The AD5421 contains an on-chip ADC used to measure and feed back to the fault register either the temperature of the die or the voltage between the  $V_{\text{LOOP}}$  and COM pins. The select ADC input bit (Bit D8) of the control register selects the parameter to be converted. A conversion is initiated with command byte 00001000 (necessary only if auto fault readback is disabled). This command byte powers on the ADC and performs the conversion. A read of the fault register returns the conversion result. If auto readback of the fault register is required, the ADC must first be powered up by setting the on-chip ADC bit (Bit D7) of the control register.

#### **VOLTAGE REGULATOR**

The on-chip voltage regulator provides a regulated voltage output to supply the AD5421 and the remainder of the transmitter circuitry. The output voltage range is from 1.8 V to 12 V and is selected by the states of three digital input pins (see Table 10). The regulator output is accessed at the REGOUT pin.

Table 10. Setting the Voltage Regulator Output

| REG_SEL2 | REG_SEL1  | REG_SEL0  | Regulated Output<br>Voltage (V) |
|----------|-----------|-----------|---------------------------------|
| COM      | COM       | COM       | 1.8                             |
| COM      | COM       | $DV_{DD}$ | 2.5                             |
| COM      | $DV_DD$   | COM       | 3.0                             |
| COM      | $DV_{DD}$ | $DV_{DD}$ | 3.3                             |
| $DV_DD$  | COM       | COM       | 5.0                             |
| $DV_DD$  | COM       | $DV_DD$   | 9.0                             |
| $DV_DD$  | $DV_DD$   | COM       | 12.0                            |

#### LOOP CURRENT SLEW RATE CONTROL

The rate of change of the loop current can be controlled by connecting an external capacitor between the  $C_{\rm IN}$  pin and COM. This reduces the rate of change of the loop current. The output resistance of the DAC ( $R_{\rm DAC}$ ) together with the  $C_{\rm SLEW}$  capacitor generate a time constant that determines the response of the loop current (see Figure 43).



Figure 43. Slew Capacitor Circuit

The resistance of the DAC is typically 15.22 k $\Omega$  for the 4 mA to 20 mA and 3.8 mA to 21 mA loop current ranges. The DAC resistance changes to 16.11 k $\Omega$  when the 3.2 mA to 24 mA loop current range is selected.

The time constant of the circuit is expressed as

$$\tau = R_{DAC} \times C_{SLEW}$$

Taking five time constants as the required time to reach the final value, C<sub>SLEW</sub> can be determined for a desired response time, *t*, as follows:

$$C_{SLEW} = \frac{t}{5 \times R_{DAC}}$$

where:

*t* is the desired time for the output current to reach its final value.

 $R_{DAC}$  is the resistance of the DAC core, either 15.22 k $\Omega$  or 16.11 k $\Omega$ , depending on the selected loop current range.

For a response time of 5 ms,

$$C_{SLEW} = \frac{5 \,\text{ms}}{5 \times 15,220} \approx 68 \,\text{nF}$$

For a response time of 10 ms,

$$C_{SLEW} = \frac{10 \,\text{ms}}{5 \times 15,220} \approx 133 \,\text{nF}$$

The responses for both of these configurations are shown in Figure 44.



Figure 44. 4 mA to 20 mA Step with Slew Rate Control

The  $C_{\rm IN}$  pin can also be used as a coupling input for HART FSK signaling. The HART signal must be ac-coupled to the  $C_{\rm IN}$  input. The capacitor through which the HART signal is coupled must be considered in the preceding calculations, where the total capacitance is  $C_{\rm SLEW}+C_{\rm HART}$ . For more information, see the HART Communications section.

#### **POWER-ON DEFAULT**

The AD5421 powers on with all registers loaded with their default values and with the loop current in the alarm state set to 3.2 mA or 22.8 mA/24 mA (depending on the state of the ALARM\_CURRENT\_DIRECTION pin and the selected range). The AD5421 remains in this state until it is programmed with new values. The SPI watchdog timer is enabled by default with a timeout period of 1 sec. If there is no communication with the AD5421 within 1 sec of power-on, the FAULT pin is set.

#### HART COMMUNICATIONS

The AD5421 can be interfaced to a Highway Addressable Remote Transducer (HART) modem to enable HART digital communications over the 2-wire loop connection. Figure 45 shows how the modem frequency shift keying (FSK) output is connected to the AD5421.



Figure 45. Connecting a HART Modem to the AD5421

To achieve a 1 mA p-p FSK current signal on the loop, the voltage at the  $C_{\text{IN}}$  pin must be 111 mV p-p. Assuming a 500 mV p-p output from the HART modem, this means that the signal must be attenuated by a factor of 4.5. The following equation can be used to calculate the values of the  $C_{\text{HART}}$  and  $C_{\text{SLEW}}$  capacitors.

$$4.5 = \frac{C_{HART} + C_{SLEW}}{C_{HART}}$$

From this equation, the ratio of  $C_{HART}$  to  $C_{SLEW}$  is 1 to 3.5. This ratio of the capacitor values sets the amplitude of the HART FSK signal on the loop. The absolute values of the capacitors set the response time of the loop current, as well as the bandwidth presented to the HART signal connected at the  $C_{IN}$  pin. The bandwidth must pass frequencies from 500 Hz to 10 kHz. The two capacitors and the internal impedance,  $R_{DAC}$ , form a highpass filter. The 3 dB frequency of this high-pass filter should be less than 500 Hz and can be calculated as follows:

$$f_{3dB} = \frac{1}{2 \times \pi \times R_{DAC} \times \left(C_{HART} + C_{SLEW}\right)}$$

To achieve a 500 Hz high-pass 3 dB frequency cutoff, the combined values of  $C_{\text{HART}}$  and  $C_{\text{SLEW}}$  should be 21 nF. To ensure the correct HART signal amplitude on the current loop, the final values for the capacitors are  $C_{\text{HART}} = 4.7$  nF and  $C_{\text{SLEW}} = 16.3$  nF.

#### **Output Noise During Silence and Analog Rate of Change**

The AD5421 has a direct influence on two important specifications relating to the HART communications protocol: output noise during silence and analog rate of change. Figure 23 shows the measurement of the AD5421 output noise in the HART extended bandwidth; the noise measurement is 0.2 mV rms, within the required 2.2 mV rms value.

To meet the analog rate of change specification, the rate of change of the 4 mA to 20 mA current must be slow enough so that it does not interfere with the HART digital signaling. This is determined by forcing a full-scale loop current change through a 500  $\Omega$  load resistor and applying the resulting voltage signal to the HART digital filter (HCF\_TOOL-31). The peak amplitude of the signal at the filter output must be less than 150 mV. To achieve this, the rate of change of the loop current must be restricted to less than approximately 1.3 mA/ms.

The output of the AD5421 naturally slews at approximately 880 mA/ms, a rate that is far too great to comply with the HART specifications. To reduce the slew rate, a capacitor can be connected from the  $C_{\rm IN}$  pin to COM, as described in the Loop Current Slew Rate Control section. To reduce the slew rate enough so that the HART specification is met, a capacitor value in the region of 4.7  $\mu F$  is required, resulting in a full-scale transition time of 500 ms. Many applications will regard this time as too slow, in which case the slew rate will need to be digitally controlled by writing a sequence of codes to the DAC register so that the output response follows the desired curve.

Figure 46 shows a digitally controlled full-scale step and the resulting filter output. In Figure 46, it can be seen that the peak amplitude of the filter output signal is less than the required 150 mV, and the transition time is approximately 30 ms.



Figure 46. Digitally Controlled Full-Scale Step and Resulting HART Digital Filter Output Signal

Figure 47 shows the circuit diagram for this measurement. The 47 nF and 168 nF capacitor values for  $C_{\text{HART}}$  and  $C_{\text{SLEW}}$  provide adequate filtering of the digital steps, ensuring that they do not cause interference.



Figure 47. Circuit Diagram for Figure 46

### **SERIAL INTERFACE**

The AD5421 is controlled by a versatile, 3-wire serial interface that operates at clock rates up to 30 MHz. It is compatible with the SPI, QSPI™, MICROWIRE®, and DSP standards. Figure 2 shows the timing diagram. The interface operates with either a continuous or noncontinuous gated burst clock.

The write sequence begins with a falling edge of the SYNC signal; data is clocked in on the SDIN data line on the falling edge of SCLK. On the rising edge of SYNC, the 24 bits of data are latched; the data is transferred to the addressed register and the programmed function is executed (either a change in DAC output or mode of operation).

If packet error checking on the SPI interface is required using cyclic redundancy codes, an additional eight bits must be written to the AD5421, creating a 32-bit serial interface. In this case, 32 bits are written to the AD5421 before SYNC is brought high.

#### **INPUT SHIFT REGISTER**

The input shift register is 24 bits wide (32 bits wide if CRC error checking of the data is required). Data is loaded into the device MSB first as a 24-/32-bit word under the control of a serial clock input, SCLK. The input shift register consists of an 8-bit address/command byte, a 16-bit data-word, and an optional 8-bit CRC, as shown in Table 12 and Table 13.

The address/command byte decoding is described in Table 11.

Table 11. Address/Command Byte Functions

| Address/Command Byte | Function                                     |
|----------------------|----------------------------------------------|
| 0000001              | Write to DAC register                        |
| 0000010              | Write to control register                    |
| 00000011             | Write to offset adjust register              |
| 00000100             | Write to gain adjust register                |
| 00000101             | Load DAC                                     |
| 00000110             | Force alarm current                          |
| 00000111             | Reset                                        |
| 00001000             | Initiate V <sub>LOOP</sub> /temp measurement |
| 00001001             | No operation                                 |
| 1000001              | Read DAC register                            |
| 10000010             | Read control register                        |
| 10000011             | Read offset adjust register                  |
| 10000100             | Read gain adjust register                    |
| 10000101             | Read fault register                          |

#### **REGISTER READBACK**

To read back a register, Bit D11 of the control register must be set to Logic 1 to disable the automatic readback of the fault register.

Table 12. Input Shift Register

| MSB |     |       |         |        |      |     |     |     |     |     |     |     |     |    |       |    |    |    |    |    |    |    | LSB |
|-----|-----|-------|---------|--------|------|-----|-----|-----|-----|-----|-----|-----|-----|----|-------|----|----|----|----|----|----|----|-----|
| D23 | D22 | D21   | D20     | D19    | D18  | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8    | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|     |     | Addre | ess/com | mand l | oyte |     |     |     |     |     |     |     |     | Da | ta-wo | rd |    |    |    |    |    |    |     |

#### Table 13. Input Shift Register with CRC

| M2R |     |       |       |      |        |     |     |     |     |     |     |     |     |     |        |      |     |     |     |     |     |    |    |    |    |    |    |    |    |    | F2R |
|-----|-----|-------|-------|------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|------|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| D31 | D30 | D29   | D28   | D27  | D26    | D25 | D24 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16    | D15  | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|     | A   | ddres | s/con | nman | d byte | e   |     |     |     |     |     |     |     | - 1 | Data-v | vord |     |     |     |     |     |    |    |    |    |    | C  | RC |    |    |     |

#### **DAC REGISTER**

The DAC register is a read/write register and is addressed as described in Table 11. The data programmed to the DAC register determines the loop current, as shown in the Ideal Output Transfer Function section and in Table 15.

#### **Ideal Output Transfer Function**

The transfer function describing the relationship between the data programmed to the DAC register and the loop current is expressed by the following three equations.

For the 4 mA to 20 mA output range, the loop current can be expressed as follows:

$$I_{LOOP} = \left(\frac{16 \text{ mA}}{2^{16}}\right) \times D + 4 \text{ mA}$$

For the 3.8 mA to 21 mA output range, the loop current can be expressed as follows:

$$I_{LOOP} = \left(\frac{17.2 \text{ mA}}{2^{16}}\right) \times D + 3.8 \text{ mA}$$

For the 3.2 mA to 24 mA output range, the loop current can be expressed as follows:

$$I_{LOOP} = \left(\frac{20.8 \text{ mA}}{2^{16}}\right) \times D + 3.2 \text{ mA}$$

where D is the decimal value of the DAC register.

Table 14. DAC Register Bit Map

| MSB |     |     |     |     |     |    |       |        |    |    |    |    |    |    | LSB |
|-----|-----|-----|-----|-----|-----|----|-------|--------|----|----|----|----|----|----|-----|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8    | D7     | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|     |     |     |     |     |     |    | 16-bi | t data |    |    |    |    |    |    |     |

Table 15. Relationship of DAC Register Code to Ideal Loop Current (Gain = 65,536; Offset = 0)

|                   |                     | Ideal Loop Current (mA) |                       |
|-------------------|---------------------|-------------------------|-----------------------|
| DAC Register Code | 4 mA to 20 mA Range | 3.8 mA to 21 mA Range   | 3.2 mA to 24 mA Range |
| 0x0000            | 4                   | 3.8                     | 3.2                   |
| 0x0001            | 4.00024             | 3.80026                 | 3.2003                |
|                   |                     |                         |                       |
| 0x7FFF            | 11.9997             | 12.39974                | 13.5997               |
| 0x8000            | 12                  | 12.4                    | 13.6                  |
|                   |                     |                         |                       |
| 0xFFFE            | 19.9995             | 20.99947                | 23.9994               |
| 0xFFFF            | 19.9997             | 20.99974                | 23.9997               |

#### **CONTROL REGISTER**

The control register is a read/write register and is addressed as described in Table 11. The data programmed to the control register determines the mode of operation of the AD5421.

### Table 16. Control Register Bit Map

**MSB** LSB D6 D14 D13 D12 D10 D9 D8 **D7** D5 D4 D3 D1 D0 D15 D11 D2 SPI watchdog timeout Auto fault Select On-chip Power down Alarm on Set min  $V_{\mathsf{LOOP}}$ Reserved watchdog SPI fault ADC readback ADC internal fault loop T2 T0 timer current input reference alert

**Table 17. Control Register Bit Descriptions** 

| <b>Control Bits</b>              | Descr            | iption    |             |                                                                                                                                                                                                           |
|----------------------------------|------------------|-----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI watchdog<br>timeout          |                  |           |             | ow the user to program the watchdog timeout period. The watchdog timer is reset when a valid ster occurs or when a NOP command is written.                                                                |
|                                  | TO               | T1        | T2          | Timeout Period                                                                                                                                                                                            |
|                                  | 0                | 0         | 0           | 50 ms                                                                                                                                                                                                     |
|                                  | 0                | 0         | 1           | 100 ms                                                                                                                                                                                                    |
|                                  | 0                | 1         | 0           | 500 ms                                                                                                                                                                                                    |
|                                  | 0                | 1         | 1           | 1 sec (default)                                                                                                                                                                                           |
|                                  | 1                | 0         | 0           | 2 sec                                                                                                                                                                                                     |
|                                  | 1                | 0         | 1           | 3 sec                                                                                                                                                                                                     |
|                                  | 1                | 1         | 0           | 4 sec                                                                                                                                                                                                     |
|                                  | 1                | 1         | 1           | 5 sec                                                                                                                                                                                                     |
| SPI watchdog                     | 0 = SP           | l watchd  | og timer is | enabled (default).                                                                                                                                                                                        |
| timer                            | 1 = SP           | I watchd  | og timer is | disabled.                                                                                                                                                                                                 |
| Auto fault                       |                  |           |             | the fault register contents are automatically clocked out on the SDO pin on each write operation $\frac{1}{2}$                                                                                            |
| readback                         |                  |           |             | vays be addressed for readback.)                                                                                                                                                                          |
|                                  |                  |           |             | s are clocked out on the SDO pin (default).                                                                                                                                                               |
| A1 CD1                           |                  |           |             | s are not clocked out on the SDO pin.                                                                                                                                                                     |
| Alarm on SPI<br>fault            |                  |           |             | the loop current is forced to the alarm value when an SPI fault is detected (that is, the watchdog<br>is SPI fault is detected, the SPI fault bit of the fault register and the FAULT pin are always set. |
| iauit                            |                  |           |             | to the alarm value when an SPI fault is detected (default).                                                                                                                                               |
|                                  |                  |           |             | ced to the alarm value when an SPI fault is detected.                                                                                                                                                     |
| Set min loop                     |                  | •         | ration (de  |                                                                                                                                                                                                           |
| current                          |                  | •         |             | ts minimum value so that the total current flowing in the loop consists only of the operating                                                                                                             |
|                                  |                  |           |             | d its associated circuitry.                                                                                                                                                                               |
| Select ADC                       | 0 = on           | -chip AD  | C measure   | es the voltage between the V <sub>LOOP</sub> and COM pins (default).                                                                                                                                      |
| input                            | 1 = on           | -chip AD  | C measure   | s the temperature of the AD5421 die.                                                                                                                                                                      |
| On-chip ADC                      |                  |           |             | ed (default).                                                                                                                                                                                             |
|                                  | 1 = on           | -chip AD  | C is enable | ed.                                                                                                                                                                                                       |
| Power down                       | 0 = int          | ernal vol | tage refere | ence is powered up (default).                                                                                                                                                                             |
| internal                         | 1 = int          | ernal vol | tage refere | ence is powered down and an external voltage reference source is required.                                                                                                                                |
| reference                        | <b>-</b> 1 · 1 · |           | 1 .1        | d FAULT 1.1 and the last of Maria Court Cilia and Alabara                                                                                                                                                 |
| V <sub>LOOP</sub> fault<br>alert |                  |           |             | the FAULT pin is set when the voltage between the $V_{LOOP}$ and COM pins falls to approximately 0.3 V. ult register is always set.)                                                                      |
| aici t                           |                  |           |             | hen the $V_{LOOP}$ – COM voltage falls to approximately 0.3 V.                                                                                                                                            |
|                                  |                  | •         |             | the $V_{LOOP}$ – COM voltage falls to approximately 0.3 V.                                                                                                                                                |

#### **FAULT REGISTER**

The read-only fault register is addressed as described in Table 11. The bits in the fault register indicate a range of possible fault conditions.

#### Table 18. Fault Register Bit Map

MSB LSB

| D15 | D14 | D13                       | D12                        | D11           | D10           | D9                      | D8                    | D7 | D6 | D5  | D4        | D3        | D2 | D1 | D0 |
|-----|-----|---------------------------|----------------------------|---------------|---------------|-------------------------|-----------------------|----|----|-----|-----------|-----------|----|----|----|
| SPI | PEC | I <sub>LOOP</sub><br>Over | I <sub>LOOP</sub><br>Under | Temp<br>140°C | Temp<br>100°C | V <sub>LOOP</sub><br>6V | V <sub>LOOP</sub> 12V |    |    | VLC | oor/tempe | rature va | ue |    |    |

**Table 19. Fault Register Bit Descriptions** 

| Fault Alert                               | FAULT<br>Pin Set | Description                                            |                                                                            |                                                                                                                                                                              |
|-------------------------------------------|------------------|--------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI                                       | Yes              | communication to the ADS occurrence of this fault also | 5421 over the SPI interface for more of orces the loop current to the alar | aling. This fault occurs if there is no valid than the user-defined timeout period. The m value if Bit D10 of the control register is at of the ALARM_CURRENT_DIRECTION pin. |
| PEC (packet<br>error check)               | Yes              |                                                        | n error in the SPI communication is<br>cket Error Checking section for mo  | detected using cyclic redundancy check (CRC) re information.                                                                                                                 |
| I <sub>LOOP</sub> Over                    | Yes              | This bit is set high when th                           | e actual loop current is greater tha                                       | n the programmed loop current.                                                                                                                                               |
| I <sub>LOOP</sub> Under                   | Yes              | This bit is set high when th                           | e actual loop current is less than th                                      | e programmed loop current.                                                                                                                                                   |
| Temp 140°C                                | Yes              |                                                        |                                                                            | oit is set if the die temperature of the AD5421<br>nperature returns below approximately 125°C.                                                                              |
| Temp 100°C                                | No               |                                                        |                                                                            | AD5421. This bit is set if the die temperature of the the temperature returns below approximately 85°C.                                                                      |
| V <sub>LOOP</sub> 6V                      | Yes              |                                                        | ith 20:1 resistor divider connected a                                      | M pins falls below approximately 0.3 V (representing t $V_{\text{LOOP}}$ ). This bit is cleared when the voltage returns                                                     |
| VLOOP 12V                                 | No               |                                                        | with 20:1 resistor divider connected                                       | M pins falls below approximately 0.6 V (representing at $V_{\text{LOOP}}$ ). This bit is cleared when the voltage returns                                                    |
| V <sub>LOOP</sub> /temper-<br>ature value | N/A              |                                                        |                                                                            | op and COM pins or the AD5421 die temperature, e On-Chip ADC Transfer Function Equations section).                                                                           |
|                                           |                  | 8-Bit Value                                            | V <sub>LOOP</sub> – COM Voltage (V)                                        | Die Temperature (°C)                                                                                                                                                         |
|                                           |                  | 00000000                                               | 0                                                                          | +300                                                                                                                                                                         |
|                                           |                  |                                                        |                                                                            |                                                                                                                                                                              |
|                                           |                  | 11111111                                               | 2.49                                                                       | <b>-55</b>                                                                                                                                                                   |

#### **On-Chip ADC Transfer Function Equations**

The transfer function equation for the measurement of the voltage between the  $V_{\text{\tiny LOOP}}$  and COM pins is as follows:

$$V_{LOOP}-COM=(2.5/256)\times D$$

where D is the 8-bit digital code returned by the on-chip ADC.

The transfer function equation for the die temperature is as follows:

*Die Temperature* =  $125 - (1.771 \times (D - 128))$ 

where D is the 8-bit digital code returned by the on-chip ADC.

#### **OFFSET ADJUST REGISTER**

The offset adjust register is a read/write register and is addressed as described in Table 11.

#### Table 20. Offset Adjust Register Bit Map

| W2R |     |     |     |     |     |    |    |    |    |    |    |    |    |    | LSB |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |

| D15                       | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------------------------|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 16-bit offset adjust data |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |

Table 21. Offset Adjust Register Adjustment Range

| Offset Adjust Register Data | Digital Offset Adjustment (LSBs) |
|-----------------------------|----------------------------------|
| 65535                       | +32767                           |
| 65534                       | +32766                           |
|                             |                                  |
| 32769                       | +1                               |
| 32768 (default)             | 0                                |
| 32767                       | -1                               |
| •••                         |                                  |
| 1                           | -32767                           |
| 0                           | -32768                           |

#### **GAIN ADJUST REGISTER**

The gain adjust register is a read/write register and is addressed as described in Table 11.

#### Table 22. Gain Adjust Register Bit Map

| MSB |                         |     |     |     |     |    |    |    |    |    |    |    |    |    | LSB |
|-----|-------------------------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| D15 | D14                     | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|     | 16-bit gain adjust data |     |     |     |     |    |    |    |    |    |    |    |    |    |     |

Table 23. Gain Adjust Register Adjustment Range

| Gain Adjust Register Data | Digital Gain Adjustment at Full-Scale Output (LSBs) |
|---------------------------|-----------------------------------------------------|
| 65535 (default)           | 0                                                   |
| 65534                     | -1                                                  |
|                           |                                                     |
| 32769                     | -32767                                              |
| 32768                     | -32768                                              |
| 32767                     | -32769                                              |
|                           |                                                     |
| 1                         | -65534                                              |
| 0                         | -65535                                              |

# Transfer Function Equations with Offset and Gain Adjust Values

When the offset adjust and gain adjust register values are taken into account, the transfer equations can be expressed as follows.

For the 4 mA to 20 mA output range, the loop current can be expressed as follows:

$$I_{LOOP} = \left[ \frac{\left(\frac{16 \text{ mA}}{2^{16}}\right) \times Gain}{2^{16}} \times D \right] + \left(4 \text{ mA} + \left[ \left(\frac{16 \text{ mA}}{2^{16}}\right) \times \left(Offset - 32,768\right) \right] \right)$$

For the 3.8 mA to 21 mA output range, the loop current can be expressed as follows:

$$I_{LOOP} = \left[ \frac{\left(\frac{17.2 \text{ mA}}{2^{16}}\right) \times Gain}{2^{16}} \times D \right]$$

$$+ \left( 3.8 \text{ mA} + \left[ \left(\frac{17.2 \text{ mA}}{2^{16}}\right) \times \left(Offset - 32,768\right) \right] \right)$$

For the 3.2 mA to 24 mA output range, the loop current can be expressed as follows:

$$I_{LOOP} = \left[ \frac{\left(\frac{20.8 \text{ mA}}{2^{16}}\right) \times Gain}{2^{16}} \times D \right]$$

$$+ \left(3.2 \text{ mA} + \left[ \left(\frac{20.8 \text{ mA}}{2^{16}}\right) \times \left(Offset - 32,768\right) \right] \right)$$

where:

D is the decimal value of the DAC register.

Gain is the decimal value of the gain adjust register.

Offset is the decimal value of the offset adjust register.

Note that the offset adjust register cannot adjust the zero-scale output value downward.

### APPLICATIONS INFORMATION

Figure 48 shows a typical connection diagram for the AD5421 configured in a HART capable smart transmitter. To reduce power dissipation on the chip, a depletion mode MOSFET (T1), such as a DN2540 or BSP129, can be connected between the loop voltage and the AD5421, as shown in Figure 48.

If a low loop voltage is used, T1 does not need to be inserted, and the loop voltage can connect directly to REG<sub>IN</sub> (see Figure 41). In Figure 48, all interface signal lines are connected to the microcontroller. To reduce the number of interface signal lines, the  $\overline{\text{LDAC}}$  signal can be connected to COM, and the SDO and FAULT lines can be left unconnected. However, this configuration disables the use of the fault alert features.

Under normal operating conditions, the voltage between COM and LOOP— does not exceed 1.5 V, and the voltage at LOOP— is negative with respect to COM. If it is possible that the voltage at LOOP— may be forced positive with respect to COM, or if the voltage difference between LOOP— and COM may be forced in excess of 5 V, a 4.7 V low leakage Zener diode should be placed between COM and the LOOP— pin, as shown in Figure 48, to protect the AD5421 from potential damage.

#### **DETERMINING THE EXPECTED TOTAL ERROR**

The AD5421 can be set up in a number of different configurations, each of which achieves different levels of accuracy, as described in Table 1 and Table 2. With the internal voltage reference and internal  $R_{\text{SET}}$  enabled, a maximum total error of 0.157% of full-scale range can be expected for the C grade device over the temperature range of  $-40^{\circ}\text{C}$  to  $+105^{\circ}\text{C}$ .

Other configurations specify an external voltage reference, an external  $R_{\text{SET}}$  resistor, or both an external voltage reference and external  $R_{\text{SET}}$  resistor. In these configurations, the specifications assume that the external voltage reference and external  $R_{\text{SET}}$  resistor are ideal. Therefore, the errors associated with these components must be added to the data sheet specifications to determine the overall performance. The performance depends on the specifications of these components.



Figure 48. AD5421 Application Diagram for HART Capable Smart Transmitter

To determine the absolute worst-case overall error, the reference and  $R_{\text{SET}}$  errors can be directly summed with the specified AD5421 maximum error. For example, when using an external reference and external  $R_{\text{SET}}$  resistor, the maximum AD5421 error is 0.048% of full-scale range. Assuming that the absolute errors for the voltage reference and  $R_{\text{SET}}$  resistor are, respectively, 0.04% and 0.05% with temperature coefficients of 3 ppm/°C and 2 ppm/°C, respectively, the overall worst-case error is as follows:

Worst-Case Error =  $AD5421 \ Error + V_{REF} \ Absolute \ Error + V_{REF} \ TC + R_{SET} \ Absolute \ Error + R_{SET} \ TC$ Worst-Case Error =  $0.048\% + 0.04\% + [(3/10^6) \times 100 \times 145]\% + 0.05\% + [(2/10^6) \times 100 \times 145]\% = 0.21\% \ FSR$ 

This is the absolute worst-case value when the AD5421 operates over the temperature range of  $-40^{\circ}$ C to  $+105^{\circ}$ C. An error of this value is very unlikely to occur because the temperature coefficients of the individual components do not exhibit the same drift polarity, and, therefore, an element of cancelation occurs. For this reason, the TC values should be added in a root of squares fashion.

A further improvement can be gained by performing a two-point calibration at zero scale and full scale, thus reducing the absolute errors of the voltage reference and  $R_{\text{SET}}$  resistor to a combined error of 1 LSB or 0.0015% FSR. After performing this calibration, the total maximum error becomes

Total Error = 
$$0.048\% + 0.0015\% + \sqrt{(0.0435\%)^2 + (0.029\%)^2} = 0.102\% \text{ FSR}$$

To reduce this error value further, a voltage reference and R<sub>SET</sub> resistor with lower TC specifications must be chosen.

#### THERMAL AND SUPPLY CONSIDERATIONS

The AD5421 is designed to operate at a maximum junction temperature of 125°C. To ensure reliable and specified operation over the lifetime of the product, it is important that the device not be operated under conditions that cause the junction temperature to exceed this value.

Excessive junction temperature can occur if the AD5421 experiences elevated voltages across its terminals while regulating the loop current at a high value. The resulting junction temperature depends on the ambient temperature.

Table 24 provides the bounds of operation at maximum ambient temperature and maximum supply voltage. This information is displayed graphically in Figure 49 and Figure 50. These figures assume that the exposed paddle is connected to a copper plane of approximately 6 cm<sup>2</sup>.



Figure 49. Maximum Power Dissipation vs. Ambient Temperature



Figure 50. Maximum Supply Voltage vs. Ambient Temperature

Table 24. Thermal and Supply Considerations (External MOSFET Not Connected)

| Parameter                      | Description                                                                                                                   | 28-Lead TSSOP Package                                                                                    |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Maximum Power<br>Dissipation   | Maximum permitted power dissipation when operating at an ambient temperature of 105°C                                         | $\frac{T_{JMAX} - T_A}{\theta_{JA}} = \frac{125 - 105}{32} = 625 \text{mW}$                              |
| Maximum Ambient<br>Temperature | Maximum permitted ambient temperature when operating from a supply of 52 V while regulating a loop current of 22.8 mA         | $T_{JMAX} - (P_D \times \theta_{JA}) =$<br>125 - ((52 × 0.0228) × 32) = 87°C                             |
| Maximum Supply<br>Voltage      | Maximum permitted supply voltage when operating at an ambient temperature of 105°C while regulating a loop current of 22.8 mA | $\frac{T_{JMAX} - T_A}{I_{LOOP} \times \theta_{JA}} = \frac{125 - 105}{0.0228 \times 32} = 27 \text{ V}$ |

# **OUTLINE DIMENSIONS**



Figure 51. 28-Lead Thin Shrink Small Outline Package, Exposed Pad [TSSOP\_EP] (RE-28-2) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description | Package Option |  |
|--------------------|-------------------|---------------------|----------------|--|
| AD5421BREZ-REEL    | -40°C to +105°C   | 28-Lead TSSOP_EP    | RE-28-2        |  |
| AD5421BREZ-REEL7   | -40°C to +105°C   | 28-Lead TSSOP_EP    | RE-28-2        |  |
| AD5421CREZ-RL      | -40°C to +105°C   | 28-Lead TSSOP_EP    | RE-28-2        |  |
| AD5421CREZ-RL7     | −40°C to +105°C   | 28-Lead TSSOP_EP    | RE-28-2        |  |

 $<sup>^{1}</sup>$  Z = RoHS Compliant Part.

