FAIRCHILD

# **FDD5N50NZ** N-Channel MOSFET 500V, 4A, 1.5Ω

# Features

- $R_{DS(on)} = 1.38\Omega$  (Typ.)@  $V_{GS} = 10V$ ,  $I_D = 2A$
- Low Gate Charge (Typ. 9nC)
- Low  $C_{rss}$  ( Typ. 4pF)
- Fast Switching
- 100% Avalanche Tested
- Improved dv/dt Capability
- ESD Imoroved Capability
- RoHS Compliant





# efficient switching mode power supplies and active power factor correction.

Description

stripe, DMOS technology.





These N-Channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, planar

This advance technology has been especially tailored to minimize on-state resistance, provide superior switching

performance, and withstand high energy pulse in the avalanche

and commutation mode. These devices are well suited for high

### MOSFET Maximum Ratings T<sub>C</sub> = 25°C unless otherwise noted\*

| Symbol                            |                                                                                 | FDD5N50NZ                                         | Units    |             |      |
|-----------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------|----------|-------------|------|
| V <sub>DSS</sub>                  | Drain to Source Voltage                                                         |                                                   |          | 500         | V    |
| V <sub>GSS</sub>                  | Gate to Source Voltage                                                          |                                                   | ±25      | V           |      |
| I <sub>D</sub>                    | Drain Current                                                                   | -Continuous ( $T_C = 25^{\circ}C$ )               |          | 4           | ^    |
|                                   | Drain Current                                                                   | -Continuous (T <sub>C</sub> = 100 <sup>o</sup> C) |          | 2.4         | A    |
| I <sub>DM</sub>                   | Drain Current                                                                   | - Pulsed (Note 1)                                 |          | 16          | А    |
| E <sub>AS</sub>                   | Single Pulsed Avalanche Energy (Note 2)                                         |                                                   | (Note 2) | 304         | mJ   |
| I <sub>AR</sub>                   | Avalanche Current                                                               |                                                   | (Note 1) | 4           | A    |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy                                                     |                                                   | (Note 1) | 6.2         | mJ   |
| dv/dt                             | Peak Diode Recovery dv/dt                                                       |                                                   | (Note 3) | 10          | V/ns |
| P <sub>D</sub>                    | Dower Dissignation                                                              | $(T_{C} = 25^{\circ}C)$                           |          | 62          | W    |
|                                   | Power Dissipation                                                               | - Derate above 25°C                               |          | 0.5         | W/ºC |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range                                         |                                                   |          | -55 to +150 | °C   |
| Τ <sub>L</sub>                    | Maximum Lead Temperature for Soldering Purpose,<br>1/8" from Case for 5 Seconds |                                                   |          | 300         | °C   |
| *Drain current lir                | nited by maximum junction temperature                                           |                                                   |          |             |      |

## Thermal Characteristics

| Symbol              | Parameter                               | FDD5N50NZ | Units |  |
|---------------------|-----------------------------------------|-----------|-------|--|
| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction to Case    | 2.0 °C/W  |       |  |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | 90        |       |  |

©2009 Fairchild Semiconductor Corporation FDD5N50NZ Rev. A

| Device Marking<br>FDD5N50NZ            |                                                          | Device                                               | Package         | PackageReel SizeD-PAK380mm                                 |             | Tape Width<br>16mm |                | Quantity       |          |  |
|----------------------------------------|----------------------------------------------------------|------------------------------------------------------|-----------------|------------------------------------------------------------|-------------|--------------------|----------------|----------------|----------|--|
|                                        |                                                          | FDD5N50NZTM                                          | D-PAK           |                                                            |             |                    |                | 2500           |          |  |
| Electrica                              | I Char                                                   | racteristics T <sub>c</sub> =                        | 25ºC unless oth | nerwise noted                                              |             |                    |                |                |          |  |
| Symbol                                 |                                                          | Parameter                                            |                 | Test Condition                                             | IS          | Min.               | Тур.           | Max.           | Units    |  |
| Off Charac                             | teristic                                                 | S                                                    | · · · ·         |                                                            |             |                    |                |                |          |  |
| BV <sub>DSS</sub>                      | Drain to                                                 | o Source Breakdown Vo                                | ltage I         | $I_D = 250 \mu A$ , $V_{GS} = 0V$ , $T_J = 25^{\circ}C$    |             |                    | -              | -              | V        |  |
| ΔBV <sub>DSS</sub><br>ΔTJ              | Breakdown Voltage Temperature                            |                                                      | ro              | $I_D = 250\mu$ A, Referenced to $25^{\circ}$ C             |             | -                  | 0.5            | -              | V/ºC     |  |
|                                        | Zara C                                                   |                                                      |                 | $V_{DS} = 500V, V_{GS} = 0V$                               |             | -                  | -              | 1              |          |  |
| I <sub>DSS</sub> Zero G                |                                                          | Bate Voltage Drain Current                           |                 | $V_{DS} = 400V, T_{C} = 125^{\circ}C$                      |             | -                  | -              | 10             | μA       |  |
| I <sub>GSS</sub>                       | Gate to Body Leakage Current                             |                                                      |                 | $G_{GS} = \pm 25 V, V_{DS} = 0 V$                          |             | -                  | -              | ±10            | μΑ       |  |
| On Charac                              | teristic                                                 | S                                                    |                 |                                                            |             |                    |                |                |          |  |
| V <sub>GS(th)</sub>                    | Gate T                                                   | hreshold Voltage                                     | ١               | / <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> = 250μA |             | 3.0                | -              | 5.0            | V        |  |
| R <sub>DS(on)</sub>                    |                                                          | Drain to Source On Res                               |                 | $V_{GS} = 10V, I_D = 2A$                                   |             | -                  | 1.38           | 1.5            | Ω        |  |
| 9 <sub>FS</sub>                        | Forwar                                                   | d Transconductance                                   |                 | $V_{\rm DS} = 20V, I_{\rm D} = 2A$                         | (Note 4)    | -                  | 3.54           | -              | S        |  |
| C <sub>iss</sub><br>C <sub>oss</sub>   | Output                                                   | apacitance<br>Capacitance<br>e Transfer Capacitance  |                 | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V<br>= 1MHz      | -           | -                  | 330<br>50<br>4 | 440<br>70<br>6 | pF<br>pF |  |
| C <sub>rss</sub>                       |                                                          | e Transfer Capacitance<br>ate Charge at 10V          |                 | $V_{DS} = 400 V I_D = 4A$<br>$V_{GS} = 10 V$               |             | -                  | 4<br>9         | 6<br>12        | pF<br>nC |  |
| Q <sub>g(tot)</sub><br>Q <sub>gs</sub> |                                                          | Source Gate Charge                                   | \               |                                                            |             | -                  | 2              | -              | nC       |  |
|                                        |                                                          | Drain "Miller" Charge                                |                 |                                                            |             |                    | 4              |                | nC       |  |
| Q <sub>gd</sub>                        | Gale IO                                                  | Dialiti Miller Charge                                |                 |                                                            | (Note 4, 5) | -                  | 4              | -              | nc       |  |
| Switching                              | Charac                                                   | teristics                                            |                 |                                                            |             |                    |                |                |          |  |
| t <sub>d(on)</sub>                     |                                                          | n Delay Time                                         |                 |                                                            |             | -                  | 12             | 35             | ns       |  |
| t <sub>r</sub>                         |                                                          | n Rise Time                                          |                 | $V_{DD} = 250V, I_D = 4A$ $V_{GS} = 10V, R_G = 25\Omega$   |             | -                  | 22             | 55             | ns       |  |
| t <sub>d(off)</sub>                    |                                                          | ff Delay Time                                        |                 |                                                            |             | -                  | 28             | 65             | ns       |  |
| t <sub>f</sub>                         | Turn-O                                                   | ff Fall Time                                         |                 |                                                            | (Note 4, 5) | -                  | 21             | 50             | ns       |  |
| Drain-Sou                              |                                                          | de Characteristics                                   |                 |                                                            |             |                    |                | 1              |          |  |
| l <sub>S</sub>                         | Maximum Continuous Drain to Source Diode Forward Current |                                                      |                 |                                                            | -           | -                  | 4              | Α              |          |  |
| I <sub>SM</sub>                        |                                                          | Maximum Pulsed Drain to Source Diode Forward Current |                 |                                                            | -           | -                  | 16             | A              |          |  |
| V <sub>SD</sub>                        |                                                          | Source Diode Forward                                 | 0               | $I_{GS} = 0V, I_{SD} = 4A$                                 |             | -                  | -              | 1.4            | V        |  |
| t <sub>rr</sub>                        |                                                          | e Recovery Time                                      |                 | $I_{GS} = 0V, I_{SD} = 4A$                                 | -           | -                  | 315            | -              | ns       |  |
| Q <sub>rr</sub>                        | Reverse                                                  | e Recovery Charge                                    | d               | I <sub>F</sub> /dt = 100A/μs                               | (Note 4)    | -                  | 1.8            | -              | μC       |  |

Notes: 1. Repetitive Rating: Pulse width limited by maximum junction temperature

2. L = 38mH, I\_{AS} = 4A, V\_{DD} = 50V, R\_G = 25 $\Omega$ , Starting T\_J = 25°C

3.  $I_{SD} \leq 4A, \, di/dt \leq 200A/\mu s, \, V_{DD} \leq BV_{DSS}, \, Starting \, T_J$  =  $25^{\circ}C$ 

4. Pulse Test: Pulse width  $\leq 300 \mu s,$  Dual Cycle  $\leq 2\%$ 

5. Essentially Independent of Operating Temperature Typical Characteristics

FDD5N50NZ Rev. A



FDD5N50NZ Rev. A



FDD5N50NZ Rev. A











RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or 2 system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |  |  |

FDD5N50NZ Rev. A

Downloaded from Elcodis.com electronic components distributor