

# PIC24FJ64GA004 Family Data Sheet

28/44-Pin General Purpose, 16-Bit Flash Microcontrollers

y Inc.

Preliminary

DS39881C

© 2008 Microchip Technology Inc.

### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, rfPIC and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, PICkit, PICDEM, PICDEM.net, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, Select Mode, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2008, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.



## 28/44-Pin General Purpose, 16-Bit Flash Microcontrollers

### **High-Performance CPU:**

- Modified Harvard Architecture
- Up to 16 MIPS Operation @ 32 MHz
- 8 MHz Internal Oscillator with 4x PLL Option and Multiple Divide Options
- 17-Bit by 17-Bit Single-Cycle Hardware Multiplier
- · 32-Bit by 16-Bit Hardware Divider
- 16-Bit x 16-Bit Working Register Array
- · C Compiler Optimized Instruction Set Architecture:
  - 76 base instructions
  - Flexible addressing modes
- Two Address Generation Units for Separate Read and Write Addressing of Data Memory

### **Special Microcontroller Features:**

- Operating Voltage Range of 2.0V to 3.6V
- 5.5V Tolerant Input (digital pins only)
- High-Current Sink/Source (18 mA/18 mA) on All I/O Pins
- Flash Program Memory:
- 10,000 erase/write
  - 20-year data retention minimum
- Power Management modes:
  - Sleep, Idle, Doze and Alternate Clock modes
  - Operating current 650 μA/MIPS typical at 2.0V
  - Sleep current 150 nA typical at 2.0V
- Fail-Safe Clock Monitor Operation:
  - Detects clock failure and switches to on-chip, low-power RC oscillator
- · On-Chip, 2.5V Regulator with Tracking mode
- Power-on Reset (POR), Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Flexible Watchdog Timer (WDT) with On-Chip, Low-Power RC Oscillator for Reliable Operation
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) and In-Circuit Debug (ICD) via 2 Pins
- JTAG Boundary Scan and Programming Support

### Analog Features:

- 10-Bit, up to 13-Channel Analog-to-Digital Converter:
   500 ksps conversion rate
  - Conversion available during Sleep and Idle
- Dual Analog Comparators with Programmable
  Input/Output Configuration

### **Peripheral Features:**

- Peripheral Pin Select:
  - Allows independent I/O mapping of many peripherals
  - Up to 26 available pins (44-pin devices)
  - Continuous hardware integrity checking and safety interlocks prevent unintentional configuration changes
- 8-Bit Parallel Master/Slave Port (PMP/PSP):
  - Up to 16-bit multiplexed addressing, with up to 11 dedicated address pins on 44-pin devices
  - Programmable polarity on control lines
- Hardware Real-Time Clock/Calendar (RTCC):
   Provides clock, calendar and alarm functions
- Programmable Cyclic Redundancy Check (CRC)
- Two 3-Wire/4-Wire SPI modules (support 4 Frame modes) with 8-Level FIFO Buffer
- Two I<sup>2</sup>C<sup>™</sup> modules support Multi-Master/Slave mode and 7-Bit/10-Bit Addressing
- Two UART modules:
  - Supports RS-485, RS-232, and LIN 1.2
  - On-chip hardware encoder/decoder for IrDA®
  - Auto-wake-up on Start bit
- Auto-Baud Detect
- 4-level deep FIFO buffer
- Five 16-Bit Timers/Counters with Programmable Prescaler
- · Five 16-Bit Capture Inputs
- Five 16-Bit Compare/PWM Outputs
- · Configurable Open-Drain Outputs on Digital I/O Pins
- Up to 4 External Interrupt Sources

|                   |      |                              |                 |                    | Re               | mappabl          | e Peripher                | als                          |     |      |                    | S           |         |      |
|-------------------|------|------------------------------|-----------------|--------------------|------------------|------------------|---------------------------|------------------------------|-----|------|--------------------|-------------|---------|------|
| PIC24FJ<br>Device | Pins | Program<br>Memory<br>(bytes) | SRAM<br>(bytes) | Remappable<br>Pins | Timers<br>16-Bit | Capture<br>Input | Compare/<br>PWM<br>Output | UART w/<br>IrDA <sup>®</sup> | IdS | I²C™ | 10-Bit A/D<br>(ch) | Comparators | dSd/dWd | JTAG |
| 16GA002           | 28   | 16K                          | 4K              | 16                 | 5                | 5                | 5                         | 2                            | 2   | 2    | 10                 | 2           | Y       | Y    |
| 32GA002           | 28   | 32K                          | 8K              | 16                 | 5                | 5                | 5                         | 2                            | 2   | 2    | 10                 | 2           | Y       | Y    |
| 48GA002           | 28   | 48K                          | 8K              | 16                 | 5                | 5                | 5                         | 2                            | 2   | 2    | 10                 | 2           | Y       | Y    |
| 64GA002           | 28   | 64K                          | 8K              | 16                 | 5                | 5                | 5                         | 2                            | 2   | 2    | 10                 | 2           | Y       | Y    |
| 16GA004           | 44   | 16K                          | 4K              | 26                 | 5                | 5                | 5                         | 2                            | 2   | 2    | 13                 | 2           | Y       | Y    |
| 32GA004           | 44   | 32K                          | 8K              | 26                 | 5                | 5                | 5                         | 2                            | 2   | 2    | 13                 | 2           | Y       | Y    |
| 48GA004           | 44   | 48K                          | 8K              | 26                 | 5                | 5                | 5                         | 2                            | 2   | 2    | 13                 | 2           | Y       | Y    |
| 64GA004           | 44   | 64K                          | 8K              | 26                 | 5                | 5                | 5                         | 2                            | 2   | 2    | 13                 | 2           | Y       | Y    |

### **Pin Diagrams**



### **Pin Diagrams (Continued)**



© 2008 Microchip Technology Inc.

### **Pin Diagrams (Continued)**



### **Table of Contents**

| 1.0   | Device Overview                                                    | 7   |
|-------|--------------------------------------------------------------------|-----|
| 2.0   | CPU                                                                |     |
| 3.0   | Memory Organization                                                |     |
| 4.0   | Flash Program Memory                                               |     |
| 5.0   | Resets                                                             |     |
| 6.0   | Interrupt Controller                                               |     |
| 7.0   | Oscillator Configuration                                           |     |
| 8.0   | Power-Saving Features                                              |     |
| 9.0   | I/O Ports                                                          |     |
| 10.0  | Timer1                                                             | 117 |
| 11.0  | Timer2/3 and Timer4/5                                              |     |
| 12.0  | Input Capture                                                      | 125 |
| 13.0  | Output Compare                                                     | 127 |
| 14.0  | Serial Peripheral Interface (SPI)                                  |     |
| 15.0  | Inter-Integrated Circuit (I <sup>2</sup> C <sup>TM</sup> )         | 143 |
| 16.0  | Universal Asynchronous Receiver Transmitter (UART)                 | 151 |
| 17.0  | Parallel Master Port (PMP)                                         |     |
| 18.0  | Real-Time Clock And Calendar (RTCC)                                |     |
| 19.0  | Programmable Cyclic Redundancy Check (CRC) Generator               | 179 |
| 20.0  | 10-Bit High-speed A/D Converter                                    |     |
| 21.0  | Comparator Module                                                  |     |
| 22.0  | Comparator Voltage Reference                                       | 197 |
| 23.0  | Special Features                                                   | 199 |
| 24.0  | Development Support                                                | 209 |
| 25.0  | Instruction Set Summary                                            | 213 |
| 26.0  | Electrical Characteristics                                         |     |
| 27.0  | Packaging Information                                              | 239 |
|       | ndix A: Revision History                                           |     |
| Appe  | ndix B: Additional Guidance for PIC24FJ64GA004 Family Applications | 252 |
| Index | (                                                                  | 253 |
|       | Vicrochip Web Site                                                 |     |
|       | omer Change Notification Service                                   |     |
|       | omer Support                                                       |     |
| Read  | ler Response                                                       | 258 |
| Prod  | uct Identification System                                          | 259 |

### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

### 1.0 DEVICE OVERVIEW

This document contains device-specific information for the following devices:

- PIC24FJ16GA002
- PIC24FJ32GA002
- PIC24FJ48GA002
- PIC24FJ64GA002
- PIC24FJ16GA004
- PIC24FJ32GA004
- PIC24FJ48GA004
- PIC24FJ64GA004

This family introduces a new line of Microchip devices: a 16-bit microcontroller family with a broad peripheral feature set and enhanced computational performance. The PIC24FJ64GA004 family offers a new migration option for those high-performance applications which may be outgrowing their 8-bit platforms, but don't require the numerical processing power of a digital signal processor.

### 1.1 Core Features

### 1.1.1 16-BIT ARCHITECTURE

Central to all PIC24F devices is the 16-bit modified Harvard architecture, first introduced with Microchip's dsPIC<sup>®</sup> digital signal controllers. The PIC24F CPU core offers a wide range of enhancements, such as:

- 16-bit data and 24-bit address paths with the ability to move information between data and memory spaces
- Linear addressing of up to 12 Mbytes (program space) and 64 Kbytes (data)
- A 16-element working register array with built-in software stack support
- A 17 x 17 hardware multiplier with support for integer math
- Hardware support for 32 by 16-bit division
- An instruction set that supports multiple addressing modes and is optimized for high-level languages such as 'C'
- · Operational performance up to 16 MIPS

### 1.1.2 POWER-SAVING TECHNOLOGY

All of the devices in the PIC24FJ64GA004 family incorporate a range of features that can significantly reduce power consumption during operation. Key items include:

- On-the-Fly Clock Switching: The device clock can be changed under software control to the Timer1 source or the internal, low-power RC oscillator during operation, allowing the user to incorporate power-saving ideas into their software designs.
- Doze Mode Operation: When timing-sensitive applications, such as serial communications, require the uninterrupted operation of peripherals, the CPU clock speed can be selectively reduced, allowing incremental power savings without missing a beat.
- Instruction-Based Power-Saving Modes: The microcontroller can suspend all operations, or selectively shut down its core while leaving its peripherals active, with a single instruction in software.

### 1.1.3 OSCILLATOR OPTIONS AND FEATURES

All of the devices in the PIC24FJ64GA004 family offer five different oscillator options, allowing users a range of choices in developing application hardware. These include:

- Two Crystal modes using crystals or ceramic resonators.
- Two External Clock modes offering the option of a divide-by-2 clock output.
- A Fast Internal Oscillator (FRC) with a nominal 8 MHz output, which can also be divided under software control to provide clock speeds as low as 31 kHz.
- A Phase Lock Loop (PLL) frequency multiplier, available to the External Oscillator modes and the FRC oscillator, which allows clock speeds of up to 32 MHz.
- A separate internal RC oscillator (LPRC) with a fixed 31 kHz output, which provides a low-power option for timing-insensitive applications.

The internal oscillator block also provides a stable reference source for the Fail-Safe Clock Monitor. This option constantly monitors the main clock source against a reference signal provided by the internal oscillator and enables the controller to switch to the internal oscillator, allowing for continued low-speed operation or a safe application shutdown.

### 1.1.4 EASY MIGRATION

Regardless of the memory size, all devices share the same rich set of peripherals, allowing for a smooth migration path as applications grow and evolve.

The consistent pinout scheme used throughout the entire family also aids in migrating to the next larger device. This is true when moving between devices with the same pin count, or even jumping from 28-pin to 44-pin devices.

The PIC24F family is pin-compatible with devices in the dsPIC33 family, and shares some compatibility with the pinout schema for PIC18 and dsPIC30. This extends the ability of applications to grow from the relatively simple, to the powerful and complex, yet still selecting a Microchip device.

### 1.2 Other Special Features

- **Communications:** The PIC24FJ64GA004 family incorporates a range of serial communication peripherals to handle a range of application requirements. There are two independent I<sup>2</sup>C modules that support both Master and Slave modes of operation. Devices also have, through the peripheral pin select feature, two independent UARTs with built-in IrDA encoder/decoders and two SPI modules.
- **Peripheral Pin Select:** The peripheral pin select feature allows most digital peripherals to be mapped over a fixed set of digital I/O pins. Users may independently map the input and/or output of any one of the many digital peripherals to any one of the I/O pins.
- Parallel Master/Enhanced Parallel Slave Port: One of the general purpose I/O ports can be reconfigured for enhanced parallel data communications. In this mode, the port can be configured for both master and slave operations, and supports 8-bit and 16-bit data transfers with up to 16 external address lines in Master modes.
- **Real-Time Clock/Calendar:** This module implements a full-featured clock and calendar with alarm functions in hardware, freeing up timer resources and program memory space for use of the core application.
- **10-Bit A/D Converter:** This module incorporates programmable acquisition time, allowing for a channel to be selected and a conversion to be initiated without waiting for a sampling period, as well as faster sampling speeds.

### 1.3 Details on Individual Family Members

Devices in the PIC24FJ64GA004 family are available in 28-pin and 44-pin packages. The general block diagram for all devices is shown in Figure 1-1.

The devices are differentiated from each other in two ways:

- Flash program memory (64 Kbytes for PIC24FJ64GA devices, 48 Kbytes for PIC24FJ48GA devices, 32 Kbytes for PIC24FJ32GA devices and 16 Kbytes for PIC24FJ16GA devices).
- 2. Internal SRAM memory (4k for PIC24FJ16GA devices, 8k for all other devices in the family).
- 3. Available I/O pins and ports (21 pins on 2 ports for 28-pin devices and 35 pins on 3 ports for 44-pin devices).

All other features for devices in this family are identical. These are summarized in Table 1-1.

A list of the pin features available on the PIC24FJ64GA004 family devices, sorted by function, is shown in Table 1-2. Note that this table shows the pin location of individual peripheral features and not how they are multiplexed on the same pin. This information is provided in the pinout diagrams in the beginning of the data sheet. Multiplexed features are sorted by the priority given to a feature, with the highest priority peripheral being listed first.

| TABLE 1-1: DEVICE FEATURE                           | S FUR I                                                                                                                                             |           | 413040     | AUU4 FA     |         |               |            |         |  |  |  |
|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|-------------|---------|---------------|------------|---------|--|--|--|
| Features                                            | 16GA002                                                                                                                                             | 32GA002   | 48GA002    | 64GA002     | 16GA004 | 32GA004       | 48GA004    | 64GA004 |  |  |  |
| Operating Frequency                                 |                                                                                                                                                     |           |            | DC – 3      | 2 MHz   |               |            |         |  |  |  |
| Program Memory (bytes)                              | 16K                                                                                                                                                 | 32K       | 48K        | 64K         | 16K     | 32K           | 48K        | 64K     |  |  |  |
| Program Memory (instructions)                       | 5,504                                                                                                                                               | 11,008    | 16,512     | 22,016      | 5,504   | 11,008        | 16,512     | 22,016  |  |  |  |
| Data Memory (bytes)                                 | 4096                                                                                                                                                |           | 8192       |             | 4096    |               | 8192       |         |  |  |  |
| Interrupt Sources<br>(soft vectors/NMI traps)       |                                                                                                                                                     |           |            | 4<br>(39    |         | •             |            |         |  |  |  |
| I/O Ports                                           |                                                                                                                                                     | Ports     | s А, В     |             |         | Ports A, B, C |            |         |  |  |  |
| Total I/O Pins                                      |                                                                                                                                                     | 2         | 1          |             | 35      |               |            |         |  |  |  |
| Timers:<br>Total Number (16-bit)                    | 5 <sup>(1)</sup>                                                                                                                                    |           |            |             |         |               |            |         |  |  |  |
| 32-Bit (from paired 16-bit timers)                  | 2                                                                                                                                                   |           |            |             |         |               |            |         |  |  |  |
| Input Capture Channels                              | <u> </u>                                                                                                                                            |           |            |             |         |               |            |         |  |  |  |
| Output Compare/PWM Channels                         |                                                                                                                                                     |           |            |             |         |               |            |         |  |  |  |
| Input Change Notification Interrupt                 | 21 30                                                                                                                                               |           |            |             |         |               |            |         |  |  |  |
| Serial Communications:                              |                                                                                                                                                     |           |            |             |         |               |            |         |  |  |  |
| UART                                                |                                                                                                                                                     |           |            | 2(          | 1)      |               |            |         |  |  |  |
| SPI (3-wire/4-wire)                                 |                                                                                                                                                     |           |            | 2(          |         |               |            |         |  |  |  |
| l <sup>2</sup> C™                                   |                                                                                                                                                     |           |            | 2           |         |               |            |         |  |  |  |
| Parallel Communications (PMP/PSP)                   |                                                                                                                                                     |           |            |             | es      |               |            |         |  |  |  |
| JTAG Boundary Scan                                  |                                                                                                                                                     |           |            | Ye          |         |               |            |         |  |  |  |
| 10-Bit Analog-to-Digital Module<br>(input channels) | 10 13                                                                                                                                               |           |            |             |         |               | 3          |         |  |  |  |
| Analog Comparators                                  |                                                                                                                                                     |           |            | 2           | 2       |               |            |         |  |  |  |
| Remappable Pins                                     | 16 26                                                                                                                                               |           |            |             |         |               |            |         |  |  |  |
| Resets (and delays)                                 | POR, BOR, RESET Instruction, MCLR, WDT, Illegal Opcode,<br>REPEAT Instruction, Hardware Traps, Configuration Word Mismatch<br>(PWRT, OST, PLL Lock) |           |            |             |         |               |            |         |  |  |  |
| Instruction Set                                     |                                                                                                                                                     | 76 Base I | nstruction | s, Multiple | Address | ing Mode      | Variations |         |  |  |  |
| Packages                                            | 28-Pin                                                                                                                                              | SPDIP/S   | SOP/SOI    | C/QFN       |         | 44-Pin Q      | FN/TQFP    |         |  |  |  |
|                                                     |                                                                                                                                                     |           |            |             |         |               |            |         |  |  |  |

### TABLE 1-1: DEVICE FEATURES FOR THE PIC24FJ64GA004 FAMILY

**Note 1:** Peripherals are accessible through remappable pins.



|          |                               | Pin Number    |                    |     |                  |                                                                      |
|----------|-------------------------------|---------------|--------------------|-----|------------------|----------------------------------------------------------------------|
| Function | 28-Pin<br>SPDIP/<br>SSOP/SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/TQFP | I/O | Input<br>Buffer  | Description                                                          |
| AN0      | 2                             | 27            | 19                 | I   | ANA              | A/D Analog Inputs.                                                   |
| AN1      | 3                             | 28            | 20                 | -   | ANA              |                                                                      |
| AN2      | 4                             | 1             | 21                 | -   | ANA              |                                                                      |
| AN3      | 5                             | 2             | 22                 | -   | ANA              |                                                                      |
| AN4      | 6                             | 3             | 23                 | -   | ANA              |                                                                      |
| AN5      | 7                             | 4             | 24                 | I   | ANA              |                                                                      |
| AN6      | _                             |               | 25                 | -   | ANA              |                                                                      |
| AN7      | _                             |               | 26                 | -   | ANA              |                                                                      |
| AN8      | _                             |               | 27                 | -   | ANA              |                                                                      |
| AN9      | 26                            | 23            | 15                 | I   | ANA              |                                                                      |
| AN10     | 25                            | 22            | 14                 | I   | ANA              |                                                                      |
| AN11     | 24                            | 21            | 11                 | I   | ANA              |                                                                      |
| AN12     | 23                            | 20            | 10                 | I   | ANA              |                                                                      |
| ASCL1    | 15                            | 12            | 42                 | I/O | l <sup>2</sup> C | Alternate I2C1 Synchronous Serial Clock Input/Output. <sup>(1)</sup> |
| ASDA1    | 14                            | 11            | 41                 | I/O | l <sup>2</sup> C | Alternate I2C2 Synchronous Serial Clock Input/Output. (1)            |
| AVdd     | _                             | _             | 17                 | Р   | —                | Positive Supply for Analog Modules.                                  |
| AVss     | —                             | _             | 16                 | Р   | _                | Ground Reference for Analog Modules.                                 |
| C1IN-    | 6                             | 3             | 23                 | I   | ANA              | Comparator 1 Negative Input.                                         |
| C1IN+    | 7                             | 4             | 24                 | I   | ANA              | Comparator 1 Positive Input.                                         |
| C2IN-    | 4                             | 1             | 21                 | I   | ANA              | Comparator 2 Negative Input.                                         |
| C2IN+    | 5                             | 2             | 22                 | I   | ANA              | Comparator 2 Positive Input.                                         |
| CLKI     | 9                             | 6             | 30                 | I   | ANA              | Main Clock Input Connection.                                         |
| CLKO     | 10                            | 7             | 31                 | 0   | _                | System Clock Output.                                                 |

TABLE 1-2: PIC24FJ64GA004 FAMILY PINOUT DESCRIPTIONS

**Legend:** TTL = TTL input buffer

ANA = Analog level input/output

ST = Schmitt Trigger input buffer  $I^2C^{TM} = I^2C/SMBus$  input buffer

| SS           CN0            CN1            CN2            CN3            CN4            CN5            CN6            CN7            CN8            CN10            CN11            CN12            CN13     | 28-Pin<br>SPDIP/<br>SOP/SOIC<br>12<br>11<br>2<br>3<br>4<br>5<br>6<br>7<br>                    | 28-Pin<br>QFN<br>9<br>8<br>27<br>28<br>1<br>2<br>2<br>8<br>1<br>2<br>2<br>3<br>4<br>4<br> | 44-Pin<br>QFN/TQFP<br>34<br>33<br>19<br>20<br>21<br>22<br>23<br>24<br>25 | I/O  I I I I I I I I I I I I I I I I I I | Input<br>Buffer<br>ST<br>ST<br>ST<br>ST<br>ST<br>ST | Description Interrupt-on-Change Inputs.                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|
| CN1           CN2           CN3           CN4           CN5           CN6           CN7           CN8           CN9           CN10           CN11           CN12           CN13           CN14               | 11         2         3         4         5         6         7         —         —         26 | 8<br>27<br>28<br>1<br>2<br>3                                                              | 33         19         20         21         22         23         24     |                                          | ST<br>ST<br>ST<br>ST                                | Interrupt-on-Change Inputs.                                                      |
| CN1         CN2           CN3         CN4           CN5         CN6           CN7         CN8           CN9         CN10           CN12         CN13           CN13         CN14           CN15         CN15 | 2<br>3<br>4<br>5<br>6<br>7<br><br><br>26                                                      | 27<br>28<br>1<br>2<br>3                                                                   | 19<br>20<br>21<br>22<br>23<br>24                                         |                                          | ST<br>ST<br>ST                                      |                                                                                  |
| CN3         CN4           CN5         CN6           CN7         CN8           CN9         CN10           CN11         CN12           CN13         CN14                                                       | 3<br>4<br>5<br>6<br>7<br>—<br>—<br>—<br>26                                                    | 28<br>1<br>2<br>3                                                                         | 20<br>21<br>22<br>23<br>24                                               |                                          | ST<br>ST                                            |                                                                                  |
| CN4       CN5       CN6       CN7       CN8       CN9       CN10       CN11       CN12       CN13       CN14                                                                                                 | 4<br>5<br>6<br>7<br>—<br>—<br>—<br>26                                                         | 1<br>2<br>3                                                                               | 21<br>22<br>23<br>24                                                     |                                          | ST                                                  |                                                                                  |
| CN5<br>CN6<br>CN7<br>CN8<br>CN9<br>CN10<br>CN10<br>CN11<br>CN12<br>CN12<br>CN13<br>CN14                                                                                                                      | 5<br>6<br>7<br>—<br>—<br>—<br>26                                                              | 2<br>3                                                                                    | 22<br>23<br>24                                                           |                                          |                                                     |                                                                                  |
| CN6<br>CN7<br>CN8<br>CN9<br>CN10<br>CN11<br>CN12<br>CN12<br>CN13<br>CN14                                                                                                                                     | 6<br>7<br>—<br>—<br>26                                                                        | 3                                                                                         | 23<br>24                                                                 | Ι                                        | ST                                                  |                                                                                  |
| CN7<br>CN8<br>CN9<br>CN10<br>CN11<br>CN12<br>CN12<br>CN13<br>CN14                                                                                                                                            | 7<br>—<br>—<br>—<br>26                                                                        |                                                                                           | 24                                                                       |                                          |                                                     |                                                                                  |
| CN8<br>CN9<br>CN10<br>CN11<br>CN12<br>CN12<br>CN13<br>CN14                                                                                                                                                   | <br><br>26                                                                                    | 4                                                                                         |                                                                          | I                                        | ST                                                  |                                                                                  |
| CN9<br>CN10<br>CN11<br>CN12<br>CN13<br>CN14                                                                                                                                                                  | —<br>—<br>26                                                                                  |                                                                                           | 25                                                                       |                                          | ST                                                  |                                                                                  |
| CN10<br>CN11<br>CN12<br>CN13<br>CN14                                                                                                                                                                         |                                                                                               | _                                                                                         |                                                                          | I                                        | ST                                                  |                                                                                  |
| CN11<br>CN12<br>CN13<br>CN14                                                                                                                                                                                 |                                                                                               |                                                                                           | 26                                                                       | I                                        | ST                                                  |                                                                                  |
| CN12<br>CN13<br>CN14                                                                                                                                                                                         |                                                                                               |                                                                                           | 27                                                                       | I                                        | ST                                                  |                                                                                  |
| CN13<br>CN14                                                                                                                                                                                                 | 25                                                                                            | 23                                                                                        | 15                                                                       | I                                        | ST                                                  |                                                                                  |
| CN14                                                                                                                                                                                                         | -                                                                                             | 22                                                                                        | 14                                                                       | I                                        | ST                                                  |                                                                                  |
|                                                                                                                                                                                                              | 24                                                                                            | 21                                                                                        | 11                                                                       | I                                        | ST                                                  |                                                                                  |
| CN15                                                                                                                                                                                                         | 23                                                                                            | 20                                                                                        | 10                                                                       | I                                        | ST                                                  |                                                                                  |
|                                                                                                                                                                                                              | 22                                                                                            | 19                                                                                        | 9                                                                        | I                                        | ST                                                  |                                                                                  |
| CN16                                                                                                                                                                                                         | 21                                                                                            | 18                                                                                        | 8                                                                        | I                                        | ST                                                  |                                                                                  |
| CN17                                                                                                                                                                                                         | _                                                                                             | _                                                                                         | 3                                                                        | I                                        | ST                                                  |                                                                                  |
| CN18                                                                                                                                                                                                         | _                                                                                             |                                                                                           | 2                                                                        | I                                        | ST                                                  |                                                                                  |
| CN19                                                                                                                                                                                                         | _                                                                                             |                                                                                           | 5                                                                        | I                                        | ST                                                  |                                                                                  |
| CN20                                                                                                                                                                                                         | _                                                                                             | _                                                                                         | 4                                                                        | I                                        | ST                                                  |                                                                                  |
| CN21                                                                                                                                                                                                         | 18                                                                                            | 15                                                                                        | 1                                                                        | I                                        | ST                                                  |                                                                                  |
| CN22                                                                                                                                                                                                         | 17                                                                                            | 14                                                                                        | 44                                                                       | I                                        | ST                                                  |                                                                                  |
| CN23                                                                                                                                                                                                         | 16                                                                                            | 13                                                                                        | 43                                                                       | I                                        | ST                                                  |                                                                                  |
| CN24                                                                                                                                                                                                         | 15                                                                                            | 12                                                                                        | 42                                                                       | I                                        | ST                                                  |                                                                                  |
| CN25                                                                                                                                                                                                         | _                                                                                             |                                                                                           | 37                                                                       | I                                        | ST                                                  |                                                                                  |
| CN26                                                                                                                                                                                                         | _                                                                                             | _                                                                                         | 38                                                                       | I                                        | ST                                                  |                                                                                  |
| CN27                                                                                                                                                                                                         | 14                                                                                            | 11                                                                                        | 41                                                                       | I                                        | ST                                                  |                                                                                  |
| CN28                                                                                                                                                                                                         | _                                                                                             |                                                                                           | 36                                                                       | I                                        | ST                                                  |                                                                                  |
| CN29                                                                                                                                                                                                         | 10                                                                                            | 7                                                                                         | 31                                                                       | I                                        | ST                                                  |                                                                                  |
| CN30                                                                                                                                                                                                         | 9                                                                                             | 6                                                                                         | 30                                                                       | I                                        | ST                                                  |                                                                                  |
| CVREF                                                                                                                                                                                                        | 25                                                                                            | 22                                                                                        | 14                                                                       | 0                                        | ANA                                                 | Comparator Voltage Reference Output.                                             |
| DISVREG                                                                                                                                                                                                      | 19                                                                                            | 16                                                                                        | 6                                                                        | I                                        | ST                                                  | Voltage Regulator Disable.                                                       |
| EMUC1                                                                                                                                                                                                        | 5                                                                                             | 2                                                                                         | 21                                                                       | I/O                                      | ST                                                  | In-Circuit Emulator Clock Input/Output.                                          |
| EMUD1                                                                                                                                                                                                        | 4                                                                                             | 1                                                                                         | 22                                                                       | I/O                                      | ST                                                  | In-Circuit Emulator Data Input/Output.                                           |
| EMUC2                                                                                                                                                                                                        | 22                                                                                            | 19                                                                                        | 9                                                                        | I/O                                      | ST                                                  | In-Circuit Emulator Clock Input/Output.                                          |
| EMUD2                                                                                                                                                                                                        | 21                                                                                            | 18                                                                                        | 8                                                                        | I/O                                      | ST                                                  | In-Circuit Emulator Data Input/Output.                                           |
| EMUC3                                                                                                                                                                                                        | 15                                                                                            | 12                                                                                        | 42                                                                       | I/O                                      | ST                                                  | In-Circuit Emulator Clock Input/Output.                                          |
| EMUD3                                                                                                                                                                                                        | 14                                                                                            | 11                                                                                        | 41                                                                       | I/O                                      | ST                                                  | In-Circuit Emulator Data Input/Output.                                           |
| INT0                                                                                                                                                                                                         | 16                                                                                            | 13                                                                                        | 43                                                                       | I                                        | ST                                                  | External Interrupt Input.                                                        |
| MCLR                                                                                                                                                                                                         | 1                                                                                             | 26                                                                                        | 18                                                                       | I                                        | ST                                                  | Master Clear (device Reset) Input. This line is brought low<br>to cause a Reset. |

### TABLE 1-2: PIC24FJ64GA004 FAMILY PINOUT DESCRIPTIONS (CONTINUED)

|          |                               | Pin Number    |                    |     |                 |                                                                                            |
|----------|-------------------------------|---------------|--------------------|-----|-----------------|--------------------------------------------------------------------------------------------|
| Function | 28-Pin<br>SPDIP/<br>SSOP/SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/TQFP | I/O | Input<br>Buffer | Description                                                                                |
| OSCI     | 9                             | 6             | 30                 | I   | ANA             | Main Oscillator Input Connection.                                                          |
| OSCO     | 10                            | 7             | 31                 | 0   | ANA             | Main Oscillator Output Connection.                                                         |
| PGC1     | 5                             | 2             | 22                 | I/O | ST              | In-Circuit Debugger and ICSP™ Programming Clock                                            |
| PGD1     | 4                             | 1             | 21                 | I/O | ST              | In-Circuit Debugger and ICSP Programming Data.                                             |
| PGC2     | 22                            | 19            | 9                  | I/O | ST              | In-Circuit Debugger and ICSP Programming Clock.                                            |
| PGD2     | 21                            | 18            | 8                  | I/O | ST              | In-Circuit Debugger and ICSP Programming Data.                                             |
| PGC3     | 14                            | 12            | 42                 | I/O | ST              | In-Circuit Debugger and ICSP Programming Clock.                                            |
| PGD3     | 15                            | 11            | 41                 | I/O | ST              | In-Circuit Debugger and ICSP Programming Data.                                             |
| PMA0     | 10                            | 7             | 3                  | I/O | ST/TTL          | Parallel Master Port Address Bit 0 Input (Buffered Slave modes) and Output (Master modes). |
| PMA1     | 12                            | 9             | 2                  | I/O | ST/TTL          | Parallel Master Port Address Bit 1 Input (Buffered Slave modes) and Output (Master modes). |
| PMA2     | _                             |               | 27                 | 0   | _               | Parallel Master Port Address (Demultiplexed Master                                         |
| PMA3     |                               |               | 38                 | 0   | _               | modes).                                                                                    |
| PMA4     |                               |               | 37                 | 0   | _               |                                                                                            |
| PMA5     |                               | _             | 4                  | 0   | —               |                                                                                            |
| PMA6     |                               | _             | 5                  | 0   | _               |                                                                                            |
| PMA7     | _                             | _             | 13                 | 0   | _               |                                                                                            |
| PMA8     | —                             | _             | 32                 | 0   | —               |                                                                                            |
| PMA9     | —                             | _             | 35                 | 0   | —               |                                                                                            |
| PMA10    | —                             | _             | 12                 | 0   | —               |                                                                                            |
| PMA11    | —                             | _             | —                  | 0   | _               |                                                                                            |
| PMA12    | —                             |               | _                  | 0   | _               |                                                                                            |
| PMA13    | —                             |               | _                  | 0   | _               |                                                                                            |
| PMBE     | 11                            | 8             | 36                 | 0   | _               | Parallel Master Port Byte Enable Strobe.                                                   |
| PMCS1    | 26                            | 23            | 15                 | 0   | —               | Parallel Master Port Chip Select 1 Strobe/Address Bit 14.                                  |
| PMD0     | 23                            | 20            | 10                 | I/O | ST/TTL          | Parallel Master Port Data (Demultiplexed Master mode) or                                   |
| PMD1     | 22                            | 19            | 9                  | I/O | ST/TTL          | Address/Data (Multiplexed Master modes).                                                   |
| PMD2     | 21                            | 18            | 8                  | I/O | ST/TTL          |                                                                                            |
| PMD3     | 18                            | 15            | 1                  | I/O | ST/TTL          |                                                                                            |
| PMD4     | 17                            | 14            | 44                 | I/O | ST/TTL          |                                                                                            |
| PMD5     | 16                            | 13            | 43                 | I/O | ST/TTL          |                                                                                            |
| PMD6     | 15                            | 12            | 42                 | I/O | ST/TTL          |                                                                                            |
| PMD7     | 14                            | 11            | 41                 | I/O | ST/TTL          |                                                                                            |
| PMRD     | 24                            | 21            | 11                 | 0   | —               | Parallel Master Port Read Strobe.                                                          |
| PMWR     | 25                            | 22            | 14                 | 0   | —               | Parallel Master Port Write Strobe.                                                         |
| Legend:  | TTL = TTL inp                 | out buffer    |                    |     |                 | Schmitt Trigger input buffer                                                               |

| TABLE 1-2: | PIC24FJ64GA004 FAMILY PINOUT DESCRIPTIONS (CONTINUED) |
|------------|-------------------------------------------------------|
|            |                                                       |

ANA = Analog level input/output

 $I^2C^{TM} = I^2C/SMBus input buffer$ 

|          |                               | Pin Number    |                    |     |                             |                                                                       |
|----------|-------------------------------|---------------|--------------------|-----|-----------------------------|-----------------------------------------------------------------------|
| Function | 28-Pin<br>SPDIP/<br>SSOP/SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/TQFP | I/O | Input<br>Buffer             | Description                                                           |
| RA0      | 2                             | 27            | 19                 | I/O | ST                          | PORTA Digital I/O.                                                    |
| RA1      | 3                             | 28            | 20                 | I/O | ST                          |                                                                       |
| RA2      | 9                             | 6             | 30                 | I/O | ST                          |                                                                       |
| RA3      | 10                            | 7             | 31                 | I/O | ST                          |                                                                       |
| RA4      | 12                            | 9             | 34                 | I/O | ST                          |                                                                       |
| RA7      | _                             | —             | 13                 | I/O | ST                          |                                                                       |
| RA8      | _                             | _             | 32                 | I/O | ST                          |                                                                       |
| RA9      | _                             | _             | 35                 | I/O | ST                          |                                                                       |
| RA10     | —                             | _             | 12                 | I/O | ST                          | 1                                                                     |
| RB0      | 4                             | 1             | 21                 | I/O | ST                          | PORTB Digital I/O.                                                    |
| RB1      | 5                             | 2             | 22                 | I/O | ST                          |                                                                       |
| RB2      | 6                             | 3             | 23                 | I/O | ST                          |                                                                       |
| RB3      | 7                             | 4             | 24                 | I/O | ST                          |                                                                       |
| RB4      | 11                            | 8             | 33                 | I/O | ST                          |                                                                       |
| RB5      | 14                            | 11            | 41                 | I/O | ST                          |                                                                       |
| RB6      | 15                            | 12            | 42                 | I/O | ST                          |                                                                       |
| RB7      | 16                            | 13            | 43                 | I/O | ST                          |                                                                       |
| RB8      | 17                            | 14            | 44                 | I/O | ST                          |                                                                       |
| RB9      | 18                            | 15            | 1                  | I/O | ST                          |                                                                       |
| RB10     | 21                            | 18            | 8                  | I/O | ST                          |                                                                       |
| RB11     | 22                            | 19            | 9                  | I/O | ST                          |                                                                       |
| RB12     | 23                            | 20            | 10                 | I/O | ST                          |                                                                       |
| RB13     | 24                            | 21            | 11                 | I/O | ST                          |                                                                       |
| RB14     | 25                            | 22            | 14                 | I/O | ST                          |                                                                       |
| RB15     | 26                            | 23            | 15                 | I/O | ST                          |                                                                       |
| RC0      |                               | _             | 25                 | I/O | ST                          | PORTC Digital I/O.                                                    |
| RC1      |                               | _             | 26                 | I/O | ST                          |                                                                       |
| RC2      | —                             | _             | 27                 | I/O | ST                          | 1                                                                     |
| RC3      |                               | —             | 36                 | I/O | ST                          | 1                                                                     |
| RC4      | _                             | _             | 37                 | I/O | ST                          | 1                                                                     |
| RC5      | _                             | _             | 38                 | I/O | ST                          | 1                                                                     |
| RC6      |                               | —             | 2                  | I/O | ST                          | 1                                                                     |
| RC7      |                               | _             | 3                  | I/O | ST                          | 1                                                                     |
| RC8      |                               | _             | 4                  | I/O | ST                          | 1                                                                     |
| RC9      | _                             | _             | 5                  | I/O | ST                          | 1                                                                     |
| Legend:  | TTL = TTL inp<br>ANA = Analog |               | utput              |     | ST = S<br>I <sup>2</sup> C™ | Schmitt Trigger input buffer<br>= I <sup>2</sup> C/SMBus input buffer |

### TABLE 1-2: PIC24FJ64GA004 FAMILY PINOUT DESCRIPTIONS (CONTINUED)

ANA = Analog level input/output  $l^2 C^{TM} = l^2 C/SMBus$ Note 1: Alternative multiplexing when the I2C1SEL Configuration bit is cleared.

|          |                               | Pin Number    |                    |     |                  |                                             |
|----------|-------------------------------|---------------|--------------------|-----|------------------|---------------------------------------------|
| Function | 28-Pin<br>SPDIP/<br>SSOP/SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/TQFP | I/O | Input<br>Buffer  | Description                                 |
| RP0      | 4                             | 1             | 21                 | I/O | ST               | Remappable Peripheral.                      |
| RP1      | 5                             | 2             | 22                 | I/O | ST               |                                             |
| RP2      | 6                             | 3             | 23                 | I/O | ST               |                                             |
| RP3      | 7                             | 4             | 24                 | I/O | ST               |                                             |
| RP4      | 11                            | 8             | 33                 | I/O | ST               |                                             |
| RP5      | 14                            | 11            | 41                 | I/O | ST               | 1                                           |
| RP6      | 15                            | 12            | 42                 | I/O | ST               |                                             |
| RP7      | 16                            | 13            | 43                 | I/O | ST               | 1                                           |
| RP8      | 17                            | 14            | 44                 | I/O | ST               | 1                                           |
| RP9      | 18                            | 15            | 1                  | I/O | ST               |                                             |
| RP10     | 21                            | 18            | 8                  | I/O | ST               |                                             |
| RP11     | 22                            | 19            | 9                  | I/O | ST               | 1                                           |
| RP12     | 23                            | 20            | 10                 | I/O | ST               |                                             |
| RP13     | 24                            | 21            | 11                 | I/O | ST               |                                             |
| RP14     | 25                            | 22            | 14                 | I/O | ST               |                                             |
| RP15     | 26                            | 23            | 15                 | I/O | ST               |                                             |
| RP16     | _                             | _             | 25                 | I/O | ST               |                                             |
| RP17     | _                             | _             | 26                 | I/O | ST               |                                             |
| RP18     | _                             | _             | 27                 | I/O | ST               |                                             |
| RP19     | _                             | _             | 36                 | I/O | ST               |                                             |
| RP20     | _                             | _             | 37                 | I/O | ST               |                                             |
| RP21     | _                             | _             | 38                 | I/O | ST               |                                             |
| RP22     | _                             |               | 2                  | I/O | ST               | 1                                           |
| RP23     | _                             |               | 3                  | I/O | ST               | 1                                           |
| RP24     | _                             | _             | 4                  | I/O | ST               |                                             |
| RP25     | _                             | —             | 5                  | I/O | ST               | 1                                           |
| RTCC     | 25                            | 22            | 14                 | 0   | —                | Real-Time Clock Alarm Output.               |
| SCL1     | 17                            | 14            | 44                 | I/O | l <sup>2</sup> C | I2C1 Synchronous Serial Clock Input/Output. |
| SCL2     | 7                             | 4             | 24                 | I/O | l <sup>2</sup> C | I2C2 Synchronous Serial Clock Input/Output. |
| SDA1     | 18                            | 15            | 1                  | I/O | l <sup>2</sup> C | I2C1 Data Input/Output.                     |
| SDA2     | 6                             | 3             | 23                 | I/O | l <sup>2</sup> C | I2C2 Data Input/Output.                     |
| SOSCI    | 11                            | 8             | 33                 | I   | ANA              | Secondary Oscillator/Timer1 Clock Input.    |
| SOSCO    | 12                            | 9             | 34                 | 0   | ANA              | Secondary Oscillator/Timer1 Clock Output.   |
| Legend:  | TTL = TTL inp                 | ut buffer     |                    |     | ST = \$          | Schmitt Trigger input buffer                |

### **TABLE 1-2**. PIC24F.I64GA004 FAMILY PINOUT DESCRIPTIONS (CONTINUED)

ANA = Analog level input/output

I<sup>2</sup>C<sup>™</sup> = I<sup>2</sup>C/SMBus input buffer

### TABLE 1-2: PIC24FJ64GA004 FAMILY PINOUT DESCRIPTIONS (CONTINUED)

|          |                               | Pin Number    |                    |     |                 |                                                                      |
|----------|-------------------------------|---------------|--------------------|-----|-----------------|----------------------------------------------------------------------|
| Function | 28-Pin<br>SPDIP/<br>SSOP/SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/TQFP | I/O | Input<br>Buffer | Description                                                          |
| T1CK     | 12                            | 9             | 34                 | Ι   | ST              | Timer1 Clock.                                                        |
| TCK      | 17                            | 14            | 13                 | I   | ST              | JTAG Test Clock/Programming Clock Input.                             |
| TDI      | 21                            | 18            | 35                 | I   | ST              | JTAG Test Data/Programming Data Input.                               |
| TDO      | 18                            | 15            | 32                 | 0   |                 | JTAG Test Data Output.                                               |
| TMS      | 22                            | 19            | 12                 | I   | ST              | JTAG Test Mode Select Input.                                         |
| Vdd      | 13, 28                        | 10, 25        | 28, 40             | Р   |                 | Positive Supply for Peripheral Digital Logic and I/O Pins.           |
| VDDCAP   | 20                            | 17            | 7                  | Р   | _               | External Filter Capacitor Connection (regulator enabled).            |
| VDDCORE  | 20                            | 17            | 7                  | Ρ   | —               | Positive Supply for Microcontroller Core Logic (regulator disabled). |
| VREF-    | 3                             | 28            | 20                 | I   | ANA             | A/D and Comparator Reference Voltage (low) Input.                    |
| VREF+    | 2                             | 27            | 19                 | I   | ANA             | A/D and Comparator Reference Voltage (high) Input.                   |
| Vss      | 8, 27                         | 5, 24         | 29, 39             | Р   | _               | Ground Reference for Logic and I/O Pins.                             |
| Legend:  | TTL = TTL inp                 | ut buffer     | •                  | •   | ST = 5          | Schmitt Trigger input buffer                                         |

egend: TTL = TTL input buffer ANA = Analog level input/output ST = Schmitt Trigger input buffe  $I^2C^{TM} = I^2C/SMBus$  input buffer

### 2.0 CPU

| Note: | This data sheet summarizes the features    |
|-------|--------------------------------------------|
|       | of this group of PIC24F devices. It is not |
|       | intended to be a comprehensive reference   |
|       | source. For more information, refer to the |
|       | "PIC24F Family Reference Manual",          |
|       | "Section 2. CPU" (DS39703).                |

The PIC24F CPU has a 16-bit (data) modified Harvard architecture with an enhanced instruction set and a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M instructions of user program memory space. A single-cycle instruction prefetch mechanism is used to help maintain throughput and provides predictable execution. All instructions execute in a single cycle, with the exception of instructions that change the program flow, the double-word move (MOV.D) instruction and the table instructions. Overhead-free program loop constructs are supported using the REPEAT instructions, which are interruptible at any point.

PIC24F devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can act as a data, address or address offset register. The 16th working register (W15) operates as a Software Stack Pointer for interrupts and calls.

The upper 32 Kbytes of the data space memory map can optionally be mapped into program space at any 16K word boundary defined by the 8-bit Program Space Visibility Page Address (PSVPAG) register. The program to data space mapping feature lets any instruction access program space as if it were data space.

The Instruction Set Architecture (ISA) has been significantly enhanced beyond that of the PIC18, but maintains an acceptable level of backward compatibility. All PIC18 instructions and addressing modes are supported, either directly, or through simple macros. Many of the ISA enhancements have been driven by compiler efficiency needs.

The core supports Inherent (no operand), Relative, Literal, Memory Direct and three groups of addressing modes. All modes support Register Direct and various Register Indirect modes. Each group offers up to seven addressing modes. Instructions are associated with predefined addressing modes depending upon their functional requirements. For most instructions, the core is capable of executing a data (or program data) memory read, a working register (data) read, a data memory write and a program (instruction) memory read per instruction cycle. As a result, three parameter instructions can be supported, allowing trinary operations (that is, A + B = C) to be executed in a single cycle.

A high-speed, 17-bit by 17-bit multiplier has been included to significantly enhance the core arithmetic capability and throughput. The multiplier supports Signed, Unsigned and Mixed mode, 16-bit by 16-bit or 8-bit by 8-bit, integer multiplication. All multiply instructions execute in a single cycle.

The 16-bit ALU has been enhanced with integer divide assist hardware that supports an iterative non-restoring divide algorithm. It operates in conjunction with the REPEAT instruction looping mechanism and a selection of iterative divide instructions to support 32-bit (or 16-bit), divided by 16-bit, integer signed and unsigned division. All divide operations require 19 cycles to complete but are interruptible at any cycle boundary.

The PIC24F has a vectored exception scheme with up to 8 sources of non-maskable traps and up to 118 interrupt sources. Each interrupt source can be assigned to one of seven priority levels.

A block diagram of the CPU is shown in Figure 2-1.

### 2.1 Programmer's Model

The programmer's model for the PIC24F is shown in Figure 2-2. All registers in the programmer's model are memory mapped and can be manipulated directly by instructions. A description of each register is provided in Table 2-1. All registers associated with the programmer's model are memory mapped.



### FIGURE 2-1: PIC24F CPU CORE BLOCK DIAGRAM

| TABLE 2-1. CPU CORE REGISTERS | TABLE 2-1: | CPU CORE REGISTERS |
|-------------------------------|------------|--------------------|
|-------------------------------|------------|--------------------|

| Register(s) Name | Description                                    |
|------------------|------------------------------------------------|
| W0 through W15   | Working Register Array                         |
| PC               | 23-Bit Program Counter                         |
| SR               | ALU STATUS Register                            |
| SPLIM            | Stack Pointer Limit Value Register             |
| TBLPAG           | Table Memory Page Address Register             |
| PSVPAG           | Program Space Visibility Page Address Register |
| RCOUNT           | Repeat Loop Counter Register                   |
| CORCON           | CPU Control Register                           |

### FIGURE 2-2: PROGRAMMER'S MODEL



### 2.2 CPU Control Registers

### REGISTER 2-1: SR: ALU STATUS REGISTER

| U-0                  | U-0                 | U-0                                    | U-0             | U-0               | U-0                | U-0              | R/W-0           |
|----------------------|---------------------|----------------------------------------|-----------------|-------------------|--------------------|------------------|-----------------|
|                      | —                   | _                                      | _               | _                 | —                  | _                | DC              |
| bit 15               |                     |                                        |                 |                   | ·                  |                  | bit 8           |
|                      |                     |                                        |                 |                   |                    |                  |                 |
| R/W-0 <sup>(1)</sup> |                     | R/W-0 <sup>(1)</sup>                   | R-0             | R/W-0             | R/W-0              | R/W-0            | R/W-0           |
| IPL2 <sup>(2)</sup>  | IPL1 <sup>(2)</sup> | IPL0 <sup>(2)</sup>                    | RA              | N                 | OV                 | Z                | С               |
| bit 7                |                     |                                        |                 |                   |                    |                  | bit (           |
|                      |                     |                                        |                 |                   |                    |                  |                 |
| Legend:              | 11.19               |                                        | 1.10            |                   |                    | 1                |                 |
| R = Reada            |                     | W = Writable                           |                 | -                 | nented bit, read   |                  |                 |
| -n = Value           | at POR              | '1' = Bit is set                       |                 | '0' = Bit is clea | ared               | x = Bit is unki  | nown            |
| bit 15-9             | Unimplemen          | nted: Read as '                        | ז'              |                   |                    |                  |                 |
| bit 8                | -                   | f Carry/Borrow                         |                 |                   |                    |                  |                 |
| bito                 |                     | out from the 4th                       |                 | or byte-sized d   | ata) or 8th low-   | order bit (for w | ord-sized data  |
|                      |                     | sult occurred                          |                 |                   | ,                  |                  |                 |
|                      | •                   | -out from the 4t                       |                 |                   | sult has occurr    | ed               |                 |
| bit 7-5              |                     | PU Interrupt Pr                        |                 |                   |                    |                  |                 |
|                      |                     | nterrupt priority                      |                 | user interrupts   | disabled.          |                  |                 |
|                      |                     | nterrupt priority                      |                 |                   |                    |                  |                 |
|                      |                     | nterrupt Priority<br>nterrupt priority |                 | )                 |                    |                  |                 |
|                      |                     | nterrupt priority                      |                 |                   |                    |                  |                 |
|                      |                     | nterrupt priority                      |                 |                   |                    |                  |                 |
|                      | 001 = CPU ir        | nterrupt priority                      | level is 1 (9)  |                   |                    |                  |                 |
|                      | 000 <b>= CPU ir</b> | nterrupt priority                      | level is 0 (8)  |                   |                    |                  |                 |
| bit 4                | <b>RA:</b> REPEAT   | Loop Active bit                        |                 |                   |                    |                  |                 |
|                      |                     | loop in progress                       |                 |                   |                    |                  |                 |
|                      |                     | loop not in prog                       | ress            |                   |                    |                  |                 |
| bit 3                | N: ALU Nega         |                                        |                 |                   |                    |                  |                 |
|                      | 1 = Result wa       | as negative<br>as non-negative         | (zoro or posit  | ivo)              |                    |                  |                 |
| bit 2                | OV: ALU Ove         | -                                      |                 | ive)              |                    |                  |                 |
|                      |                     | occurred for sig                       | anod (2's comr  | lomont) arithm    | otio in this orith | motio oporatio   | n               |
|                      |                     | ow has occurre                         |                 |                   |                    |                  | 11              |
| bit 1                | Z: ALU Zero         | bit                                    |                 |                   |                    |                  |                 |
|                      | 1 = An opera        | tion which effec                       | ts the Z bit ha | s set it at some  | time in the pas    | st               |                 |
|                      |                     | t recent operation                     |                 |                   |                    |                  | sult)           |
| bit 0                | C: ALU Carry        |                                        |                 |                   |                    |                  |                 |
|                      |                     | ut from the Mos                        |                 |                   |                    |                  |                 |
|                      | 0 = No carry-       | out from the Mo                        | ost Significant | bit of the result | occurred           |                  |                 |
| Note 1:              | The IPL Status bi   | its are read-only                      | when NSTDI      | S (INTCON1<1      | <b>5&gt;) =</b> 1. |                  |                 |
|                      | The IPL Status bi   |                                        |                 | -                 |                    | n the CPU Inte   | errupt Priority |
|                      |                     |                                        |                 |                   |                    |                  | •               |

| REGISTER 2-2: | CORCON: CPU CONTROL REGISTER |
|---------------|------------------------------|
|               |                              |

| 11.0         |     | 11.0          |      |                     | 11.0            |          |       |
|--------------|-----|---------------|------|---------------------|-----------------|----------|-------|
| U-0          | U-0 | U-0           | U-0  | U-0                 | U-0             | U-0      | U-0   |
|              |     | —             | —    | —                   | —               | —        | —     |
| bit 15       |     |               |      |                     |                 |          | bit 8 |
|              |     |               |      |                     |                 |          |       |
| U-0          | U-0 | U-0           | U-0  | R/C-0               | R/W-0           | U-0      | U-0   |
| —            |     | —             | _    | IPL3 <sup>(1)</sup> | PSV             |          | —     |
| bit 7        |     |               |      |                     |                 |          | bit 0 |
|              |     |               |      |                     |                 |          |       |
| Legend:      |     |               |      |                     |                 |          |       |
| D - Doodoblo | hit | M = M/ritoblo | hit. |                     | ponted hit read | 1 00 '0' |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
|-------------------|------------------|----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15-4 | Unimplemented: Read as '0'                                                                                                    |
|----------|-------------------------------------------------------------------------------------------------------------------------------|
| bit 3    | IPL3: CPU Interrupt Priority Level Status bit <sup>(1)</sup>                                                                  |
|          | <ul> <li>1 = CPU interrupt priority level is greater than 7</li> <li>0 = CPU interrupt priority level is 7 or less</li> </ul> |
| bit 2    | PSV: Program Space Visibility in Data Space Enable bit                                                                        |
|          | 1 = Program space visible in data space                                                                                       |
|          | 0 = Program space not visible in data space                                                                                   |
| bit 1-0  | Unimplemented: Read as '0'                                                                                                    |

**Note 1:** User interrupts are disabled when IPL3 = 1.

### 2.3 Arithmetic Logic Unit (ALU)

The PIC24F ALU is 16 bits wide and is capable of addition, subtraction, bit shifts and logic operations. Unless otherwise mentioned, arithmetic operations are 2's complement in nature. Depending on the operation, the ALU may affect the values of the Carry (C), Zero (Z), Negative (N), Overflow (OV) and Digit Carry (DC) Status bits in the SR register. The C and DC Status bits operate as Borrow and Digit Borrow bits, respectively, for subtraction operations.

The ALU can perform 8-bit or 16-bit operations, depending on the mode of the instruction that is used. Data for the ALU operation can come from the W register array, or data memory, depending on the addressing mode of the instruction. Likewise, output data from the ALU can be written to the W register array or a data memory location.

The PIC24F CPU incorporates hardware support for both multiplication and division. This includes a dedicated hardware multiplier and support hardware for 16-bit divisor division.

### 2.3.1 MULTIPLIER

The ALU contains a high-speed, 17-bit x 17-bit multiplier. It supports unsigned, signed or mixed sign operation in several multiplication modes:

- 1. 16-bit x 16-bit signed
- 2. 16-bit x 16-bit unsigned
- 3. 16-bit signed x 5-bit (literal) unsigned
- 4. 16-bit unsigned x 16-bit unsigned
- 5. 16-bit unsigned x 5-bit (literal) unsigned
- 6. 16-bit unsigned x 16-bit signed
- 7. 8-bit unsigned x 8-bit unsigned

### 2.3.2 DIVIDER

The divide block supports 32-bit/16-bit and 16-bit/16-bit signed and unsigned integer divide operations with the following data sizes:

- 1. 32-bit signed/16-bit signed divide
- 2. 32-bit unsigned/16-bit unsigned divide
- 3. 16-bit signed/16-bit signed divide
- 4. 16-bit unsigned/16-bit unsigned divide

The quotient for all divide instructions ends up in W0 and the remainder in W1. Sixteen-bit signed and unsigned DIV instructions can specify any W register for both the 16-bit divisor (Wn), and any W register (aligned) pair (W(m + 1):Wm) for the 32-bit dividend. The divide algorithm takes one cycle per bit of divisor, so both 32-bit/16-bit and 16-bit/16-bit instructions take the same number of cycles to execute.

### 2.3.3 MULTI-BIT SHIFT SUPPORT

The PIC24F ALU supports both single bit and single-cycle, multi-bit arithmetic and logic shifts. Multi-bit shifts are implemented using a shifter block, capable of performing up to a 15-bit arithmetic right shift, or up to a 15-bit left shift, in a single cycle. All multi-bit shift instructions only support Register Direct Addressing for both the operand source and result destination.

A full summary of instructions that use the shift operation is provided below in Table 2-2.

### TABLE 2-2: INSTRUCTIONS THAT USE THE SINGLE AND MULTI-BIT SHIFT OPERATION

| Instruction | Description                                                 |
|-------------|-------------------------------------------------------------|
| ASR         | Arithmetic shift right source register by one or more bits. |
| SL          | Shift left source register by one or more bits.             |
| LSR         | Logical shift right source register by one or more bits.    |

### 3.0 MEMORY ORGANIZATION

As Harvard architecture devices, PIC24F microcontrollers feature separate program and data memory spaces and busses. This architecture also allows the direct access of program memory from the data space during code execution.

### 3.1 **Program Address Space**

The program address memory space of the PIC24FJ64GA004 family devices is 4M instructions. The space is addressable by a 24-bit value derived

from either the 23-bit Program Counter (PC) during program execution, or from table operation or data space remapping, as described in **Section 3.3 "Interfacing Program and Data Memory Spaces"**.

User access to the program memory space is restricted to the lower half of the address range (000000h to 7FFFFFh). The exception is the use of TBLRD/TBLWT operations which use TBLPAG<7> to permit access to the Configuration bits and Device ID sections of the configuration memory space.

Memory maps for the PIC24FJ64GA004 family of devices are shown in Figure 3-1.

### FIGURE 3-1: PROGRAM SPACE MEMORY MAP FOR PIC24FJ64GA004 FAMILY DEVICES



### 3.1.1 PROGRAM MEMORY ORGANIZATION

The program memory space is organized in word-addressable blocks. Although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. The lower word always has an even address, while the upper word has an odd address (Figure 3-2).

Program memory addresses are always word-aligned on the lower word, and addresses are incremented or decremented by two during code execution. This arrangement also provides compatibility with data memory space addressing and makes it possible to access data in the program memory space.

### 3.1.2 HARD MEMORY VECTORS

All PIC24F devices reserve the addresses between 00000h and 000200h for hard coded program execution vectors. A hardware Reset vector is provided to redirect code execution from the default value of the PC on device Reset to the actual start of code. A GOTO instruction is programmed by the user at 000000h with the actual address for the start of code at 000002h.

PIC24F devices also have two interrupt vector tables, located from 000004h to 0000FFh and 000100h to 0001FFh. These vector tables allow each of the many device interrupt sources to be handled by separate ISRs. A more detailed discussion of the interrupt vector tables is provided in **Section 6.1 "Interrupt Vector Table"**.

### 3.1.3 FLASH CONFIGURATION WORDS

In PIC24FJ64GA004 family devices, the top two words of on-chip program memory are reserved for configuration information. On device Reset, the configuration information is copied into the appropriate Configuration registers. The addresses of the Flash Configuration Word for devices in the PIC24FJ64GA004 family are shown in Table 3-1. Their location in the memory map is shown with the other memory vectors in Figure 3-1.

The Configuration Words in program memory are a compact format. The actual Configuration bits are mapped in several different registers in the configuration memory space. Their order in the Flash Configuration Words do not reflect a corresponding arrangement in the configuration space. Additional details on the device Configuration Words are provided in **Section 23.1** "Configuration Bits".

| TABLE 3-1: | FLASH CONFIGURATION      |
|------------|--------------------------|
|            | WORDS FOR PIC24FJ64GA004 |
|            | FAMILY DEVICES           |

| Device      | Program<br>Memory<br>(K words) | Configuration<br>Word<br>Addresses |
|-------------|--------------------------------|------------------------------------|
| PIC24FJ16GA | 5.5                            | 002BFCh:<br>002BFEh                |
| PIC24FJ32GA | 11                             | 0057FCh:<br>0057FEh                |
| PIC24FJ48GA | 16                             | 0083FCh:<br>0083FEh                |
| PIC24FJ64GA | 22                             | 00ABFCh:<br>00ABFEh                |

### FIGURE 3-2: PROGRAM MEMORY ORGANIZATION



### 3.2 Data Address Space

The PIC24F core has a separate, 16-bit wide data memory space, addressable as a single linear range. The data space is accessed using two Address Generation Units (AGUs), one each for read and write operations. The data space memory map is shown in Figure 3-3.

All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the data space. This gives a data space address range of 64 Kbytes or 32K words. The lower half of the data memory space (that is, when EA<15> = 0) is used for implemented memory addresses, while the upper half (EA<15> = 1) is reserved for the program space visibility area (see **Section 3.3.3 "Reading Data From Program Memory Using Program Space Visibility"**). PIC24FJ64GA family devices implement a total of 8 Kbytes of data memory. Should an EA point to a location outside of this area, an all zero word or byte will be returned.

### 3.2.1 DATA SPACE WIDTH

The data memory space is organized in byte-addressable, 16-bit wide blocks. Data is aligned in data memory and registers as 16-bit words, but all data space EAs resolve to bytes. The Least Significant Bytes of each word have even addresses, while the Most Significant Bytes have odd addresses.



### 3.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT

To maintain backward compatibility with  $PIC^{\circledast}$  devices and improve data space memory usage efficiency, the PIC24F instruction set supports both word and byte operations. As a consequence of byte accessibility, all Effective Address (EA) calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] will result in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

Data byte reads will read the complete word which contains the byte, using the LSb of any EA to determine which byte to select. The selected byte is placed onto the LSB of the data path. That is, data memory and registers are organized as two parallel, byte-wide entities with shared (word) address decode but separate write lines. Data byte writes only write to the corresponding side of the array or register which matches the byte address.

All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations, or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap will be generated. If the error occurred on a read, the instruction underway is completed; if it occurred on a write, the instruction will be executed but the write will not occur. In either case, a trap is then executed, allowing the system and/or user to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the Least Significant Byte. The Most Significant Byte is not modified.

A sign-extend instruction (SE) is provided to allow users to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, users can clear the MSB of any W register by executing a zero-extend (ZE) instruction on the appropriate address.

Although most instructions are capable of operating on word or byte data sizes, it should be noted that some instructions operate only on words.

### 3.2.3 NEAR DATA SPACE

The 8-Kbyte area between 0000h and 1FFFh is referred to as the near data space. Locations in this space are directly addressable via a 13-bit absolute address field within all memory direct instructions. The remainder of the data space is addressable indirectly. Additionally, the whole data space is addressable using MOV instructions, which support Memory Direct Addressing with a 16-bit address field.

### 3.2.4 SFR SPACE

The first 2 Kbytes of the near data space, from 0000h to 07FFh, are primarily occupied with Special Function Registers (SFRs). These are used by the PIC24F core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'. A diagram of the SFR space, showing where SFRs are actually implemented, is shown in Table 3-2. Each implemented area indicates a 32-byte region where at least one address is implemented as an SFR. A complete listing of implemented SFRs, including their addresses, is shown in Tables 3-3 through 3-24.

|      |                   |          | SFR     | Space Add | ress    |            |      |      |
|------|-------------------|----------|---------|-----------|---------|------------|------|------|
|      | xx00              | xx20     | xx40    | xx60      | xx80    | xxA0       | xxC0 | xxE0 |
| 000h |                   | Core     |         | ICN       |         | Interrupts |      | _    |
| 100h | Tim               | ners     | Capture | _         | Compare | —          | _    | _    |
| 200h | l <sup>2</sup> C™ | UART     | S       | PI        | _       | —          | I/   | 0    |
| 300h | A                 | /D       |         | _         |         | —          | _    | _    |
| 400h | _                 | _        |         | _         | _       | _          | _    | _    |
| 500h | _                 | —        | _       | _         | _       | —          | _    | _    |
| 600h | PMP               | RTC/Comp | CRC     | _         |         | PF         | PS   |      |
| 700h | _                 | _        | System  | NVM/PMD   |         | _          |      |      |

 TABLE 3-2:
 IMPLEMENTED REGIONS OF SFR DATA SPACE

**Legend:** — = No implemented SFRs in this block

| <b>TABLE 3-3:</b>  | 3-3:                   | CPU CORE REGISTERS MAP                                                                                                      | RE REC                           | <b>SISTER</b>                    | S MAP                    |            |                 |                          |                         | -                                   |               |               |                        | -                                  |                                                |                                                                                                                                                                                   |         | ĺ             |
|--------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|--------------------------|------------|-----------------|--------------------------|-------------------------|-------------------------------------|---------------|---------------|------------------------|------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------|
| File<br>Name       | Addr                   | Bit 15                                                                                                                      | Bit 14                           | Bit 13 I                         | Bit 12                   | Bit 11     | Bit 10          | Bit 9                    | Bit 8                   | Bit 7                               | Bit 6         | Bit 5         | Bit 4                  | Bit 3                              | Bit 2                                          | Bit 1                                                                                                                                                                             | Bit 0   | All<br>Resets |
| <b>WREG0</b>       | 0000                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 0                  |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG1              | 0002                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 1                  |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG2              | 0004                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 2                  |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG3              | 9000                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 3                  |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG4              | 0008                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 4                  |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG5              | A000                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 5                  |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG6              | 000C                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 6                  |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG7              | 000E                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 7                  |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG8              | 0010                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 8                  |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG9              | 0012                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 9                  |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG10             | 0014                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 10                 | 0             |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG11             | 0016                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 11                 | -             |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG12             | 0018                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 12                 | 2             |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG13             | 001A                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 13                 | 3             |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG14             | 001C                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 14                 | +             |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| WREG15             | 001E                   |                                                                                                                             |                                  |                                  |                          |            |                 |                          | Working                 | Working Register 15                 | 2             |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0800          |
| SPLIM              | 0020                   |                                                                                                                             |                                  |                                  |                          |            |                 | Stac                     | k Pointer L             | Stack Pointer Limit Value Register  | Register      |               |                        |                                    |                                                |                                                                                                                                                                                   |         | XXXX          |
| PCL                | 002E                   |                                                                                                                             |                                  |                                  |                          |            |                 | Progr                    | am Counte               | Program Counter Low Byte Register   | Register      |               |                        |                                    |                                                |                                                                                                                                                                                   |         | 0000          |
| PCH                | 0030                   | I                                                                                                                           |                                  |                                  |                          |            | Ι               | Ι                        |                         |                                     |               | Proç          | Jram Counte            | Program Counter Register High Byte | ligh Byte                                      |                                                                                                                                                                                   |         | 0000          |
| TBLPAG             | 0032                   |                                                                                                                             |                                  |                                  |                          | Ι          | Ι               | Ι                        |                         |                                     |               | Table         | Memory P:              | Table Memory Page Address Register | Register                                       |                                                                                                                                                                                   |         | 0000          |
| PSVPAG             | 0034                   | I                                                                                                                           |                                  |                                  |                          |            | Ι               | Ι                        | Ι                       |                                     |               | Program :     | Space Visibi           | lity Page Add                      | Program Space Visibility Page Address Register | er                                                                                                                                                                                |         | 0000          |
| RCOUNT             | 0036                   |                                                                                                                             |                                  |                                  |                          |            |                 | Re                       | peat Loop               | Repeat Loop Counter Register        | gister        |               |                        |                                    |                                                |                                                                                                                                                                                   |         | XXXX          |
| SR                 | 0042                   |                                                                                                                             |                                  |                                  |                          | Ι          | Ι               | Ι                        | DC                      | IPL2                                | IPL1          | IPLO          | RA                     | z                                  | ٥٧                                             | Z                                                                                                                                                                                 | с       | 0000          |
| CORCON             | 0044                   | I                                                                                                                           |                                  |                                  |                          |            | Ι               | Ι                        | Ι                       | Ι                                   | Ι             |               | Ι                      | IPL3                               | PSV                                            | Ι                                                                                                                                                                                 |         | 0000          |
| DISICNT            | 0052                   | Ι                                                                                                                           |                                  |                                  |                          |            |                 |                          | Disa                    | Disable Interrupts Counter Register | its Counter   | Register      |                        |                                    |                                                |                                                                                                                                                                                   |         | XXXX          |
| Legend:            | = unii                 | — = unimplemented, read as '0'. Reset values are shown                                                                      | read as '0'.                     | . Reset valu                     | es are sho               |            | in hexadecimal. |                          |                         |                                     |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         |               |
| TABLE 3-4:         | 3-4:                   | ICN REGISTER MAP                                                                                                            | SISTER                           | MAP                              |                          |            |                 |                          |                         |                                     |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         |               |
| File Addr<br>Name  | ldr Bit 15             | Bit 14                                                                                                                      | Bit 13                           | Bit 12                           | Bit 11                   | Bit 10     | 10              | Bit 9                    | Bit 8                   | Bit 7                               | Bit 6         | Bit 5         | Bit 4                  | Bit 3                              | Bit 2                                          | Bit 1                                                                                                                                                                             | Bit 0   | All<br>Resets |
| CNEN1 0060         | 60 CN15IE              | E CN14IE                                                                                                                    | CN13IE                           | CN12IE                           | CN11IE                   |            |                 |                          | CN8IE <sup>(1)</sup>    | CN7IE                               | CN6IE         | CN5IE         | CN4IE                  | <b>CN3IE</b>                       | CN2IE                                          | CN1IE                                                                                                                                                                             | CNOIE   | 0000          |
| CNEN2 0062         | 62 —                   | CN30IE                                                                                                                      | CN29IE                           | CN28IE <sup>(1)</sup>            | <b>CN27IE</b>            |            |                 |                          |                         | CN23IE (                            | <b>CN22IE</b> | CN21IE        | CN20IE <sup>(1)</sup>  | CN19IE <sup>(1)</sup>              | CN18IE <sup>(1)</sup>                          | CN17IE <sup>(1)</sup>                                                                                                                                                             | CN16IE  | 0000          |
| CNPU1 00           | 68 CN15PL              | CNPU1 0068 CN15PUE CN14PUE CN13PUE                                                                                          | E CN13PUE                        | CN12PUE                          | CN11PUE                  | -          | 'UE(1) CV       | CN9PUE <sup>(1)</sup> Ch | CN8PUE <sup>(1)</sup> ( | CN7PUE 0                            | CN6PUE (      | <b>CN5PUE</b> | CN4PUE                 | <b>CN3PUE</b>                      | CN2PUE                                         | <b>CN1PUE</b>                                                                                                                                                                     | CNOPUE  | 0000          |
| CNPU2 006A         | 6A —                   | CN30PUE                                                                                                                     | CN30PUE CN29PUE                  | CN28PUE <sup>(1)</sup>           | 1) CN27PUE               | •          | UE(1) CN        | 25PUE <sup>(1)</sup> C   | N24PUE C                | CN23PUE C                           | N22PUE C      | SN21PUE C     | 3N20PUE <sup>(1)</sup> | CN19PUE <sup>(1)</sup>             | CN18PUE <sup>(1)</sup>                         | CN26PUE <sup>(1)</sup> CN25PUE <sup>(1)</sup> CN24PUE CN23PUE CN22PUE CN21PUE CN20PUE <sup>(1)</sup> CN19PUE <sup>(1)</sup> CN18PUE <sup>(1)</sup> CN17PUE <sup>(1)</sup> CN16PUE | CN16PUE | 0000          |
| Legend:<br>Note 1: | — = unin<br>Bits are n | = unimplemented, read as '0'. Reset values are shown in hexadecimal. Bits are not available on 28-pin devices; read as '0'. | aad as '0'. Re<br>1 28-pin devic | set values ar<br>ces; read as 'i | <b>e shown in</b><br>J'. | hexadecim. | al.             |                          |                         |                                     |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         |               |
|                    |                        |                                                                                                                             |                                  |                                  |                          |            |                 |                          |                         |                                     |               |               |                        |                                    |                                                |                                                                                                                                                                                   |         |               |

© 2008 Microchip Technology Inc.

| Mino         Mit         Bit 1         Bi                                                                                                                                                                   | TABLE 3- | 3-5:        | INTER  | RUPT (  | INTERRUPT CONTROLLER RE | OLLER          |        | <b>GISTER MAP</b> | Ч       |                |       |              |         |         |         |                |                |               |               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|--------|---------|-------------------------|----------------|--------|-------------------|---------|----------------|-------|--------------|---------|---------|---------|----------------|----------------|---------------|---------------|
| NETOR             NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NETOR         NET                                                                                                                                                                                                                   | `        | Addr        | Bit 15 | Bit 14  | Bit 13                  | Bit 12         | Bit 11 | Bit 10            | Bit 9   | Bit 8          | Bit 7 | Bit 6        | Bit 5   | Bit 4   | Bit 3   | Bit 2          | Bit 1          | Bit 0         | All<br>Resets |
| 010         0110         013         01         0110         0110         0112         0112         0112         0112         0112         0112         0112         0112         0112         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         0111         01111         0111         0111         01                                                                                                                                                                                                       |          |             | NSTDIS | I       |                         | I              | 1      | I                 | I       | I              | I     | Ι            | I       | MATHERR | ADDRERR | STKERR         | OSCFAIL        | 1             | 0000          |
| ····         ·····         ······         ······         ······         ······         ······         ······         ······         ······         ······         ·······         ·······         ······         ······         ······         ······         ······         ······         ······         ······         ······         ······         ······         ······         ······         ······         ······         ·······         ······         ······         ······         ······         ·······         ·······         ·······         ······         ······         ······         ······         ·······         ·······         ·······         ·······         ·······         ········         ··········         ·············         ···················         ····································                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          | 0082        | ALTIVT | DISI    | Ι                       | I              | I      | Ι                 | I       | Ι              | Ι     | Ι            | Ι       | Ι       | Ι       | INT2EP         | INT1EP         | <b>INTOEP</b> | 0000          |
| UZYME         URME         INTE         Tell         OLU         COLIF         COLI                                                                                                                                                                   |          | 0084        |        |         | AD1IF                   | U1TXIF         | U1RXIF | SP111F            | SPF1IF  | T3IF           | T2IF  | OC2IF        | IC2IF   | Ι       | T1IF    | OC1IF          | IC1IF          | INTOIF        | 0000          |
| i         mode         mo                                                                                                                                                                                                       |          | 0086        | U2TXIF | U2RXIF  | INT2IF                  | T5IF           | T4IF   | OC4IF             | OC3IF   |                | Ι     | Ι            | 1       | INT1IF  | CNIF    | CMIF           | MI2C1IF        | SI2C1IF       | 0000          |
| 0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                             | )        | 0088        | Ι      |         | PMPIF                   | I              |        | Ι                 | OC5IF   | Ι              | IC5IF | IC4IF        | IC3IF   | Ι       | I       | Ι              | SPI2IF         | SPF2IF        | 0000          |
| 1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                                                                                                                                                                                                                                                                             | 5        | 708A        |        | RTCIF   |                         |                |        |                   |         |                | Ι     | Ι            | 1       | Ι       | Ι       | MI2C2IF        | SI2C2IF        | 1             | 0000          |
| ····         ·····         ······         ······         ······         ······         ······         ······         ······         ······         ······         ·······         ·······         ······         ······         ······         ······         ······         ······         ······         ·······         ······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ········         ··········         ·············         ····································                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5        | 308C        |        | I       | Ι                       | I              |        | Ι                 |         | LVDIF          | I     | I            | I       | Ι       | CRCIF   | UZERIF         | U1ERIF         | I             | 0000          |
| UTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUTMLUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          | 0094        |        |         | AD1IE                   | U1TXIE         | U1RXIE | SP11IE            | SPF1IE  | T3IE           | T2IE  | <b>OC2IE</b> | IC2IE   | Ι       | T1IE    | OC1IE          | IC1IE          | INTOIE        | 0000          |
| ····         ·····         ······         ······         ······         ······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ·······         ········         ·······         ········         ·········         ············         ···········         ················         ·············         ···················         ····································                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Ľ        | 960C        | U2TXIE | U2RXIE  | INT2IE                  | T5IE           | T4IE   | OC4IE             | OC3IE   | I              | I     | I            | I       | INT1IE  | CNIE    | CMIE           | MI2C1IE        | SI2C1IE       | 0000          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          | 8600        |        |         | PMPIE                   |                |        | Ι                 | OC5IE   |                | IC5IE | IC4IE        | IC3IE   | Ι       | Ι       | Ι              | SPI2IE         | <b>SPF2IE</b> | 0000          |
| (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1)         (1) <td>5</td> <td>A000</td> <td> </td> <td>RTCIE</td> <td>Ι</td> <td>I</td> <td> </td> <td>Ι</td> <td> </td> <td>I</td> <td>I</td> <td>I</td> <td>I</td> <td>Ι</td> <td>I</td> <td><b>MI2C2IE</b></td> <td>SI2C2IE</td> <td>I</td> <td>0000</td> | 5        | A000        |        | RTCIE   | Ι                       | I              |        | Ι                 |         | I              | I     | I            | I       | Ι       | I       | <b>MI2C2IE</b> | SI2C2IE        | I             | 0000          |
| ····         ·····         ······         ······         ······         ······         ······         ······         ·······         ······         ·······         ·······         ·······         ······         ······         ······         ······         ······         ······         ······         ········         ······         ······         ······         ······         ······         ······         ······         ······         ······         ······         ······         ·······         ······         ······         ······         ······         ······         ······         ······         ·······         ······         ·······         ·······         ········         ············         ···················         ····································                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 5        | 00C         | 1      | I       | Ι                       | I              |        | Ι                 |         | LVDIE          | I     | I            | I       | Ι       | CRCIE   | UZERIE         | U1ERIE         | I             | 0000          |
| 12µ2         12µ3         17µ3          17µ3         17µ3         11µ3                                                                                                                                                                                                                                        | 5        | 10A4        | I      | T1IP2   | T1IP1                   | T1IP0          |        | OC1IP2            | 0C1IP1  | OC1IP0         | I     | IC1IP2       | IC1IP1  | IC1IP0  | I       | INT0IP2        | <b>INTOIP1</b> | INT0IP0       | 4444          |
| u         URXUP         URX                                                                                                                                                                   | 5        | 30A6        |        | T2IP2   | T2IP1                   | T2IP0          |        | OC2IP2            | OC2IP1  | OC2IP0         | Ι     | IC2IP2       | IC2IP1  | IC2IP0  | Ι       | Ι              | -              | 1             | 4444          |
| u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u         u                                                                                                                                                                                                                                                                                                                                             | C        | 30A8        | I      | U1RXIP2 | U1RXIP1                 | U1RXIP0        |        | SPI1IP2           | SPI1IP1 | SP11IP0        | Ι     | SPF1IP2      | SPF1IP1 | SPF1IP0 | Ι       | T3IP2          | T3IP1          | T3IP0         | 4444          |
| CMIP2         CMIP1         CMIP0          CMIP2         CMIP1         CMIP0          SI2CIP1                                                                                                                                                     | С        | DAA         | Ι      |         | Ι                       | I              | I      | Ι                 | I       | Ι              | Ι     | AD1IP2       | AD1IP1  | AD1IP0  | Ι       | U1TXIP2        | U1TXIP1        | U1TXIP0       | 4444          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | C        | DAC         |        | CNIP2   | CNIP1                   | <b>CNIPO</b>   |        | CMIP2             | CMIP1   | CMIPO          | Ι     | MI2C1P2      | MI2C1P1 | MI2C1P0 | Ι       | SI2C1P2        | SI2C1P1        | SI2C1P0       | 4444          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | C        | DOAE        |        |         |                         |                |        |                   |         |                | Ι     | Ι            | 1       | Ι       | Ι       | INT1IP2        | INT1IP1        | INT1IP0       | 4444          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | C        | 080         | I      | T4IP2   | T4IP1                   | T4IP0          |        | OC4IP2            | OC4IP1  | OC4IP0         | I     | OC3IP2       | OC3IP1  | OC3IP0  | I       | I              | Ι              | I             | 4444          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5        | <b>00B2</b> | I      | U2TXIP2 | U2TXIP1                 | <b>U2TXIP0</b> |        | <b>U2RXIP2</b>    | U2RXIP1 | U2RXIP0        | Ι     | INT2IP2      | INT2IP1 | INT2IP0 | Ι       | T5IP2          | T5IP1          | T5IP0         | 4444          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5        | )0B4        | Ι      |         | Ι                       | I              | I      | Ι                 | I       | Ι              | Ι     | SPI2IP2      | SPI2IP1 | SP12IP0 | Ι       | SPF2IP2        | SPF2IP1        | SPF2IP0       | 4444          |
| ····································                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5        | )0B6        | I      | IC5IP2  | IC5IP1                  | IC5IP0         |        | IC4IP2            | IC4IP1  | IC4IP0         | Ι     | IC3IP2       | IC3IP1  | IC3IP0  | I       | Ι              | Ι              | I             | 4444          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | C        | 30B8        | Ι      |         | Ι                       | I              |        | Ι                 | I       | Ι              | Ι     | OC5IP2       | OC5IP1  | OC5IP0  | I       | Ι              | Ι              | I             | 4444          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5        | <b>DOBA</b> | Ι      |         | Ι                       | I              |        | Ι                 | I       | Ι              | Ι     | PMPIP2       | PMPIP1  | PMPIP0  | I       | Ι              | Ι              | I             | 4444          |
| RTCIP2         RTCIP1         RTCIP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | C        | DBC         |        |         | Ι                       |                |        | MI2C2P2           | MI2C2P1 | MI2C2P0        | I     | SI2C2P2      | SI2C2P1 | SI2C2P0 | I       | I              | Ι              | I             | 4444          |
| CRCIP2       CRCIP1       CRCIP0        U2ERIP1       U2ERIP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | C        | 30C2        | Ι      |         | Ι                       | I              |        | RTCIP2            | RTCIP1  | RTCIP0         | Ι     | Ι            | Ι       | Ι       | I       | Ι              | Ι              | I             | 4444          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5        | )0C4        |        | CRCIP2  | CRCIP1                  | <b>CRCIP0</b>  |        | U2ERIP2           | U2ERIP1 | <b>U2ERIP0</b> | I     | U1ERIP2      | U1ERIP1 | U1ERIP0 | I       | Ι              | Ι              | I             | 4444          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5        | 30C8        | Ι      |         | Ι                       | I              |        | Ι                 | I       | Ι              | Ι     | Ι            | Ι       | Ι       | Ι       | LVDIP2         | LVDIP1         | LVDIP0        | 4444          |

| TABLE 3-6:       TIMER REGISTER MAP         File Name       Addr       Bit 15       Bit 14       Bit 13       Bit 12       Bit 11       Bit 10       Bit 9       Bit 8 | 3it 12 Bit 11 Bit 10 Bit 9 | 3it 12 Bit 11 Bit 10 Bit 9 | 3it 12 Bit 11 Bit 10 Bit 9 | Bit 11 Bit 10 Bit 9 | 11 Bit 10 Bit 9           | Bit 9                                                               |            | Bit 8       |               | Bit 7                                                      | Bit 6        | Bit 5   | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Beedte |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|---------------------|---------------------------|---------------------------------------------------------------------|------------|-------------|---------------|------------------------------------------------------------|--------------|---------|--------|-------|-------|-------|-------|---------------|
| 0100                                                                                                                                                                   |                            |                            |                            |                     |                           |                                                                     |            |             | Timer1        | Timer1 Register                                            |              |         |        |       |       |       |       | 0000          |
| 0102                                                                                                                                                                   |                            |                            |                            |                     |                           |                                                                     |            |             | Timer1 Peri   | Timer1 Period Register                                     | L            |         |        |       |       |       |       | FFF           |
| 0104                                                                                                                                                                   |                            | TON                        |                            | TSIDL               |                           | I                                                                   | I          |             |               | I                                                          | TGATE        | TCKPS1  | TCKPS0 | I     | TSYNC | TCS   | I     | 0000          |
| 0106                                                                                                                                                                   | 90                         |                            |                            |                     |                           |                                                                     |            |             | Timer2        | Timer2 Register                                            |              |         |        |       |       |       |       | 0000          |
| 3                                                                                                                                                                      | 0108                       |                            |                            |                     |                           |                                                                     | Timer      | 3 Holding F | tegister (for | Timer3 Holding Register (for 32-bit timer operations only) | r operations | ; only) |        |       |       |       |       | 0000          |
| 3                                                                                                                                                                      | 010A                       |                            |                            |                     |                           |                                                                     |            |             | Timer3        | Timer3 Register                                            |              |         |        |       |       |       |       | 0000          |
| ò                                                                                                                                                                      | 010C                       |                            |                            |                     |                           |                                                                     |            |             | Timer2 Per    | Timer2 Period Register                                     |              |         |        |       |       |       |       | FFF           |
| 0                                                                                                                                                                      | 010E                       |                            |                            |                     |                           |                                                                     |            |             | Timer3 Per    | Timer3 Period Register                                     | L            |         |        |       |       |       |       | FFF           |
| 0                                                                                                                                                                      | 0110                       | TON                        |                            | TSIDL               |                           | I                                                                   | I          |             |               | I                                                          | TGATE        | TCKPS1  | TCKPS0 | T32   |       | TCS   | I     | 0000          |
| C                                                                                                                                                                      | 0112                       | TON                        | I                          | TSIDL               | 1                         |                                                                     | I          | I           |               | Ι                                                          | TGATE        | TCKPS1  | TCKPS0 | Ι     |       | TCS   |       | 0000          |
| 0                                                                                                                                                                      | 0114                       |                            |                            |                     |                           |                                                                     |            |             | Timer4        | līmer4 Register                                            |              |         |        |       |       |       |       | 0000          |
| C                                                                                                                                                                      | 0116                       |                            |                            |                     |                           |                                                                     | Tim        | er5 Holdin  | g Register (  | Timer5 Holding Register (for 32-bit operations only)       | perations or | (ylr    |        |       |       |       |       | 0000          |
| C                                                                                                                                                                      | 0118                       |                            |                            |                     |                           |                                                                     |            |             | Timer5        | Timer5 Register                                            |              |         |        |       |       |       |       | 0000          |
| ò                                                                                                                                                                      | 011A                       |                            |                            |                     |                           |                                                                     |            |             | Timer4 Per    | Timer4 Period Register                                     |              |         |        |       |       |       |       | FFF           |
| ò                                                                                                                                                                      | 011C                       |                            |                            |                     |                           |                                                                     |            |             | Timer5 Per    | Timer5 Period Register                                     | L            |         |        |       |       |       |       | FFF           |
| 0                                                                                                                                                                      | 011E .                     | TON                        |                            | TSIDL               |                           |                                                                     | Ι          |             |               |                                                            | TGATE        | TCKPS1  | TCKPS0 | T32   |       | TCS   |       | 0000          |
| 0                                                                                                                                                                      | 0120                       | TON                        | Ι                          | TSIDL               |                           |                                                                     |            | Ι           |               |                                                            | TGATE        | TCKPS1  | TCKPS0 | -     |       | TCS   |       | 0000          |
|                                                                                                                                                                        | - = unimp                  | olemente                   | d, read as '               | 0'. Reset vi        | alues are sl              | = unimplemented, read as '0'. Reset values are shown in hexadecimal | kadecimal. |             |               |                                                            |              |         |        |       |       |       |       |               |
|                                                                                                                                                                        | TABLE 3-7: IN              | NPUT                       | CAPTU                      | RE REC              | INPUT CAPTURE REGISTER MA | MAP                                                                 |            |             |               |                                                            |              |         |        |       |       |       |       |               |
| 9                                                                                                                                                                      | Addr B                     | Bit 15                     | Bit 14                     | Bit 13              | Bit 12                    | Bit 11                                                              | Bit 10     | Bit 9       | Bit 8         | Bit 7                                                      | Bit 6        | Bit 5   | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
| 7                                                                                                                                                                      | 0140                       |                            |                            |                     |                           |                                                                     |            | -           | nput 1 Capt   | Input 1 Capture Register                                   | Ļ            |         |        |       |       |       |       | FFF           |
| ÷                                                                                                                                                                      | 0142                       | 1                          | I                          | ICSIDL              |                           | I                                                                   | I          | I           |               | ICTMR                                                      | ICI1         | IC10    | ICOV   | ICBNE | ICM2  | ICM1  | ICM0  | 0000          |
| ~                                                                                                                                                                      | 0144                       |                            |                            |                     |                           |                                                                     |            | I           | 1put 2 Capt   | Input 2 Capture Register                                   | ŗ.           |         |        |       |       |       |       | FFF           |
|                                                                                                                                                                        | 0146                       | 1                          | Ι                          | ICSIDL              | Ι                         | Ι                                                                   | I          | I           | I             | ICTMR                                                      | ICI1         | ICI0    | ICOV   | ICBNE | ICM2  | ICM1  | ICM0  | 0000          |

| <b>TABLE 3-7</b> : | 3-7: | INPUT       | CAPTL       | INPUT CAPTURE REGISTER M                              | <b>GISTER</b> | MAP         |                    |       |              |                          |       |       |       |       |       |       |       |               |
|--------------------|------|-------------|-------------|-------------------------------------------------------|---------------|-------------|--------------------|-------|--------------|--------------------------|-------|-------|-------|-------|-------|-------|-------|---------------|
| File<br>Name       | Addr | Bit 15      | Bit 14      | Bit 13                                                | Bit 12        | Bit 11      | Bit 10             | Bit 9 | Bit 8        | Bit 7                    | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
| IC1BUF             | 0140 |             |             |                                                       |               |             |                    |       | nput 1 Capt  | Input 1 Capture Register |       |       |       |       |       |       |       | FFF           |
| IC1CON             | 0142 | Ι           |             | ICSIDL                                                | Ι             | Ι           | Ι                  | Ι     | Ι            | ICTMR                    | ICI1  | IC10  | ICOV  | ICBNE | ICM2  | ICM1  | ICM0  | 0000          |
| IC2BUF             | 0144 |             |             |                                                       |               |             |                    | -     | nput 2 Capt. | Input 2 Capture Register |       |       |       |       |       |       |       | FFF           |
| IC2CON             | 0146 | Ι           |             | ICSIDL                                                | Ι             | Ι           | Ι                  | Ι     | Ι            | ICTMR                    | ICI1  | IC10  | ICOV  | ICBNE | ICM2  | ICM1  | ICM0  | 0000          |
| IC3BUF             | 0148 |             |             |                                                       |               |             |                    | -     | nput 3 Capt. | Input 3 Capture Register |       |       |       |       |       |       |       | FFF           |
| IC3CON             | 014A | Ι           |             | ICSIDL                                                | Ι             | Ι           | Ι                  | Ι     | Ι            | ICTMR                    | ICI1  | IC10  | ICOV  | ICBNE | ICM2  | ICM1  | ICM0  | 0000          |
| IC4BUF             | 014C |             |             |                                                       |               |             |                    | -     | nput 4 Capt. | Input 4 Capture Register |       |       |       |       |       |       |       | FFF           |
| IC4CON             | 014E | Ι           |             | ICSIDL                                                | Ι             | Ι           | Ι                  | Ι     | Ι            | ICTMR                    | ICI1  | IC10  | ICOV  | ICBNE | ICM2  | ICM1  | ICM0  | 0000          |
| IC5BUF             | 0150 |             |             |                                                       |               |             |                    | -     | nput 5 Capt. | Input 5 Capture Register |       |       |       |       |       |       |       | FFF           |
| IC5CON             | 0152 | Ι           | -           | ICSIDL                                                | Ι             | Ι           | Ι                  | Ι     | Ι            | ICTMR                    | ICI1  | IC10  | ICOV  | ICBNE | ICM2  | ICM1  | ICM0  | 0000          |
| Legend:            | un = | limplement∈ | sd, read as | — = unimplemented, read as '0'. Reset values are show | alues are st  | hown in hex | 'n in hexadecimal. |       |              |                          |       |       |       |       |       |       |       |               |

© 2008 Microchip Technology Inc.

| TABLE 3-8:   | 3-8: | OUTPL        | OUTPUT COMPARE REGISTER                                             | PARE R         | EGISTE       | ER MAP      | _         |           |            |                                     |          |           |                                |                     |       |       |       |               |
|--------------|------|--------------|---------------------------------------------------------------------|----------------|--------------|-------------|-----------|-----------|------------|-------------------------------------|----------|-----------|--------------------------------|---------------------|-------|-------|-------|---------------|
| File<br>Name | Addr | Bit 15       | Bit 14                                                              | Bit 13         | Bit 12       | Bit 11      | Bit 10    | Bit 9     | Bit 8      | Bit 7                               | Bit 6    | Bit 5     | Bit 4                          | Bit 3               | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
| OC1RS        | 0180 |              |                                                                     |                |              |             |           | Output Co | ompare 1 S | Output Compare 1 Secondary Register | tegister |           |                                |                     |       |       |       | FFF           |
| OC1R         | 0182 |              |                                                                     |                |              |             |           | Out       | put Compa  | Output Compare 1 Register           | 3r       |           |                                |                     |       |       |       | FFF           |
| OC1CON       | 0184 | I            |                                                                     | OCSIDL         |              | 1           | Ι         | 1         |            |                                     | 1        | I         | OCFLT                          | OCTSEL              | OCM2  | OCM1  | OC M0 | 0000          |
| OC2RS        | 0186 |              |                                                                     |                |              |             |           | Output Co | ompare 2 S | Output Compare 2 Secondary Register | tegister |           |                                |                     |       |       |       | FFF           |
| OC2R         | 0188 |              |                                                                     |                |              |             |           | Out       | put Compa  | Output Compare 2 Register           | 3r       |           |                                |                     |       |       |       | FFF           |
| OC2CON       | 018A | I            | I                                                                   | OCSIDL         | I            | I           | I         | I         | I          | I                                   | I        |           | OCFLT                          | OCTSEL              | OCM2  | OCM1  | OCMO  | 0000          |
| OC3RS        | 018C |              |                                                                     |                |              |             |           | Output Co | ompare 3 S | Output Compare 3 Secondary Register | tegister |           |                                |                     |       |       |       | FFF           |
| OC3R         | 018E |              |                                                                     |                |              |             |           | Out       | put Compa  | Output Compare 3 Register           | 3r       |           |                                |                     |       |       |       | FFF           |
| OC3CON       | 0190 | I            | I                                                                   | OCSIDL         | I            | I           | I         | I         | I          | I                                   | I        |           | OCFLT                          | OCTSEL              | OCM2  | OCM1  | OCMO  | 0000          |
| OC4RS        | 0192 |              |                                                                     |                |              |             |           | Output Co | ompare 4 S | Output Compare 4 Secondary Register | tegister |           |                                |                     |       |       |       | FFF           |
| OC4R         | 0194 |              |                                                                     |                |              |             |           | Out       | put Compa  | Output Compare 4 Register           | 3r       |           |                                |                     |       |       |       | FFF           |
| OC4CON       | 0196 | I            | I                                                                   | OCSIDL         | I            |             | I         | I         | 1          | Ι                                   | I        |           | OCFLT                          | OCTSEL              | OCM2  | OCM1  | OCMO  | 0000          |
| OC5RS        | 0198 |              |                                                                     |                |              |             |           | Output Co | ompare 5 S | Output Compare 5 Secondary Register | egister  |           |                                |                     |       |       |       | FFF           |
| OC5R         | 019A |              |                                                                     |                |              |             |           | Out       | put Compa  | Output Compare 5 Register           | 3r       |           |                                |                     |       |       |       | FFF           |
| OC5CON       | 019C |              |                                                                     | OCSIDL         |              |             |           |           |            |                                     |          |           | OCFLT                          | OCTSEL              | OCM2  | OCM1  | OCMO  | 0000          |
| Legend:      | n =  | implemente   | = unimplemented, read as '0'. Reset values are shown in hexadecimal | 0'. Reset va   | ilues are sh | iown in hex | adecimal. |           |            |                                     |          |           |                                |                     |       |       |       |               |
| TABLE 3-9:   | 3-9: | I²C™ F       | I <sup>2</sup> C™ REGISTER MAP                                      | ER MAP         | _            |             |           |           |            |                                     |          |           |                                |                     |       |       |       |               |
| File<br>Name | Addr | Bit 15       | Bit 14                                                              | Bit 13         | Bit 12       | Bit 11      | Bit 10    | Bit 9     | Bit 8      | Bit 7                               | Bit 6    | Bit 5     | Bit 4                          | Bit 3               | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
| 12C1RCV      | 0200 | Ι            | Ι                                                                   |                |              | Ι           | 1         |           | Ι          |                                     |          |           | Receive                        | Receive Register 1  |       |       |       | 0000          |
| I2C1TRN      | 0202 | Ι            |                                                                     | Ι              |              |             |           |           |            |                                     |          |           | Transmit                       | Transmit Register 1 |       |       |       | 00 FF         |
| I2C1BRG      | 0204 | Ι            | Ι                                                                   | Ι              |              |             |           | Ι         |            |                                     |          | Baud Rate | Baud Rate Generator Register 1 | Register 1          |       |       |       | 0000          |
| I2C1CON      | 0206 | <b>I2CEN</b> |                                                                     | <b>I2CSIDL</b> | SCLREL       | IPMIEN      | A10M      | DISSLW    | SMEN       | GCEN                                | STREN    | ACKDT     | ACKEN                          | RCEN                | PEN   | RSEN  | SEN   | 1000          |
| 12C1STAT     | 0208 | ACKSTAT      | TRSTAT                                                              | Ι              |              |             | BCL       | GCSTAT    | ADD10      | IWCOL                               | 12COV    | D/A       | Ъ                              | S                   | R/W   | RBF   | TBF   | 0000          |
| I2C1ADD      | 020A | Ι            |                                                                     | Ι              |              |             |           |           |            |                                     |          | Address F | Address Register 1             |                     |       |       |       | 0000          |
| I2C1MSK      | 020C | Ι            |                                                                     | Ι              |              |             |           | AMSK9     | AMSK8      | AMSK7                               | AMSK6    | AMSK5     | AMSK4                          | AMSK3               | AMSK2 | AMSK1 | AMSK0 | 0000          |
| 12C2RCV      | 0210 |              |                                                                     | I              | I            | I           | Ι         | I         | Ι          |                                     |          |           | Receive                        | Receive Register 2  |       |       |       | 0000          |
| -            |      |              |                                                                     |                |              |             |           |           |            |                                     |          |           |                                |                     |       |       |       |               |

I2C2CON I2C2BRG

I2C2STAT I2C2ADD

1000 0000 0000 0000

SEN TBF

RSEN RBF

PEN RW

RCEN

ACKEN

ACKDT D/A

STREN 12COV

GCEN IWCOL

I I

T I 

L L I

L I

I I

L 

> I I

0212 0214 0216 0218 021A

**I2C2TRN** 

I I

ADD10 SMEN

GCSTAT DISSLW

A10M BCL

IPMIEN

SCLREL

**I2CSIDL** 

1 I

I

I

TRSTAT

ACKSTAT **I2CEN** 

1

1

S

۵

Baud Rate Generator Register 2 Transmit Register 2

AMSK7 AMSK6 AMSK5 AMSK4 AMSK3 AMSK2 AMSK1 AMSK0

AMSK9 AMSK8

Address Register 2

0.0 FF0000

| <b>TABLE 3-10:</b> | 3-10:   |             | REGIS       | <b>UART REGISTER MAP</b>                                                                  | д.          |             |            |         |            |                                        |                 |       |       |       |        |        |       |               |
|--------------------|---------|-------------|-------------|-------------------------------------------------------------------------------------------|-------------|-------------|------------|---------|------------|----------------------------------------|-----------------|-------|-------|-------|--------|--------|-------|---------------|
| File<br>Name       | Addr    | Bit 15      | Bit 14      | Bit 13                                                                                    | Bit 12      | Bit 11      | Bit 10     | Bit 9   | Bit 8      | Bit 7                                  | Bit 6           | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
| U1MODE             | 0220    | UARTEN      | I           | NSIDL                                                                                     | IREN        | RTSMD       | I          | UEN1    | UENO       | WAKE                                   | LPBACK          | ABAUD | RXINV | BRGH  | PDSEL1 | PDSEL0 | STSEL | 0000          |
| U1STA              | 0222    | UTXISEL1    | UTXINV      | <b>UTXISEL0</b>                                                                           | I           | UTXBRK      | UTXEN      | UTXBF   | TRMT       | <b>URXISEL1</b>                        | <b>URXISELO</b> | ADDEN | RIDLE | PERR  | FERR   | OERR   | URXDA | 0110          |
| U1TXREG            | 0224    | Ι           | Ι           | I                                                                                         | I           | I           | I          | I       | UTX8       | UTX7                                   | UTX6            | UTX5  | UTX4  | UTX3  | UTX2   | UTX1   | UTX0  | 0000          |
| U1RXREG            | 0226    | Ι           | Ι           | -                                                                                         |             | -           | Ι          | I       | NRX8       | URX7                                   | URX6            | URX5  | URX4  | URX3  | URX2   | URX1   | URXO  | 0000          |
| U1BRG              | 0228    |             |             |                                                                                           |             |             |            | Baud Re | ate Genera | Baud Rate Generator Prescaler Register | · Register      |       |       |       |        |        |       | 0000          |
| U2MODE             | 0230    | UARTEN      | Ι           | NSIDL                                                                                     | IREN        | RTSMD       | Ι          | UEN1    | NENO       | WAKE                                   | LPBACK          | ABAUD | RXINV | BRGH  | PDSEL1 | PDSEL0 | STSEL | 0000          |
| U2STA              | 0232    | UTXISEL1    | UTXINV      | <b>UTXISEL0</b>                                                                           |             | UTXBRK      | UTXEN      | UTXBF   | TRMT       | <b>URCISEL1</b>                        | <b>URCISEL0</b> | ADDEN | RIDLE | PERR  | FERR   | OERR   | URXDA | 0110          |
| U2TXREG            | 0234    | Ι           | Ι           | -                                                                                         | Ι           |             | Ι          |         | UTX8       | UTX7                                   | UTX6            | UTX5  | UTX4  | UTX3  | UTX2   | UTX1   | UTX0  | 0000          |
| UZRXREG            | 0236    | Ι           | Ι           | Ι                                                                                         |             | Ι           | Ι          | I       | URX8       | URX7                                   | URX6            | URX5  | URX4  | URX3  | URX2   | URX1   | URXO  | 0000          |
| U2BRG              | 0238    |             |             |                                                                                           |             |             |            | Bau     | id Rate Ge | Baud Rate Generator Prescaler          | caler           |       |       |       |        |        |       | 0000          |
| Legend:            | ר<br> = | unimplement | ed, read as | <ul> <li>— = unimplemented, read as '0'. Reset values are shown in hexadecimal</li> </ul> | alues are s | shown in he | xadecimal. |         |            |                                        |                 |       |       |       |        |        |       |               |

| TABLE 3-11: SPI REGISTER MAP | 3-11: | SPI RE                                              | GISTEF      | RAP           |              |            |                    | •       |                              |              |        |        |        |        | •      |        |              |               |
|------------------------------|-------|-----------------------------------------------------|-------------|---------------|--------------|------------|--------------------|---------|------------------------------|--------------|--------|--------|--------|--------|--------|--------|--------------|---------------|
| File<br>Name                 | Addr  | Bit 15                                              | Bit 14      | Bit 13        | Bit 12       | Bit 11     | Bit 10             | Bit 9   | Bit 8                        | Bit 7        | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0        | All<br>Resets |
| <b>SPI1STAT</b>              | 0240  | SPIEN                                               | 1           | SPISIDL       | 1            | I          | SPIBEC2            | SPIBEC1 | SPIBEC0                      | SRMPT        | SPIROV | SRXMPT | SISEL2 | SISEL1 | SISEL0 | SPITBF | SPIRBF       | 0000          |
| SPI1CON1                     | 0242  | Ι                                                   | I           | Ι             | DISSCK       | DISSDO     | MODE16             | SMP     | CKE                          | SSEN         | CKP    | MSTEN  | SPRE2  | SPRE1  | SPRE0  | PPRE1  | PPRE0        | 0000          |
| SPI1CON2                     | 0244  | FRMEN                                               | SPIFSD      | SPIFPOL       | 1            | I          |                    | I       | I                            | 1            |        | I      | I      | I      | I      | SPIFE  | SPIBEN       | 0000          |
| SPI1BUF                      | 0248  |                                                     |             |               |              |            |                    | SPI     | SPI1 Transmit/Receive Buffer | Receive Buff | er     |        |        |        |        |        |              | 0000          |
| SPI2STAT                     | 0260  | SPIEN                                               |             | SPISIDL       | I            | I          | SPIBEC2 SPIBEC1    |         | <b>SPIBEC0</b>               | SRMPT        | SPIROV | SRXMPT | SISEL2 | SISEL1 | SISEL0 | SPITBF | SPIRBF       | 0000          |
| SPI2CON1                     | 0262  | Ι                                                   | Ι           |               | DISSCK       | DISSDO     | MODE16             | SMP     | CKE                          | SSEN         | CKP    | MSTEN  | SPRE2  | SPRE1  | SPRE0  | PPRE1  | <b>PPRE0</b> | 0000          |
| SPI2CON2                     | 0264  | FRMEN                                               | SPIFSD      | SPIFPOL       | I            | Ι          | Ι                  | I       | Ι                            | I            | I      | Ι      | Ι      | Ι      | I      | SPIFE  | SPIBEN       | 0000          |
| SPI2BUF                      | 0268  |                                                     |             |               |              |            |                    | SPI     | SPI2 Transmit/Receive Buffer | Receive Buff | er     |        |        |        |        |        |              | 0000          |
| Legend:                      |       | = unimplemented, read as '0'. Reset values are show | ed, read as | '0'. Reset va | ilues are sh | own in hex | /n in hexadecimal. |         |                              |              |        |        |        |        |        |        |              |               |

# PIC24FJ64GA004 FAMILY

© 2008 Microchip Technology Inc.

| <b>TABLE 3-12</b> :                       | 3-12:                                      | PORT                                                     | A REGI                                                    | PORTA REGISTER MAP                                                                                                                                                                                                                               | IAP                                                            |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                       |                                       |           |             |            |                       |                       |               |               |               |
|-------------------------------------------|--------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|---------------------------------------|-----------|-------------|------------|-----------------------|-----------------------|---------------|---------------|---------------|
| File<br>Name                              | Addr                                       | Bit 15                                                   | Bit 14                                                    | Bit 13                                                                                                                                                                                                                                           | Bit 12                                                         | Bit 11                                   | Bit 10                                                                                                                                                                                                                                                                                                                                                                                                                         | Bit 9                       | Bit 8                 | Bit 7                                 | Bit 6     | Bit 5       | Bit 4      | Bit 3                 | Bit 2                 | Bit 1         | Bit 0         | All<br>Resets |
| TRISA                                     | 02C0                                       | I                                                        | I                                                         |                                                                                                                                                                                                                                                  | I                                                              | 1                                        | TRISA10 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                         | TRISA9 <sup>(1)</sup>       | TRISA8 <sup>(1)</sup> | TRISA7 <sup>(1)</sup>                 | ļ         | I           | TRISA4     | TRISA3 <sup>(2)</sup> | TRISA2 <sup>(3)</sup> | TRISA1        | <b>TRISA0</b> | 079F          |
| PORTA                                     | 02C2                                       | I                                                        |                                                           | I                                                                                                                                                                                                                                                | Ι                                                              | Ι                                        | RA10 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                            | RA9 <sup>(1)</sup>          | RA8 <sup>(1)</sup>    | RA7 <sup>(1)</sup>                    | Ι         | Ι           | RA4        | RA3 <sup>(2)</sup>    | RA2 <sup>(3)</sup>    | RA1           | RA0           | 0000          |
| LATA                                      | 02C4                                       | I                                                        | Ι                                                         | I                                                                                                                                                                                                                                                |                                                                | Ι                                        | LATA 10 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                         | LATA9 <sup>(1)</sup>        | LATA8 <sup>(1)</sup>  | LATA7 <sup>(1)</sup>                  |           | Ι           | LATA4      | LATA3 <sup>(2)</sup>  | LATA2 <sup>(3)</sup>  | LATA1         | LATA0         | 0000          |
| ODCA                                      | 02C6                                       | Ι                                                        |                                                           | Ι                                                                                                                                                                                                                                                |                                                                | Ι                                        | ODA10 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                           | 0DA9 <sup>(1)</sup>         | ODA8 <sup>(1)</sup>   | ODA7 <sup>(1)</sup>                   | —         | Ι           | 0DA4       | ODA3 <sup>(2)</sup>   | ODA2 <sup>(3)</sup>   | ODA1          | 0DA0          | 0000          |
| Legend:<br>Note 1:<br>2:<br>3:            | — = uı<br>Bits arı<br>Bits arı<br>Bits arı | nimplement<br>e not availa<br>e available<br>∋ available | ed, read as<br>Ible on 28-p<br>only when 1<br>only when t | — = unimplemented, read as '0'. Reset values are shown<br>Bits are not available on 28-pin devices, read as '0'.<br>Bits are available only when the primary oscillator is disab<br>Bits are available only when the primary oscillator is disab | /alues are s<br>read as '0'.<br>oscillator is<br>oscillator is | shown in he<br>disabled (f<br>disabled o | — = unimplemented, read as '0'. Reset values are shown in hexadecimal.<br>Bits are not available on 28-pin devices; read as '0'.<br>Bits are available only when the primary oscillator is disabled (POSCMD<1:0> = 00); otherwise read as '0'.<br>Bits are available only when the primary oscillator is disabled or EC mode is selected (POSCMD<1:0> = 00 or 11) and CLKO is disabled (OSCIOFNC = 0); otherwise, read as '0'. | :0> = 00); o<br>selected (F | therwise rea          | ad as '0'.<br>I: <b>0&gt; =</b> 00 or | 11) and C | LKO is disa | bled (OSCI | IOFNC = 0)            | ; otherwise           | , read as '0' |               |               |
| TABLE                                     | 3-13:                                      | PORT                                                     | B REG                                                     | PORTB REGISTER MAP                                                                                                                                                                                                                               | IAP                                                            |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                       |                                       |           |             |            |                       |                       |               |               |               |
| File<br>Name                              | Addr                                       | Bit 15                                                   | Bit 14                                                    | Bit 13                                                                                                                                                                                                                                           | Bit 12                                                         | Bit 11                                   | Bit 10                                                                                                                                                                                                                                                                                                                                                                                                                         | Bit 9                       | Bit 8                 | Bit 7                                 | Bit 6     | Bit 5       | Bit 4      | Bit 3                 | Bit 2                 | Bit 1         | Bit 0         | All<br>Resets |
| TRISB                                     | 02C8                                       | TRISB15                                                  | TRISB14                                                   | TRISB13                                                                                                                                                                                                                                          | TRISB12                                                        | TRISB11                                  | TRISB10                                                                                                                                                                                                                                                                                                                                                                                                                        | TRISB9                      | TRISB8                | TRISB7                                | TRISB6    | TRISB5      | TRISB4     | TRISB3                | TRISB2                | TRISB1        | TRISB0        | FFF           |
| PORTB                                     | 02CA                                       | RB15                                                     | RB14                                                      | RB13                                                                                                                                                                                                                                             | RB12                                                           | RB11                                     | RB10                                                                                                                                                                                                                                                                                                                                                                                                                           | RB9                         | RB8                   | RB7                                   | RB6       | RB5         | RB4        | RB3                   | RB2                   | RB1           | RB0           | 0000          |
| LATB                                      | 02CC                                       | LATB15                                                   | LATB14                                                    | LATB13                                                                                                                                                                                                                                           | LATB12                                                         | LATB11                                   | LATB10                                                                                                                                                                                                                                                                                                                                                                                                                         | LATB9                       | LATB8                 | LATB7                                 | LATB6     | LATB5       | LATB4      | LATB3                 | LATB2                 | LATB1         | LATB0         | 0000          |
| ODCB                                      | 02CE                                       | ODB15                                                    | ODB14                                                     | ODB13                                                                                                                                                                                                                                            | ODB12                                                          | ODB11                                    | ODB10                                                                                                                                                                                                                                                                                                                                                                                                                          | ODB9                        | ODB8                  | ODB7                                  | ODB6      | ODB5        | ODB4       | ODB3                  | ODB2                  | ODB1          | 0DB0          | 0000          |
| Legend:                                   | 5                                          | nimplement                                               | ed, read as                                               | = unimplemented, read as '0'. Reset values are shown                                                                                                                                                                                             | /alues are s                                                   |                                          | in hexadecimal.                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                       |                                       |           |             |            |                       |                       |               |               |               |
| <b>TABLE 3-14:</b>                        | 3-14:                                      | PORT                                                     | C REG                                                     | PORTC REGISTER MAP                                                                                                                                                                                                                               | IAP                                                            |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                       |                                       |           |             |            |                       |                       |               |               |               |
| File<br>Name                              | Addr                                       | Bit 15                                                   | Bit 14                                                    | Bit 13                                                                                                                                                                                                                                           | Bit 12                                                         | Bit 11                                   | Bit 10                                                                                                                                                                                                                                                                                                                                                                                                                         | Bit 9                       | Bit 8                 | Bit 7                                 | Bit 6     | Bit 5       | Bit 4      | Bit 3                 | Bit 2                 | Bit 1         | Bit 0         | All<br>Resets |
| TRISC <sup>(1)</sup>                      | 02D0                                       | Ι                                                        | Ι                                                         | Ι                                                                                                                                                                                                                                                | Ι                                                              | Ι                                        | Ι                                                                                                                                                                                                                                                                                                                                                                                                                              | TRISC9                      | TRISC8                | TRISC7                                | TRISC6    | TRISC5      | TRISC4     | TRISC3                | TRISC2                | TRISC1        | TRISC0        | O3FF          |
| PORTC <sup>(1)</sup>                      | 02D2                                       | Ι                                                        | Ι                                                         | Ι                                                                                                                                                                                                                                                | Ι                                                              | Ι                                        | Ι                                                                                                                                                                                                                                                                                                                                                                                                                              | RC9                         | RC8                   | RC7                                   | RC6       | RC5         | RC4        | RC3                   | RC2                   | RC1           | RC0           | 0000          |
| LATC <sup>(1)</sup>                       | 02D4                                       |                                                          | Ι                                                         | Ι                                                                                                                                                                                                                                                | Ι                                                              |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                | LATC9                       | LATC8                 | LATC7                                 | LATC6     | LATC5       | LATC4      | LATC3                 | LATC2                 | LATC1         | LATC0         | 0000          |
| ODCC <sup>(1)</sup>                       | 02D6                                       |                                                          | Ι                                                         | Ι                                                                                                                                                                                                                                                | Ι                                                              |                                          | I                                                                                                                                                                                                                                                                                                                                                                                                                              | ODC9                        | OSC8                  | ODC7                                  | ODC6      | ODC5        | ODC4       | ODC3                  | ODC2                  | ODC1          | ODC0          | 0000          |
| Legend: —=<br>Note 1: Bits<br>TABLE 3-15: | —= ur<br>Bits ar<br><b>3-15:</b>           | implement<br>e not availa<br>PAD C                       | ed, read as<br>ible on 28-μ<br><b>ONFIG</b>               | <ul> <li>— = unimplemented, read as '0'. Reset values are shown<br/>Bits are not available on 28-pin devices; read as '0'.</li> <li><b>15: PAD CONFIGURATION REGISTI</b></li> </ul>                                                              | /alues are s<br>read as '0'.<br><b>N REG</b>                   | NWOT<br>STE                              | in hexadecimal.<br>ER MAP                                                                                                                                                                                                                                                                                                                                                                                                      |                             |                       |                                       |           |             |            |                       |                       |               |               |               |
| File<br>Name                              | Addr                                       | Bit 15                                                   | Bit 14                                                    | Bit 13                                                                                                                                                                                                                                           | Bit 12                                                         | Bit 11                                   | Bit 10                                                                                                                                                                                                                                                                                                                                                                                                                         | Bit 9                       | Bit 8                 | Bit 7                                 | Bit 6     | Bit 5       | Bit 4      | Bit 3                 | Bit 2                 | Bit 1         | Bit 0         | All<br>Resets |
| PADCFG1                                   | 02FC                                       | I                                                        | I                                                         | 1                                                                                                                                                                                                                                                | Ι                                                              | Ι                                        | I                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                           | 1                     | 1                                     | 1         |             | 1          | 1                     | 1                     | RTSECSEL      | PMPTTL        | 0000          |
| Legend:                                   | -<br>-                                     | nimplement                                               | ed, read as                                               | = unimplemented, read as '0'. Reset values are shown                                                                                                                                                                                             | /alues are s                                                   |                                          | in hexadecimal.                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                       |                                       |           |             |            |                       |                       |               |               |               |
|                                           |                                            |                                                          |                                                           |                                                                                                                                                                                                                                                  |                                                                |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                       |                                       |           |             |            |                       |                       |               |               |               |

DS39881C-page 32

|                     | ADC                         | ADC REGISTER MAP                                                                                              | ER MAF                       |                                                                                                           |                |                     |        |                      | ·                                         |                      |        |               |        |        |        |               |               |
|---------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------|----------------|---------------------|--------|----------------------|-------------------------------------------|----------------------|--------|---------------|--------|--------|--------|---------------|---------------|
| Addr                | Bit 15                      | 5 Bit 14                                                                                                      | Bit 13                       | Bit 12                                                                                                    | Bit 11         | Bit 10              | Bit 9  | Bit 8                | Bit 7                                     | Bit 6                | Bit 5  | Bit 4         | Bit 3  | Bit 2  | Bit 1  | Bit 0         | All<br>Resets |
| 0300                |                             |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 0                         |                      |        |               |        |        |        |               | XXXX          |
| 0302                |                             |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data Buffer 1    | a Buffer 1                                |                      |        |               |        |        |        |               | XXXX          |
|                     | 0304                        |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 2                         |                      |        |               |        |        |        |               | XXXX          |
|                     | 0306                        |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 3                         |                      |        |               |        |        |        |               | XXXX          |
|                     | 0308                        |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 4                         |                      |        |               |        |        |        |               | XXXX          |
| -                   | 030A                        |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 5                         |                      |        |               |        |        |        |               | XXXX          |
| <u> </u>            | 030C                        |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 6                         |                      |        |               |        |        |        |               | XXXX          |
| ш                   | 030E                        |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 7                         |                      |        |               |        |        |        |               | XXXX          |
| $ \subseteq $       | 0310                        |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 8                         |                      |        |               |        |        |        |               | XXXX          |
| 0312                | 2                           |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 9                         |                      |        |               |        |        |        |               | XXXX          |
| 0314                | +                           |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 10                        |                      |        |               |        |        |        |               | XXXX          |
| 0316                | 6                           |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 11                        |                      |        |               |        |        |        |               | XXXX          |
| 0318                | ~                           |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 12                        |                      |        |               |        |        |        |               | XXXX          |
| 031A                | 4                           |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 13                        |                      |        |               |        |        |        |               | XXXX          |
| 031C                | 0                           |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 14                        |                      |        |               |        |        |        |               | XXXX          |
| 031E                |                             |                                                                                                               |                              |                                                                                                           |                |                     |        | ADC Data             | ADC Data Buffer 15                        |                      |        |               |        |        |        |               | XXXX          |
| 0320                | D ADON                      |                                                                                                               | ADSIDL                       |                                                                                                           | Ι              | Ι                   | FORM1  | FORMO                | SSRC2                                     | SSRC1                | SSRC0  | Ι             | Ι      | ASAM   | SAMP   | DONE          | 0000          |
| 0322                | 2 VCFG2                     | 2 VCFG1                                                                                                       | 1 VCFG0                      |                                                                                                           | Ι              | CSCNA               | Ι      | Ι                    | BUFS                                      | Ι                    | SMP13  | SMP12         | SMP11  | SMP10  | BUFM   | ALTS          | 0000          |
| 0324                | 4 ADRC                      |                                                                                                               |                              | SAMC4                                                                                                     | SAMC3          | SAMC2               | SAMC1  | SAMC0                | ADCS7                                     | ADCS6                | ADCS5  | ADCS4         | ADCS3  | ADCS2  | ADCS1  | ADCS0         | 0000          |
| 0328                | 3 CHONB                     | В                                                                                                             | Ι                            | Ι                                                                                                         | CH0SB3         | CH0SB2              | CH0SB1 | CH0SB0               | CHONA                                     | Ι                    | Ι      | Ι             | CH0SA3 | CH0SA2 | CH0SA1 | <b>CH0SA0</b> | 0000          |
| 032C                | C PCFG15                    | 15 —                                                                                                          | Ι                            | PCFG12                                                                                                    | PCFG11         | PCFG10              | PCFG9  | PCFG8 <sup>(1)</sup> | PCFG8 <sup>(1)</sup> PCFG7 <sup>(1)</sup> | PCFG6 <sup>(1)</sup> | PCFG5  | PCFG4         | PCFG3  | PCFG2  | PCFG1  | PCFG0         | 0000          |
| 0330                | 0 CSSL15                    | 15 —                                                                                                          |                              | CSSL12                                                                                                    | CSSL11         | CSSL10              | CSSL9  | CSSL8 <sup>(1)</sup> | CSSL7 <sup>(1)</sup>                      | CSSL6 <sup>(1)</sup> | CSSL5  | CSSL4         | CSSL3  | CSSL2  | CSSL1  | CSSL0         | 0000          |
| - co<br>- s         | unimplemen<br>are not avail | — = unimplemented, read as '0'. Reset values are sh<br>Bits are not available on 28-pin devices; read as '0'. | '0'. Reset v<br>pin devices; | unimplemented, read as '0'. Reset values are shown Bits are not available on 28-pin devices; read as '0'. |                | n hexadecimal.      |        |                      |                                           |                      |        |               |        |        |        |               |               |
| <b>TABLE 3-17</b> : | PAR/                        | ALLEL N                                                                                                       | <b>IASTER</b>                | PARALLEL MASTER/SLAVE PO                                                                                  | RT             | <b>REGISTER MAP</b> | ER MAP |                      |                                           |                      |        |               |        |        |        |               |               |
| Addr                | Bit 15                      | Bit 14                                                                                                        | Bit 13                       | Bit 12                                                                                                    | Bit 11         | Bit 10              | Bit 9  | Bit 8                | Bit 7                                     | Bit 6                | Bit 5  | Bit 4         | Bit 3  | Bit 2  | Bit 1  | Bit 0         | All<br>Resets |
| 0600                | PMPEN                       | I                                                                                                             | PSIDL /                      | ADRMUX1                                                                                                   | <b>ADRMUX0</b> | PTBEEN              | PTWREN | PTRDEN               | CSF1                                      | CSF0                 | ALP    | Ι             | CS1P   | BEP    | WRSP   | RDSP          | 0000          |
| 0602                | BUSY                        | IRQM1                                                                                                         | IRQMO                        | INCM1                                                                                                     | INCMO          | MODE16              | MODE1  | MODE0                | WAITB1                                    | WAITB0               | WAITM3 | <b>WAITM2</b> | WAITM1 | WAITMO | WAITE1 | <b>WAITE0</b> | 0000          |
| 0604                |                             | CS1                                                                                                           |                              |                                                                                                           | I              | ADDR10              | ADDR9  | ADDR8                | ADDR7                                     | ADDR6                | ADDR5  | ADDR4         | ADDR3  | ADDR2  | ADDR1  | ADDR0         | 0000          |
|                     |                             |                                                                                                               |                              |                                                                                                           |                |                     |        |                      |                                           |                      |        |               |        |        |        |               |               |

© 2008 Microchip Technology Inc.

### PIC24FJ64GA004 FAMILY 0000 0000 0000 0000 0000 0000 0000 **PTEN0** OB0E

PTEN1 OB1E

PTEN2 OB2E

PTEN3 OB3E

PTEN4 I

PTEN5 I

PTEN6 OBUF

PTEN7 OBE

PTEN8 IB0F

PTEN9 IB1F

PTEN10

I

I I

PTEN14

I

060A 060C

PMDIN2

PMAEN

0608

PMDIN1

0000

PMDOUT1 PMDOUT2

Parallel Port Data Out Register 2 (Buffers 2 and 3) Parallel Port Data Out Register 1 (Buffers 0 and 1)

Parallel Port Data In Register 1 (Buffers 0 and 1) Parallel Port Data In Register 2 (Buffers 2 and 3)

IB2F — = unimplemented, read as '0'. Reset values are shown in hexadecimal. IB3F IBOV IBF 060E PMSTAT Legend:

I I

| <b>TABLE 3</b>     | -18: | REAL.                           | -TIME (    | CLOCK /                                           | AND CAL      | ENDAR             | <b>REGIS</b>  | TABLE 3-18: REAL-TIME CLOCK AND CALENDAR REGISTER MAP                           | •              |            |                               |       |       |       |       |       |       |               |
|--------------------|------|---------------------------------|------------|---------------------------------------------------|--------------|-------------------|---------------|---------------------------------------------------------------------------------|----------------|------------|-------------------------------|-------|-------|-------|-------|-------|-------|---------------|
| File<br>Name       | Addr | Addr   Bit 15   Bit 14   Bit 13 | Bit 14     | Bit 13                                            | Bit 12       | Bit 11            | Bit 11 Bit 10 | Bit 9                                                                           | Bit 8          | Bit 7      | Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
| ALRMVAL            | 0620 |                                 |            |                                                   |              |                   | Alarm \       | Alarm Value Register Window Based on ALRMPTR<1:0>                               | · Window Bas€  | ed on ALRI | MPTR<1:0>                     |       |       |       |       |       |       | XXXX          |
| ALCFGRPT           | 0622 | ALRMEN                          | CHIME      | LCFGRPT 0622 ALRMEN CHIME AMASK3 AMASK2           | AMASK2       |                   | AMASKO        | amaski amasko alrmptri alrmptro arpt7 arpt6 arpt5 arpt4 arpt3 arpt2 arpt1 arpt0 | ALRMPTRO       | ARPT7      | ARPT6                         | ARPT5 | ARPT4 | ARPT3 | ARPT2 | ARPT1 |       | 0000          |
| RTCVAL             | 0624 |                                 |            |                                                   |              |                   | RTCC          | RTCC Value Register Window Based on RTCPTR<1:0>                                 | sr Window Bas  | sed on RTC | CPTR<1:0>                     |       |       |       |       |       |       | XXXX          |
| RCFGCAL 0626 RTCEN | 0626 | RTCEN                           | Ι          | RTCWREN RTCSYNC H                                 | RTCSYNC      | HALFSEC           | RTCOE         | HALFSEC RTCOE RTCPTR1 RTCPTR0 CAL7 CAL6 CAL5 CAL4 CAL3 CAL2 CAL1                | <b>RTCPTR0</b> | CAL7       | CAL6                          | CAL5  | CAL4  | CAL3  | CAL2  | CAL1  | CAL0  | 0000          |
| l ocond.           |      | implemente                      | ac pear be | = unimplemented read as '0' Deset values are show | inee are sho | lemioobeved at aw | lo mino       |                                                                                 |                |            |                               |       |       |       |       |       |       |               |

unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend:

# DUAL COMPARATOR REGISTER MAP **TABLE 3-19:**

| All<br>Resets             | 0000                                                                 | 0000                                  |                                                   |
|---------------------------|----------------------------------------------------------------------|---------------------------------------|---------------------------------------------------|
| Bit 0                     | C1POS                                                                | CVR0                                  |                                                   |
| Bit 1                     | C1NEG                                                                | CVR1                                  |                                                   |
| Bit 2                     | C2POS                                                                | CVR2                                  |                                                   |
| Bit 3                     | C2NEG                                                                | CVR3                                  |                                                   |
| Bit 4                     | C1INV                                                                | CVREN CVROE CVRR CVRSS CVR3 CVR2 CVR1 |                                                   |
| Bit 5                     | C2INV                                                                | CVRR                                  |                                                   |
| Bit 6                     | CIOUT                                                                | CVROE                                 |                                                   |
| Bit 7                     | C2OUT                                                                | CVREN                                 |                                                   |
| Bit 8                     | C10UTEN                                                              | Ι                                     |                                                   |
| Bit 9                     | C1EN C20UTEN C10UTEN C20UT C10UT C2INV C1INV C2NEG C2POS C1NEG C1POS | I                                     |                                                   |
| Bit 10                    | C1EN                                                                 | -                                     | lown in hexadecimal.                              |
| Bit 11                    | C2EN                                                                 |                                       | shown in he                                       |
| Bit 12                    | C2EVT C1EVT                                                          | Ι                                     | values are                                        |
| Addr Bit 15 Bit 14 Bit 13 | C2EVT                                                                | Ι                                     | = unimplemented, read as '0'. Reset values are sh |
| Bit 14                    | Ι                                                                    | Ι                                     | ted, read as                                      |
| Bit 15                    | CMIDL                                                                | Ι                                     | implement                                         |
| Addr                      | 0630 CMIDL                                                           | 0632                                  | ın = —                                            |
| File<br>Name              | CMCON                                                                | CVRCON 0632                           | Legend:                                           |

# **CRC REGISTER MAP TABLE 3-20:**

| File<br>Name | Addr  | Bit 15    | Addr         Bit 15         Bit 14         Bit 13         Bit 12 | Bit 13       | Bit 12                                                              | Bit 11      | Bit 10    | Bit 9  | Bit 8                                    | Bit 7        | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1                         | Bit 0 | All<br>Resets |
|--------------|-------|-----------|------------------------------------------------------------------|--------------|---------------------------------------------------------------------|-------------|-----------|--------|------------------------------------------|--------------|--------|-------|-------|-------|-------|-------------------------------|-------|---------------|
| CRCCON 0640  | 0640  | I         | I                                                                | CSIDL        | CSIDL VWORD4                                                        | >           | VWORD2    | VWORD1 | WORD3 WWORD2 WWORD1 WWORD0 CRCFUL CRCMPT | CRCFUL       | CRCMPT | I     | CRCGO | PLEN3 | PLEN2 | CRCGO PLEN3 PLEN2 PLEN1 PLEN0 |       | 0040          |
| CRCXOR 0642  | 0642  | X15       | X14                                                              | X13          | X12                                                                 | 111<br>X    | X10       | 6X     | X8                                       | X7           | 9X     | X5    | X4    | X3    | X2    | X1                            | I     | 0000          |
| CRCDAT 0644  | 0644  |           |                                                                  |              |                                                                     |             |           | 0      | CRC Data Input Register                  | put Register |        |       |       |       |       |                               |       | 0000          |
| CRCWDAT 0646 | 0646  |           |                                                                  |              |                                                                     |             |           |        | <b>CRC Result Register</b>               | It Register  |        |       |       |       |       |                               |       | 0000          |
| Legend:      | = uni | mplemente | d, read as '                                                     | 0'. Reset vi | = unimplemented, read as '0'. Reset values are shown in hexadecimal | town in hex | adecimal. |        |                                          |              |        |       |       |       |       |                               |       |               |

| TABLE              | 3-21:            | PERI                     | PHER/                      | AL PIN                  | <b>PERIPHERAL PIN SELECT</b>                                                                                                                    | RE                          | <b>GISTER MAP</b>           | Ь                     |                       |       |       |       |                       |                       |                       |                                             |                       |               |
|--------------------|------------------|--------------------------|----------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|-----------------------|-----------------------|-------|-------|-------|-----------------------|-----------------------|-----------------------|---------------------------------------------|-----------------------|---------------|
| File<br>Name       | Addr             | Bit 15                   | Bit 14                     | Bit 13                  | Bit 12                                                                                                                                          | Bit 11                      | Bit 10                      | Bit 9                 | Bit 8                 | Bit 7 | Bit 6 | Bit 5 | Bit 4                 | Bit 3                 | Bit 2                 | Bit 1                                       | Bit 0                 | All<br>Resets |
| <b>RPINR0</b>      | 0680             |                          |                            | Ι                       | INT1R4                                                                                                                                          | INT1R3                      | INT1R2                      | INT1R1                | INT1R0                |       |       |       |                       |                       |                       |                                             | 1                     | 1F00          |
| <b>RPINR1</b>      | 0682             | 1                        |                            | Ι                       | I                                                                                                                                               | I                           | I                           | I                     | I                     |       |       |       | INT2R4                | INT2R3                | INT2R2                | INT2R1                                      | INT2R0                | 001F          |
| <b>RPINR3</b>      | 0686             |                          | Ι                          |                         | T3CKR4                                                                                                                                          | T3CKR3                      | T3CKR2                      | T3CKR1                | T3CKR0                |       |       |       | T2CKR4                | T2CKR3                | T2CKR2                | T2CKR1                                      | T2CKR0                | 1 F 1 F       |
| <b>RPINR4</b>      | 0688             | 1                        |                            | Ι                       | T5CKR4                                                                                                                                          | <b>T5CKR3</b>               | T5CKR2                      | T5CKR1                | <b>T5CKR0</b>         |       |       |       | T4CKR4                | T4CKR3                | T4CKR2                | T4CKR1                                      | T4CKR0                | 1F1F          |
| <b>RPINR7</b>      | 068E             | 1                        |                            | Ι                       | IC2R4                                                                                                                                           | IC2R3                       | IC2R2                       | IC2R1                 | IC2R0                 |       |       |       | IC1R4                 | IC1R3                 | IC1R2                 | IC1R1                                       | IC1R0                 | 1F1F          |
| <b>RPINR8</b>      | 0690             | I                        |                            | Ι                       | IC4R4                                                                                                                                           | IC4R3                       | IC4R2                       | IC4R1                 | IC4R0                 | I     | I     | I     | IC3R4                 | IC3R3                 | IC3R2                 | IC3R1                                       | IC3R0                 | 1F1F          |
| <b>RPINR9</b>      | 0692             |                          | Ι                          |                         | Ι                                                                                                                                               | Ι                           |                             |                       |                       |       |       |       | IC5R4                 | IC5R3                 | IC5R2                 | IC5R1                                       | IC5R0                 | 001F          |
| <b>RPINR11</b>     | 0696             | Ι                        | Ι                          | Ι                       | OCFBR4                                                                                                                                          | <b>OCFBR3</b>               | OCFBR2                      | OCFBR1                | <b>OCFBR0</b>         | Ι     | Ι     |       | OCFAR4                | <b>OCFAR3</b>         | OCFAR2                | OCFAR1                                      | <b>OCFAR0</b>         | 1F1F          |
| <b>RPINR18</b>     | 06A4             | 1                        |                            | Ι                       | U1CTSR4                                                                                                                                         | U1CTSR3                     | U1CTSR2                     | U1CTSR1               | U1CTSR0               | I     |       | I     | U1RXR4                | U1RXR3                | U1RXR2                | U1RXR1                                      | U1RXR0                | 1F1F          |
| <b>RPINR19</b>     | 06A6             | 1                        |                            | Ι                       | U2CTSR4                                                                                                                                         | U2CTSR3                     | U2CTSR2                     | U2CTSR1               | U2CTSR0               |       |       |       | U2RXR4                | <b>U2RXR3</b>         | U2RXR2                | U2RXR1                                      | U2RXR0                | 1F1F          |
| <b>RPINR20</b>     | 06A8             | 1                        |                            | Ι                       | SCK1R4                                                                                                                                          | SCK1R3                      | SCK1R2                      | SCK1R1                | SCK1R0                |       |       |       | SDI1R4                | SDI1R3                | SDI1R2                | SDI1R1                                      | SDI1R0                | 1F1F          |
| <b>RPINR21</b>     | 06AA             | Ι                        | Ι                          |                         | Ι                                                                                                                                               | Ι                           |                             |                       |                       |       |       |       | SS1R4                 | SS1R3                 | SS1R2                 | SS1R1                                       | SS1R0                 | 001F          |
| <b>RPINR22</b>     | 06AC             |                          | Ι                          |                         | SCK2R4                                                                                                                                          | SCK2R3                      | SCK2R2                      | SCK2R1                | SCK2R0                | Ι     | Ι     | I     | SDI2R4                | SDI2R3                | SDI2R2                | SDI2R1                                      | SDI2R0                | 1F1F          |
| <b>RPINR23</b>     | 06AE             | 1                        |                            | Ι                       | I                                                                                                                                               | I                           | I                           | I                     | I                     |       |       |       | SS2R4                 | SS2R3                 | SS2R2                 | SS2R1                                       | SS2R0                 | 001F          |
| <b>RPOR0</b>       | 0600             |                          | Ι                          |                         | RP1R4                                                                                                                                           | RP1R3                       | RP1R2                       | RP1R1                 | RP1R0                 | I     | Ι     | I     | RP0R4                 | <b>RP0R3</b>          | <b>RP0R2</b>          | RP0R1                                       | <b>RP0R0</b>          | 0000          |
| <b>RPOR1</b>       | 06C2             |                          | Ι                          |                         | RP3R4                                                                                                                                           | RP3R3                       | RP3R2                       | RP3R1                 | RP3R0                 |       |       |       | RP2R4                 | RP2R3                 | RP2R2                 | RP2R1                                       | RP2R0                 | 0000          |
| <b>RPOR2</b>       | 06C4             | 1                        |                            | Ι                       | RP5R4                                                                                                                                           | RP5R3                       | RP5R2                       | RP5R1                 | RP5R0                 |       |       |       | RP4R4                 | RP4R3                 | RP4R2                 | RP4R1                                       | RP4R0                 | 0000          |
| <b>RPOR3</b>       | 0606             |                          | Ι                          |                         | RP7R4                                                                                                                                           | RP7R3                       | RP7R2                       | RP7R1                 | RP7R0                 |       |       |       | RP6R4                 | RP6R3                 | RP6R2                 | RP6R1                                       | RP6R0                 | 0000          |
| <b>RPOR4</b>       | 06C8             | Ι                        | Ι                          | Ι                       | RP9R4                                                                                                                                           | RP9R3                       | RP9R2                       | RP9R1                 | RP9R0                 | Ι     | Ι     |       | RP8R4                 | RP8R3                 | RP8R2                 | RP8R1                                       | RP8R0                 | 0000          |
| <b>RPOR5</b>       | 06CA             |                          | Ι                          | Ι                       | RP11R4                                                                                                                                          | RP11R3                      | RP11R2                      | RP11R1                | RP11R0                |       |       |       | <b>RP10R4</b>         | RP10R3                | RP10R2                | RP10R1                                      | RP10R0                | 0000          |
| <b>RPOR6</b>       | 06CC             |                          |                            |                         | RP13R4                                                                                                                                          | RP13R3                      | RP13R2                      | RP13R1                | RP13R0                |       |       | Ι     | RP12R4                | RP12R3                | RP12R2                | RP12R1                                      | <b>RP12R0</b>         | 0000          |
| <b>RPOR7</b>       | 06CE             | Ι                        | Ι                          | Ι                       | RP15R4                                                                                                                                          | RP15R3                      | <b>RP15R2</b>               | <b>RP15R1</b>         | RP15R0                | Ι     | Ι     |       | RP14R4                | RP14R3                | RP14R2                | RP14R1                                      | <b>RP14R0</b>         | 0000          |
| <b>RPOR8</b>       | 06D0             | Ι                        | Ι                          | Ι                       | RP17R4 <sup>(1)</sup>                                                                                                                           | RP17R3 <sup>(1)</sup>       | RP17R2 <sup>(1)</sup>       | RP17R1 <sup>(1)</sup> | RP17R0 <sup>(1)</sup> | Ι     | Ι     |       | RP16R4 <sup>(1)</sup> | RP16R3 <sup>(1)</sup> | RP16R2 <sup>(1)</sup> | RP16R1 <sup>(1)</sup>                       | RP16R0 <sup>(1)</sup> | 0000          |
| <b>RPOR9</b>       | 06D2             | Ι                        | Ι                          | Ι                       | RP19R4 <sup>(1)</sup>                                                                                                                           | RP19R3 <sup>(1)</sup>       | RP19R2 <sup>(1)</sup>       | RP19R1 <sup>(1)</sup> | RP19R0 <sup>(1)</sup> | Ι     | Ι     |       | RP18R4 <sup>(1)</sup> | RP18R3 <sup>(1)</sup> | RP18R2 <sup>(1)</sup> | RP18R1 <sup>(1)</sup>                       | RP18R0 <sup>(1)</sup> | 0000          |
| RPOR10             | 06D4             | 1                        |                            | Ι                       | RP21R4 <sup>(1)</sup> RP21                                                                                                                      | R3 <sup>(1)</sup>           | RP21R2 <sup>(1)</sup>       | RP21R1 <sup>(1)</sup> | RP21R0 <sup>(1)</sup> |       |       |       | RP20R4 <sup>(1)</sup> | RP20R3 <sup>(1)</sup> | RP20R2 <sup>(1)</sup> | RP20R1 <sup>(1)</sup>                       | RP20R0 <sup>(1)</sup> | 0000          |
| <b>RPOR11</b>      | 06D6             |                          | Ι                          |                         | RP23R4 <sup>(1)</sup>                                                                                                                           | RP23R3 <sup>(1)</sup>       | RP23R2 <sup>(1)</sup>       | RP23R1 <sup>(1)</sup> | RP23R0 <sup>(1)</sup> |       |       |       | RP22R4 <sup>(1)</sup> | RP22R3 <sup>(1)</sup> | RP22R2 <sup>(1)</sup> | RP22R1 <sup>(1)</sup> RP22R0 <sup>(1)</sup> | RP22R0 <sup>(1)</sup> | 0000          |
| <b>RPOR12</b>      | 06D8             |                          | Ι                          | Ι                       | RP25R4 <sup>(1)</sup> RP25                                                                                                                      | R3 <sup>(1)</sup>           | RP25R2 <sup>(1)</sup>       | RP25R1 <sup>(1)</sup> | RP25R0 <sup>(1)</sup> |       |       | I     | RP24R4 <sup>(1)</sup> | RP24R3 <sup>(1)</sup> | RP24R2 <sup>(1)</sup> | RP24R1 <sup>(1)</sup>                       | RP24R0 <sup>(1)</sup> | 0000          |
| Legend:<br>Note 1: | — = u<br>Bits ar | unimpleme<br>re only avล | nted, read<br>ailable on t | as '0'. Re<br>he 44-pin | = unimplemented, read as '0'. Reset values are shown in hexadecimal Bits are only available on the 44-pin devices; otherwise, they read as '0'. | e shown in l<br>twise, they | hexadecimal<br>read as '0'. |                       |                       |       |       |       |                       |                       |                       |                                             |                       |               |

© 2008 Microchip Technology Inc.

# **CLOCK CONTROL REGISTER MAP TABLE 3-22**:

|               |                       |        |       |       |       |                       |        |                                  |               |        | in hexadecimal.      |        | alues are sh      | '0'. Reset va | ed. read as | — = unimplemented. read as '0'. Reset values are shown | "<br>" | Leaend:      |
|---------------|-----------------------|--------|-------|-------|-------|-----------------------|--------|----------------------------------|---------------|--------|----------------------|--------|-------------------|---------------|-------------|--------------------------------------------------------|--------|--------------|
| 0000          | TUN0                  | TUN1   | TUN2  | TUN3  | TUN4  | TUN5                  | Ι      |                                  | Ι             | -      | Ι                    | Ι      | Ι                 | Ι             | Ι           | Ι                                                      | 0748   | OSCTUN 0748  |
| 3140          | Ι                     | Ι      | Ι     | Ι     | Ι     | Ι                     | Ι      |                                  | <b>RCDIV0</b> | RCDIV1 | RCDIV2 RCDIV1 RCDIV0 | DOZEN  | DOZE2 DOZE1 DOZE0 | DOZE1         | DOZE2       | ROI                                                    | 0744   | CLKDIV 0744  |
| (Note 2)      | SOSCEN OSWEN (Note 2) | SOSCEN | Ι     | CF    | Ι     | LOCK                  | IOLOCK | NOSC2 NOSC1 NOSC0 CLKLOCK IOLOCK | NOSCO         | NOSC1  | NOSC2                | Ι      | COSCO             | COSC2 COSC1   | COSC2       | Ι                                                      | 0742   | OSCCON 0742  |
| (Note 1)      | POR (Note 1)          | BOR    | IDLE  | SLEEP | WDTO  | SWR SWDTEN WDTO SLEEP |        | EXTR                             | VREGS         | CM     | I                    | I      | I                 | I             | IOPUWR      | 0740 TRAPR IOPUWR                                      | 0740   | RCON         |
| All<br>Resets | Bit 0                 | Bit 1  | Bit 2 | Bit 3 | Bit 4 | Bit 5                 | Bit 6  | Bit 7                            | Bit 8         | Bit 9  | Bit 10               | Bit 11 | Bit 12            | Bit 13        | Bit 14      | Addr Bit 15 Bit 14 Bit 13                              | Addr   | File<br>Name |

Note

RCON register Reset values are dependent on type of Reset. OSCCON register Reset values are dependent on configuration fuses and by type of Reset. ÷ ;;

## **NVM REGISTER MAP TABLE 3-23:**

| File Name | File Name Addr Bit 15 |           | Bit 14 Bit 13                                                       |              | Bit 12       | Bit 11       | Bit 10  | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4       | Bit 3  | Bit 2  | Bit 1  | Bit 0         | All<br>Resets   |
|-----------|-----------------------|-----------|---------------------------------------------------------------------|--------------|--------------|--------------|---------|-------|-------|-------|-------|-------|-------------|--------|--------|--------|---------------|-----------------|
| NVMCON    | 1 0760                | WR        | WREN                                                                | WRERR        | I            | I            | I       | I     | I     | 1     | ERASE | 1     |             | NVMOP3 | NVMOP2 | NVMOP1 | <b>NVMOP0</b> | 0000 <b>(1)</b> |
| NVMKEY    | 0766                  | Ι         | Ι                                                                   | Ι            |              | I            | -       | I     | Ι     |       |       |       | NVMKEY<7:0> | Y<7:0> |        |        |               | 0000            |
| l enend.  |                       | nulemente | — = unimulemented_read as '∩' Reset values are shown in hexadecimal | )' Reset val | iles are shr | exed in hexe | decimal |       |       |       |       |       |             |        |        |        |               |                 |

Reset value shown is for POR only. Value on other Reset states is dependent on the state of memory write or erase operations at the time of Reset. .; <del>;</del> Note

## **PMD REGISTER MAP TABLE 3-24**:

| File Name | Addr | Bit 15 | ile Name Addr Bit 15 Bit 14 Bit 13 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9                     | Bit 8 | Bit 7  | Bit 6                          | Bit 5 | Bit 4         | Bit 3                         | Bit 2        | Bit 1  | Bit 0       | All<br>Resets |
|-----------|------|--------|------------------------------------|--------|--------|--------|--------|---------------------------|-------|--------|--------------------------------|-------|---------------|-------------------------------|--------------|--------|-------------|---------------|
| PMD1      | 0270 | T5MD   | 0770 T5MD T4MD T3MD T2MD           | T3MD   | T2MD   | T1MD   |        | 1                         | 1     | I2C1MD | I2C1MD U2MD U1MD SPI2MD SPI1MD | U1MD  | <b>SPI2MD</b> | SP11MD                        | I            | I      | ADC1MD 0000 | 0000          |
| PMD2      | 0772 | -      |                                    | -      | IC5MD  | IC4MD  | IC3MD  | IC3MD IC2MD IC1MD         | IC1MD | Ι      | Ι                              | I     | OC5MD         | OC5MD OC4MD OC3MD OC2MD OC1MD | <b>OC3MD</b> | OC2MD  | OC1MD       | 0000          |
| PMD3      | 0774 |        |                                    | Ι      | I      | I      | CMPMD  | CMPMD RTCCMD PMPMD CRCPMD | PMPMD | CRCPMD | I                              | I     | I             | I                             | I            | 12C2MD | I           | 0000          |
|           |      |        |                                    |        |        |        |        |                           |       |        |                                |       |               |                               |              |        |             |               |

— = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend:

## PIC24FJ64GA004 FAMILY

#### 3.2.5 SOFTWARE STACK

In addition to its use as a working register, the W15 register in PIC24F devices is also used as a Software Stack Pointer. The pointer always points to the first available free word and grows from lower to higher addresses. It pre-decrements for stack pops and post-increments for stack pushes, as shown in Figure 3-4. Note that for a PC push during any CALL instruction, the MSB of the PC is zero-extended before the push, ensuring that the MSB is always clear.

| Note: | A PC push during exception processing    |
|-------|------------------------------------------|
|       | will concatenate the SRL register to the |
|       | MSB of the PC prior to the push.         |

The Stack Pointer Limit Value register (SPLIM), associated with the Stack Pointer, sets an upper address boundary for the stack. SPLIM is uninitialized at Reset. As is the case for the Stack Pointer, SPLIM<0> is forced to '0' because all stack operations must be word-aligned. Whenever an EA is generated using W15 as a source or destination pointer, the resulting address is compared with the value in SPLIM. If the contents of the Stack Pointer (W15) and the SPLIM register are equal, and a push operation is performed, a stack error trap will not occur. The stack error trap will occur on a subsequent push operation. Thus, for example, if it is desirable to cause a stack error trap when the stack grows beyond address 2000h in RAM, initialize the SPLIM with the value, 1FFEh.

Similarly, a Stack Pointer underflow (stack error) trap is generated when the Stack Pointer address is found to be less than 0800h. This prevents the stack from interfering with the Special Function Register (SFR) space.

A write to the SPLIM register should not be immediately followed by an indirect read operation using W15.

FIGURE 3-4: CALL STACK FRAME



#### 3.3 Interfacing Program and Data Memory Spaces

The PIC24F architecture uses a 24-bit wide program space and 16-bit wide data space. The architecture is also a modified Harvard scheme, meaning that data can also be present in the program space. To use this data successfully, it must be accessed in a way that preserves the alignment of information in both spaces.

Aside from normal execution, the PIC24F architecture provides two methods by which program space can be accessed during operation:

- Using table instructions to access individual bytes or words anywhere in the program space
- Remapping a portion of the program space into the data space (program space visibility)

Table instructions allow an application to read or write to small areas of the program memory. This makes the method ideal for accessing data tables that need to be updated from time to time. It also allows access to all bytes of the program word. The remapping method allows an application to access a large block of data on a read-only basis, which is ideal for look ups from a large table of static data. It can only access the least significant word of the program word.

#### 3.3.1 ADDRESSING PROGRAM SPACE

Since the address ranges for the data and program spaces are 16 and 24 bits, respectively, a method is needed to create a 23-bit or 24-bit program address from 16-bit data registers. The solution depends on the interface method to be used.

For table operations, the 8-bit Table Memory Page Address register (TBLPAG) is used to define a 32K word region within the program space. This is concatenated with a 16-bit EA to arrive at a full 24-bit program space address. In this format, the Most Significant bit of TBLPAG is used to determine if the operation occurs in the user memory (TBLPAG<7> = 0) or the configuration memory (TBLPAG<7> = 1).

For remapping operations, the 8-bit Program Space Visibility Page Address register (PSVPAG) is used to define a 16K word page in the program space. When the Most Significant bit of the EA is '1', PSVPAG is concatenated with the lower 15 bits of the EA to form a 23-bit program space address. Unlike table operations, this limits remapping operations strictly to the user memory area.

Table 3-25 and Figure 3-5 show how the program EA is created for table operations and remapping accesses from the data EA. Here, P<23:0> refers to a program space word, whereas D<15:0> refers to a data space word.

#### TABLE 3-25: PROGRAM SPACE ADDRESS CONSTRUCTION

|                          | Access        |      | Progra     | n Space A | ddress        |        |
|--------------------------|---------------|------|------------|-----------|---------------|--------|
| Access Type              | Space         | <23> | <22:16>    | <15>      | <14:1>        | <0>    |
| Instruction Access       | User          | 0    |            | PC<22:1>  |               | 0      |
| (Code Execution)         |               |      | 0xx xxxx x | XXX XXXX  | xxxx xxx0     |        |
| TBLRD/TBLWT              | User          | TB   | LPAG<7:0>  |           | Data EA<15:0> |        |
| (Byte/Word Read/Write)   |               | 0:   | XXX XXXX   | XXX       |               | XXX    |
|                          | Configuration | TB   | LPAG<7:0>  |           | Data EA<15:0> |        |
|                          |               | 1:   | xxx xxxx   | XXX       |               | XXX    |
| Program Space Visibility | User          | 0    | PSVPAG<7   | /:0>      | Data EA<14:   | :0>(1) |
| (Block Remap/Read)       |               | 0    | XXXX XXX   | XX        | XXX XXXX XXX  | X XXXX |

**Note 1:** Data EA<15> is always '1' in this case, but is not used in calculating the program space address. Bit 15 of the address is PSVPAG<0>.

#### FIGURE 3-5: DATA ACCESS FROM PROGRAM SPACE ADDRESS GENERATION



- **Note 1:** The LSb of program space addresses is always fixed as '0' in order to maintain word alignment of data in the program and data spaces.
  - **2:** Table operations are not required to be word-aligned. Table read operations are permitted in the configuration memory space.

#### 3.3.2 DATA ACCESS FROM PROGRAM MEMORY USING TABLE INSTRUCTIONS

The TBLRDL and TBLWTL instructions offer a direct method of reading or writing the lower word of any address within the program space without going through data space. The TBLRDH and TBLWTH instructions are the only method to read or write the upper 8 bits of a program space word as data.

The PC is incremented by two for each successive 24-bit program word. This allows program memory addresses to directly map to data space addresses. Program memory can thus be regarded as two 16-bit word-wide address spaces, residing side by side, each with the same address range. TBLRDL and TBLWTL access the space which contains the least significant data word, and TBLRDH and TBLWTH access the space which contains the upper data byte.

Two table instructions are provided to move byte or word-sized (16-bit) data to and from program space. Both function as either byte or word operations.

 TBLRDL (Table Read Low): In Word mode, it maps the lower word of the program space location (P<15:0>) to a data address (D<15:0>).
 In Byte mode, either the upper or lower byte of the lower program word is mapped to the lower byte of a data address. The upper byte is selected when byte select is '1'; the lower byte is selected when it is '0'. TBLRDH (Table Read High): In Word mode, it maps the entire upper word of a program address (P<23:16>) to a data address. Note that D<15:8>, the 'phantom' byte, will always be '0'. In Byte mode, it maps the upper or lower byte of the program word to D<7:0> of the data address, as above. Note that the data will always be '0' when the upper 'phantom' byte is selected (byte select = 1).

In a similar fashion, two table instructions, TBLWTH and TBLWTL, are used to write individual bytes or words to a program space address. The details of their operation are explained in **Section 4.0 "Flash Program Memory"**.

For all table operations, the area of program memory space to be accessed is determined by the Table Memory Page Address register (TBLPAG). TBLPAG covers the entire program memory space of the device, including user and configuration spaces. When TBLPAG<7> = 0, the table page is located in the user memory space. When TBLPAG<7> = 1, the page is located in configuration space.

**Note:** Only table read operations will execute in the configuration memory space, and only then, in implemented areas such as the Device ID. Table write operations are not allowed.



#### FIGURE 3-6: ACCESSING PROGRAM MEMORY WITH TABLE INSTRUCTIONS

#### 3.3.3 READING DATA FROM PROGRAM MEMORY USING PROGRAM SPACE VISIBILITY

The upper 32 Kbytes of data space may optionally be mapped into any 16K word page of the program space. This provides transparent access of stored constant data from the data space without the need to use special instructions (i.e., TBLRDL/H).

Program space access through the data space occurs if the Most Significant bit of the data space EA is '1', and program space visibility is enabled by setting the PSV bit in the CPU Control register (CORCON<2>). The location of the program memory space to be mapped into the data space is determined by the Program Space Visibility Page Address register (PSVPAG). This 8-bit register defines any one of 256 possible pages of 16K words in program space. In effect, PSVPAG functions as the upper 8 bits of the program memory address, with the 15 bits of the EA functioning as the lower bits. Note that by incrementing the PC by 2 for each program memory word, the lower 15 bits of data space addresses directly map to the lower 15 bits in the corresponding program space addresses.

Data reads to this area add an additional cycle to the instruction being executed, since two program memory fetches are required.

Although each data space address, 8000h and higher, maps directly into a corresponding program memory address (see Figure 3-7), only the lower 16 bits of the

24-bit program word are used to contain the data. The upper 8 bits of any program space locations used as data should be programmed with '1111 1111' or '0000 0000' to force a NOP. This prevents possible issues should the area of code ever be accidentally executed.

| Note: | PSV access is temporarily disabled during |
|-------|-------------------------------------------|
|       | table reads/writes.                       |

For operations that use PSV and are executed outside a REPEAT loop, the MOV and MOV.D instructions will require one instruction cycle in addition to the specified execution time. All other instructions will require two instruction cycles in addition to the specified execution time.

For operations that use PSV which are executed inside a REPEAT loop, there will be some instances that require two instruction cycles in addition to the specified execution time of the instruction:

- · Execution in the first iteration
- · Execution in the last iteration
- Execution prior to exiting the loop due to an interrupt
- Execution upon re-entering the loop after an interrupt is serviced

Any other iteration of the  ${\tt REPEAT}$  loop will allow the instruction accessing data, using PSV, to execute in a single cycle.

#### FIGURE 3-7: PROGRAM SPACE VISIBILITY OPERATION



#### 4.0 FLASH PROGRAM MEMORY

| Note: | This data sheet summarizes the features<br>of this group of PIC24F devices. It is not<br>intended to be a comprehensive reference |
|-------|-----------------------------------------------------------------------------------------------------------------------------------|
|       | source. For more information, refer to the                                                                                        |
|       | "PIC24F Family Reference Manual",                                                                                                 |
|       | "Section 4. Program Memory"                                                                                                       |
|       | (DS39715).                                                                                                                        |

The PIC24FJ64GA004 family of devices contains internal Flash program memory for storing and executing application code. The memory is readable, writable and erasable when operating with VDD over 2.25V.

Flash memory can be programmed in four ways:

- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- Run-Time Self-Programming (RTSP)
- JTAG
- Enhanced In-Circuit Serial Programming (Enhanced ICSP)

ICSP allows a PIC24FJ64GA004 family device to be serially programmed while in the end application circuit. This is simply done with two lines for the programming clock and programming data (which are named PGCx and PGDx, respectively), and three other lines for power (VDD), ground (Vss) and Master Clear (MCLR). This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. RTSP is accomplished using TBLRD (table read) and TBLWT (table write) instructions. With RTSP, the user may write program memory data in blocks of 64 instructions (192 bytes) at a time, and erase program memory in blocks of 512 instructions (1536 bytes) at a time.

#### 4.1 Table Instructions and Flash Programming

Regardless of the method used, all programming of Flash memory is done with the table read and table write instructions. These allow direct read and write access to the program memory space from the data memory while the device is in normal operating mode. The 24-bit target address in the program memory is formed using the TBLPAG<7:0> bits and the Effective Address (EA) from a W register specified in the table instruction, as shown in Figure 4-1.

The TBLRDL and the TBLWTL instructions are used to read or write to bits<15:0> of program memory. TBLRDL and TBLWTL can access program memory in both Word and Byte modes.

The TBLRDH and TBLWTH instructions are used to read or write to bits<23:16> of program memory. TBLRDH and TBLWTH can also access program memory in Word or Byte mode.



#### FIGURE 4-1: ADDRESSING FOR TABLE REGISTERS

#### 4.2 RTSP Operation

The PIC24F Flash program memory array is organized into rows of 64 instructions or 192 bytes. RTSP allows the user to erase blocks of eight rows (512 instructions) at a time and to program one row at a time. It is also possible to program single words.

The 8-row erase blocks and single row write blocks are edge-aligned, from the beginning of program memory, on boundaries of 1536 bytes and 192 bytes, respectively.

When data is written to program memory using TBLWT instructions, the data is not written directly to memory. Instead, data written using table writes is stored in holding latches until the programming sequence is executed.

Any number of TBLWT instructions can be executed and a write will be successfully performed. However, 64 TBLWT instructions are required to write the full row of memory.

To ensure that no data is corrupted during a write, any unused addresses should be programmed with FFFFFFh. This is because the holding latches reset to an unknown state, so if the addresses are left in the Reset state, they may overwrite the locations on rows which were not rewritten.

The basic sequence for RTSP programming is to set up a Table Pointer, then do a series of TBLWT instructions to load the buffers. Programming is performed by setting the control bits in the NVMCON register.

Data can be loaded in any order and the holding registers can be written to multiple times before performing a write operation. Subsequent writes, however, will wipe out any previous writes.

**Note:** Writing to a location multiple times without erasing it is *not* recommended.

All of the table write operations are single-word writes (2 instruction cycles), because only the buffers are written. A programming cycle is required for programming each row.

#### 4.3 JTAG Operation

The PIC24F family supports JTAG programming and boundary scan. Boundary scan can improve the manufacturing process by verifying pin to PCB connectivity. Programming can be performed with industry standard JTAG programmers supporting Serial Vector Format (SVF).

#### 4.4 Enhanced In-Circuit Serial Programming

Enhanced In-Circuit Serial Programming uses an on-board bootloader, known as the program executive, to manage the programming process. Using an SPI data frame format, the program executive can erase, program and verify program memory. For more information on Enhanced ICSP, see the device programming specification.

#### 4.5 Control Registers

There are two SFRs used to read and write the program Flash memory: NVMCON and NVMKEY.

The NVMCON register (Register 4-1) controls which blocks are to be erased, which memory type is to be programmed and when the programming cycle starts.

NVMKEY is a write-only register that is used for write protection. To start a programming or erase sequence, the user must consecutively write 55h and AAh to the NVMKEY register. Refer to **Section 4.6 "Programming Operations"** for further details.

#### 4.6 Programming Operations

A complete programming sequence is necessary for programming or erasing the internal Flash in RTSP mode. During a programming or erase operation, the processor stalls (waits) until the operation is finished. Setting the WR bit (NVMCON<15>) starts the operation and the WR bit is automatically cleared when the operation is finished.

Configuration Word values are stored in the last two locations of program memory. Performing a page erase operation on the last page of program memory clears these values and enables code protection. As a result, avoid performing page erase operations on the last page of program memory.

| <b>REGISTER 4-1:</b> NVMCON: FLASH MEMORY CONTROL REGISTER |
|------------------------------------------------------------|
|------------------------------------------------------------|

| R/SO-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-------|-------|-----|-----|-----|-----|-------|
| WR     | WREN  | WRERR | —   | —   | —   | —   | —     |
| bit 15 |       |       |     |     |     |     | bit 8 |

| U-0   | R/W-0 | U-0 | U-0 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 |
|-------|-------|-----|-----|-----------------------|-----------------------|-----------------------|-----------------------|
| _     | ERASE | —   | —   | NVMOP3 <sup>(1)</sup> | NVMOP2 <sup>(1)</sup> | NVMOP1 <sup>(1)</sup> | NVMOP0 <sup>(1)</sup> |
| bit 7 |       |     |     |                       |                       |                       | bit 0                 |

| Legend:           | SO = Set Only bit |                            |                    |
|-------------------|-------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set  | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15   | WR: Write Control bit                                                                                                                                                                                                                    |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | <ul> <li>1 = Initiates a Flash memory program or erase operation. The operation is self-timed and the bit is cleared by hardware once operation is complete.</li> <li>0 = Program or erase operation is complete and inactive</li> </ul> |
| bit 14   | WREN: Write Enable bit                                                                                                                                                                                                                   |
|          | <ol> <li>1 = Enable Flash program/erase operations</li> <li>0 = Inhibit Flash program/erase operations</li> </ol>                                                                                                                        |
| bit 13   | WRERR: Write Sequence Error Flag bit                                                                                                                                                                                                     |
|          | <ul> <li>1 = An improper program or erase sequence attempt or termination has occurred (bit is set automatically on any set attempt of the WR bit)</li> <li>0 = The program or erase operation completed normally</li> </ul>             |
| bit 12-7 | Unimplemented: Read as '0'                                                                                                                                                                                                               |
| bit 6    | ERASE: Erase/Program Enable bit                                                                                                                                                                                                          |
|          | <ul> <li>1 = Perform the erase operation specified by NVMOP3:NVMOP0 on the next WR command</li> <li>0 = Perform the program operation specified by NVMOP3:NVMOP0 on the next WR command</li> </ul>                                       |
| bit 5-4  | Unimplemented: Read as '0'                                                                                                                                                                                                               |
| bit 3-0  | NVMOP3:NVMOP0: NVM Operation Select bits <sup>(1)</sup>                                                                                                                                                                                  |
|          | 1111 = Memory bulk erase operation (ERASE = 1) or no operation (ERASE = 0) <sup>(2)</sup><br>0011 = Memory word program operation (ERASE = 0) or no operation (ERASE = 1)                                                                |
|          | 0010 = Memory page erase operation (ERASE = 1) or no operation (ERASE = 0)                                                                                                                                                               |
|          | 0001 = Memory row program operation (ERASE = 0) or no operation (ERASE = 1)                                                                                                                                                              |
| Note 1:  | ·····                                                                                                                                                                                                                                    |
| 2:       | Available in ICSP™ mode only. Refer to device programming specification.                                                                                                                                                                 |

#### 4.6.1 PROGRAMMING ALGORITHM FOR FLASH PROGRAM MEMORY

The user can program one row of Flash program memory at a time. To do this, it is necessary to erase the 8-row erase block containing the desired row. The general process is:

- 1. Read eight rows of program memory (512 instructions) and store in data RAM.
- 2. Update the program data in RAM with the desired new data.
- 3. Erase the block (see Example 4-1):
  - a) Set the NVMOP bits (NVMCON<3:0>) to '0010' to configure for block erase. Set the ERASE (NVMCON<6>) and WREN (NVMCON<14>) bits.
  - b) Write the starting address of the block to be erased into the TBLPAG and W registers.
  - c) Write 55h to NVMKEY.
  - d) Write AAh to NVMKEY.
  - e) Set the WR bit (NVMCON<15>). The erase cycle begins and the CPU stalls for the duration of the erase cycle. When the erase is done, the WR bit is cleared automatically.

- 4. Write the first 64 instructions from data RAM into the program memory buffers (see Example 4-1).
- 5. Write the program block to Flash memory:
  - a) Set the NVMOP bits to '0001' to configure for row programming. Clear the ERASE bit and set the WREN bit.
  - b) Write 55h to NVMKEY.
  - c) Write AAh to NVMKEY.
  - d) Set the WR bit. The programming cycle begins and the CPU stalls for the duration of the write cycle. When the write to Flash memory is done, the WR bit is cleared automatically.
- Repeat steps 4 and 5, using the next available 64 instructions from the block in data RAM by incrementing the value in TBLPAG, until all 512 instructions are written back to Flash memory.

For protection against accidental operations, the write initiate sequence for NVMKEY must be used to allow any erase or program operation to proceed. After the programming command has been executed, the user must wait for the programming time until programming is complete. The two instructions following the start of the programming sequence should be NOPS, as shown in Example 4-3.

#### EXAMPLE 4-1: ERASING A PROGRAM MEMORY BLOCK

| -              | I for block erase operation          |   |                                       |
|----------------|--------------------------------------|---|---------------------------------------|
| MOV            | #0x4042, W0                          | ; |                                       |
| MOV            | W0, NVMCON                           | ; | Initialize NVMCON                     |
| ; Init pointer | to row to be ERASED                  |   |                                       |
| MOV            | <pre>#tblpage(PROG_ADDR), W0</pre>   | ; |                                       |
| MOV            | W0, TBLPAG                           | ; | Initialize PM Page Boundary SFR       |
| MOV            | <pre>#tbloffset(PROG_ADDR), W0</pre> | ; | Initialize in-page EA[15:0] pointer   |
| TBLWTL         | WO, [WO]                             | ; | Set base address of erase block       |
| DISI           | #5                                   | ; | Block all interrupts with priority <7 |
|                |                                      | ; | for next 5 instructions               |
| MOV            | #0x55, W0                            |   |                                       |
| MOV            | W0, NVMKEY                           | ; | Write the 55 key                      |
| MOV            | #0xAA, W1                            | ; |                                       |
| MOV            | W1, NVMKEY                           | ; | Write the AA key                      |
| BSET           | NVMCON, #WR                          | ; | Start the erase sequence              |
| NOP            |                                      | ; | Insert two NOPs after the erase       |
| NOP            |                                      | ; | command is asserted                   |
|                |                                      |   |                                       |

#### EXAMPLE 4-2: LOADING THE WRITE BUFFERS

| ; | Set up NVMCON  | for row programming open  | ations                                  |
|---|----------------|---------------------------|-----------------------------------------|
|   | MOV            | #0x4001, W0               | ;                                       |
|   | MOV            | W0, NVMCON                | ; Initialize NVMCON                     |
| ; | Set up a point | er to the first program   | memory location to be written           |
| ; | program memory | v selected, and writes er | abled                                   |
|   | MOV            | #0x0000, W0               | ;                                       |
|   | MOV            | W0, TBLPAG                | ; Initialize PM Page Boundary SFR       |
|   | MOV            | #0x6000, W0               | ; An example program memory address     |
| ; | Perform the TE | SLWT instructions to writ | te the latches                          |
| ; | 0th_program_wc | ord                       |                                         |
|   | MOV            | #LOW_WORD_0, W2           | ;                                       |
|   | MOV            | #HIGH_BYTE_0, W3          | ;                                       |
|   | TBLWTL         | W2, [W0]                  | ; Write PM low word into program latch  |
|   | TBLWTH         | W3, [W0++]                | ; Write PM high byte into program latch |
| ; | lst_program_wc | ord                       |                                         |
|   | MOV            | #LOW_WORD_1, W2           | ;                                       |
|   | MOV            | #HIGH_BYTE_1, W3          | ;                                       |
|   | TBLWTL         | W2, [W0]                  | ; Write PM low word into program latch  |
|   | TBLWTH         | W3, [W0++]                | ; Write PM high byte into program latch |
| ; | 2nd_program_w  | ord                       |                                         |
|   | MOV            | #LOW_WORD_2, W2           | ;                                       |
|   |                | #HIGH_BYTE_2, W3          | ;                                       |
|   |                | W2, [W0]                  | ; Write PM low word into program latch  |
|   | TBLWTH         | W3, [W0++]                | ; Write PM high byte into program latch |
|   | •              |                           |                                         |
|   | •              |                           |                                         |
|   | •              |                           |                                         |
| ; | 63rd_program_w |                           |                                         |
|   | MOV            | #LOW_WORD_31, W2          | ;                                       |
|   | MOV            | #HIGH_BYTE_31, W3         | ;                                       |
|   |                | W2, [W0]                  | ; Write PM low word into program latch  |
|   | TBLWTH         | W3, [W0]                  | ; Write PM high byte into program latch |
|   |                |                           |                                         |

#### EXAMPLE 4-3: INITIATING A PROGRAMMING SEQUENCE

| DISI | #5          | ; Block all interrupts with priority <7 |
|------|-------------|-----------------------------------------|
|      |             | ; for next 5 instructions               |
| MOV  | #0x55, W0   |                                         |
| MOV  | W0, NVMKEY  | ; Write the 55 key                      |
| MOV  | #0xAA, W1   | ;                                       |
| MOV  | W1, NVMKEY  | ; Write the AA key                      |
| BSET | NVMCON, #WR | ; Start the erase sequence              |
| NOP  |             | ; 2 NOPs required after setting WR      |
| NOP  |             | ;                                       |
| BTSC | NVMCON, #15 | ; Wait for the sequence to be completed |
| BRA  | \$-2        | ;                                       |
|      |             |                                         |

#### 4.6.2 PROGRAMMING A SINGLE WORD OF FLASH PROGRAM MEMORY

If a Flash location has been erased, it can be programmed using table write instructions to write an instruction word (24-bit) into the write latch. The TBLPAG register is loaded with the 8 Most Significant Bytes of the Flash address. The TBLWTL and TBLWTH instructions write the desired data into the write latches and specify the lower 16 bits of the program memory address to write to. To configure the NVMCON register for a word write, set the NVMOP bits (NVMCON<3:0>) to '0011'. The write is performed by executing the unlock sequence and setting the WR bit (see Example 4-4).

#### EXAMPLE 4-4: PROGRAMMING A SINGLE WORD OF FLASH PROGRAM MEMORY

| ; Setup a p | pointer to data Program Memory       |                                                        |
|-------------|--------------------------------------|--------------------------------------------------------|
| MOV         | <pre>#tblpage(PROG_ADDR), W0</pre>   | ;                                                      |
| MOV         | W0, TBLPAG                           | ;Initialize PM Page Boundary SFR                       |
| MOV         | <pre>#tbloffset(PROG_ADDR), W0</pre> | ;Initialize a register with program memory address     |
| MOV         | #LOW_WORD_N, W2                      | ;                                                      |
| MOV         | #HIGH_BYTE_N, W3                     | ;                                                      |
| TBLWTL      | W2, [W0]                             | ; Write PM low word into program latch                 |
| TBLWTH      | W3, [W0++]                           | ; Write PM high byte into program latch                |
| · Sotup NV  | MCON for programming one word t      | o data Brogram Momoru                                  |
| MOV         | #0x4003, W0                          |                                                        |
| -           | •                                    |                                                        |
| MOV         | W0, NVMCON                           | ; Set NVMOP bits to 0011                               |
| DISI        | #5                                   | ; Disable interrupts while the KEY sequence is written |
| MOV         | #0x55, W0                            | ; Write the key sequence                               |
| MOV         | WO, NVMKEY                           |                                                        |
| MOV         | #0xAA, W0                            |                                                        |
| MOV         | W0, NVMKEY                           |                                                        |
| BSET        | NVMCON, #WR                          | ; Start the write cycle                                |
| NOP         |                                      | ; 2 NOPs required after setting WR                     |
| NOP         |                                      | ;                                                      |
|             |                                      |                                                        |

#### 5.0 RESETS

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", "Section 7. Reset" (DS39712).

The Reset module combines all Reset sources and controls the device Master Reset Signal, SYSRST. The following is a list of device Reset sources:

- · POR: Power-on Reset
- MCLR: Pin Reset
- SWR: RESET Instruction
- WDT: Watchdog Timer Reset
- · BOR: Brown-out Reset
- CM: Configuration Mismatch Reset
- TRAPR: Trap Conflict Reset
- · IOPUWR: Illegal Opcode Reset
- UWR: Uninitialized W Register Reset

A simplified block diagram of the Reset module is shown in Figure 5-1.

Any active source of Reset will make the SYSRST signal active. Many registers associated with the CPU and peripherals are forced to a known Reset state. Most registers are unaffected by a Reset; their status is unknown on POR and unchanged by all other Resets.

Note: Refer to the specific peripheral or CPU section of this manual for register Reset states.

All types of device Reset will set a corresponding status bit in the RCON register to indicate the type of Reset (see Register 5-1). A Power-on Reset will clear all bits except for the BOR and POR bits (RCON<1:0>) which are set. The user may set or clear any bit at any time during code execution. The RCON bits only serve as status bits. Setting a particular Reset status bit in software will not cause a device Reset to occur.

The RCON register also has other bits associated with the Watchdog Timer and device power-saving states. The function of these bits is discussed in other sections of this manual.

Note: The status bits in the RCON register should be cleared after they are read so that the next RCON register value after a device Reset will be meaningful.





RCON: RESET CONTROL REGISTER<sup>(1)</sup>

**REGISTER 5-1:** 

| R/W-0                | R/W-0                                                                    | U-0                                | U-0           | U-0              | U-0                             | R/W-0            | R/W-0        |  |  |
|----------------------|--------------------------------------------------------------------------|------------------------------------|---------------|------------------|---------------------------------|------------------|--------------|--|--|
| TRAPR                | IOPUWR                                                                   | _                                  | —             | _                |                                 | CM               | VREGS        |  |  |
| bit 15               |                                                                          |                                    |               |                  |                                 |                  | bit 8        |  |  |
| R/W-0                | R/W-0                                                                    | R/W-0                              | R/W-0         | R/W-0            | R/W-0                           | R/W-1            | R/W-1        |  |  |
| EXTR                 | SWR                                                                      | SWDTEN <sup>(2)</sup>              | WDTO          | SLEEP            | IDLE                            | BOR              | POR          |  |  |
| bit 7                |                                                                          |                                    |               |                  |                                 |                  | bit (        |  |  |
| Logondu              |                                                                          |                                    |               |                  |                                 |                  |              |  |  |
| Legend:<br>R = Reada | ble bit                                                                  | W = Writable                       | bit           | U = Unimplei     | mented bit, read                | l as '0'         |              |  |  |
| -n = Value           |                                                                          | '1' = Bit is set                   |               | '0' = Bit is cle |                                 | x = Bit is unk   | nown         |  |  |
|                      |                                                                          |                                    |               |                  |                                 |                  |              |  |  |
| bit 15               | 1 = A Trap Co                                                            | Reset Flag bit                     | s occurred    |                  |                                 |                  |              |  |  |
| L:1 4 4              |                                                                          | onflict Reset ha                   |               |                  | at Ela a hit                    |                  |              |  |  |
| bit 14               |                                                                          | gal Opcode or                      |               |                  | et Flag bit<br>ode or uninitial | ized W registe   | er used as a |  |  |
|                      | Address                                                                  | Pointer caused                     | a Reset       | -                |                                 |                  |              |  |  |
|                      |                                                                          | l opcode or unii                   |               | Reset has not o  | ccurred                         |                  |              |  |  |
| bit 13-10            | •                                                                        | ted: Read as '                     |               |                  |                                 |                  |              |  |  |
| bit 9                | •                                                                        | ation Word Mis<br>Iration Word Mi  |               | •                |                                 |                  |              |  |  |
|                      |                                                                          | ration Word Mi                     |               |                  |                                 |                  |              |  |  |
| bit 8                | 0                                                                        | age Regulator S                    |               |                  |                                 |                  |              |  |  |
|                      |                                                                          | r remains active                   |               |                  |                                 |                  |              |  |  |
|                      | •                                                                        | r goes to stand                    |               | ер               |                                 |                  |              |  |  |
| bit 7                |                                                                          | nal Reset (MCL<br>Clear (pin) Res  |               | rod              |                                 |                  |              |  |  |
|                      |                                                                          | Clear (pin) Res                    |               |                  |                                 |                  |              |  |  |
| bit 6                |                                                                          | re Reset (Instru                   |               |                  |                                 |                  |              |  |  |
|                      | -                                                                        | instruction has                    |               |                  |                                 |                  |              |  |  |
| bit 5                |                                                                          | instruction has<br>oftware Enable/ |               |                  |                                 |                  |              |  |  |
| DIL D                | 1 = WDT is e                                                             |                                    |               |                  |                                 |                  |              |  |  |
|                      | 0 = WDT is d                                                             |                                    |               |                  |                                 |                  |              |  |  |
| bit 4                |                                                                          | hdog Timer Tim                     | -             | it               |                                 |                  |              |  |  |
|                      |                                                                          | e-out has occur                    |               |                  |                                 |                  |              |  |  |
| bit 3                |                                                                          | e-out has not oo<br>e From Sleep F |               |                  |                                 |                  |              |  |  |
| DIL J                |                                                                          | as been in Sleep                   | -             |                  |                                 |                  |              |  |  |
|                      |                                                                          | as not been in S                   |               |                  |                                 |                  |              |  |  |
| bit 2                |                                                                          | up From Idle Fla                   | -             |                  |                                 |                  |              |  |  |
|                      | 1 = Device has been in Idle mode<br>0 = Device has not been in Idle mode |                                    |               |                  |                                 |                  |              |  |  |
| bit 1                |                                                                          | out Reset Flag                     |               |                  |                                 |                  |              |  |  |
| DIC I                | 1 = A Brown-                                                             | -                                  | occurred. Not | te that BOR is a | also set after a F              | Power-on Rese    | et.          |  |  |
| bit 0                | POR: Power-                                                              | on Reset Flag I                    | oit           |                  |                                 |                  |              |  |  |
|                      | 1 = A Power-                                                             | up Reset has o<br>up Reset has n   | ccurred       |                  |                                 |                  |              |  |  |
|                      | All of the Reset sta                                                     | -                                  | set or cleare | ed in software.  | Setting one of th               | ese bits in soft | ware does no |  |  |
|                      | cause a device Re                                                        |                                    | - (-) (       |                  | NDT is alwavs e                 |                  |              |  |  |

2: If the FWDTEN Configuration bit is '1' (unprogrammed), the WDT is always enabled, regardless of the SWDTEN bit setting.

| Flag Bit                    | Setting Event                                     | Clearing Event          |
|-----------------------------|---------------------------------------------------|-------------------------|
| TRAPR (RCON<15>)            | Trap Conflict Event                               | POR                     |
| IOPUWR (RCON<14>)           | Illegal Opcode or Uninitialized W Register Access | POR                     |
| CM (RCON<9>)                | M (RCON<9>) Configuration Mismatch Reset          |                         |
| EXTR (RCON<7>)              | EXTR (RCON<7>) MCLR Reset                         |                         |
| SWR (RCON<6>)               | RESET Instruction                                 | POR                     |
| WDTO (RCON<4>) WDT Time-out |                                                   | PWRSAV Instruction, POR |
| SLEEP (RCON<3>)             | PWRSAV #SLEEP Instruction                         | POR                     |
| IDLE (RCON<2>)              | PWRSAV #IDLE Instruction                          | POR                     |
| BOR (RCON<1>)               | POR, BOR                                          |                         |
| POR (RCON<0>)               | POR                                               |                         |

#### TABLE 5-1: RESET FLAG BIT OPERATION

Note: All Reset flag bits may be set or cleared by the user software.

#### 5.1 Clock Source Selection at Reset

If clock switching is enabled, the system clock source at device Reset is chosen as shown in Table 5-2. If clock switching is disabled, the system clock source is always selected according to the oscillator Configuration bits. Refer to **Section 7.0 "Oscillator Configuration"** for further details.

#### TABLE 5-2: OSCILLATOR SELECTION vs. TYPE OF RESET (CLOCK SWITCHING ENABLED)

| Reset Type | Clock Source Determinant |
|------------|--------------------------|
| POR        | FNOS Configuration bits  |
| BOR        | (CW2<10:8>)              |
| MCLR       | COSC Control bits        |
| WDTO       | (OSCCON<14:12>)          |
| SWR        |                          |

#### 5.2 Device Reset Times

The Reset times for various types of device Reset are summarized in Table 5-3. Note that the system Reset signal, SYSRST, is released after the POR and PWRT delay times expire.

The time that the device actually begins to execute code will also depend on the system oscillator delays, which include the Oscillator Start-up Timer (OST) and the PLL lock time. The OST and PLL lock times occur in parallel with the applicable SYSRST delay times.

The FSCM delay determines the time at which the FSCM begins to monitor the system clock source after the SYSRST signal is released.

| Reset Type                | Clock Source          | SYSRST Delay           | System Clock<br>Delay | FSCM<br>Delay | Notes            |
|---------------------------|-----------------------|------------------------|-----------------------|---------------|------------------|
| POR                       | EC, FRC, FRCDIV, LPRC | TPOR + TSTARTUP + TRST |                       | _             | 1, 2, 3          |
|                           | ECPLL, FRCPLL         | TPOR + TSTARTUP + TRST | TLOCK                 | TFSCM         | 1, 2, 3, 5, 6    |
|                           | XT, HS, SOSC          | TPOR + TSTARTUP + TRST | Tost                  | TFSCM         | 1, 2, 3, 4, 6    |
|                           | XTPLL, HSPLL          | TPOR + TSTARTUP + TRST | TOST + TLOCK          | TFSCM         | 1, 2, 3, 4, 5, 6 |
| BOR                       | EC, FRC, FRCDIV, LPRC | Tstartup + Trst        | _                     | _             | 2, 3             |
|                           | ECPLL, FRCPLL         | Tstartup + Trst        | TLOCK                 | TFSCM         | 2, 3, 5, 6       |
|                           | XT, HS, SOSC          | TSTARTUP + TRST        | Тоѕт                  | TFSCM         | 2, 3, 4, 6       |
|                           | XTPLL, HSPLL          | Tstartup + Trst        | TOST + TLOCK          | TFSCM         | 2, 3, 4, 5, 6    |
| MCLR                      | Any Clock             | Trst                   | _                     | _             | 3                |
| WDT                       | Any Clock             | Trst                   | _                     | _             | 3                |
| Software                  | Any clock             | Trst                   | _                     | -             | 3                |
| Illegal Opcode            | Any Clock             | Trst                   | _                     |               | 3                |
| Uninitialized W Any Clock |                       | Trst                   | _                     | _             | 3                |
| Trap Conflict             | Any Clock             | Trst                   | _                     |               | 3                |

#### TABLE 5-3:RESET DELAY TIMES FOR VARIOUS DEVICE RESETS

**Note 1:** TPOR = Power-on Reset delay (10  $\mu$ s nominal).

**2:** TSTARTUP = TVREG (10 μs nominal) if on-chip regulator is enabled or TPWRT (64 ms nominal) if on-chip regulator is disabled.

**3:** TRST = Internal state Reset time.

**4:** TOST = Oscillator Start-up Timer. A 10-bit counter counts 1024 oscillator periods before releasing the oscillator clock to the system.

- **5:** TLOCK = PLL lock time (2 ms nominal).
- **6:** TFSCM = Fail-Safe Clock Monitor delay.

#### 5.2.1 POR AND LONG OSCILLATOR START-UP TIMES

The oscillator start-up circuitry and its associated delay timers are not linked to the device Reset delays that occur at power-up. Some crystal circuits (especially low-frequency crystals) will have a relatively long start-up time. Therefore, one or more of the following conditions is possible after SYSRST is released:

- The oscillator circuit has not begun to oscillate.
- The Oscillator Start-up Timer has not expired (if a crystal oscillator is used).
- The PLL has not achieved a lock (if PLL is used).

The device will not begin to execute code until a valid clock source has been released to the system. Therefore, the oscillator and PLL start-up delays must be considered when the Reset delay time must be known.

#### 5.2.2 FAIL-SAFE CLOCK MONITOR (FSCM) AND DEVICE RESETS

If the FSCM is enabled, it will begin to monitor the system clock source when SYSRST is released. If a valid clock source is not available at this time, the device will automatically switch to the FRC oscillator and the user can switch to the desired crystal oscillator in the Trap Service Routine.

#### 5.2.2.1 FSCM Delay for Crystal and PLL Clock Sources

When the system clock source is provided by a crystal oscillator and/or the PLL, a small delay, TFSCM, will automatically be inserted after the POR and PWRT delay times. The FSCM will not begin to monitor the system clock source until this delay expires. The FSCM delay time is nominally 100  $\mu$ s and provides additional time for the oscillator and/or PLL to stabilize. In most cases, the FSCM delay will prevent an oscillator failure trap at a device Reset when the PWRT is disabled.

#### 5.3 Special Function Register Reset States

Most of the Special Function Registers (SFRs) associated with the PIC24F CPU and peripherals are reset to a particular value at a device Reset. The SFRs are grouped by their peripheral or CPU function and their Reset values are specified in each section of this manual.

The Reset value for each SFR does not depend on the type of Reset, with the exception of four registers. The Reset value for the Reset Control register, RCON, will depend on the type of device Reset. The Reset value for the Oscillator Control register, OSCCON, will depend on the type of Reset and the programmed values of the FNOSC bits in the CW2 register (see Table 5-2). The RCFGCAL and NVMCON registers are only affected by a POR.

NOTES:

#### 6.0 INTERRUPT CONTROLLER

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", "Section 8. Interrupts" (DS39707).

The PIC24F interrupt controller reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the PIC24F CPU. It has the following features:

- Up to 8 processor exceptions and software traps
- 7 user-selectable priority levels
- Interrupt Vector Table (IVT) with up to 118 vectors
- A unique vector for each interrupt or exception source
- Fixed priority within a specified user priority level
- Alternate Interrupt Vector Table (AIVT) for debug support
- Fixed interrupt entry and return latencies

#### 6.1 Interrupt Vector Table

The Interrupt Vector Table (IVT) is shown in Figure 6-1. The IVT resides in program memory, starting at location 000004h. The IVT contains 126 vectors, consisting of 8 non-maskable trap vectors, plus up to 118 sources of interrupt. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR).

Interrupt vectors are prioritized in terms of their natural priority; this is linked to their position in the vector table. All other things being equal, lower addresses have a higher natural priority. For example, the interrupt associated with vector 0 will take priority over interrupts at any other vector address.

PIC24FJ64GA004 family devices implement non-maskable traps and unique interrupts. These are summarized in Table 6-1 and Table 6-2.

#### 6.1.1 ALTERNATE INTERRUPT VECTOR TABLE

The Alternate Interrupt Vector Table (AIVT) is located after the IVT, as shown in Figure 6-1. Access to the AIVT is provided by the ALTIVT control bit (INTCON2<15>). If the ALTIVT bit is set, all interrupt and exception processes will use the alternate vectors instead of the default vectors. The alternate vectors are organized in the same manner as the default vectors.

The AIVT supports emulation and debugging efforts by providing a means to switch between an application and a support environment without requiring the interrupt vectors to be reprogrammed. This feature also enables switching between applications for evaluation of different software algorithms at run time. If the AIVT is not needed, the AIVT should be programmed with the same addresses used in the IVT.

#### 6.2 Reset Sequence

A device Reset is not a true exception because the interrupt controller is not involved in the Reset process. The PIC24F devices clear their registers in response to a Reset which forces the PC to zero. The micro-controller then begins program execution at location 000000h. The user programs a GOTO instruction at the Reset address, which redirects program execution to the appropriate start-up routine.

Note: Any unimplemented or unused vector locations in the IVT and AIVT should be programmed with the address of a default interrupt handler routine that contains a RESET instruction.

#### FIGURE 6-1: PIC24F INTERRUPT VECTOR TABLE

|                                   | Deept. como lastrustian               |          |                                                        |
|-----------------------------------|---------------------------------------|----------|--------------------------------------------------------|
|                                   | Reset – GOTO Instruction              | 000000h  |                                                        |
|                                   | Reset – GOTO Address                  | 000002h  |                                                        |
|                                   | Reserved                              | 000004h  |                                                        |
|                                   | Oscillator Fail Trap Vector           |          |                                                        |
|                                   | Address Error Trap Vector             | _        |                                                        |
|                                   | Stack Error Trap Vector               |          |                                                        |
|                                   | Math Error Trap Vector                |          |                                                        |
|                                   | Reserved                              |          |                                                        |
|                                   | Reserved                              |          |                                                        |
|                                   | Reserved                              |          | _                                                      |
|                                   | Interrupt Vector 0                    | 000014h  |                                                        |
|                                   | Interrupt Vector 1                    |          |                                                        |
|                                   |                                       |          |                                                        |
|                                   |                                       |          |                                                        |
|                                   | _                                     |          |                                                        |
| ≥                                 | Interrupt Vector 52                   | 00007Ch  | Interrupt Vector Table (IVT) <sup>(1)</sup>            |
| ori                               | Interrupt Vector 53                   | 00007Eh  |                                                        |
| Pri                               | Interrupt Vector 54                   | 000080h  |                                                        |
| er                                |                                       |          |                                                        |
| Drd                               | —                                     |          |                                                        |
|                                   | —                                     |          |                                                        |
| tura                              | Interrupt Vector 116                  | 0000FCh  |                                                        |
| Nat                               | Interrupt Vector 117                  | 0000FEh  |                                                        |
| Decreasing Natural Order Priority | Reserved                              | 000100h  |                                                        |
| asir                              | Reserved                              | 000102h  |                                                        |
| lea                               | Reserved                              |          |                                                        |
| e                                 | Oscillator Fail Trap Vector           |          |                                                        |
|                                   | Address Error Trap Vector             |          |                                                        |
|                                   | Stack Error Trap Vector               |          |                                                        |
|                                   | Math Error Trap Vector                |          |                                                        |
|                                   | Reserved                              | _        |                                                        |
|                                   | Reserved                              |          |                                                        |
|                                   | Reserved                              |          |                                                        |
|                                   | Interrupt Vector 0                    | 000114h  |                                                        |
|                                   | Interrupt Vector 1                    | _        |                                                        |
|                                   |                                       | _        |                                                        |
|                                   |                                       | _        |                                                        |
|                                   |                                       | 0004701  | Alternate Interrupt Vector Table (AIVT) <sup>(1)</sup> |
|                                   | Interrupt Vector 52                   | 00017Ch  |                                                        |
|                                   | Interrupt Vector 53                   | 00017Eh  |                                                        |
|                                   | Interrupt Vector 54                   | 000180h  |                                                        |
|                                   |                                       | -        |                                                        |
|                                   |                                       | -        |                                                        |
|                                   |                                       | -        | <b>—</b>                                               |
| ↓                                 | Interrupt Vector 116                  |          |                                                        |
| v                                 | Interrupt Vector 117                  | 0001FEh  |                                                        |
|                                   | Start of Code                         | 000200h  |                                                        |
| Note 1:                           | See Table 6-2 for the interrupt vecto | or list. |                                                        |

#### TABLE 6-1: TRAP VECTOR DETAILS

| Vector Number | IVT Address | AIVT Address | Trap Source        |  |
|---------------|-------------|--------------|--------------------|--|
| 0             | 000004h     | 000104h      | Reserved           |  |
| 1             | 000006h     | 000106h      | Oscillator Failure |  |
| 2             | 000008h     | 000108h      | Address Error      |  |
| 3             | 00000Ah     | 00010Ah      | Stack Error        |  |
| 4             | 00000Ch     | 00010Ch      | Math Error         |  |
| 5             | 00000Eh     | 00010Eh      | Reserved           |  |
| 6             | 000010h     | 000110h      | Reserved           |  |
| 7             | 000012h     | 0001172h     | Reserved           |  |

| Interrupt Source          | Vector | IVT Address | AIVT<br>Address | Interrupt Bit Locations |          |              |
|---------------------------|--------|-------------|-----------------|-------------------------|----------|--------------|
| interrupt Source          | Number |             |                 | Flag                    | Enable   | Priority     |
| ADC1 Conversion Done      | 13     | 00002Eh     | 00012Eh         | IFS0<13>                | IEC0<13> | IPC3<6:4>    |
| Comparator Event          | 18     | 000038h     | 000138h         | IFS1<2>                 | IEC1<2>  | IPC4<10:8>   |
| CRC Generator             | 67     | 00009Ah     | 00019Ah         | IFS4<3>                 | IEC4<3>  | IPC16<14:12> |
| External Interrupt 0      | 0      | 000014h     | 000114h         | IFS0<0>                 | IEC0<0>  | IPC0<2:0>    |
| External Interrupt 1      | 20     | 00003Ch     | 00013Ch         | IFS1<4>                 | IEC1<4>  | IPC5<2:0>    |
| External Interrupt 2      | 29     | 00004Eh     | 00014Eh         | IFS1<13>                | IEC1<13> | IPC7<6:4>    |
| I2C1 Master Event         | 17     | 000036h     | 000136h         | IFS1<1>                 | IEC1<1>  | IPC4<6:4>    |
| I2C1 Slave Event          | 16     | 000034h     | 000034h         | IFS1<0>                 | IEC1<0>  | IPC4<2:0>    |
| I2C2 Master Event         | 50     | 000078h     | 000178h         | IFS3<2>                 | IEC3<2>  | IPC12<10:8>  |
| I2C2 Slave Event          | 49     | 000076h     | 000176h         | IFS3<1>                 | IEC3<1>  | IPC12<6:4>   |
| Input Capture 1           | 1      | 000016h     | 000116h         | IFS0<1>                 | IEC0<1>  | IPC0<6:4>    |
| Input Capture 2           | 5      | 00001Eh     | 00011Eh         | IFS0<5>                 | IEC0<5>  | IPC1<6:4>    |
| Input Capture 3           | 37     | 00005Eh     | 00015Eh         | IFS2<5>                 | IEC2<5>  | IPC9<6:4>    |
| Input Capture 4           | 38     | 000060h     | 000160h         | IFS2<6>                 | IEC2<6>  | IPC9<10:8>   |
| Input Capture 5           | 39     | 000062h     | 000162h         | IFS2<7>                 | IEC2<7>  | IPC9<14:12>  |
| Input Change Notification | 19     | 00003Ah     | 00013Ah         | IFS1<3>                 | IEC1<3>  | IPC4<14:12>  |
| Output Compare 1          | 2      | 000018h     | 000118h         | IFS0<2>                 | IEC0<2>  | IPC0<10:8>   |
| Output Compare 2          | 6      | 000020h     | 000120h         | IFS0<6>                 | IEC0<6>  | IPC1<10:8>   |
| Output Compare 3          | 25     | 000046h     | 000146h         | IFS1<9>                 | IEC1<9>  | IPC6<6:4>    |
| Output Compare 4          | 26     | 000048h     | 000148h         | IFS1<10>                | IEC1<10> | IPC6<10:8>   |
| Output Compare 5          | 41     | 000066h     | 000166h         | IFS2<9>                 | IEC2<9>  | IPC10<6:4>   |
| Parallel Master Port      | 45     | 00006Eh     | 00016Eh         | IFS2<13>                | IEC2<13> | IPC11<6:4>   |
| Real-Time Clock/Calendar  | 62     | 000090h     | 000190h         | IFS3<14>                | IEC3<13> | IPC15<10:8>  |
| SPI1 Error                | 9      | 000026h     | 000126h         | IFS0<9>                 | IEC0<9>  | IPC2<6:4>    |
| SPI1 Event                | 10     | 000028h     | 000128h         | IFS0<10>                | IEC0<10> | IPC2<10:8>   |
| SPI2 Error                | 32     | 000054h     | 000154h         | IFS2<0>                 | IEC0<0>  | IPC8<2:0>    |
| SPI2 Event                | 33     | 000056h     | 000156h         | IFS2<1>                 | IEC2<1>  | IPC8<6:4>    |
| Timer1                    | 3      | 00001Ah     | 00011Ah         | IFS0<3>                 | IEC0<3>  | IPC0<14:12>  |
| Timer2                    | 7      | 000022h     | 000122h         | IFS0<7>                 | IEC0<7>  | IPC1<14:12>  |
| Timer3                    | 8      | 000024h     | 000124h         | IFS0<8>                 | IEC0<8>  | IPC2<2:0>    |
| Timer4                    | 27     | 00004Ah     | 00014Ah         | IFS1<11>                | IEC1<11> | IPC6<14:12>  |
| Timer5                    | 28     | 00004Ch     | 00014Ch         | IFS1<12>                | IEC1<12> | IPC7<2:0>    |
| UART1 Error               | 65     | 000096h     | 000196h         | IFS4<1>                 | IEC4<1>  | IPC16<6:4>   |
| UART1 Receiver            | 11     | 00002Ah     | 00012Ah         | IFS0<11>                | IEC0<11> | IPC2<14:12>  |
| UART1 Transmitter         | 12     | 00002Ch     | 00012Ch         | IFS0<12>                | IEC0<12> | IPC3<2:0>    |
| UART2 Error               | 66     | 000098h     | 000198h         | IFS4<2>                 | IEC4<2>  | IPC16<10:8>  |
| UART2 Receiver            | 30     | 000050h     | 000150h         | IFS1<14>                | IEC1<14> | IPC7<10:8>   |
| UART2 Transmitter         | 31     | 000052h     | 000152h         | IFS1<15>                | IEC1<15> | IPC7<14:12>  |
| LVD Low-Voltage Detect    | 72     | 0000A4h     | 000124h         | IFS4<8>                 | IEC4<8>  | IPC17<2:0>   |

#### TABLE 6-2: IMPLEMENTED INTERRUPT VECTORS

#### 6.3 Interrupt Control and Status Registers

The PIC24FJ64GA004 family of devices implements a total of 28 registers for the interrupt controller:

- INTCON1
- INTCON2
- IFS0 through IFS4
- · IEC0 through IEC4
- IPC0 through IPC12, IPC15, IPC16 and IPC18

Global interrupt control functions are controlled from INTCON1 and INTCON2. INTCON1 contains the Interrupt Nesting Disable (NSTDIS) bit, as well as the control and status flags for the processor trap sources. The INTCON2 register controls the external interrupt request signal behavior and the use of the Alternate Interrupt Vector Table.

The IFSx registers maintain all of the interrupt request flags. Each source of interrupt has a status bit which is set by the respective peripherals, or external signal, and is cleared via software.

The IECx registers maintain all of the interrupt enable bits. These control bits are used to individually enable interrupts from the peripherals or external signals.

The IPCx registers are used to set the interrupt priority level for each source of interrupt. Each user interrupt source can be assigned to one of eight priority levels. The interrupt sources are assigned to the IFSx, IECx and IPCx registers in the same sequence that they are listed in Table 6-2. For example, the INT0 (External Interrupt 0) is shown as having a vector number and a natural order priority of 0. Thus, the INT0IF status bit is found in IFS0<0>, the INT0IE enable bit in IEC0<0> and the INT0IP<2:0> priority bits in the first position of IPC0 (IPC0<2:0>).

Although they are not specifically part of the interrupt control hardware, two of the CPU control registers contain bits that control interrupt functionality. The ALU STATUS register (SR) contains the IPL2:IPL0 bits (SR<7:5>). These indicate the current CPU interrupt priority level. The user may change the current CPU priority level by writing to the IPL bits.

The CORCON register contains the IPL3 bit, which together with IPL2:IPL0, also indicates the current CPU priority level. IPL3 is a read-only bit so that trap events cannot be masked by the user software.

All interrupt registers are described in Register 6-1 through Register 6-29, in the following pages.

#### REGISTER 6-1: SR: ALU STATUS REGISTER (IN CPU)

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R-0               |
|--------|-----|-----|-----|-----|-----|-----|-------------------|
| —      | —   | —   | _   | _   | —   |     | DC <sup>(1)</sup> |
| bit 15 |     |     |     |     |     |     | bit 8             |

| R/W-0                 | R/W-0                 | R/W-0                 | R-0               | R/W-0            | R/W-0             | R/W-0            | R/W-0            |
|-----------------------|-----------------------|-----------------------|-------------------|------------------|-------------------|------------------|------------------|
| IPL2 <sup>(2,3)</sup> | IPL1 <sup>(2,3)</sup> | IPL0 <sup>(2,3)</sup> | RA <sup>(1)</sup> | N <sup>(1)</sup> | OV <sup>(1)</sup> | Z <sup>(1)</sup> | C <sup>(1)</sup> |
| bit 7                 |                       |                       |                   |                  |                   |                  | bit 0            |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-5 IPL2:IPL0: CPU Interrupt Priority Level Status bits<sup>(2,3)</sup>

111 = CPU interrupt priority level is 7 (15). User interrupts disabled.

- 110 = CPU interrupt priority level is 6 (14)
- 101 = CPU interrupt priority level is 5 (13)
- 100 = CPU interrupt priority level is 4 (12)
- 011 = CPU interrupt priority level is 3 (11)
- 010 = CPU interrupt priority level is 2 (10)
- 001 = CPU interrupt priority level is 1 (9)
- 000 = CPU interrupt priority level is 0 (8)
- **Note 1:** See Register 2-1 for the description of the remaining bit(s) that are not dedicated to interrupt control functions.
  - **2:** The IPL bits are concatenated with the IPL3 bit (CORCON<3>) to form the CPU interrupt priority level. The value in parentheses indicates the interrupt priority level if IPL3 = 1.
  - 3: The IPL Status bits are read-only when NSTDIS (INTCON1<15>) = 1.

| REGISTER 6-2: CORCON: CPU CONTROL REGISTER |
|--------------------------------------------|
|--------------------------------------------|

| U-0                                | U-0   | U-0           | U-0 | U-0                                     | U-0                | U-0 | U-0   |
|------------------------------------|-------|---------------|-----|-----------------------------------------|--------------------|-----|-------|
| —                                  | —     | —             | —   | —                                       | —                  | —   | —     |
| bit 15                             |       |               |     |                                         |                    |     | bit 8 |
|                                    |       |               |     |                                         |                    |     |       |
| U-0                                | U-0   | U-0           | U-0 | R/C-0                                   | R/W-0              | U-0 | U-0   |
| —                                  | —     | —             | _   | IPL3 <sup>(2)</sup>                     | PSV <sup>(1)</sup> |     | —     |
| bit 7                              |       |               |     |                                         |                    |     | bit 0 |
|                                    |       |               |     |                                         |                    |     |       |
| Legend:                            |       | C = Clearable | bit |                                         |                    |     |       |
| R = Readable                       | e bit | W = Writable  | bit | U = Unimplemented bit, read as '0'      |                    |     |       |
| -n = Value at POR '1' = Bit is set |       |               |     | '0' = Bit is cleared x = Bit is unknown |                    |     |       |

bit 3 IPL3: CPU Interrupt Priority Level Status bit<sup>(2)</sup> 1 = CPU interrupt priority level is greater than 7 0 = CPU interrupt priority level is 7 or less

- **Note 1:** See Register 2-2 for the description of the remaining bit(s) that are not dedicated to interrupt control functions.
  - 2: The IPL3 bit is concatenated with the IPL2:IPL0 bits (SR<7:5>) to form the CPU interrupt priority level.

| R/W-0              | U-0                                                                                                                                          | U-0                                                                                                                                                                                                                    | U-0     | U-0               | U-0    | U-0              | U-0   |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------|--------|------------------|-------|--|--|
| NSTDIS             | —                                                                                                                                            | —                                                                                                                                                                                                                      | —       | —                 | —      | —                | —     |  |  |
| bit 15             |                                                                                                                                              |                                                                                                                                                                                                                        |         |                   |        |                  | bit 8 |  |  |
|                    |                                                                                                                                              |                                                                                                                                                                                                                        |         |                   |        |                  |       |  |  |
| U-0                | U-0                                                                                                                                          | U-0                                                                                                                                                                                                                    | R/W-0   | R/W-0             | R/W-0  | R/W-0            | U-0   |  |  |
| _                  | _                                                                                                                                            | —                                                                                                                                                                                                                      | MATHERR | ADDRERR           | STKERR | OSCFAIL          | _     |  |  |
| bit 7              |                                                                                                                                              |                                                                                                                                                                                                                        |         |                   |        |                  | bit 0 |  |  |
|                    |                                                                                                                                              |                                                                                                                                                                                                                        |         |                   |        |                  |       |  |  |
| Legend:            |                                                                                                                                              |                                                                                                                                                                                                                        |         |                   |        |                  |       |  |  |
| R = Readab         |                                                                                                                                              | W = Writable                                                                                                                                                                                                           |         | U = Unimplem      |        |                  |       |  |  |
| -n = Value a       | It POR                                                                                                                                       | '1' = Bit is se                                                                                                                                                                                                        | t       | '0' = Bit is clea | ared   | x = Bit is unkno | own   |  |  |
| bit 15<br>bit 14-5 | NSTDIS: Interrupt Nesting Disable bit<br>1 = Interrupt nesting is disabled<br>0 = Interrupt nesting is enabled<br>Unimplemented: Read as '0' |                                                                                                                                                                                                                        |         |                   |        |                  |       |  |  |
| bit 4              | MATHERR: A<br>1 = Overflow 1<br>0 = Overflow 1                                                                                               | trap has occu                                                                                                                                                                                                          |         | t                 |        |                  |       |  |  |
| bit 3              | ADDRERR: A<br>1 = Address e<br>0 = Address e                                                                                                 | error trap has                                                                                                                                                                                                         |         |                   |        |                  |       |  |  |
| bit 2              | <b>STKERR:</b> Sta<br>1 = Stack erro<br>0 = Stack erro                                                                                       | or trap has occ                                                                                                                                                                                                        | curred  |                   |        |                  |       |  |  |
| bit 1              | 1 = Oscillator                                                                                                                               | <ul> <li>0 = Stack error trap has not occurred</li> <li>OSCFAIL: Oscillator Failure Trap Status bit</li> <li>1 = Oscillator failure trap has occurred</li> <li>0 = Oscillator failure trap has not occurred</li> </ul> |         |                   |        |                  |       |  |  |
| bit 0              | Unimplemen                                                                                                                                   | ted: Read as                                                                                                                                                                                                           | '0'     |                   |        |                  |       |  |  |
|                    |                                                                                                                                              |                                                                                                                                                                                                                        |         |                   |        |                  |       |  |  |

#### REGISTER 6-3: INTCON1: INTERRUPT CONTROL REGISTER 1

| R/W-0              | R-0                                                                             | U-0                                                                                                                   | U-0                                      | U-0              | U-0             | U-0             | U-0    |
|--------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------|-----------------|-----------------|--------|
| ALTIVT             | DISI                                                                            | —                                                                                                                     | —                                        | —                | —               | _               | —      |
| bit 15             |                                                                                 |                                                                                                                       |                                          |                  |                 |                 | bit 8  |
|                    |                                                                                 |                                                                                                                       |                                          |                  |                 |                 |        |
| U-0                | U-0                                                                             | U-0                                                                                                                   | U-0                                      | U-0              | R/W-0           | R/W-0           | R/W-0  |
| _                  | —                                                                               | —                                                                                                                     | —                                        | _                | INT2EP          | INT1EP          | INT0EP |
| bit 7              |                                                                                 |                                                                                                                       |                                          |                  |                 |                 | bit 0  |
|                    |                                                                                 |                                                                                                                       |                                          |                  |                 |                 |        |
| Legend:            |                                                                                 |                                                                                                                       |                                          |                  |                 |                 |        |
| R = Readabl        | e bit                                                                           | W = Writable                                                                                                          | bit                                      | U = Unimpler     | mented bit, rea | d as '0'        |        |
| -n = Value at      | POR                                                                             | '1' = Bit is set                                                                                                      |                                          | '0' = Bit is cle | ared            | x = Bit is unkr | nown   |
| bit 14<br>bit 13-3 | 0 = Use stand<br>DISI: DISI In<br>1 = DISI inst<br>0 = DISI inst<br>Unimplement | nate Interrupt V<br>lard (default) ve<br>struction Status<br>ruction is active<br>ruction is not a<br>ted: Read as '( | ector table<br>s bit<br>e<br>ctive<br>o' |                  |                 |                 |        |
| bit 2              | 1 = Interrupt o                                                                 | rnal Interrupt 2<br>on negative edg<br>on positive edg                                                                | ge                                       | Polarity Select  | bit             |                 |        |
| bit 1              | 1 = Interrupt o                                                                 | rnal Interrupt 1<br>on negative edg<br>on positive edg                                                                | je                                       | Polarity Select  | bit             |                 |        |
| bit 0              | 1 = Interrupt c                                                                 | rnal Interrupt 0<br>on negative edg<br>on positive edg                                                                | je                                       | Polarity Select  | bit             |                 |        |

#### REGISTER 6-4: INTCON2: INTERRUPT CONTROL REGISTER 2

| U-0          | U-0                                                                                                          | R/W-0                                            | R/W-0            | R/W-0             | R/W-0           | R/W-0           | R/W-0  |  |  |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------|-------------------|-----------------|-----------------|--------|--|--|--|--|
|              |                                                                                                              | AD1IF                                            | U1TXIF           | U1RXIF            | SPI1IF          | SPF1IF          | T3IF   |  |  |  |  |
| bit 15       |                                                                                                              |                                                  |                  |                   |                 |                 | bit    |  |  |  |  |
| R/W-0        | R/W-0                                                                                                        | R/W-0                                            | U-0              | R/W-0             | R/W-0           | R/W-0           | R/W-0  |  |  |  |  |
| T2IF         | OC2IF                                                                                                        | IC2IF                                            | —                | T1IF              | OC1IF           | IC1IF           | INT0IF |  |  |  |  |
| bit 7        |                                                                                                              |                                                  |                  |                   |                 |                 | bit    |  |  |  |  |
| Legend:      |                                                                                                              |                                                  |                  |                   |                 |                 |        |  |  |  |  |
| R = Readab   | ole bit                                                                                                      | W = Writable                                     | bit              | U = Unimplem      | nented bit, rea | d as '0'        |        |  |  |  |  |
| -n = Value a | at POR                                                                                                       | '1' = Bit is se                                  |                  | '0' = Bit is clea |                 | x = Bit is unkn | iown   |  |  |  |  |
| bit 15-14    | Unimplomen                                                                                                   | ted. Dood oo '                                   | o'               |                   |                 |                 |        |  |  |  |  |
| bit 13       | Unimplemented: Read as '0'                                                                                   |                                                  |                  |                   |                 |                 |        |  |  |  |  |
| DIC 13       | AD1IF: A/D Conversion Complete Interrupt Flag Status bit<br>1 = Interrupt request has occurred               |                                                  |                  |                   |                 |                 |        |  |  |  |  |
|              | <ul> <li>Interrupt request has occurred</li> <li>Interrupt request has not occurred</li> </ul>               |                                                  |                  |                   |                 |                 |        |  |  |  |  |
| bit 12       | -                                                                                                            | -                                                | Interrupt Flag   | Status bit        |                 |                 |        |  |  |  |  |
|              |                                                                                                              |                                                  |                  |                   |                 |                 |        |  |  |  |  |
|              | <ul> <li>1 = Interrupt request has occurred</li> <li>0 = Interrupt request has not occurred</li> </ul>       |                                                  |                  |                   |                 |                 |        |  |  |  |  |
| bit 11       | U1RXIF: UAF                                                                                                  | U1RXIF: UART1 Receiver Interrupt Flag Status bit |                  |                   |                 |                 |        |  |  |  |  |
|              | 1 = Interrupt request has occurred                                                                           |                                                  |                  |                   |                 |                 |        |  |  |  |  |
|              | •                                                                                                            | request has no                                   |                  |                   |                 |                 |        |  |  |  |  |
| bit 10       | SPI1IF: SPI1 Event Interrupt Flag Status bit                                                                 |                                                  |                  |                   |                 |                 |        |  |  |  |  |
|              | <ol> <li>I = Interrupt request has occurred</li> <li>Interrupt request has not occurred</li> </ol>           |                                                  |                  |                   |                 |                 |        |  |  |  |  |
| <b>h</b> # 0 | <ul> <li>Interrupt request has not occurred</li> <li>SPF1IF: SPI1 Fault Interrupt Flag Status bit</li> </ul> |                                                  |                  |                   |                 |                 |        |  |  |  |  |
| bit 9        | 1 = Interrupt request has occurred                                                                           |                                                  |                  |                   |                 |                 |        |  |  |  |  |
|              | <ul> <li>Interrupt request has occurred</li> <li>Interrupt request has not occurred</li> </ul>               |                                                  |                  |                   |                 |                 |        |  |  |  |  |
| bit 8        | 0 = Interrupt request has not occurred<br><b>T3IF:</b> Timer3 Interrupt Flag Status bit                      |                                                  |                  |                   |                 |                 |        |  |  |  |  |
|              | 1 = Interrupt request has occurred                                                                           |                                                  |                  |                   |                 |                 |        |  |  |  |  |
|              | <ul> <li>1 = Interrupt request has occurred</li> <li>0 = Interrupt request has not occurred</li> </ul>       |                                                  |                  |                   |                 |                 |        |  |  |  |  |
| bit 7        | •                                                                                                            | Interrupt Flag                                   |                  |                   |                 |                 |        |  |  |  |  |
|              | 1 = Interrupt request has occurred                                                                           |                                                  |                  |                   |                 |                 |        |  |  |  |  |
|              | 0 = Interrupt r                                                                                              | equest has no                                    | t occurred       |                   |                 |                 |        |  |  |  |  |
| bit 6        |                                                                                                              |                                                  |                  | ipt Flag Status b | bit             |                 |        |  |  |  |  |
|              |                                                                                                              | request has oc                                   |                  |                   |                 |                 |        |  |  |  |  |
|              |                                                                                                              | request has no                                   |                  |                   |                 |                 |        |  |  |  |  |
| bit 5        | -                                                                                                            | -                                                | el 2 Interrupt F | lag Status bit    |                 |                 |        |  |  |  |  |
|              |                                                                                                              | request has oc                                   |                  |                   |                 |                 |        |  |  |  |  |
| hit 1        |                                                                                                              | request has no                                   |                  |                   |                 |                 |        |  |  |  |  |
| bit 4        | -                                                                                                            | ted: Read as '                                   |                  |                   |                 |                 |        |  |  |  |  |
| bit 3        |                                                                                                              | Interrupt Flag<br>request has oc                 |                  |                   |                 |                 |        |  |  |  |  |
|              |                                                                                                              | request has oc                                   |                  |                   |                 |                 |        |  |  |  |  |
| bit 2        |                                                                                                              | •                                                |                  | ipt Flag Status b | bit             |                 |        |  |  |  |  |
| 5.12         | •                                                                                                            | request has oc                                   |                  | ipt i lag clataci |                 |                 |        |  |  |  |  |
|              |                                                                                                              | request has no                                   |                  |                   |                 |                 |        |  |  |  |  |
| bit 1        |                                                                                                              | -                                                | el 1 Interrupt F | lag Status bit    |                 |                 |        |  |  |  |  |
|              | 1 = Interrupt r                                                                                              | equest has oc                                    | curred           |                   |                 |                 |        |  |  |  |  |
|              | 0 = Interrupt r                                                                                              | request has no                                   | t occurred       |                   |                 |                 |        |  |  |  |  |
| bit 0        | INT0IF: Exter                                                                                                | nal Interrupt 0                                  | Flag Status bit  |                   |                 |                 |        |  |  |  |  |
|              |                                                                                                              | request has oc                                   |                  |                   |                 |                 |        |  |  |  |  |
|              | ∩ = Interrunt r                                                                                              | request has no                                   | t occurred       |                   |                 |                 |        |  |  |  |  |

#### REGISTER 6-5: IFS0: INTERRUPT FLAG STATUS REGISTER 0

#### REGISTER 6-6: IFS1: INTERRUPT FLAG STATUS REGISTER 1

| R/W-0                        | R/W-0                                                                                                  | R/W-0                                                                                                                     | R/W-0           | R/W-0          | R/W-0           | R/W-0                      | U-0     |  |  |  |  |  |
|------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|-----------------|----------------------------|---------|--|--|--|--|--|
| U2TXIF                       | U2RXIF                                                                                                 | INT2IF                                                                                                                    | T5IF            | T4IF           | OC4IF           | OC3IF                      | _       |  |  |  |  |  |
| bit 15                       |                                                                                                        |                                                                                                                           |                 |                |                 |                            | bit 8   |  |  |  |  |  |
|                              |                                                                                                        |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| U-0                          | U-0                                                                                                    | U-0                                                                                                                       | R/W-0           | R/W-0          | R/W-0           | R/W-0                      | R/W-0   |  |  |  |  |  |
| _                            |                                                                                                        |                                                                                                                           | INT1IF          | CNIF           | CMIF            | MI2C1IF                    | SI2C1IF |  |  |  |  |  |
| bit 7                        |                                                                                                        |                                                                                                                           |                 |                |                 |                            | bit 0   |  |  |  |  |  |
|                              |                                                                                                        |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| Legend:                      | e bit                                                                                                  |                                                                                                                           | L:4             |                | nembed bit was  | d aa (0'                   |         |  |  |  |  |  |
| R = Readabl<br>-n = Value at |                                                                                                        | W = Writable<br>'1' = Bit is set                                                                                          | DIL             | 0 = Unimplen   | nented bit, rea | u as  u<br>x = Bit is unkn |         |  |  |  |  |  |
|                              | FUK                                                                                                    | I – DILIS SEL                                                                                                             |                 |                | aleu            | X – DIL IS ULIKI           | IOWIT   |  |  |  |  |  |
| bit 15                       | U2TXIF: UAF                                                                                            | 112TXIE: LIART2 Transmitter Interrunt Flag Status hit                                                                     |                 |                |                 |                            |         |  |  |  |  |  |
|                              | <b>U2TXIF:</b> UART2 Transmitter Interrupt Flag Status bit<br>1 = Interrupt request has occurred       |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
|                              | 0 = Interrupt request has not occurred                                                                 |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| bit 14                       | U2RXIF: UA                                                                                             | RT2 Receiver In                                                                                                           | terrupt Flag St | atus bit       |                 |                            |         |  |  |  |  |  |
|                              |                                                                                                        | 1 = Interrupt request has occurred                                                                                        |                 |                |                 |                            |         |  |  |  |  |  |
|                              |                                                                                                        | request has not                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| bit 13                       | INT2IF: External Interrupt 2 Flag Status bit<br>1 = Interrupt request has occurred                     |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
|                              |                                                                                                        | request has occ<br>request has not                                                                                        |                 |                |                 |                            |         |  |  |  |  |  |
| bit 12                       |                                                                                                        | Interrupt Flag S                                                                                                          |                 |                |                 |                            |         |  |  |  |  |  |
| 51112                        | 1 = Interrupt request has occurred                                                                     |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
|                              | 0 = Interrupt request has not occurred                                                                 |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| bit 11                       | T4IF: Timer4 Interrupt Flag Status bit                                                                 |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
|                              | 1 = Interrupt request has occurred                                                                     |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
|                              | 0 = Interrupt request has not occurred                                                                 |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| bit 10                       | OC4IF: Output Compare Channel 4 Interrupt Flag Status bit                                              |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
|                              | <ul> <li>1 = Interrupt request has occurred</li> <li>0 = Interrupt request has not occurred</li> </ul> |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| bit 9                        | •                                                                                                      | <ul> <li>Interrupt request has not occurred</li> <li>OC3IF: Output Compare Channel 3 Interrupt Flag Status bit</li> </ul> |                 |                |                 |                            |         |  |  |  |  |  |
| bit 0                        | 1 = Interrupt request has occurred                                                                     |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
|                              | 0 = Interrupt request has not occurred                                                                 |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| bit 8-5                      | Unimplemer                                                                                             | nted: Read as '                                                                                                           | )'              |                |                 |                            |         |  |  |  |  |  |
| bit 4                        | INT1IF: Exte                                                                                           | rnal Interrupt 1                                                                                                          | Flag Status bit |                |                 |                            |         |  |  |  |  |  |
|                              | 1 = Interrupt request has occurred                                                                     |                                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| 1.11.0                       |                                                                                                        | request has not                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| bit 3                        |                                                                                                        | Change Notifica                                                                                                           |                 | lag Status bit |                 |                            |         |  |  |  |  |  |
|                              | •                                                                                                      | request has occ<br>request has not                                                                                        |                 |                |                 |                            |         |  |  |  |  |  |
| bit 2                        | -                                                                                                      | arator Interrupt                                                                                                          |                 |                |                 |                            |         |  |  |  |  |  |
|                              | •                                                                                                      | request has occ                                                                                                           | •               |                |                 |                            |         |  |  |  |  |  |
|                              | •                                                                                                      | request has not                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| bit 1                        | MI2C1IF: Ma                                                                                            | ster I2C1 Event                                                                                                           | Interrupt Flag  | Status bit     |                 |                            |         |  |  |  |  |  |
|                              |                                                                                                        | request has occ                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
|                              | •                                                                                                      | request has not                                                                                                           |                 |                |                 |                            |         |  |  |  |  |  |
| bit 0                        |                                                                                                        | ve I2C1 Event I                                                                                                           |                 | status bit     |                 |                            |         |  |  |  |  |  |
|                              |                                                                                                        | request has occ<br>request has not                                                                                        |                 |                |                 |                            |         |  |  |  |  |  |
|                              |                                                                                                        | icquest nas not                                                                                                           | occurred        |                |                 |                            |         |  |  |  |  |  |

| U-0              | U-0                                                                                                    | R/W-0                                                                              | U-0             | U-0               | U-0            | R/W-0           | U-0    |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------|-------------------|----------------|-----------------|--------|--|--|--|--|
| _                | —                                                                                                      | PMPIF                                                                              | _               | —                 |                | OC5IF           | _      |  |  |  |  |
| bit 15           |                                                                                                        |                                                                                    |                 |                   |                |                 | bit 8  |  |  |  |  |
|                  |                                                                                                        |                                                                                    |                 |                   |                |                 |        |  |  |  |  |
| R/W-0            | R/W-0                                                                                                  | R/W-0                                                                              | U-0             | U-0               | U-0            | R/W-0           | R/W-0  |  |  |  |  |
| IC5IF            | IC4IF                                                                                                  | IC3IF                                                                              | _               | —                 |                | SPI2IF          | SPF2IF |  |  |  |  |
| bit 7            |                                                                                                        |                                                                                    |                 |                   |                |                 | bit (  |  |  |  |  |
| Legend:          |                                                                                                        |                                                                                    |                 |                   |                |                 |        |  |  |  |  |
| R = Readab       | le bit                                                                                                 | W = Writable b                                                                     | bit             | U = Unimplem      | ented bit, rea | d as '0'        |        |  |  |  |  |
| -n = Value a     | It POR                                                                                                 | '1' = Bit is set                                                                   |                 | '0' = Bit is clea | ared           | x = Bit is unkr | nown   |  |  |  |  |
|                  |                                                                                                        |                                                                                    |                 |                   |                |                 |        |  |  |  |  |
| bit 15-14        | -                                                                                                      | ted: Read as '0                                                                    |                 |                   |                |                 |        |  |  |  |  |
| bit 13           | PMPIF: Parallel Master Port Interrupt Flag Status bit                                                  |                                                                                    |                 |                   |                |                 |        |  |  |  |  |
|                  |                                                                                                        | request has occ<br>request has not                                                 |                 |                   |                |                 |        |  |  |  |  |
| bit 12-10        | •                                                                                                      | ted: Read as '0                                                                    |                 |                   |                |                 |        |  |  |  |  |
| bit 9            | OC5IF: Output Compare Channel 5 Interrupt Flag Status bit                                              |                                                                                    |                 |                   |                |                 |        |  |  |  |  |
|                  | <ul> <li>1 = Interrupt request has occurred</li> <li>0 = Interrupt request has not occurred</li> </ul> |                                                                                    |                 |                   |                |                 |        |  |  |  |  |
|                  | •                                                                                                      | •                                                                                  |                 |                   |                |                 |        |  |  |  |  |
| bit 8            | -                                                                                                      | ted: Read as '0                                                                    |                 |                   |                |                 |        |  |  |  |  |
| bit 7            | IC5IF: Input Capture Channel 5 Interrupt Flag Status bit                                               |                                                                                    |                 |                   |                |                 |        |  |  |  |  |
|                  | <ol> <li>I = Interrupt request has occurred</li> <li>Interrupt request has not occurred</li> </ol>     |                                                                                    |                 |                   |                |                 |        |  |  |  |  |
| bit 6            | -                                                                                                      | IC4IF: Input Capture Channel 4 Interrupt Flag Status bit                           |                 |                   |                |                 |        |  |  |  |  |
|                  | -                                                                                                      | 1 = Interrupt request has occurred                                                 |                 |                   |                |                 |        |  |  |  |  |
|                  | 0 = Interrupt r                                                                                        | 0 = Interrupt request has not occurred                                             |                 |                   |                |                 |        |  |  |  |  |
| bit 5            | IC3IF: Input C                                                                                         | Capture Channe                                                                     | I 3 Interrupt F | lag Status bit    |                |                 |        |  |  |  |  |
|                  |                                                                                                        | request has occ                                                                    |                 |                   |                |                 |        |  |  |  |  |
| L:1 0            |                                                                                                        | request has not                                                                    |                 |                   |                |                 |        |  |  |  |  |
| bit 4-2<br>bit 1 | •                                                                                                      | ted: Read as '0                                                                    |                 | :+                |                |                 |        |  |  |  |  |
| DILI             |                                                                                                        | SPI2IF: SPI2 Event Interrupt Flag Status bit<br>1 = Interrupt request has occurred |                 |                   |                |                 |        |  |  |  |  |
|                  |                                                                                                        | request has not                                                                    |                 |                   |                |                 |        |  |  |  |  |
| bit 0            | -                                                                                                      | Fault Interrupt                                                                    |                 | t                 |                |                 |        |  |  |  |  |
|                  | 1 = Interrupt r                                                                                        | equest has occ                                                                     | urred           |                   |                |                 |        |  |  |  |  |
|                  | <ol> <li>Interrupt request has occurred</li> <li>Interrupt request has not occurred</li> </ol>         |                                                                                    |                 |                   |                |                 |        |  |  |  |  |

#### REGISTER 6-7: IFS2: INTERRUPT FLAG STATUS REGISTER 2

| REGISTER 6-8: IFS3: INTERRUPT FLAG STATUS REGISTER 3 |
|------------------------------------------------------|
|------------------------------------------------------|

| U-0          | R/W-0                                                     | U-0                                | U-0            | U-0               | U-0              | U-0              | U-0   |  |  |  |
|--------------|-----------------------------------------------------------|------------------------------------|----------------|-------------------|------------------|------------------|-------|--|--|--|
| _            | RTCIF                                                     | —                                  | _              | —                 | —                | —                | _     |  |  |  |
| bit 15       | •                                                         |                                    |                |                   |                  |                  | bit 8 |  |  |  |
|              |                                                           |                                    |                |                   |                  |                  |       |  |  |  |
| U-0          | U-0                                                       | U-0                                | U-0            | U-0               | R/W-0            | R/W-0            | U-0   |  |  |  |
| —            | —                                                         | —                                  |                | —                 | MI2C2IF          | SI2C2IF          |       |  |  |  |
| bit 7        |                                                           |                                    |                |                   |                  |                  | bit C |  |  |  |
|              |                                                           |                                    |                |                   |                  |                  |       |  |  |  |
| Legend:      |                                                           |                                    |                |                   |                  |                  |       |  |  |  |
| R = Readal   | ole bit                                                   | W = Writable b                     | pit            | U = Unimplen      | nented bit, read | d as '0'         |       |  |  |  |
| -n = Value a | at POR                                                    | '1' = Bit is set                   |                | '0' = Bit is clea | ared             | x = Bit is unkno | own   |  |  |  |
|              |                                                           |                                    |                |                   |                  |                  |       |  |  |  |
| bit 15       | Unimpleme                                                 | nted: Read as '0                   | ,              |                   |                  |                  |       |  |  |  |
| bit 14       | RTCIF: Real-Time Clock/Calendar Interrupt Flag Status bit |                                    |                |                   |                  |                  |       |  |  |  |
|              |                                                           | 1 = Interrupt request has occurred |                |                   |                  |                  |       |  |  |  |
|              | 0 = Interrupt                                             | request has not                    | occurred       |                   |                  |                  |       |  |  |  |
| bit 13-3     | Unimpleme                                                 | nted: Read as '0                   | ,              |                   |                  |                  |       |  |  |  |
| bit 2        | MI2C2IF: Ma                                               | aster I2C2 Event                   | Interrupt Flag | g Status bit      |                  |                  |       |  |  |  |
|              |                                                           | request has occ                    |                |                   |                  |                  |       |  |  |  |
|              | 0 = Interrupt                                             | request has not                    | occurred       |                   |                  |                  |       |  |  |  |
| bit 1        | SI2C2IF: Sla                                              | ave I2C2 Event Ir                  | nterrupt Flag  | Status bit        |                  |                  |       |  |  |  |
|              |                                                           | request has occ                    |                |                   |                  |                  |       |  |  |  |
|              | -                                                         | request has not                    |                |                   |                  |                  |       |  |  |  |
| bit 0        | Unimpleme                                                 | nted: Read as '0                   | ,              |                   |                  |                  |       |  |  |  |
|              |                                                           |                                    |                |                   |                  |                  |       |  |  |  |

| U-0          | U-0             | U-0                                       | U-0             | U-0               | U-0              | U-0             | R/W-0     |
|--------------|-----------------|-------------------------------------------|-----------------|-------------------|------------------|-----------------|-----------|
| —            | —               | —                                         | _               | —                 | —                | —               | LVDIF     |
| bit 15       |                 |                                           |                 |                   |                  |                 | bit 8     |
|              |                 |                                           |                 | DAMA              | DAVA             | DAMO            |           |
| U-0          | U-0             | U-0                                       | U-0             | R/W-0             | R/W-0            | R/W-0           | U-0       |
| <br>bit 7    | _               |                                           | _               | CRCIF             | U2ERIF           | U1ERIF          | <br>bit 0 |
|              |                 |                                           |                 |                   |                  |                 | DILU      |
| Legend:      |                 |                                           |                 |                   |                  |                 |           |
| R = Readal   | ble bit         | W = Writable I                            | oit             | U = Unimplen      | nented bit, read | d as '0'        |           |
| -n = Value a | at POR          | '1' = Bit is set                          |                 | '0' = Bit is clea | ared             | x = Bit is unkn | iown      |
| h# 45 0      |                 |                                           | <u>,</u>        |                   |                  |                 |           |
| bit 15-9     | •               | ted: Read as '0                           |                 |                   |                  |                 |           |
| bit 8        |                 | /oltage Detect I                          | 1 0             | Status bit        |                  |                 |           |
|              | •               | request has occ<br>request has not        |                 |                   |                  |                 |           |
| bit 7-4      | Unimplemen      | ted: Read as 'o                           | )'              |                   |                  |                 |           |
| bit 3        | CRCIF: CRC      | Generator Inter                           | rrupt Flag Stat | us bit            |                  |                 |           |
|              |                 | request has occ                           |                 |                   |                  |                 |           |
|              | 0 = Interrupt r | request has not                           | occurred        |                   |                  |                 |           |
| bit 2        | U2ERIF: UAF     | RT2 Error Interro                         | upt Flag Statu  | s bit             |                  |                 |           |
|              |                 | request has occ                           |                 |                   |                  |                 |           |
|              | •               | request has not                           |                 |                   |                  |                 |           |
| bit 1        |                 | RT1 Error Interro                         |                 | s bit             |                  |                 |           |
|              |                 | request has occ                           |                 |                   |                  |                 |           |
| bit 0        | •               | request has not<br><b>ted:</b> Read as '0 |                 |                   |                  |                 |           |
|              | ommpiemen       | ieu: Reau as (                            | J               |                   |                  |                 |           |

#### REGISTER 6-9: IFS4: INTERRUPT FLAG STATUS REGISTER 4

| U-0           | U-0             | R/W-0                            | R/W-0             | R/W-0             | R/W-0  | R/W-0           | R/W-0                        |
|---------------|-----------------|----------------------------------|-------------------|-------------------|--------|-----------------|------------------------------|
| _             | _               | AD1IE                            | U1TXIE            | U1RXIE            | SPI1IE | SPF1IE          | T3IE                         |
| bit 15        |                 |                                  |                   |                   |        |                 | bit                          |
|               |                 |                                  |                   |                   |        |                 |                              |
| R/W-0         | R/W-0           | R/W-0                            | U-0               | R/W-0             | R/W-0  | R/W-0           | R/W-0                        |
| T2IE<br>bit 7 | OC2IE           | IC2IE                            |                   | T1IE              | OC1IE  | IC1IE           | INT0IE <sup>(1)</sup><br>bit |
| bit i         |                 |                                  |                   |                   |        |                 | bit                          |
| Legend:       |                 |                                  |                   |                   |        |                 |                              |
| R = Reada     |                 | W = Writable                     |                   | U = Unimplem      |        |                 |                              |
| -n = Value    | at POR          | '1' = Bit is set                 |                   | '0' = Bit is clea | ired   | x = Bit is unkn | own                          |
| bit 15-14     | Unimplemen      | ted: Read as '                   | o'                |                   |        |                 |                              |
| bit 13        | •               |                                  | nplete Interrupt  | Enable bit        |        |                 |                              |
|               | 1 = Interrupt r | equest enable                    | d .               |                   |        |                 |                              |
|               | =               | equest not ena                   |                   |                   |        |                 |                              |
| bit 12        |                 |                                  | Interrupt Enab    | ole bit           |        |                 |                              |
|               |                 | equest enable<br>equest not ena  |                   |                   |        |                 |                              |
| bit 11        | -               | -                                | nterrupt Enable   | bit               |        |                 |                              |
|               |                 | equest enable                    |                   |                   |        |                 |                              |
|               | -               | request not ena                  |                   |                   |        |                 |                              |
| bit 10        |                 | Transfer Comp<br>equest enable   | olete Interrupt E | Enable bit        |        |                 |                              |
|               |                 | request not enable               |                   |                   |        |                 |                              |
| bit 9         | -               | I Fault Interrup                 |                   |                   |        |                 |                              |
|               |                 | equest enable                    |                   |                   |        |                 |                              |
| L:+ 0         | -               | equest not ena                   |                   |                   |        |                 |                              |
| bit 8         |                 | Interrupt Enab<br>equest enable  |                   |                   |        |                 |                              |
|               |                 | equest not ena                   |                   |                   |        |                 |                              |
| bit 7         |                 | Interrupt Enab                   |                   |                   |        |                 |                              |
|               |                 | equest enable                    |                   |                   |        |                 |                              |
| <b>h</b> # 0  |                 | equest not ena                   |                   | nt Enchla hit     |        |                 |                              |
| bit 6         |                 | request enable                   | annel 2 Interru   | pt Enable bit     |        |                 |                              |
|               |                 | equest not ena                   |                   |                   |        |                 |                              |
| bit 5         |                 |                                  | el 2 Interrupt E  | nable bit         |        |                 |                              |
|               |                 | equest enable                    |                   |                   |        |                 |                              |
| bit 4         | =               | equest not ena<br>ted: Read as ' |                   |                   |        |                 |                              |
| bit 3         | -               | Interrupt Enab                   |                   |                   |        |                 |                              |
| bito          |                 | equest enable                    |                   |                   |        |                 |                              |
|               | •               | equest not ena                   |                   |                   |        |                 |                              |
| bit 2         |                 | •                                | annel 1 Interru   | pt Enable bit     |        |                 |                              |
|               |                 | equest enable<br>equest not ena  |                   |                   |        |                 |                              |
| bit 1         | •               | •                                | el 1 Interrupt E  | nahle hit         |        |                 |                              |
|               |                 | equest enable                    |                   |                   |        |                 |                              |
|               | 0 = Interrupt r | equest not ena                   | bled              |                   |        |                 |                              |
| bit 0         |                 | nal Interrupt 0                  |                   |                   |        |                 |                              |
|               | 1 = Interrupt r | equest enable                    | C                 |                   |        |                 |                              |
|               | ∩ = Interrupt r | equest not ena                   | bled              |                   |        |                 |                              |

**Note 1:** If INTxIE = 1, this external interrupt input must be configured to an available RPn pin. See **Section 9.4** "**Peripheral Pin Select**" for more information.

| R/W-0        | R/W-0              | R/W-0                              | R/W-0                 | R/W-0             | R/W-0           | R/W-0           | U-0         |
|--------------|--------------------|------------------------------------|-----------------------|-------------------|-----------------|-----------------|-------------|
| U2TXIE       | U2RXIE             | INT2IE <sup>(1)</sup>              | T5IE                  | T4IE              | OC4IE           | OC3IE           |             |
| bit 15       |                    |                                    |                       |                   |                 |                 | bit 8       |
| U-0          | U-0                | U-0                                | R/W-0                 | R/W-0             | R/W-0           | R/W-0           | R/W-0       |
| 0-0          | 0-0                | 0-0                                | INT1IE <sup>(1)</sup> | CNIE              | CMIE            | MI2C1IE         | SI2C1IE     |
| bit 7        |                    |                                    |                       | ONL               | CIMIL           | WIZCHE          | bit (       |
| Legend:      |                    |                                    |                       |                   |                 |                 |             |
| R = Readab   | ole bit            | W = Writable                       | bit                   | U = Unimplen      | nented bit, rea | d as '0'        |             |
| -n = Value a | It POR             | '1' = Bit is set                   |                       | '0' = Bit is clea |                 | x = Bit is unkr | iown        |
| bit 15       | U2TXIE: UAF        | RT2 Transmitte                     | r Interrupt Enal      | ble bit           |                 |                 |             |
|              |                    | request enable<br>request not ena  |                       |                   |                 |                 |             |
| bit 14       |                    | RT2 Receiver II                    |                       | e bit             |                 |                 |             |
|              |                    | request enable<br>request not ena  |                       |                   |                 |                 |             |
| bit 13       |                    | rnal Interrupt 2                   |                       |                   |                 |                 |             |
|              |                    | request enable<br>request not ena  |                       |                   |                 |                 |             |
| bit 12       | •                  | Interrupt Enab                     |                       |                   |                 |                 |             |
|              |                    | request enable                     |                       |                   |                 |                 |             |
| bit 11       | -                  | request not ena<br>Interrupt Enab  |                       |                   |                 |                 |             |
|              | 1 = Interrupt      | request enable<br>request not ena  | d                     |                   |                 |                 |             |
| bit 10       | •                  | ut Compare Ch                      |                       | ıpt Enable bit    |                 |                 |             |
|              |                    | request enable<br>request not ena  |                       |                   |                 |                 |             |
| bit 9        | OC3IE: Outp        | ut Compare Ch                      | annel 3 Interru       | ipt Enable bit    |                 |                 |             |
|              |                    | request enable<br>request not ena  |                       |                   |                 |                 |             |
| bit 8-5      | -                  | nted: Read as '                    |                       |                   |                 |                 |             |
| bit 4        |                    | rnal Interrupt 1                   |                       |                   |                 |                 |             |
|              |                    | request enable<br>request not ena  |                       |                   |                 |                 |             |
| bit 3        | •                  | Change Notifica                    |                       | Enable bit        |                 |                 |             |
|              |                    | request enable<br>request not ena  |                       |                   |                 |                 |             |
| bit 2        | -                  | arator Interrupt                   |                       |                   |                 |                 |             |
|              | 1 = Interrupt      | request enable                     | d                     |                   |                 |                 |             |
| bit 1        |                    | request not ena<br>ister I2C1 Even |                       | hle hit           |                 |                 |             |
| bit i        |                    | request enable                     | -                     |                   |                 |                 |             |
|              | -                  | request not ena                    |                       |                   |                 |                 |             |
| bit 0        |                    | ve I2C1 Event                      | -                     | e bit             |                 |                 |             |
|              |                    | request enable<br>request not ena  |                       |                   |                 |                 |             |
| Note 1: If   | f INTxIE = 1, this | s external interr                  | upt input must        | be configured t   | to an available | RPn pin. See S  | Section 9.4 |

#### REGISTER 6-11: IEC1: INTERRUPT ENABLE CONTROL REGISTER 1

**Note 1:** If INTxIE = 1, this external interrupt input must be configured to an available RPn pin. See **Section 9.4** "**Peripheral Pin Select**" for more information.

#### REGISTER 6-12: IEC2: INTERRUPT ENABLE CONTROL REGISTER 2

| U-0          | U-0           | R/W-0                               | U-0             | U-0               | U-0             | R/W-0           | U-0    |
|--------------|---------------|-------------------------------------|-----------------|-------------------|-----------------|-----------------|--------|
| _            | _             | PMPIE                               | _               |                   | —               | OC5IE           | —      |
| bit 15       |               |                                     |                 | ·                 |                 |                 | bit    |
|              |               | -                                   |                 |                   |                 |                 |        |
| R/W-0        | R/W-0         | R/W-0                               | U-0             | U-0               | U-0             | R/W-0           | R/W-0  |
| IC5IE        | IC4IE         | IC3IE                               | _               | —                 | —               | SPI2IE          | SPF2IE |
| bit 7        |               |                                     |                 |                   |                 |                 | bit    |
| Legend:      |               |                                     |                 |                   |                 |                 |        |
| R = Readab   | le bit        | W = Writable b                      | bit             | U = Unimpler      | nented bit, rea | d as '0'        |        |
| -n = Value a | It POR        | '1' = Bit is set                    |                 | '0' = Bit is clea | ared            | x = Bit is unkr | nown   |
|              |               |                                     |                 |                   |                 |                 |        |
| bit 15-14    | •             | nted: Read as '0                    |                 |                   |                 |                 |        |
| bit 13       |               | allel Master Port                   | -               | ble bit           |                 |                 |        |
|              |               | request enabled request not enal    |                 |                   |                 |                 |        |
| bit 12-10    | Unimpleme     | nted: Read as '0                    | ,               |                   |                 |                 |        |
| bit 9        | OC5IE: Outp   | out Compare Cha                     | annel 5 Interr  | upt Enable bit    |                 |                 |        |
|              |               | request enabled request not enal    |                 |                   |                 |                 |        |
| bit 8        | Unimpleme     | nted: Read as '0                    | 3               |                   |                 |                 |        |
| bit 7        | IC5IE: Input  | Capture Channe                      | l 5 Interrupt I | Enable bit        |                 |                 |        |
|              |               | request enabled request not enal    |                 |                   |                 |                 |        |
| bit 6        | -             | Capture Channe                      |                 | Enable bit        |                 |                 |        |
|              | -             | request enabled                     | -               |                   |                 |                 |        |
|              | 0 = Interrupt | request not enal                    | oled            |                   |                 |                 |        |
| bit 5        | IC3IE: Input  | Capture Channe                      | l 3 Interrupt I | Enable bit        |                 |                 |        |
|              |               | request enabled request not enal    |                 |                   |                 |                 |        |
| bit 4-2      | Unimpleme     | nted: Read as '0                    | ,               |                   |                 |                 |        |
| bit 1        | SPI2IE: SPI2  | 2 Event Interrupt                   | Enable bit      |                   |                 |                 |        |
|              |               | request enabled                     |                 |                   |                 |                 |        |
|              | •             | request not enal                    |                 |                   |                 |                 |        |
| bit 0        |               | 2 Fault Interrupt                   |                 |                   |                 |                 |        |
|              |               | request enabled<br>request not enal |                 |                   |                 |                 |        |
|              |               |                                     |                 |                   |                 |                 |        |

| U-0          | R/W-0           | U-0              | U-0              | U-0               | U-0              | U-0             | U-0   |
|--------------|-----------------|------------------|------------------|-------------------|------------------|-----------------|-------|
| _            | RTCIE           |                  | _                | —                 | —                | —               |       |
| bit 15       |                 |                  |                  |                   |                  |                 | bit 8 |
|              |                 |                  |                  |                   |                  |                 |       |
| U-0          | U-0             | U-0              | U-0              | U-0               | R/W-0            | R/W-0           | U-0   |
|              |                 | <u> </u>         |                  | —                 | MI2C2IE          | SI2C2IE         |       |
| bit 7        |                 |                  |                  |                   |                  |                 | bit 0 |
| -            |                 |                  |                  |                   |                  |                 |       |
| Legend:      |                 |                  |                  |                   |                  |                 |       |
| R = Readab   | le bit          | W = Writable     | bit              | U = Unimplem      | nented bit, read | d as '0'        |       |
| -n = Value a | t POR           | '1' = Bit is set |                  | '0' = Bit is clea | ared             | x = Bit is unkn | own   |
|              |                 |                  |                  |                   |                  |                 |       |
| bit 15       | Unimplemen      | ted: Read as '   | )'               |                   |                  |                 |       |
| bit 14       | RTCIE: Real-    | Time Clock/Ca    | endar Interrup   | t Enable bit      |                  |                 |       |
|              |                 | equest enabled   |                  |                   |                  |                 |       |
|              | 0 = Interrupt r | equest not ena   | bled             |                   |                  |                 |       |
| bit 13-3     | Unimplemen      | ted: Read as '   | )'               |                   |                  |                 |       |
| bit 2        | MI2C2IE: Mas    | ster I2C2 Event  | t Interrupt Enal | ble bit           |                  |                 |       |
|              |                 | equest enabled   |                  |                   |                  |                 |       |
|              | 0 = Interrupt r | equest not ena   | bled             |                   |                  |                 |       |
| bit 1        | SI2C2IE: Slav   | ve I2C2 Event I  | nterrupt Enabl   | e bit             |                  |                 |       |
|              |                 | equest enabled   |                  |                   |                  |                 |       |
|              |                 | equest not ena   |                  |                   |                  |                 |       |
| bit 0        | Unimplemen      | ted: Read as '0  | )'               |                   |                  |                 |       |

#### REGISTER 6-13: IEC3: INTERRUPT ENABLE CONTROL REGISTER 3

#### REGISTER 6-14: IEC4: INTERRUPT ENABLE CONTROL REGISTER 4

| U-0        | U-0        | U-0                                | U-0            | U-0               | U-0             | U-0             | R/W-0 |
|------------|------------|------------------------------------|----------------|-------------------|-----------------|-----------------|-------|
| _          | —          | —                                  | —              | —                 | —               | _               | LVDIE |
| bit 15     |            |                                    |                |                   |                 |                 | bit   |
|            |            |                                    |                |                   |                 |                 |       |
| U-0        | U-0        | U-0                                | U-0            | R/W-0             | R/W-0           | R/W-0           | U-0   |
| _          | _          | <u> </u>                           | —              | CRCIE             | U2ERIE          | U1ERIE          | —     |
| bit 7      |            |                                    |                |                   |                 |                 | bit ( |
|            |            |                                    |                |                   |                 |                 |       |
| Legend:    |            |                                    |                |                   |                 |                 |       |
| R = Reada  |            | W = Writable                       |                |                   | nented bit, rea |                 |       |
| -n = Value | at POR     | '1' = Bit is set                   |                | '0' = Bit is clea | ared            | x = Bit is unkn | own   |
|            |            |                                    |                |                   |                 |                 |       |
| bit 15-9   | •          | nted: Read as '                    |                |                   |                 |                 |       |
| bit 8      |            | Voltage Detect I                   | •              | le Status bit     |                 |                 |       |
|            |            | request enabled                    |                |                   |                 |                 |       |
| bit 7-4    | •          | request not ena                    |                |                   |                 |                 |       |
|            | -          | nted: Read as '                    |                |                   |                 |                 |       |
| bit 3      |            | Cenerator Inte                     | •              | DIC               |                 |                 |       |
|            |            | request enabled<br>request not ena |                |                   |                 |                 |       |
| bit 2      | •          | RT2 Error Interr                   |                |                   |                 |                 |       |
|            |            | request enabled                    | •              |                   |                 |                 |       |
|            |            | request not ena                    |                |                   |                 |                 |       |
| bit 1      | U1ERIE: UA | RT1 Error Interr                   | upt Enable bit | 1                 |                 |                 |       |
|            |            | request enabled                    |                |                   |                 |                 |       |
|            | -          | request not ena                    |                |                   |                 |                 |       |
| bit 0      | Unimplemer | nted: Read as '                    | )'             |                   |                 |                 |       |
|            |            |                                    |                |                   |                 |                 |       |

|                                       | R/W-1                                                                                                                                                                                         | R/W-0                                                                                                                                                                                                               | R/W-0                                                                                                     | U-0                                               | R/W-1            | R/W-0            | R/W-0            |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------|------------------|------------------|
| _                                     | T1IP2                                                                                                                                                                                         | T1IP1                                                                                                                                                                                                               | T1IP0                                                                                                     |                                                   | OC1IP2           | OC1IP1           | OC1IP0           |
| bit 15                                |                                                                                                                                                                                               |                                                                                                                                                                                                                     |                                                                                                           |                                                   |                  |                  | bit              |
|                                       |                                                                                                                                                                                               | DAMO                                                                                                                                                                                                                | DAMA                                                                                                      |                                                   |                  | DAALO            | DAVA             |
| U-0                                   | R/W-1<br>IC1IP2                                                                                                                                                                               | R/W-0<br>IC1IP1                                                                                                                                                                                                     | R/W-0<br>IC1IP0                                                                                           | U-0                                               | R/W-1<br>INT0IP2 | R/W-0<br>INT0IP1 | R/W-0<br>INT0IP0 |
| <br>bit 7                             | ICTIFZ                                                                                                                                                                                        | ICTIFT                                                                                                                                                                                                              | ICTIFU                                                                                                    | —                                                 | INTUFZ           | INTUFT           | bit              |
|                                       |                                                                                                                                                                                               |                                                                                                                                                                                                                     |                                                                                                           |                                                   |                  |                  |                  |
| Legend:                               |                                                                                                                                                                                               |                                                                                                                                                                                                                     |                                                                                                           |                                                   |                  |                  |                  |
| R = Readab                            | ole bit                                                                                                                                                                                       | W = Writable                                                                                                                                                                                                        | bit                                                                                                       | U = Unimple                                       | mented bit, read | d as '0'         |                  |
| -n = Value a                          | at POR                                                                                                                                                                                        | '1' = Bit is set                                                                                                                                                                                                    |                                                                                                           | '0' = Bit is cle                                  | ared             | x = Bit is unkn  | iown             |
| bit 15                                | Unimplement                                                                                                                                                                                   | nted: Read as '                                                                                                                                                                                                     | <b>,</b> '                                                                                                |                                                   |                  |                  |                  |
| bit 14-12                             | •                                                                                                                                                                                             | : Timer1 Interru                                                                                                                                                                                                    |                                                                                                           |                                                   |                  |                  |                  |
|                                       |                                                                                                                                                                                               | pt is priority 7 (I                                                                                                                                                                                                 |                                                                                                           |                                                   |                  |                  |                  |
|                                       | •                                                                                                                                                                                             |                                                                                                                                                                                                                     |                                                                                                           | ,                                                 |                  |                  |                  |
|                                       | •                                                                                                                                                                                             |                                                                                                                                                                                                                     |                                                                                                           |                                                   |                  |                  |                  |
|                                       | •<br>001 = Interru                                                                                                                                                                            | pt is priority 1                                                                                                                                                                                                    |                                                                                                           |                                                   |                  |                  |                  |
|                                       |                                                                                                                                                                                               | pt source is dis                                                                                                                                                                                                    | abled                                                                                                     |                                                   |                  |                  |                  |
|                                       |                                                                                                                                                                                               |                                                                                                                                                                                                                     |                                                                                                           |                                                   |                  |                  |                  |
| bit 11                                | Unimplemer                                                                                                                                                                                    | nted: Read as '0                                                                                                                                                                                                    | )'                                                                                                        |                                                   |                  |                  |                  |
| bit 11<br>bit 10-8                    | -                                                                                                                                                                                             | <b>ited:</b> Read as 'd<br>I <b>P0:</b> Output Co                                                                                                                                                                   |                                                                                                           | el 1 Interrupt P                                  | riority bits     |                  |                  |
|                                       | OC1IP2:OC1                                                                                                                                                                                    |                                                                                                                                                                                                                     | mpare Chann                                                                                               | -                                                 | riority bits     |                  |                  |
|                                       | OC1IP2:OC1                                                                                                                                                                                    | IP0: Output Co                                                                                                                                                                                                      | mpare Chann                                                                                               | -                                                 | riority bits     |                  |                  |
|                                       | OC1IP2:OC1                                                                                                                                                                                    | IP0: Output Co                                                                                                                                                                                                      | mpare Chann                                                                                               | -                                                 | riority bits     |                  |                  |
|                                       | OC1IP2:OC1<br>111 = Interru                                                                                                                                                                   | IP0: Output Co<br>pt is priority 7 (I                                                                                                                                                                               | mpare Chann<br>nighest priority                                                                           | -                                                 | riority bits     |                  |                  |
| bit 10-8                              | OC1IP2:OC1<br>111 = Interru                                                                                                                                                                   | IP0: Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis                                                                                                                                       | mpare Chann<br>nighest priority<br>abled                                                                  | -                                                 | riority bits     |                  |                  |
| bit 10-8                              | OC1IP2:OC1<br>111 = Interru                                                                                                                                                                   | IP0: Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br>nted: Read as (                                                                                                                    | mpare Chann<br>nighest priority<br>abled                                                                  | / interrupt)                                      |                  |                  |                  |
| bit 10-8                              | OC1IP2:OC1<br>111 = Interru                                                                                                                                                                   | IP0: Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br>nted: Read as '(<br>P0: Input Captur                                                                                               | mpare Chann<br>highest priority<br>abled<br>o <sup>2</sup><br>e Channel 1 li                              | / interrupt)                                      |                  |                  |                  |
| bit 10-8                              | OC1IP2:OC1<br>111 = Interru                                                                                                                                                                   | IP0: Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br>nted: Read as (                                                                                                                    | mpare Chann<br>highest priority<br>abled<br>o <sup>2</sup><br>e Channel 1 li                              | / interrupt)                                      |                  |                  |                  |
| bit 10-8                              | OC1IP2:OC1<br>111 = Interru                                                                                                                                                                   | IP0: Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br>nted: Read as '(<br>P0: Input Captur                                                                                               | mpare Chann<br>highest priority<br>abled<br>o <sup>2</sup><br>e Channel 1 li                              | / interrupt)                                      |                  |                  |                  |
| bit 10-8                              | OC1IP2:OC1<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC1IP2:IC1IP<br>111 = Interru                                                                                  | IP0: Output Co<br>opt is priority 7 (h<br>opt is priority 1<br>opt source is disa<br>oted: Read as 'o<br>'0: Input Captur<br>opt is priority 7 (h                                                                   | mpare Chann<br>highest priority<br>abled<br>o <sup>2</sup><br>e Channel 1 li                              | / interrupt)                                      |                  |                  |                  |
| bit 10-8                              | OC1IP2:OC1<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC1IP2:IC1IP<br>111 = Interru<br>001 = Interru                                                                 | IP0: Output Co<br>pt is priority 7 (f<br>pt is priority 1<br>pt source is dis<br>nted: Read as '0<br>0: Input Captur<br>pt is priority 7 (f                                                                         | mpare Chann<br>nighest priority<br>abled<br>o'<br>e Channel 1 In<br>nighest priority                      | / interrupt)                                      |                  |                  |                  |
| bit 10-8<br>bit 7<br>bit 6-4          | OC1IP2:OC1<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC1IP2:IC1IP<br>111 = Interru<br>001 = Interru<br>001 = Interru                                                | IP0: Output Co<br>pt is priority 7 (f<br>pt is priority 1<br>pt source is dis<br>nted: Read as '(<br>P0: Input Captur<br>pt is priority 7 (f<br>pt is priority 1<br>pt source is dis                                | mpare Chann<br>highest priority<br>abled<br>) <sup>)</sup><br>e Channel 1 In<br>highest priority<br>abled | / interrupt)                                      |                  |                  |                  |
| bit 10-8<br>bit 7<br>bit 6-4<br>bit 3 | OC1IP2:OC1<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC1IP2:IC1IP<br>111 = Interru<br>001 = Interru<br>001 = Interru<br>Unimplemen                                  | IP0: Output Co<br>pt is priority 7 (f<br>pt is priority 1<br>pt source is disa<br>nted: Read as '(<br>0: Input Captur<br>pt is priority 7 (f<br>pt is priority 1<br>pt source is disa<br>nted: Read as '(           | mpare Chann<br>highest priority<br>abled<br>o'<br>e Channel 1 li<br>highest priority<br>abled             | γ interrupt)                                      |                  |                  |                  |
| bit 10-8<br>bit 7<br>bit 6-4<br>bit 3 | OC1IP2:OC1<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC1IP2:IC1IP<br>111 = Interru<br>001 = Interru<br>001 = Interru<br>Unimplemen<br>INT0IP2:INT0                  | IP0: Output Co<br>pt is priority 7 (f<br>pt is priority 1<br>pt source is dis<br>nted: Read as '(<br>P0: Input Captur<br>pt is priority 7 (f<br>pt is priority 1<br>pt source is dis                                | mpare Chann<br>nighest priority<br>abled<br>o'<br>e Channel 1 li<br>nighest priority<br>abled             | γ interrupt)<br>nterrupt Priority<br>γ interrupt) |                  |                  |                  |
| bit 10-8<br>bit 7<br>bit 6-4          | OC1IP2:OC1<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC1IP2:IC1IP<br>111 = Interru<br>001 = Interru<br>001 = Interru<br>Unimplemen<br>INT0IP2:INT0                  | IP0: Output Co<br>opt is priority 7 (h<br>opt is priority 1<br>opt source is disa<br>opt source is disa<br>opt is priority 7 (h<br>opt is priority 1<br>opt source is disa<br>opted: Read as (c<br>opp0: External h | mpare Chann<br>nighest priority<br>abled<br>o'<br>e Channel 1 li<br>nighest priority<br>abled             | γ interrupt)<br>nterrupt Priority<br>γ interrupt) |                  |                  |                  |
| bit 10-8<br>bit 7<br>bit 6-4<br>bit 3 | OC1IP2:OC1<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC1IP2:IC1IP<br>111 = Interru<br>001 = Interru<br>001 = Interru<br>Unimplemen<br>INT0IP2:INT0                  | IP0: Output Co<br>opt is priority 7 (h<br>opt is priority 1<br>opt source is disa<br>opt source is disa<br>opt is priority 7 (h<br>opt is priority 1<br>opt source is disa<br>opted: Read as (c<br>opp0: External h | mpare Chann<br>nighest priority<br>abled<br>o'<br>e Channel 1 li<br>nighest priority<br>abled             | γ interrupt)<br>nterrupt Priority<br>γ interrupt) |                  |                  |                  |
| bit 10-8<br>bit 7<br>bit 6-4<br>bit 3 | OC1IP2:OC1<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC1IP2:IC1IP<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>INTOIP2:INTO<br>111 = Interru | IP0: Output Co<br>opt is priority 7 (h<br>opt is priority 1<br>opt source is disa<br>opt source is disa<br>opt is priority 7 (h<br>opt is priority 1<br>opt source is disa<br>opted: Read as (c<br>opp0: External h | mpare Chann<br>nighest priority<br>abled<br>o'<br>e Channel 1 li<br>nighest priority<br>abled             | γ interrupt)<br>nterrupt Priority<br>γ interrupt) |                  |                  |                  |

#### REGISTER 6-15: IPC0: INTERRUPT PRIORITY CONTROL REGISTER 0

## REGISTER 6-16: IPC1: INTERRUPT PRIORITY CONTROL REGISTER 1

| U-0                | R/W-1                                                                                                                                       | R/W-0                                                                                                                                                                                             | R/W-0                                                                                                                | U-0              | R/W-1            | R/W-0           | R/W-0  |  |  |  |  |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------|------------------|-----------------|--------|--|--|--|--|
| _                  | T2IP2                                                                                                                                       | T2IP1                                                                                                                                                                                             | T2IP0                                                                                                                | —                | OC2IP2           | OC2IP1          | OC2IP0 |  |  |  |  |
| bit 15             |                                                                                                                                             |                                                                                                                                                                                                   |                                                                                                                      |                  |                  |                 | bit    |  |  |  |  |
|                    |                                                                                                                                             | DAMA                                                                                                                                                                                              |                                                                                                                      |                  |                  |                 |        |  |  |  |  |
| U-0                | R/W-1                                                                                                                                       | R/W-0                                                                                                                                                                                             | R/W-0                                                                                                                | U-0              | U-0              | U-0             | U-0    |  |  |  |  |
| <br>bit 7          | IC2IP2                                                                                                                                      | IC2IP1                                                                                                                                                                                            | IC2IP0                                                                                                               |                  | _                | _               |        |  |  |  |  |
|                    |                                                                                                                                             |                                                                                                                                                                                                   |                                                                                                                      |                  |                  |                 | bit    |  |  |  |  |
| Legend:            |                                                                                                                                             |                                                                                                                                                                                                   |                                                                                                                      |                  |                  |                 |        |  |  |  |  |
| R = Readabl        | le bit                                                                                                                                      | W = Writable                                                                                                                                                                                      | bit                                                                                                                  | U = Unimpler     | mented bit, read | l as '0'        |        |  |  |  |  |
| -n = Value at      | t POR                                                                                                                                       | '1' = Bit is set                                                                                                                                                                                  |                                                                                                                      | '0' = Bit is cle | ared             | x = Bit is unkr | nown   |  |  |  |  |
|                    |                                                                                                                                             |                                                                                                                                                                                                   |                                                                                                                      |                  |                  |                 |        |  |  |  |  |
| bit 15             | -                                                                                                                                           | ted: Read as '                                                                                                                                                                                    |                                                                                                                      |                  |                  |                 |        |  |  |  |  |
| bit 14-12          | T2IP2:T2IP0                                                                                                                                 | : Timer2 Interru                                                                                                                                                                                  | pt Priority bits                                                                                                     |                  |                  |                 |        |  |  |  |  |
|                    | 111 = Interrupt is priority 7 (highest priority interrupt)                                                                                  |                                                                                                                                                                                                   |                                                                                                                      |                  |                  |                 |        |  |  |  |  |
|                    | •                                                                                                                                           | •                                                                                                                                                                                                 |                                                                                                                      |                  |                  |                 |        |  |  |  |  |
|                    | •                                                                                                                                           |                                                                                                                                                                                                   |                                                                                                                      |                  |                  |                 |        |  |  |  |  |
|                    | •                                                                                                                                           |                                                                                                                                                                                                   |                                                                                                                      |                  |                  |                 |        |  |  |  |  |
|                    | •<br>•<br>001 = Interru                                                                                                                     | pt is priority 1                                                                                                                                                                                  |                                                                                                                      |                  |                  |                 |        |  |  |  |  |
|                    |                                                                                                                                             | pt is priority 1<br>pt source is dis                                                                                                                                                              | abled                                                                                                                |                  |                  |                 |        |  |  |  |  |
| bit 11             | 000 = Interru                                                                                                                               | pt source is dis                                                                                                                                                                                  |                                                                                                                      |                  |                  |                 |        |  |  |  |  |
| bit 11<br>bit 10-8 | 000 = Interru<br>Unimplemen                                                                                                                 | pt source is dis<br>ited: Read as '(                                                                                                                                                              | )'                                                                                                                   | el 2 Interrupt P | rioritv bits     |                 |        |  |  |  |  |
|                    | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2                                                                                                   | pt source is dis<br>ited: Read as '(<br>iIP0: Output Co                                                                                                                                           | )'<br>mpare Chann                                                                                                    |                  | riority bits     |                 |        |  |  |  |  |
|                    | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2                                                                                                   | pt source is dis<br>ited: Read as '(                                                                                                                                                              | )'<br>mpare Chann                                                                                                    |                  | riority bits     |                 |        |  |  |  |  |
|                    | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2                                                                                                   | pt source is dis<br>ited: Read as '(<br>iIP0: Output Co                                                                                                                                           | )'<br>mpare Chann                                                                                                    |                  | riority bits     |                 |        |  |  |  |  |
|                    | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2<br>111 = Interru<br>•                                                                             | pt source is dis<br><b>ited:</b> Read as '(<br><b>IP0:</b> Output Co<br>pt is priority 7 (I                                                                                                       | )'<br>mpare Chann                                                                                                    |                  | riority bits     |                 |        |  |  |  |  |
|                    | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2<br>111 = Interru                                                                                  | pt source is dis<br><b>ited:</b> Read as '(<br><b>IP0:</b> Output Co<br>pt is priority 7 (I<br>pt is priority 1                                                                                   | <sup>)'</sup><br>mpare Chann<br>nighest priorit <u>y</u>                                                             |                  | riority bits     |                 |        |  |  |  |  |
| bit 10-8           | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2<br>111 = Interru                                                                                  | pt source is dis<br><b>ited:</b> Read as '(<br><b>IP0:</b> Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis                                                               | <sup>)'</sup><br>mpare Chann<br>nighest priorit <u>y</u><br>abled                                                    |                  | riority bits     |                 |        |  |  |  |  |
| bit 10-8<br>bit 7  | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2<br>111 = Interru                                                                                  | pt source is dis<br><b>ited:</b> Read as '(<br><b>IP0:</b> Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br><b>ited:</b> Read as '(                                    | D'<br>mpare Chann<br>nighest priority<br>abled                                                                       | y interrupt)     |                  |                 |        |  |  |  |  |
| bit 10-8           | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2<br>111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC2IP2:IC2IP        | pt source is dis<br>ited: Read as '(<br><b>IP0:</b> Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br>ited: Read as '(<br><b>0:</b> Input Captur                        | D'<br>mpare Chann<br>nighest priority<br>abled<br>D'<br>e Channel 2 I                                                | y interrupt)     |                  |                 |        |  |  |  |  |
| bit 10-8<br>bit 7  | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2<br>111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC2IP2:IC2IP        | pt source is dis<br><b>ited:</b> Read as '(<br><b>IP0:</b> Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br><b>ited:</b> Read as '(                                    | D'<br>mpare Chann<br>nighest priority<br>abled<br>D'<br>e Channel 2 I                                                | y interrupt)     |                  |                 |        |  |  |  |  |
| bit 10-8<br>bit 7  | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2<br>111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC2IP2:IC2IP        | pt source is dis<br>ited: Read as '(<br><b>IP0:</b> Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br>ited: Read as '(<br><b>0:</b> Input Captur                        | D'<br>mpare Chann<br>nighest priority<br>abled<br>D'<br>e Channel 2 I                                                | y interrupt)     |                  |                 |        |  |  |  |  |
| bit 10-8<br>bit 7  | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2<br>111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC2IP2:IC2IP        | pt source is dis<br>ited: Read as '(<br><b>IP0:</b> Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br>ited: Read as '(<br><b>0:</b> Input Captur                        | D'<br>mpare Chann<br>nighest priority<br>abled<br>D'<br>e Channel 2 I                                                | y interrupt)     |                  |                 |        |  |  |  |  |
| bit 10-8<br>bit 7  | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2<br>111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC2IP2:IC2IP        | pt source is dis<br>ited: Read as '(<br><b>IP0:</b> Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br>ited: Read as '(<br><b>0:</b> Input Captur<br>pt is priority 7 (I | D'<br>mpare Chann<br>nighest priority<br>abled<br>D'<br>e Channel 2 I                                                | y interrupt)     |                  |                 |        |  |  |  |  |
| bit 10-8<br>bit 7  | 000 = Interru<br>Unimplemen<br>OC2IP2:OC2<br>111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemen<br>IC2IP2:IC2IP<br>111 = Interru | pt source is dis<br>ited: Read as '(<br><b>IP0:</b> Output Co<br>pt is priority 7 (I<br>pt is priority 1<br>pt source is dis<br>ited: Read as '(<br><b>0:</b> Input Captur<br>pt is priority 7 (I | <sup>D'</sup><br>mpare Chann<br>nighest priorit <u>y</u><br>abled<br>D'<br>e Channel 2 I<br>nighest priorit <u>y</u> | y interrupt)     |                  |                 |        |  |  |  |  |

© 2008 Microchip Technology Inc.

|                  | R/W-1                                                                                                                                       | R/W-0                                                                                                                                                                                 | R/W-0                                                                         | U-0               | R/W-1           | R/W-0           | R/W-0   |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------|-----------------|-----------------|---------|--|--|--|--|
|                  | U1RXIP2                                                                                                                                     | U1RXIP1                                                                                                                                                                               | U1RXIP0                                                                       |                   | SPI1IP2         | SPI1IP1         | SPI1IP0 |  |  |  |  |
| bit 15           |                                                                                                                                             |                                                                                                                                                                                       |                                                                               |                   |                 |                 | bit     |  |  |  |  |
| U-0              | R/W-1                                                                                                                                       | R/W-0                                                                                                                                                                                 | R/W-0                                                                         | U-0               | R/W-1           | R/W-0           | R/W-0   |  |  |  |  |
| _                | SPF1IP2                                                                                                                                     | SPF1IP1                                                                                                                                                                               | SPF1IP0                                                                       | _                 | T3IP2           | T3IP1           | T3IP0   |  |  |  |  |
| bit 7            | 0                                                                                                                                           | •••••                                                                                                                                                                                 | 00                                                                            |                   |                 |                 | bit     |  |  |  |  |
| Legend:          |                                                                                                                                             |                                                                                                                                                                                       |                                                                               |                   |                 |                 |         |  |  |  |  |
| R = Readab       | le hit                                                                                                                                      | W = Writable                                                                                                                                                                          | hit                                                                           | II = I Inimplei   | mented bit, rea | d as 'O'        |         |  |  |  |  |
| -n = Value a     |                                                                                                                                             | '1' = Bit is set                                                                                                                                                                      | on                                                                            | '0' = Bit is cle  |                 | x = Bit is unkr |         |  |  |  |  |
|                  |                                                                                                                                             |                                                                                                                                                                                       |                                                                               |                   |                 |                 |         |  |  |  |  |
| bit 15           | Unimplemen                                                                                                                                  | ted: Read as '                                                                                                                                                                        | )'                                                                            |                   |                 |                 |         |  |  |  |  |
| bit 14-12        | -                                                                                                                                           | RXIPO: UART1                                                                                                                                                                          |                                                                               | rrunt Priority hi | ts              |                 |         |  |  |  |  |
|                  |                                                                                                                                             | ot is priority 7 (I                                                                                                                                                                   |                                                                               |                   | 10              |                 |         |  |  |  |  |
|                  | •                                                                                                                                           | , (i                                                                                                                                                                                  |                                                                               |                   |                 |                 |         |  |  |  |  |
|                  | •                                                                                                                                           |                                                                                                                                                                                       |                                                                               |                   |                 |                 |         |  |  |  |  |
|                  | •                                                                                                                                           | •                                                                                                                                                                                     |                                                                               |                   |                 |                 |         |  |  |  |  |
|                  | 001 = Interrupt is priority 1<br>000 = Interrupt source is disabled                                                                         |                                                                                                                                                                                       |                                                                               |                   |                 |                 |         |  |  |  |  |
| bit 11           | -                                                                                                                                           |                                                                                                                                                                                       |                                                                               |                   |                 |                 |         |  |  |  |  |
| bit 10-8         | Unimplemented: Read as '0'<br>SPI1IP2:SPI1IP0: SPI1 Event Interrupt Priority bits                                                           |                                                                                                                                                                                       |                                                                               |                   |                 |                 |         |  |  |  |  |
|                  | 111 = Interrupt is priority 7 (highest priority interrupt)                                                                                  |                                                                                                                                                                                       |                                                                               |                   |                 |                 |         |  |  |  |  |
|                  | •                                                                                                                                           |                                                                                                                                                                                       |                                                                               |                   |                 |                 |         |  |  |  |  |
|                  | •                                                                                                                                           |                                                                                                                                                                                       |                                                                               |                   |                 |                 |         |  |  |  |  |
|                  | •<br>001 – Intorru                                                                                                                          | at is priority 1                                                                                                                                                                      |                                                                               |                   |                 |                 |         |  |  |  |  |
|                  |                                                                                                                                             | 001 = Interrupt is priority 1<br>000 = Interrupt source is disabled                                                                                                                   |                                                                               |                   |                 |                 |         |  |  |  |  |
|                  |                                                                                                                                             |                                                                                                                                                                                       | abled                                                                         |                   |                 |                 |         |  |  |  |  |
| bit 7            | 000 = Interru                                                                                                                               | ot source is dis                                                                                                                                                                      |                                                                               |                   |                 |                 |         |  |  |  |  |
| bit 7<br>bit 6-4 | 000 = Interru<br>Unimplemen                                                                                                                 | ot source is dis<br>ted: Read as '(                                                                                                                                                   | )'                                                                            | ioritv bits       |                 |                 |         |  |  |  |  |
| bit 7<br>bit 6-4 | 000 = Interru<br>Unimplemen<br>SPF1IP2:SPF                                                                                                  | ot source is dis<br>ted: Read as '(<br><b>1IP0:</b> SPI1 Fa                                                                                                                           | )'<br>ult Interrupt Pr                                                        |                   |                 |                 |         |  |  |  |  |
|                  | 000 = Interru<br>Unimplemen<br>SPF1IP2:SPF                                                                                                  | ot source is dis<br>ted: Read as '(                                                                                                                                                   | )'<br>ult Interrupt Pr                                                        |                   |                 |                 |         |  |  |  |  |
|                  | 000 = Interru<br>Unimplemen<br>SPF1IP2:SPF                                                                                                  | ot source is dis<br>ted: Read as '(<br><b>1IP0:</b> SPI1 Fa                                                                                                                           | )'<br>ult Interrupt Pr                                                        |                   |                 |                 |         |  |  |  |  |
|                  | 000 = Interru<br>Unimplemen<br>SPF1IP2:SPF<br>111 = Interru<br>•<br>•                                                                       | ot source is dis<br>ted: Read as '(<br><b>1IP0:</b> SPI1 Fa<br>ot is priority 7 (I                                                                                                    | )'<br>ult Interrupt Pr                                                        |                   |                 |                 |         |  |  |  |  |
|                  | 000 = Interrup<br>Unimplement<br>SPF1IP2:SPF<br>111 = Interrup<br>•<br>•<br>•<br>001 = Interrup                                             | ot source is dis<br>ted: Read as '(<br><b>1IP0:</b> SPI1 Fa<br>ot is priority 7 (I                                                                                                    | )'<br>ult Interrupt Pr<br>highest priority                                    |                   |                 |                 |         |  |  |  |  |
| bit 6-4          | 000 = Interrup<br>Unimplement<br>SPF1IP2:SPF<br>111 = Interrup<br>001 = Interrup<br>000 = Interrup                                          | ot source is dis<br>ted: Read as '(<br><b>FIIP0:</b> SPI1 Fa<br>ot is priority 7 (I<br>ot is priority 1                                                                               | <sub>)'</sub><br>ult Interrupt Pr<br>nighest priority<br>abled                |                   |                 |                 |         |  |  |  |  |
| bit 6-4<br>bit 3 | 000 = Interrup<br>Unimplement<br>SPF1IP2:SPF<br>111 = Interrup<br>•<br>•<br>•<br>001 = Interrup<br>000 = Interrup<br>Unimplement            | ot source is dis<br>ted: Read as '<br><b>51IP0:</b> SPI1 Fa<br>ot is priority 7 (I<br>ot is priority 1<br>ot source is dis                                                            | <sub>)</sub> ,<br>ult Interrupt Pr<br>nighest priority<br>abled               |                   |                 |                 |         |  |  |  |  |
|                  | 000 = Interrup<br>Unimplement<br>SPF1IP2:SPF<br>111 = Interrup<br>•<br>•<br>001 = Interrup<br>000 = Interrup<br>Unimplement<br>T3IP2:T3IP0: | ot source is dis<br>ted: Read as '(<br><b>FIIP0:</b> SPI1 Fa<br>ot is priority 7 (I<br>ot is priority 1<br>ot source is dis<br>ted: Read as '(                                        | )'<br>ult Interrupt Pr<br>nighest priority<br>abled<br>)'<br>pt Priority bits | interrupt)        |                 |                 |         |  |  |  |  |
| bit 6-4<br>bit 3 | 000 = Interrup<br>Unimplement<br>SPF1IP2:SPF<br>111 = Interrup<br>•<br>•<br>001 = Interrup<br>000 = Interrup<br>Unimplement<br>T3IP2:T3IP0: | ot source is dis<br>ted: Read as '(<br><b>FIIP0:</b> SPI1 Fa<br>ot is priority 7 (I<br>ot is priority 1<br>ot source is dis<br>ted: Read as '(<br>Timer3 Interru                      | )'<br>ult Interrupt Pr<br>nighest priority<br>abled<br>)'<br>pt Priority bits | interrupt)        |                 |                 |         |  |  |  |  |
| bit 6-4<br>bit 3 | 000 = Interrup<br>Unimplement<br>SPF1IP2:SPF<br>111 = Interrup<br>•<br>•<br>001 = Interrup<br>000 = Interrup<br>Unimplement<br>T3IP2:T3IP0: | ot source is dis<br>ted: Read as '(<br><b>FIIP0:</b> SPI1 Fa<br>ot is priority 7 (I<br>ot is priority 1<br>ot source is dis<br>ted: Read as '(<br>Timer3 Interru                      | )'<br>ult Interrupt Pr<br>nighest priority<br>abled<br>)'<br>pt Priority bits | interrupt)        |                 |                 |         |  |  |  |  |
| bit 6-4<br>bit 3 | 000 = Interrup<br>Unimplement<br>SPF1IP2:SPF<br>111 = Interrup<br>•<br>•<br>001 = Interrup<br>000 = Interrup<br>Unimplement<br>T3IP2:T3IP0: | ot source is dis<br>ted: Read as '<br><b>51IP0:</b> SPI1 Fa<br>ot is priority 7 (I<br>ot is priority 1<br>ot source is dis<br>ted: Read as '<br>Timer3 Interru<br>ot is priority 7 (I | )'<br>ult Interrupt Pr<br>nighest priority<br>abled<br>)'<br>pt Priority bits | interrupt)        |                 |                 |         |  |  |  |  |

### REGISTER 6-17: IPC2: INTERRUPT PRIORITY CONTROL REGISTER 2

## REGISTER 6-18: IPC3: INTERRUPT PRIORITY CONTROL REGISTER 3

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   |     | —   |     | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| U-0   | R/W-1  | R/W-0  | R/W-0  | U-0 | R/W-1   | R/W-0   | R/W-0   |
|-------|--------|--------|--------|-----|---------|---------|---------|
| —     | AD1IP2 | AD1IP1 | AD1IP0 | —   | U1TXIP2 | U1TXIP1 | U1TXIP0 |
| bit 7 |        |        |        |     |         |         | bit 0   |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

| bit 15-7<br>bit 6-4 | Unimplemented: Read as '0'<br>AD1IP2:AD1IP0: A/D Conversion Complete Interrupt Priority bits<br>111 = Interrupt is priority 7 (highest priority interrupt) |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | 001 = Interrupt is priority 1<br>000 = Interrupt source is disabled                                                                                        |
| bit 3               | Unimplemented: Read as '0'                                                                                                                                 |
| bit 2-0             | U1TXIP2:U1TXIP0: UART1 Transmitter Interrupt Priority bits                                                                                                 |
|                     | 111 = Interrupt is priority 7 (highest priority interrupt)                                                                                                 |
|                     | •                                                                                                                                                          |
|                     | •                                                                                                                                                          |
|                     | •                                                                                                                                                          |
|                     | 001 = Interrupt is priority 1                                                                                                                              |
|                     | 000 = Interrupt source is disabled                                                                                                                         |

© 2008 Microchip Technology Inc.

| U-0              | R/W-1                                                      | R/W-0                                                                                     | R/W-0                              | U-0               | R/W-1            | R/W-0           | R/W-0   |  |  |  |  |  |
|------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------|-------------------|------------------|-----------------|---------|--|--|--|--|--|
| —                | CNIP2                                                      | CNIP1                                                                                     | CNIP0                              |                   | CMIP2            | CMIP1           | CMIP0   |  |  |  |  |  |
| bit 15           |                                                            |                                                                                           |                                    |                   |                  |                 | bit     |  |  |  |  |  |
| U-0              | R/W-1                                                      | R/W-0                                                                                     | R/W-0                              | U-0               | R/W-1            | R/W-0           | R/W-0   |  |  |  |  |  |
|                  | MI2C1P2                                                    | MI2C1P1                                                                                   | MI2C1P0                            |                   | SI2C1P2          | SI2C1P1         | SI2C1P0 |  |  |  |  |  |
| bit 7            |                                                            |                                                                                           | 11120110                           |                   | 0120112          | 0.2011          | bit     |  |  |  |  |  |
|                  |                                                            |                                                                                           |                                    |                   |                  |                 |         |  |  |  |  |  |
| Legend:          |                                                            |                                                                                           | L :1                               |                   |                  |                 |         |  |  |  |  |  |
| R = Readab       |                                                            | W = Writable                                                                              |                                    |                   | mented bit, read |                 |         |  |  |  |  |  |
| -n = Value a     | at POR                                                     | '1' = Bit is set                                                                          |                                    | '0' = Bit is cle  | eared            | x = Bit is unkr | iown    |  |  |  |  |  |
| bit 15           | Unimplemen                                                 | ted: Read as '                                                                            | 0'                                 |                   |                  |                 |         |  |  |  |  |  |
| bit 14-12        | -                                                          | 0: Input Change                                                                           |                                    | nterrupt Priority | v bits           |                 |         |  |  |  |  |  |
|                  |                                                            |                                                                                           |                                    | -                 | <b>,</b>         |                 |         |  |  |  |  |  |
|                  | •                                                          | <ul> <li>111 = Interrupt is priority 7 (highest priority interrupt)</li> <li>•</li> </ul> |                                    |                   |                  |                 |         |  |  |  |  |  |
|                  | •                                                          |                                                                                           |                                    |                   |                  |                 |         |  |  |  |  |  |
|                  | 001 = Interrupt is priority 1                              |                                                                                           |                                    |                   |                  |                 |         |  |  |  |  |  |
|                  |                                                            | pt source is dis                                                                          | abled                              |                   |                  |                 |         |  |  |  |  |  |
| bit 11           | Unimplemen                                                 | ted: Read as '                                                                            | 0'                                 |                   |                  |                 |         |  |  |  |  |  |
| bit 10-8         | CMIP2:CMIP0: Comparator Interrupt Priority bits            |                                                                                           |                                    |                   |                  |                 |         |  |  |  |  |  |
|                  | 111 = Interrupt is priority 7 (highest priority interrupt) |                                                                                           |                                    |                   |                  |                 |         |  |  |  |  |  |
|                  |                                                            |                                                                                           |                                    |                   |                  |                 |         |  |  |  |  |  |
|                  | •                                                          |                                                                                           |                                    |                   |                  |                 |         |  |  |  |  |  |
|                  | 001 = Interru                                              |                                                                                           |                                    |                   |                  |                 |         |  |  |  |  |  |
|                  |                                                            | pt source is dis                                                                          |                                    |                   |                  |                 |         |  |  |  |  |  |
| bit 7            | -                                                          | ted: Read as '                                                                            |                                    |                   |                  |                 |         |  |  |  |  |  |
| bit 6-4          |                                                            | 2C1P0: Master                                                                             |                                    |                   | bits             |                 |         |  |  |  |  |  |
|                  | 111 = Interru                                              | pt is priority 7 (                                                                        | nignest priority                   | interrupt)        |                  |                 |         |  |  |  |  |  |
|                  | •                                                          | •                                                                                         |                                    |                   |                  |                 |         |  |  |  |  |  |
|                  | •                                                          |                                                                                           |                                    |                   |                  |                 |         |  |  |  |  |  |
|                  | 001 = Interru                                              |                                                                                           | ablad                              |                   |                  |                 |         |  |  |  |  |  |
|                  | 000 = merru                                                | pt source is dis                                                                          | ableu                              |                   |                  |                 |         |  |  |  |  |  |
| hit 2            | Unimplomen                                                 | ted. Dood oo '                                                                            | o'                                 |                   |                  |                 |         |  |  |  |  |  |
|                  | -                                                          | ted: Read as '                                                                            |                                    | munt Drierity (hi | 1-               |                 |         |  |  |  |  |  |
|                  | SI2C1P2:SI2                                                | C1P0: Slave I2                                                                            | C1 Event Inter                     |                   | ts               |                 |         |  |  |  |  |  |
|                  | SI2C1P2:SI2                                                |                                                                                           | C1 Event Inter                     |                   | ts               |                 |         |  |  |  |  |  |
| bit 3<br>bit 2-0 | SI2C1P2:SI2                                                | C1P0: Slave I2                                                                            | C1 Event Inter                     |                   | ts               |                 |         |  |  |  |  |  |
|                  | SI2C1P2:SI2<br>111 = Interru                               | C1P0: Slave I2<br>pt is priority 7(                                                       | C1 Event Inter                     |                   | ts               |                 |         |  |  |  |  |  |
|                  | SI2C1P2:SI2<br>111 = Interru                               | C1P0: Slave I2<br>pt is priority 7(                                                       | C1 Event Inter<br>highest priority |                   | ts               |                 |         |  |  |  |  |  |

## REGISTER 6-19: IPC4: INTERRUPT PRIORITY CONTROL REGISTER 4

#### REGISTER 6-20: IPC5: INTERRUPT PRIORITY CONTROL REGISTER 5

| U-0          | U-0   | U-0          | U-0 | U-0                                | U-0     | U-0     | U-0     |  |
|--------------|-------|--------------|-----|------------------------------------|---------|---------|---------|--|
| _            | —     | —            | —   | —                                  | —       | —       | —       |  |
| bit 15       |       |              |     |                                    |         |         | bit 8   |  |
|              |       |              |     |                                    |         |         |         |  |
| U-0          | U-0   | U-0          | U-0 | U-0                                | R/W-1   | R/W-0   | R/W-0   |  |
| _            | —     | _            | _   |                                    | INT1IP2 | INT1IP1 | INT1IP0 |  |
| bit 7        |       |              |     |                                    |         |         | bit 0   |  |
|              |       |              |     |                                    |         |         |         |  |
| Legend:      |       |              |     |                                    |         |         |         |  |
| R = Readable | e bit | W = Writable | bit | U = Unimplemented bit, read as '0' |         |         |         |  |

-n = Value at POR (1' = Bit is set (0' = Bit is cleared x = Bit is unknown)

bit 15-3 Unimplemented: Read as '0'

- INT1IP2:INT1IP0: External Interrupt 1 Priority bits
  - 111 = Interrupt is priority 7 (highest priority interrupt)
  - •

bit 2-0

•

001 = Interrupt is priority 1

000 = Interrupt source is disabled

|                    | R/W-1                                                                                                                                          | R/W-0                                                                                                                                     | R/W-0                                                                             | U-0               | R/W-1            | R/W-0           | R/W-0  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------|------------------|-----------------|--------|--|--|--|
| —                  | T4IP2                                                                                                                                          | T4IP1                                                                                                                                     | T4IP0                                                                             |                   | OC4IP2           | OC4IP1          | OC4IP0 |  |  |  |
| oit 15             | ·                                                                                                                                              |                                                                                                                                           |                                                                                   |                   |                  |                 | bit    |  |  |  |
| U-0                | R/W-1                                                                                                                                          | R/W-0                                                                                                                                     | R/W-0                                                                             | U-0               | U-0              | U-0             | U-0    |  |  |  |
| 0-0                |                                                                                                                                                | 1                                                                                                                                         |                                                                                   | 0-0               | 0-0              | 0-0             | 0-0    |  |  |  |
| <br>bit 7          | OC3IP2                                                                                                                                         | OC3IP1                                                                                                                                    | OC3IP0                                                                            | —                 | _                | —               | bit    |  |  |  |
|                    |                                                                                                                                                |                                                                                                                                           |                                                                                   |                   |                  |                 | DIL    |  |  |  |
| Legend:            |                                                                                                                                                |                                                                                                                                           |                                                                                   |                   |                  |                 |        |  |  |  |
| R = Readat         | ole bit                                                                                                                                        | W = Writable                                                                                                                              | bit                                                                               | U = Unimpler      | nented bit, read | d as '0'        |        |  |  |  |
| -n = Value a       | at POR                                                                                                                                         | '1' = Bit is set                                                                                                                          |                                                                                   | '0' = Bit is cle  | ared             | x = Bit is unkr | nown   |  |  |  |
|                    |                                                                                                                                                |                                                                                                                                           |                                                                                   |                   |                  |                 |        |  |  |  |
| bit 15             | Unimplemen                                                                                                                                     | ted: Read as '                                                                                                                            | D'                                                                                |                   |                  |                 |        |  |  |  |
| bit 14-12          | T4IP2:T4IP0:                                                                                                                                   | Timer4 Interru                                                                                                                            | pt Priority bits                                                                  |                   |                  |                 |        |  |  |  |
|                    | 111 = Interrupt is priority 7 (highest priority interrupt)                                                                                     |                                                                                                                                           |                                                                                   |                   |                  |                 |        |  |  |  |
|                    | •                                                                                                                                              |                                                                                                                                           |                                                                                   |                   |                  |                 |        |  |  |  |
|                    |                                                                                                                                                |                                                                                                                                           |                                                                                   |                   |                  |                 |        |  |  |  |
|                    | 001 = Interrupt is priority 1                                                                                                                  |                                                                                                                                           |                                                                                   |                   |                  |                 |        |  |  |  |
|                    | 000 = Interru                                                                                                                                  | ot source is dis                                                                                                                          | abled                                                                             |                   |                  |                 |        |  |  |  |
|                    |                                                                                                                                                |                                                                                                                                           |                                                                                   |                   |                  |                 |        |  |  |  |
| bit 11             |                                                                                                                                                | ted: Read as '                                                                                                                            | D'                                                                                |                   |                  |                 |        |  |  |  |
| bit 11<br>bit 10-8 | Unimplemen                                                                                                                                     |                                                                                                                                           |                                                                                   | el 4 Interrupt Pi | riority bits     |                 |        |  |  |  |
|                    | Unimplemen<br>OC4IP2:OC4                                                                                                                       |                                                                                                                                           | mpare Chann                                                                       | •                 | riority bits     |                 |        |  |  |  |
|                    | Unimplemen<br>OC4IP2:OC4                                                                                                                       | IP0: Output Co                                                                                                                            | mpare Chann                                                                       | •                 | riority bits     |                 |        |  |  |  |
|                    | Unimplemen<br>OC4IP2:OC4                                                                                                                       | IP0: Output Co                                                                                                                            | mpare Chann                                                                       | •                 | riority bits     |                 |        |  |  |  |
|                    | Unimplemen<br>OC4IP2:OC4                                                                                                                       | IP0: Output Co<br>ot is priority 7 (I                                                                                                     | mpare Chann                                                                       | •                 | riority bits     |                 |        |  |  |  |
|                    | Unimplemen<br>OC4IP2:OC4<br>111 = Interrup<br>•<br>•<br>001 = Interrup                                                                         | IP0: Output Co<br>ot is priority 7 (I                                                                                                     | mpare Chann<br>highest priorit <u>y</u>                                           | •                 | riority bits     |                 |        |  |  |  |
|                    | Unimplemen<br>OC4IP2:OC4<br>111 = Interrup                                                                                                     | IP0: Output Co<br>ot is priority 7 (I<br>ot is priority 1                                                                                 | mpare Chann<br>highest priority<br>abled                                          |                   | riority bits     |                 |        |  |  |  |
| bit 10-8           | Unimplemen<br>OC4IP2:OC4<br>111 = Interrup<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•      | IP0: Output Co<br>ot is priority 7 (l<br>ot is priority 1<br>ot source is dis<br>ted: Read as '                                           | mpare Chann<br>highest priority<br>abled                                          |                   | ·                |                 |        |  |  |  |
| bit 10-8<br>bit 7  | Unimplemen<br>OC4IP2:OC4<br>111 = Interrup                                                                                                     | IP0: Output Co<br>ot is priority 7 (l<br>ot is priority 1<br>ot source is dis<br>ted: Read as '                                           | mpare Chann<br>highest priority<br>abled<br>o'<br>mpare Chann                     | y interrupt)      | ·                |                 |        |  |  |  |
| bit 10-8<br>bit 7  | Unimplemen<br>OC4IP2:OC4<br>111 = Interrup                                                                                                     | IP0: Output Co<br>ot is priority 7 (l<br>ot is priority 1<br>ot source is dis<br>ted: Read as '(<br>IP0: Output Co                        | mpare Chann<br>highest priority<br>abled<br>o'<br>mpare Chann                     | y interrupt)      | ·                |                 |        |  |  |  |
| bit 10-8<br>bit 7  | Unimplemen<br>OC4IP2:OC4<br>111 = Interrup                                                                                                     | IP0: Output Co<br>ot is priority 7 (l<br>ot is priority 1<br>ot source is dis<br>ted: Read as '(<br>IP0: Output Co                        | mpare Chann<br>highest priority<br>abled<br>o'<br>mpare Chann                     | y interrupt)      | ·                |                 |        |  |  |  |
| bit 10-8<br>bit 7  | Unimplemen<br>OC4IP2:OC4<br>111 = Interrup                                                                                                     | IP0: Output Co<br>ot is priority 7 (l<br>ot is priority 1<br>ot source is dis<br>ted: Read as '(<br>IP0: Output Co<br>ot is priority 7 (l | mpare Chann<br>highest priority<br>abled<br>o'<br>mpare Chann                     | y interrupt)      | ·                |                 |        |  |  |  |
| bit 10-8<br>bit 7  | Unimplemen<br>OC4IP2:OC4<br>111 = Interrup<br>001 = Interrup<br>000 = Interrup<br>Unimplemen<br>OC3IP2:OC3<br>111 = Interrup<br>001 = Interrup | IP0: Output Co<br>ot is priority 7 (l<br>ot is priority 1<br>ot source is dis<br>ted: Read as '(<br>IP0: Output Co<br>ot is priority 7 (l | mpare Chann<br>highest priority<br>abled<br>o'<br>mpare Chann<br>highest priority | y interrupt)      | ·                |                 |        |  |  |  |

#### REGISTER 6-21: IPC6: INTERRUPT PRIORITY CONTROL REGISTER 6

| U-0              | R/W-1                                                        | R/W-0                                                               | R/W-0            | U-0              | R/W-1            | R/W-0           | R/W-0            |  |  |  |
|------------------|--------------------------------------------------------------|---------------------------------------------------------------------|------------------|------------------|------------------|-----------------|------------------|--|--|--|
| —                | U2TXIP2                                                      | U2TXIP1                                                             | U2TXIP0          | —                | U2RXIP2          | U2RXIP1         | U2RXIP           |  |  |  |
| bit 15           |                                                              | •                                                                   | ·                | ·                |                  | •               | bi               |  |  |  |
|                  | <b>D</b> 444 4                                               | <b>D</b> 444 0                                                      | <b>D</b> /// 0   |                  | <b>D</b> 444 4   | <b>D</b> 444.0  | <b>D</b> # 4 / 0 |  |  |  |
| U-0              | R/W-1                                                        | R/W-0                                                               | R/W-0            | U-0              | R/W-1            | R/W-0           | R/W-0            |  |  |  |
|                  | INT2IP2                                                      | INT2IP1                                                             | INT2IP0          | —                | T5IP2            | T5IP1           | T5IP0            |  |  |  |
| bit 7            |                                                              |                                                                     |                  |                  |                  |                 | bi               |  |  |  |
| Legend:          |                                                              |                                                                     |                  |                  |                  |                 |                  |  |  |  |
| R = Readable bit |                                                              | W = Writable bit                                                    |                  | U = Unimple      | mented bit, read | d as '0'        |                  |  |  |  |
| -n = Value a     | at POR                                                       | '1' = Bit is set                                                    |                  | '0' = Bit is cle |                  | x = Bit is unkr | nown             |  |  |  |
|                  |                                                              |                                                                     |                  |                  |                  |                 |                  |  |  |  |
| bit 15           | Unimplemer                                                   | nted: Read as '                                                     | 0'               |                  |                  |                 |                  |  |  |  |
| bit 14-12        | U2TXIP2:U2                                                   | TXIP0: UART2                                                        | Transmitter In   | terrupt Priority | bits             |                 |                  |  |  |  |
|                  | 111 = Interru                                                | pt is priority 7 (                                                  | highest priority | (interrupt)      |                  |                 |                  |  |  |  |
|                  | •                                                            |                                                                     |                  |                  |                  |                 |                  |  |  |  |
|                  | •                                                            |                                                                     |                  |                  |                  |                 |                  |  |  |  |
|                  | •<br>001 = Interrupt is priority 1                           |                                                                     |                  |                  |                  |                 |                  |  |  |  |
|                  |                                                              | ipt source is dis                                                   | abled            |                  |                  |                 |                  |  |  |  |
| bit 11           |                                                              | nted: Read as '                                                     |                  |                  |                  |                 |                  |  |  |  |
| bit 10-8         | U2RXIP2:U2RXIP0: UART2 Receiver Interrupt Priority bits      |                                                                     |                  |                  |                  |                 |                  |  |  |  |
|                  |                                                              | 111 = Interrupt is priority 7 (highest priority interrupt)          |                  |                  |                  |                 |                  |  |  |  |
|                  | •                                                            | •                                                                   |                  |                  |                  |                 |                  |  |  |  |
|                  | •                                                            |                                                                     |                  |                  |                  |                 |                  |  |  |  |
|                  | •                                                            |                                                                     |                  |                  |                  |                 |                  |  |  |  |
|                  |                                                              | pt is priority 1                                                    | ablad            |                  |                  |                 |                  |  |  |  |
|                  |                                                              | ipt source is dis                                                   |                  |                  |                  |                 |                  |  |  |  |
| bit 7            | -                                                            | nted: Read as '                                                     |                  |                  |                  |                 |                  |  |  |  |
| bit 6-4          |                                                              | 2IP0: External I                                                    | -                | -                |                  |                 |                  |  |  |  |
|                  | 111 = Interru                                                | pt is priority 7 (                                                  | highest priority | (interrupt)      |                  |                 |                  |  |  |  |
|                  | •                                                            |                                                                     |                  |                  |                  |                 |                  |  |  |  |
|                  | •                                                            |                                                                     |                  |                  |                  |                 |                  |  |  |  |
|                  |                                                              | 001 = Interrupt is priority 1<br>000 = Interrupt source is disabled |                  |                  |                  |                 |                  |  |  |  |
|                  |                                                              | -                                                                   |                  |                  |                  |                 |                  |  |  |  |
| hit 2            | Unimplemented: Read as '0'                                   |                                                                     |                  |                  |                  |                 |                  |  |  |  |
|                  | -                                                            |                                                                     | nt Driarity hit- |                  |                  |                 |                  |  |  |  |
|                  | T5IP2:T5IP0                                                  | : Timer5 Interru                                                    |                  | · into any 1\    |                  |                 |                  |  |  |  |
|                  | T5IP2:T5IP0                                                  |                                                                     |                  | v interrupt)     |                  |                 |                  |  |  |  |
| bit 3<br>bit 2-0 | T5IP2:T5IP0                                                  | : Timer5 Interru                                                    |                  | v interrupt)     |                  |                 |                  |  |  |  |
|                  | T5IP2:T5IP0                                                  | : Timer5 Interru                                                    |                  | v interrupt)     |                  |                 |                  |  |  |  |
|                  | T5IP2:T5IP0<br>111 = Interru<br>•<br>•<br>•<br>001 = Interru | : Timer5 Interru                                                    | highest priority | v interrupt)     |                  |                 |                  |  |  |  |

## REGISTER 6-22: IPC7: INTERRUPT PRIORITY CONTROL REGISTER 7

| U-0                         | U-0                            | U-0                                                                         | U-0                                                 | U-0                  | U-0              | U-0                | U-0     |
|-----------------------------|--------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------|----------------------|------------------|--------------------|---------|
|                             | —                              | —                                                                           | —                                                   | —                    | —                | —                  | —       |
| bit 15                      |                                |                                                                             |                                                     |                      |                  |                    | bit 8   |
|                             |                                |                                                                             |                                                     |                      |                  |                    |         |
| U-0                         | R/W-1                          | R/W-0                                                                       | R/W-0                                               | U-0                  | R/W-1            | R/W-0              | R/W-0   |
| _                           | SPI2IP2                        | SPI2IP1                                                                     | SPI2IP0                                             |                      | SPF2IP2          | SPF2IP1            | SPF2IP0 |
| bit 7                       | ·                              | ·                                                                           |                                                     | -                    |                  | ·                  | bit 0   |
|                             |                                |                                                                             |                                                     |                      |                  |                    |         |
| Legend:                     |                                |                                                                             |                                                     |                      |                  |                    |         |
| R = Readab                  | ole bit                        | W = Writable                                                                | bit                                                 | U = Unimple          | mented bit, read | d as '0'           |         |
| -n = Value a                | It POR                         | '1' = Bit is set                                                            |                                                     | '0' = Bit is cleared |                  | x = Bit is unknown |         |
| bit 6-4<br>bit 3<br>bit 2-0 | <pre>111 = Interru</pre>       | pt source is dis<br>ited: Read as '<br>F2IP0: SPI2 Fa<br>pt is priority 7 ( | highest priority<br>abled<br>o'<br>ult Interrupt Pi | riority bits         |                  |                    |         |
|                             | 001 = Interru<br>000 = Interru | pt is priority 1<br>pt source is dis                                        | abled                                               |                      |                  |                    |         |

#### REGISTER 6-23: IPC8: INTERRUPT PRIORITY CONTROL REGISTER 8

### REGISTER 6-24: IPC9: INTERRUPT PRIORITY CONTROL REGISTER 9

|                              | R/W-1                                                                                                                               | R/W-0                                                                                                                       | R/W-0                                    | U-0                                                                                          | R/W-1            | R/W-0           | R/W-0  |  |  |  |  |  |  |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------|------------------|-----------------|--------|--|--|--|--|--|--|
| _                            | IC5IP2                                                                                                                              | IC5IP1                                                                                                                      | IC5IP0                                   | —                                                                                            | IC4IP2           | IC4IP1          | IC4IP0 |  |  |  |  |  |  |
| bit 15                       |                                                                                                                                     |                                                                                                                             |                                          |                                                                                              |                  | •<br>           | bit 8  |  |  |  |  |  |  |
| U-0                          | R/W-1                                                                                                                               | R/W-0                                                                                                                       | R/W-0                                    | U-0                                                                                          | U-0              | U-0             | U-0    |  |  |  |  |  |  |
| —                            | IC3IP2                                                                                                                              | IC3IP1                                                                                                                      | IC3IP0                                   | _                                                                                            |                  |                 | —      |  |  |  |  |  |  |
| bit 7                        |                                                                                                                                     |                                                                                                                             |                                          |                                                                                              |                  |                 | bit (  |  |  |  |  |  |  |
| Legend:                      |                                                                                                                                     |                                                                                                                             |                                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
| R = Readab                   | le bit                                                                                                                              | W = Writable b                                                                                                              | bit                                      | U = Unimplerr                                                                                | nented bit, read | l as '0'        |        |  |  |  |  |  |  |
| -n = Value a                 |                                                                                                                                     | '1' = Bit is set                                                                                                            |                                          | '0' = Bit is clea                                                                            |                  | x = Bit is unkn | iown   |  |  |  |  |  |  |
|                              |                                                                                                                                     |                                                                                                                             |                                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
| bit 15                       | Unimplemer                                                                                                                          | ted: Read as '0                                                                                                             | 3                                        |                                                                                              |                  |                 |        |  |  |  |  |  |  |
| bit 14-12                    | •                                                                                                                                   |                                                                                                                             |                                          | nterrupt Prioritv                                                                            | bits             |                 |        |  |  |  |  |  |  |
|                              | <b>IC5IP2:IC5IP0:</b> Input Capture Channel 5 Interrupt Priority bits<br>111 = Interrupt is priority 7 (highest priority interrupt) |                                                                                                                             |                                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
|                              | •                                                                                                                                   |                                                                                                                             |                                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
|                              | •                                                                                                                                   |                                                                                                                             |                                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
|                              | •<br>001 = Interrupt is priority 1                                                                                                  |                                                                                                                             |                                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
|                              |                                                                                                                                     | pt source is disa                                                                                                           | abled                                    |                                                                                              |                  |                 |        |  |  |  |  |  |  |
| bit 11                       | Unimplemer                                                                                                                          | ted: Read as '0                                                                                                             | ,                                        |                                                                                              |                  |                 |        |  |  |  |  |  |  |
|                              | IC4IP2:IC4IP                                                                                                                        | 0: Input Capture                                                                                                            | e Channel 4 li                           | Unimplemented: Read as '0'<br>IC4IP2:IC4IP0: Input Capture Channel 4 Interrupt Priority bits |                  |                 |        |  |  |  |  |  |  |
| bit 10-8                     |                                                                                                                                     | 11 = Interrupt is priority 7 (highest priority interrupt)                                                                   |                                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
| bit 10-8                     |                                                                                                                                     |                                                                                                                             | ighest priority                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
| bit 10-8                     |                                                                                                                                     |                                                                                                                             | ighest priority                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
| bit 10-8                     |                                                                                                                                     |                                                                                                                             | ighest priority                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
| bit 10-8                     | 111 = Interru<br>•<br>•                                                                                                             | pt is priority 7 (h                                                                                                         | ighest priority                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
| bit 10-8                     | 111 = Interru<br>•<br>•<br>001 = Interru                                                                                            |                                                                                                                             |                                          |                                                                                              |                  |                 |        |  |  |  |  |  |  |
|                              | 111 = Interru<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                             | pt is priority 7 (h<br>pt is priority 1                                                                                     | abled                                    |                                                                                              |                  |                 |        |  |  |  |  |  |  |
| bit 7                        | 111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemer                                                             | pt is priority 7 (h<br>pt is priority 1<br>pt source is disa                                                                | abled                                    | / interrupt)                                                                                 | bits             |                 |        |  |  |  |  |  |  |
| bit 7                        | 111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemer<br>IC3IP2:IC3IP                                             | pt is priority 7 (h<br>pt is priority 1<br>pt source is disa<br>nted: Read as '0                                            | abled<br>,<br>e Channel 3 Ir             | / interrupt)                                                                                 | bits             |                 |        |  |  |  |  |  |  |
| bit 7                        | 111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemer<br>IC3IP2:IC3IP                                             | pt is priority 7 (h<br>pt is priority 1<br>pt source is disa<br>nted: Read as '0<br>0: Input Capture                        | abled<br>,<br>e Channel 3 Ir             | / interrupt)                                                                                 | bits             |                 |        |  |  |  |  |  |  |
| bit 10-8<br>bit 7<br>bit 6-4 | 111 = Interru<br>•<br>•<br>001 = Interru<br>000 = Interru<br>Unimplemer<br>IC3IP2:IC3IP                                             | pt is priority 7 (h<br>pt is priority 1<br>pt source is disa<br>nted: Read as '0<br>0: Input Capture                        | abled<br>,<br>e Channel 3 Ir             | / interrupt)                                                                                 | bits             |                 |        |  |  |  |  |  |  |
| bit 7                        | 111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemer<br>IC3IP2:IC3IP<br>111 = Interru                                      | pt is priority 7 (h<br>pt is priority 1<br>pt source is disa<br>nted: Read as '0<br>0: Input Capture<br>pt is priority 7 (h | abled<br>,<br>e Channel 3 Ir             | / interrupt)                                                                                 | bits             |                 |        |  |  |  |  |  |  |
| bit 7                        | 111 = Interru<br>001 = Interru<br>000 = Interru<br>Unimplemer<br>IC3IP2:IC3IP<br>111 = Interru<br>001 = Interru                     | pt is priority 7 (h<br>pt is priority 1<br>pt source is disa<br>nted: Read as '0<br>0: Input Capture                        | abled<br>Channel 3 li<br>ighest priority | / interrupt)                                                                                 | bits             |                 |        |  |  |  |  |  |  |

© 2008 Microchip Technology Inc.

#### REGISTER 6-25: IPC10: INTERRUPT PRIORITY CONTROL REGISTER 10

| U-0          | U-0           | U-0                | U-0              | U-0                                     | U-0         | U-0 | U-0   |  |
|--------------|---------------|--------------------|------------------|-----------------------------------------|-------------|-----|-------|--|
| _            | —             | —                  | —                | —                                       | —           | —   | _     |  |
| bit 15       | ·             |                    |                  | ·                                       | •           | •   | bit 8 |  |
|              |               |                    |                  |                                         |             |     |       |  |
| U-0          | R/W-1         | R/W-0              | R/W-0            | U-0                                     | U-0         | U-0 | U-0   |  |
| _            | OC5IP2        | OC5IP1             | OC5IP0           | _                                       | —           | —   | _     |  |
| bit 7        | ·             |                    |                  |                                         | •           | •   | bit 0 |  |
|              |               |                    |                  |                                         |             |     |       |  |
| Legend:      |               |                    |                  |                                         |             |     |       |  |
| R = Readal   | ole bit       | W = Writable       | bit              | U = Unimplemented bit, read as '0'      |             |     |       |  |
| -n = Value a | at POR        | '1' = Bit is set   |                  | '0' = Bit is cleared x = Bit is unknown |             |     | iown  |  |
|              |               |                    |                  |                                         |             |     |       |  |
| bit 15-7     | Unimplemen    | ted: Read as '     | 0'               |                                         |             |     |       |  |
| bit 6-4      | OC5IP2:OC5    | IP0: Output Co     | mpare Channe     | el 5 Interrupt Pr                       | iority bits |     |       |  |
|              | 111 = Interru | pt is priority 7 ( | highest priority | interrupt)                              |             |     |       |  |
|              | •             |                    |                  |                                         |             |     |       |  |
|              | •             |                    |                  |                                         |             |     |       |  |
|              | •             |                    |                  |                                         |             |     |       |  |
|              | 0.04 1.1      |                    |                  |                                         |             |     |       |  |

- 001 = Interrupt is priority 1
- 000 = Interrupt source is disabled
- bit 3-0 Unimplemented: Read as '0'

#### REGISTER 6-26: IPC11: INTERRUPT PRIORITY CONTROL REGISTER 11

| U-0           | U-0           | U-0                 | U-0              | U-0                                     | U-0 | U-0 | U-0   |  |  |
|---------------|---------------|---------------------|------------------|-----------------------------------------|-----|-----|-------|--|--|
| —             | —             | —                   | —                | —                                       | —   | —   | —     |  |  |
| bit 15        |               |                     |                  |                                         |     |     | bit 8 |  |  |
|               |               |                     |                  |                                         |     |     |       |  |  |
| U-0           | R/W-1         | R/W-0               | R/W-0            | U-0                                     | U-0 | U-0 | U-0   |  |  |
| _             | PMPIP2        | PMPIP1              | PMPIP0           | —                                       | —   | —   | —     |  |  |
| bit 7         |               |                     |                  |                                         |     | •   | bit 0 |  |  |
|               |               |                     |                  |                                         |     |     |       |  |  |
| Legend:       |               |                     |                  |                                         |     |     |       |  |  |
| R = Readabl   | e bit         | W = Writable        | bit              | U = Unimplemented bit, read as '0'      |     |     |       |  |  |
| -n = Value at | POR           | '1' = Bit is set    |                  | '0' = Bit is cleared x = Bit is unknown |     |     | iown  |  |  |
|               |               |                     |                  |                                         |     |     |       |  |  |
| bit 15-7      | Unimplemen    | ted: Read as '      | )'               |                                         |     |     |       |  |  |
| bit 6-4       | PMPIP2:PMF    | PIP0: Parallel M    | laster Port Inte | errupt Priority bit                     | ts  |     |       |  |  |
|               | 111 = Interru | pt is priority 7 (I | nighest priority | interrupt)                              |     |     |       |  |  |
|               | •             |                     |                  |                                         |     |     |       |  |  |
|               | •             |                     |                  |                                         |     |     |       |  |  |
|               | •             |                     |                  |                                         |     |     |       |  |  |
|               | 001 = Interru | pt is priority 1    |                  |                                         |     |     |       |  |  |
|               | 000 = Interru | pt source is dis    | abled            |                                         |     |     |       |  |  |
| bit 3-0       | Unimplemen    | ted: Read as '      | כי               |                                         |     |     |       |  |  |
|               |               |                     |                  |                                         |     |     |       |  |  |

## REGISTER 6-27: IPC12: INTERRUPT PRIORITY CONTROL REGISTER 12

| —         —         —         MI2C2P2         MI2C2P1         MI2C2P0           bit 15            bit 8 | U-0    | U-0 | U-0 | U-0 | U-0 | R/W-1   | R/W-0   | R/W-0   |
|---------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-----|---------|---------|---------|
| bit 15 bit 8                                                                                            | —      | —   | _   |     | —   | MI2C2P2 | MI2C2P1 | MI2C2P0 |
|                                                                                                         | bit 15 |     |     |     |     |         |         | bit 8   |

| U-0   | R/W-1   | R/W-0   | R/W-0   | U-0 | U-0 | U-0 | U-0   |
|-------|---------|---------|---------|-----|-----|-----|-------|
| —     | SI2C2P2 | SI2C2P1 | SI2C2P0 | —   | _   | —   | —     |
| bit 7 |         |         |         |     |     |     | bit 0 |

| Logondu           |                                   |                                 |                                        |                    |  |  |  |
|-------------------|-----------------------------------|---------------------------------|----------------------------------------|--------------------|--|--|--|
| Legend:           |                                   |                                 |                                        |                    |  |  |  |
| R = Readal        | ole bit                           | W = Writable bit                | bit U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR |                                   | '1' = Bit is set                | '0' = Bit is cleared                   | x = Bit is unknown |  |  |  |
|                   |                                   |                                 |                                        |                    |  |  |  |
| bit 15-11         | 1 Unimplemented: Read as '0'      |                                 |                                        |                    |  |  |  |
| bit 10-8          | MI2C2P2                           | :MI2C2P0: Master I2C2 Eve       | ent Interrupt Priority bits            |                    |  |  |  |
|                   | 111 <b>= Int</b> e                | errupt is priority 7 (highest p | riority interrupt)                     |                    |  |  |  |
|                   | •                                 |                                 |                                        |                    |  |  |  |
|                   | •                                 |                                 |                                        |                    |  |  |  |
|                   | •                                 |                                 |                                        |                    |  |  |  |
|                   |                                   | errupt is priority 1            |                                        |                    |  |  |  |
|                   |                                   | errupt source is disabled       |                                        |                    |  |  |  |
| bit 7             | Unimplen                          | nented: Read as '0'             |                                        |                    |  |  |  |
| bit 6-4           | SI2C2P2:                          | SI2C2P0: Slave I2C2 Even        | t Interrupt Priority bits              |                    |  |  |  |
|                   | 111 <b>= Int</b> e                | errupt is priority 7 (highest p | riority interrupt)                     |                    |  |  |  |
|                   | •                                 |                                 |                                        |                    |  |  |  |
|                   | •                                 |                                 |                                        |                    |  |  |  |
|                   | •                                 |                                 |                                        |                    |  |  |  |
|                   |                                   | errupt is priority 1            |                                        |                    |  |  |  |
|                   |                                   | errupt source is disabled       |                                        |                    |  |  |  |
| bit 3-0           | it 3-0 Unimplemented: Read as '0' |                                 |                                        |                    |  |  |  |

© 2008 Microchip Technology Inc.

| U-0          | U-0           | U-0                | U-0              | U-0                                    | R/W-1            | R/W-0    | R/W-0  |
|--------------|---------------|--------------------|------------------|----------------------------------------|------------------|----------|--------|
| —            | —             | _                  |                  | —                                      | RTCIP2           | RTCIP1   | RTCIP0 |
| bit 15       |               |                    |                  |                                        |                  |          | bit 8  |
|              |               |                    |                  |                                        |                  |          |        |
| U-0          | U-0           | U-0                | U-0              | U-0                                    | U-0              | U-0      | U-0    |
| _            | —             | —                  |                  | _                                      | —                | —        | —      |
| bit 7        |               |                    |                  |                                        |                  |          | bit 0  |
|              |               |                    |                  |                                        |                  |          |        |
| Legend:      |               |                    |                  |                                        |                  |          |        |
| R = Readab   | ole bit       | W = Writable       | bit              | U = Unimplem                           | nented bit, read | d as '0' |        |
| -n = Value a | at POR        | '1' = Bit is set   |                  | '0' = Bit is cleared x = Bit is unknow |                  |          | iown   |
|              |               |                    |                  |                                        |                  |          |        |
| bit 15-11    | Unimplemen    | ted: Read as '     | 0'               |                                        |                  |          |        |
| bit 10-8     | RTCIP2:RTC    | IP0: Real-Time     | Clock/Calenda    | ar Interrupt Pric                      | ority bits       |          |        |
|              | 111 = Interru | ot is priority 7 ( | highest priority | interrupt)                             |                  |          |        |
|              | •             |                    | 0 1 3            | .,                                     |                  |          |        |
|              | •             |                    |                  |                                        |                  |          |        |
|              | •             |                    |                  |                                        |                  |          |        |
|              | 001 = Interru | ot is priority 1   |                  |                                        |                  |          |        |
|              | 000 = Interru | ot source is dis   | abled            |                                        |                  |          |        |
| bit 7-0      | Unimplemen    | ted: Read as '     | 0'               |                                        |                  |          |        |
|              |               |                    |                  |                                        |                  |          |        |

### REGISTER 6-28: IPC15: INTERRUPT PRIORITY CONTROL REGISTER 15

| REGISTER 6-29: | IPC16: INTERRUPT PRIORITY CONTROL REGISTER 16 |
|----------------|-----------------------------------------------|
|                |                                               |

| U-0              | R/W-1                                                              | R/W-0                                                                                                         | R/W-0                                                         | U-0                | R/W-1            | R/W-0           | R/W-0   |  |  |  |
|------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------|------------------|-----------------|---------|--|--|--|
| _                | CRCIP2                                                             | CRCIP1                                                                                                        | CRCIP0                                                        |                    | U2ERIP2          | U2ERIP1         | U2ERIP0 |  |  |  |
| bit 15           |                                                                    |                                                                                                               |                                                               |                    |                  |                 | bit     |  |  |  |
| U-0              | R/W-1                                                              | R/W-0                                                                                                         | R/W-0                                                         | U-0                | U-0              | U-0             | U-0     |  |  |  |
| _                | U1ERIP2                                                            | U1ERIP1                                                                                                       | U1ERIP0                                                       | _                  | —                | _               |         |  |  |  |
| bit 7            |                                                                    |                                                                                                               |                                                               |                    |                  |                 | bit     |  |  |  |
| Legend:          |                                                                    |                                                                                                               |                                                               |                    |                  |                 |         |  |  |  |
| R = Readat       | ole bit                                                            | W = Writable                                                                                                  | bit                                                           | U = Unimplem       | nented bit, read | l as '0'        |         |  |  |  |
| -n = Value a     |                                                                    | '1' = Bit is set                                                                                              |                                                               | '0' = Bit is clea  |                  | x = Bit is unkr | iown    |  |  |  |
|                  |                                                                    |                                                                                                               |                                                               |                    |                  |                 |         |  |  |  |
| bit 15           | Unimplemen                                                         | ted: Read as '                                                                                                | )'                                                            |                    |                  |                 |         |  |  |  |
| bit 14-12        | •                                                                  |                                                                                                               |                                                               | terrupt Priority b | oits             |                 |         |  |  |  |
|                  |                                                                    | ot is priority 7 (I                                                                                           |                                                               |                    |                  |                 |         |  |  |  |
|                  | •                                                                  |                                                                                                               |                                                               | . /                |                  |                 |         |  |  |  |
|                  | •                                                                  |                                                                                                               |                                                               |                    |                  |                 |         |  |  |  |
|                  | •<br>001 = Interru                                                 | ot is priority 1                                                                                              |                                                               |                    |                  |                 |         |  |  |  |
|                  |                                                                    | ot source is dis                                                                                              | abled                                                         |                    |                  |                 |         |  |  |  |
| bit 11           | Unimplemen                                                         | ted: Read as '                                                                                                | )'                                                            |                    |                  |                 |         |  |  |  |
| bit 10-8         | U2ERIP2:U2I                                                        | ERIPO: UART2                                                                                                  | Error Interrupt                                               | t Priority bits    |                  |                 |         |  |  |  |
|                  | 111 <b>– Interr</b> u                                              |                                                                                                               |                                                               |                    |                  |                 |         |  |  |  |
|                  |                                                                    | ot is priority 7 (l                                                                                           | lignest priority                                              | interrupt)         |                  |                 |         |  |  |  |
|                  | •                                                                  | ot is priority 7 (I                                                                                           | lignest priority                                              | interrupt)         |                  |                 |         |  |  |  |
|                  | •<br>•<br>•                                                        | ot is priority 7 (l                                                                                           | lignest priority                                              | interrupt)         |                  |                 |         |  |  |  |
|                  | •                                                                  |                                                                                                               | ngnest priority                                               | interrupt)         |                  |                 |         |  |  |  |
|                  | •<br>•<br>001 = Interru                                            |                                                                                                               |                                                               | interrupt)         |                  |                 |         |  |  |  |
| bit 7            | •<br>•<br>001 = Interruj<br>000 = Interruj                         | ot is priority 1                                                                                              | abled                                                         | interrupt)         |                  |                 |         |  |  |  |
| bit 7<br>bit 6-4 | •<br>•<br>001 = Interruj<br>000 = Interruj<br>Unimplemen           | ot is priority 1<br>ot source is dis                                                                          | abled                                                         |                    |                  |                 |         |  |  |  |
|                  | •<br>001 = Interrup<br>000 = Interrup<br>Unimplemen<br>U1ERIP2:U1I | ot is priority 1<br>ot source is dis<br><b>ted:</b> Read as '                                                 | abled<br>)'<br>Error Interrupt                                | t Priority bits    |                  |                 |         |  |  |  |
|                  | •<br>001 = Interrup<br>000 = Interrup<br>Unimplemen<br>U1ERIP2:U1I | ot is priority 1<br>ot source is dis<br><b>ted:</b> Read as '<br><b>ERIP0:</b> UART1                          | abled<br>)'<br>Error Interrupt                                | t Priority bits    |                  |                 |         |  |  |  |
|                  | •<br>001 = Interrup<br>000 = Interrup<br>Unimplemen<br>U1ERIP2:U1I | ot is priority 1<br>ot source is dis<br><b>ted:</b> Read as '<br><b>ERIP0:</b> UART1                          | abled<br>)'<br>Error Interrupt                                | t Priority bits    |                  |                 |         |  |  |  |
|                  | •<br>001 = Interrup<br>000 = Interrup<br>Unimplemen<br>U1ERIP2:U1I | ot is priority 1<br>ot source is dis<br><b>ted:</b> Read as 'i<br>E <b>RIP0:</b> UART1<br>ot is priority 7 (l | abled<br>)'<br>Error Interrupt                                | t Priority bits    |                  |                 |         |  |  |  |
|                  | •<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>• | ot is priority 1<br>ot source is dis<br><b>ted:</b> Read as 'i<br>E <b>RIP0:</b> UART1<br>ot is priority 7 (l | abled<br><sup>)'</sup><br>Error Interrupt<br>highest priority | t Priority bits    |                  |                 |         |  |  |  |

#### REGISTER 6-30: IPC18: INTERRUPT PRIORITY CONTROL REGISTER 18

| U-0          | U-0           | U-0                 | U-0              | U-0               | U-0              | U-0             | U-0    |
|--------------|---------------|---------------------|------------------|-------------------|------------------|-----------------|--------|
| —            | —             | —                   | —                | —                 | —                | —               | —      |
| bit 15       |               |                     |                  |                   |                  |                 | bit 8  |
|              |               |                     |                  |                   |                  |                 |        |
| U-0          | U-0           | U-0                 | U-0              | U-0               | R/W-1            | R/W-0           | R/W-0  |
| —            | —             | —                   | —                | —                 | LVDIP2           | LVDIP1          | LVDIP0 |
| bit 7        |               |                     |                  |                   |                  |                 | bit 0  |
|              |               |                     |                  |                   |                  |                 |        |
| Legend:      |               |                     |                  |                   |                  |                 |        |
| R = Readab   | le bit        | W = Writable        | bit              | U = Unimplem      | nented bit, read | l as '0'        |        |
| -n = Value a | t POR         | '1' = Bit is set    |                  | '0' = Bit is clea | ared             | x = Bit is unkr | nown   |
|              |               |                     |                  |                   |                  |                 |        |
| bit 15-3     | Unimplemen    | ted: Read as '      | )'               |                   |                  |                 |        |
| bit 2-0      | LVDIP2:LVDI   | P0: Low-Voltag      | e Detect Interr  | upt Priority bits |                  |                 |        |
|              | 111 = Interru | pt is priority 7 (I | nighest priority | interrupt)        |                  |                 |        |
|              | •             |                     |                  |                   |                  |                 |        |

- •
- •

001 = Interrupt is priority 1

000 = Interrupt source is disabled

### 6.4 Interrupt Setup Procedures

#### 6.4.1 INITIALIZATION

To configure an interrupt source:

- 1. Set the NSTDIS Control bit (INTCON1<15>) if nested interrupts are not desired.
- Select the user-assigned priority level for the interrupt source by writing the control bits in the appropriate IPCx register. The priority level will depend on the specific application and type of interrupt source. If multiple priority levels are not desired, the IPCx register control bits for all enabled interrupt sources may be programmed to the same non-zero value.

| Note: | At a device Reset, the IPCx registers are |
|-------|-------------------------------------------|
|       | initialized, such that all user interrupt |
|       | sources are assigned to priority level 4. |

- 3. Clear the interrupt flag status bit associated with the peripheral in the associated IFSx register.
- 4. Enable the interrupt source by setting the interrupt enable control bit associated with the source in the appropriate IECx register.

### 6.4.2 INTERRUPT SERVICE ROUTINE

The method that is used to declare an ISR and initialize the IVT with the correct vector address will depend on the programming language (i.e., 'C' or assembler) and the language development toolsuite that is used to develop the application. In general, the user must clear the interrupt flag in the appropriate IFSx register for the source of the interrupt that the ISR handles. Otherwise, the ISR will be re-entered immediately after exiting the routine. If the ISR is coded in assembly language, it must be terminated using a RETFIE instruction to unstack the saved PC value, SRL value and old CPU priority level.

#### 6.4.3 TRAP SERVICE ROUTINE

A Trap Service Routine (TSR) is coded like an ISR, except that the appropriate trap status flag in the INTCON1 register must be cleared to avoid re-entry into the TSR.

#### 6.4.4 INTERRUPT DISABLE

All user interrupts can be disabled using the following procedure:

- 1. Push the current SR value onto the software stack using the PUSH instruction.
- 2. Force the CPU to priority level 7 by inclusive ORing the value OEh with SRL.

To enable user interrupts, the  ${\tt POP}$  instruction may be used to restore the previous SR value.

Note that only user interrupts with a priority level of 7 or less can be disabled. Trap sources (level 8-15) cannot be disabled.

The DISI instruction provides a convenient way to disable interrupts of priority levels 1-6 for a fixed period of time. Level 7 interrupt sources are not disabled by the DISI instruction.

NOTES:

## 7.0 OSCILLATOR CONFIGURATION

| Note: | This data sheet summarizes the features    |
|-------|--------------------------------------------|
|       | of this group of PIC24F devices. It is not |
|       | intended to be a comprehensive reference   |
|       | source. For more information, refer to the |
|       | "PIC24F Family Reference Manual",          |
|       | "Section 6. Oscillator" (DS39700).         |

The oscillator system for PIC24FJ64GA004 family devices has the following features:

- A total of four external and internal oscillator options as clock sources, providing 11 different clock modes
- On-chip 4x PLL to boost internal operating frequency on select internal and external oscillator sources

- Software-controllable switching between various clock sources
- Software-controllable postscaler for selective clocking of CPU for system power savings
- A Fail-Safe Clock Monitor (FSCM) that detects clock failure and permits safe application recovery or shutdown

A simplified diagram of the oscillator system is shown in Figure 7-1.



## FIGURE 7-1: PIC24FJ64GA004 FAMILY CLOCK DIAGRAM

## 7.1 CPU Clocking Scheme

The system clock source can be provided by one of four sources:

- Primary Oscillator (POSC) on the OSCI and OSCO pins
- Secondary Oscillator (SOSC) on the SOSCI and SOSCO pins
- Fast Internal RC (FRC) Oscillator
- · Low-Power Internal RC (LPRC) Oscillator

The primary oscillator and FRC sources have the option of using the internal 4x PLL. The frequency of the FRC clock source can optionally be reduced by the programmable clock divider. The selected clock source generates the processor and peripheral clock sources.

The processor clock source is divided by two to produce the internal instruction cycle clock, FCY. In this document, the instruction cycle clock is also denoted by FOSC/2. The internal instruction cycle clock, FOSC/2, can be provided on the OSCO I/O pin for some operating modes of the primary oscillator.

## 7.2 Initial Configuration on POR

The oscillator source (and operating mode) that is used at a device Power-on Reset event is selected using Configuration bit settings. The oscillator Configuration bit settings are located in the Configuration registers in the program memory (refer to Section 23.1 "Configuration Bits" for further details). The Primary Oscillator Configuration bits, POSCMD1:POSCMD0 (Configuration Word 2<1:0>), and the Initial Oscillator Select Configuration bits, FNOSC2:FNOSC0 (Configuration Word 2<10:8>), select the oscillator source that is used at a Power-on Reset. The FRC primary oscillator with postscaler (FRCDIV) is the default (unprogrammed) selection. The secondary oscillator, or one of the internal oscillators, may be chosen by programming these bit locations.

The Configuration bits allow users to choose between the various clock modes, shown in Table 7-1.

#### 7.2.1 CLOCK SWITCHING MODE CONFIGURATION BITS

The FCKSM Configuration bits (Configuration Word 2<7:6>) are used to jointly configure device clock switching and the Fail-Safe Clock Monitor (FSCM). Clock switching is enabled only when FCKSM1 is programmed ('0'). The FSCM is enabled only when FCKSM1:FCKSM0 are both programmed ('00').

| Oscillator Mode                                    | Oscillator Source | POSCMD1:<br>POSCMD0 | FNOSC2:<br>FNOSC0 | Note |
|----------------------------------------------------|-------------------|---------------------|-------------------|------|
| Fast RC Oscillator with Postscaler (FRCDIV)        | Internal          | 11                  | 111               | 1, 2 |
| (Reserved)                                         | Internal          | XX                  | 110               | 1    |
| Low-Power RC Oscillator (LPRC)                     | Internal          | 11                  | 101               | 1    |
| Secondary (Timer1) Oscillator<br>(SOSC)            | Secondary         | 00                  | 100               | 1    |
| Primary Oscillator (XT) with PLL<br>Module (XTPLL) | Primary           | 01                  | 011               |      |
| Primary Oscillator (EC) with PLL<br>Module (ECPLL) | Primary           | 00                  | 011               |      |
| Primary Oscillator (HS)                            | Primary           | 10                  | 010               |      |
| Primary Oscillator (XT)                            | Primary           | 01                  | 010               |      |
| Primary Oscillator (EC)                            | Primary           | 00                  | 010               |      |
| Fast RC Oscillator with PLL Module (FRCPLL)        | Internal          | 11                  | 001               | 1    |
| Fast RC Oscillator (FRC)                           | Internal          | 11                  | 000               | 1    |

## TABLE 7-1: CONFIGURATION BIT VALUES FOR CLOCK SELECTION

Note 1: OSCO pin function is determined by the OSCIOFCN Configuration bit.

2: This is the default oscillator mode for an unprogrammed (erased) device.

## 7.3 Control Registers

The operation of the oscillator is controlled by three Special Function Registers:

- · OSCCON
- CLKDIV
- OSCTUN

The OSCCON register (Register 7-1) is the main control register for the oscillator. It controls clock source switching and allows the monitoring of clock sources. The Clock Divider register (Register 7-2) controls the features associated with Doze mode, as well as the postscaler for the FRC oscillator.

The FRC Oscillator Tune register (Register 7-3) allows the user to fine tune the FRC oscillator over a range of approximately  $\pm 12\%$ . Each bit increment or decrement changes the factory calibrated frequency of the FRC oscillator by a fixed amount.

### REGISTER 7-1: OSCCON: OSCILLATOR CONTROL REGISTER

| U-0    | R-0   | R-0   | R-0   | U-0 | R/W-x <sup>(1)</sup> | R/W-x <sup>(1)</sup> | R/W-x <sup>(1)</sup> |
|--------|-------|-------|-------|-----|----------------------|----------------------|----------------------|
| —      | COSC2 | COSC1 | COSC0 | —   | NOSC2                | NOSC1                | NOSC0                |
| bit 15 |       |       |       |     |                      |                      | bit 8                |

| R/SO-0  | R/W-0                 | R-0 <sup>(3)</sup> | U-0 | R/CO-0 | U-0 | R/W-0  | R/W-0 |
|---------|-----------------------|--------------------|-----|--------|-----|--------|-------|
| CLKLOCK | IOLOCK <sup>(2)</sup> | LOCK               | —   | CF     | —   | SOSCEN | OSWEN |
| bit 7   |                       |                    |     |        |     |        | bit 0 |

| Legend:           | CO = Clear Only bit | SO = Set Only bit     |                    |
|-------------------|---------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit    | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set    | '0' = Bit is cleared  | x = Bit is unknown |

#### bit 15 Unimplemented: Read as '0'

- bit 14-12 COSC2:COSC0: Current Oscillator Selection bits
  - 111 = Fast RC Oscillator with Postscaler (FRCDIV)
  - 110 = Reserved
  - 101 = Low-Power RC Oscillator (LPRC)
  - 100 = Secondary Oscillator (SOSC)
  - 011 = Primary Oscillator with PLL module (XTPLL, HSPLL, ECPLL)
  - 010 = Primary Oscillator (XT, HS, EC)
  - 001 = Fast RC Oscillator with Postscaler and PLL module (FRCPLL)
  - 000 = Fast RC Oscillator (FRC)

#### bit 11 Unimplemented: Read as '0'

#### bit 10-8 NOSC2:NOSC0: New Oscillator Selection bits<sup>(1)</sup>

- 111 = Fast RC Oscillator with Postscaler (FRCDIV)
  - 110 = Reserved
  - 101 = Low-Power RC Oscillator (LPRC)
  - 100 = Secondary Oscillator (SOSC)
  - 011 = Primary Oscillator with PLL module (XTPLL, HSPLL, ECPLL)
  - 010 = Primary Oscillator (XT, HS, EC)
  - 001 = Fast RC Oscillator with Postscaler and PLL module (FRCPLL)
  - 000 = Fast RC Oscillator (FRC)
- Note 1: Reset values for these bits are determined by the FNOSC Configuration bits.
  - 2: The state of the IOLOCK bit can only be changed once an unlocking sequence has been executed. In addition, if the IOL1WAY Configuration bit is '1' once the IOLOCK bit is set, it cannot be cleared.
  - **3:** Also resets to '0' during any valid clock switch or whenever a non-PLL Clock mode is selected.

#### REGISTER 7-1: OSCCON: OSCILLATOR CONTROL REGISTER (CONTINUED)

| bit 7   | CLKLOCK: Clock Selection Lock Enabled bit                                                |
|---------|------------------------------------------------------------------------------------------|
|         | If FSCM is enabled (FCKSM1 = 1):                                                         |
|         | 1 = Clock and PLL selections are locked                                                  |
|         | 0 = Clock and PLL selections are not locked and may be modified by setting the OSWEN bit |
|         | If FSCM is disabled (FCKSM1 = 0):                                                        |
|         | Clock and PLL selections are never locked and may be modified by setting the OSWEN bit.  |
| bit 6   | IOLOCK: I/O Lock Enable bit <sup>(2)</sup>                                               |
|         | 1 = I/O lock is active                                                                   |
|         | 0 = I/O lock is not active                                                               |
| bit 5   | LOCK: PLL Lock Status bit <sup>(3)</sup>                                                 |
|         | 1 = PLL module is in lock or PLL module start-up timer is satisfied                      |
|         | 0 = PLL module is out of lock, PLL start-up timer is running or PLL is disabled          |
| bit 4   | Unimplemented: Read as '0'                                                               |
| bit 3   | CF: Clock Fail Detect bit                                                                |
|         | 1 = FSCM has detected a clock failure                                                    |
|         | 0 = No clock failure has been detected                                                   |
| bit 2   | Unimplemented: Read as '0'                                                               |
| bit 1   | SOSCEN: 32 kHz Secondary Oscillator (SOSC) Enable bit                                    |
|         | 1 = Enable secondary oscillator                                                          |
|         | 0 = Disable secondary oscillator                                                         |
| bit 0   | OSWEN: Oscillator Switch Enable bit                                                      |
|         | 1 = Initiate an oscillator switch to clock source specified by NOSC2:NOSC0 bits          |
|         | 0 = Oscillator switch is complete                                                        |
| Note 1: | Reset values for these bits are determined by the FNOSC Configuration bits.              |

- 2: The state of the IOLOCK bit can only be changed once an unlocking sequence has been executed. In addition, if the IOL1WAY Configuration bit is '1' once the IOLOCK bit is set, it cannot be cleared.
- 3: Also resets to '0' during any valid clock switch or whenever a non-PLL Clock mode is selected.

| REGISTER     | (7-2: CLKL                      |                                                              | JVIDER RE       | GISTER               |                  |                 |        |  |  |  |  |  |  |
|--------------|---------------------------------|--------------------------------------------------------------|-----------------|----------------------|------------------|-----------------|--------|--|--|--|--|--|--|
| R/W-0        | R/W-0                           | R/W-1                                                        | R/W-1           | R/W-0                | R/W-0            | R/W-0           | R/W-1  |  |  |  |  |  |  |
| ROI          | DOZE2                           | DOZE1                                                        | DOZE0           | DOZEN <sup>(1)</sup> | RCDIV2           | RCDIV1          | RCDIV0 |  |  |  |  |  |  |
| bit 15       |                                 |                                                              |                 |                      |                  |                 | bit 8  |  |  |  |  |  |  |
|              |                                 |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
| U-0          | U-1                             | U-0                                                          | U-0             | U-0                  | U-0              | U-0             | U-0    |  |  |  |  |  |  |
| —            | —                               | —                                                            | —               | —                    | —                | _               |        |  |  |  |  |  |  |
| bit 7        |                                 |                                                              |                 |                      |                  |                 | bit 0  |  |  |  |  |  |  |
|              |                                 |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
| Legend:      |                                 |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
| R = Readab   |                                 | W = Writable                                                 | bit             | •                    | nented bit, read |                 |        |  |  |  |  |  |  |
| -n = Value a | IT POR                          | '1' = Bit is set                                             |                 | '0' = Bit is clea    | ared             | x = Bit is unkr | nown   |  |  |  |  |  |  |
| bit 15       |                                 | r on Interrupt bi                                            |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              |                                 | s clear the DO2<br>s have no effect                          |                 | set the CPU per      | ipheral clock ra | atio to 1:1     |        |  |  |  |  |  |  |
| bit 14-12    |                                 | E0: CPU Periph                                               |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              | 111 = 1:128                     |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              | 110 <b>= 1:64</b>               |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              | 101 = 1:32<br>100 = 1:16        |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              | 011 = <b>1</b> :8               |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              | 010 <b>= 1:4</b>                |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              | 001 = 1:2<br>000 = 1:1          | 001 = 1:2                                                    |                 |                      |                  |                 |        |  |  |  |  |  |  |
| bit 11       |                                 | ZE Enable bit <sup>(1)</sup>                                 |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              |                                 |                                                              |                 | peripheral clock     | ratio            |                 |        |  |  |  |  |  |  |
|              |                                 | ipheral clock ra                                             |                 |                      |                  |                 |        |  |  |  |  |  |  |
| bit 10-8     | RCDIV2:RCD                      | DIVO: FRC Post                                               | scaler Select I | bits                 |                  |                 |        |  |  |  |  |  |  |
|              | 111 = 31.25 kHz (divide by 256) |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              | 110 = 125 kHz (divide by 64)    |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              |                                 | 101 = 250 kHz (divide by 32)<br>100 = 500 kHz (divide by 16) |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              | 011 = 1 MHz                     | 011 = 1  MHz (divide by 8)                                   |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              |                                 | 010 = 2  MHz (divide by 4)<br>001 = 4  MHz (divide by 2)     |                 |                      |                  |                 |        |  |  |  |  |  |  |
|              | 001 = 4 MHZ<br>000 = 8 MHZ      |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |
| bit 7        |                                 | ted: Read as '                                               | )'              |                      |                  |                 |        |  |  |  |  |  |  |
| bit 6        | -                               | ted: Read as '                                               |                 |                      |                  |                 |        |  |  |  |  |  |  |
| bit 5-0      | -                               | ted: Read as '                                               |                 |                      |                  |                 |        |  |  |  |  |  |  |
| -            |                                 |                                                              |                 |                      |                  |                 |        |  |  |  |  |  |  |

#### REGISTER 7-2: CLKDIV: CLOCK DIVIDER REGISTER



| U-0                                | U-0                                                                              | U-0                 | U-0                 | U-0                                     | U-0                 | U-0                 | U-0   |  |  |  |  |  |  |
|------------------------------------|----------------------------------------------------------------------------------|---------------------|---------------------|-----------------------------------------|---------------------|---------------------|-------|--|--|--|--|--|--|
| _                                  |                                                                                  |                     | _                   | —                                       | —                   | —                   | —     |  |  |  |  |  |  |
| bit 15                             |                                                                                  |                     |                     | ·                                       |                     |                     | bit 8 |  |  |  |  |  |  |
|                                    |                                                                                  |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
| U-0                                | U-0                                                                              | R/W-0               | R/W-0               | R/W-0                                   | R/W-0               | R/W-0               | R/W-0 |  |  |  |  |  |  |
| _                                  | _                                                                                | TUN4 <sup>(1)</sup> | TUN3 <sup>(1)</sup> | TUN2 <sup>(1)</sup>                     | TUN1 <sup>(1)</sup> | TUN0 <sup>(1)</sup> |       |  |  |  |  |  |  |
| bit 7                              |                                                                                  |                     | •                   | •                                       |                     |                     | bit 0 |  |  |  |  |  |  |
|                                    |                                                                                  |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
| Legend:                            |                                                                                  |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
| R = Readab                         | ole bit                                                                          | W = Writable        | bit                 | U = Unimplen                            | nented bit, read    | l as '0'            |       |  |  |  |  |  |  |
| -n = Value at POR '1' = Bit is set |                                                                                  |                     |                     | '0' = Bit is cleared x = Bit is unknown |                     |                     |       |  |  |  |  |  |  |
|                                    |                                                                                  |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
| bit 15-6                           | Unimplemen                                                                       | ted: Read as '      | )'                  |                                         |                     |                     |       |  |  |  |  |  |  |
| bit 5-0                            | TUN5:TUN0:                                                                       | FRC Oscillator      | Tuning bits         |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    | 011111 = Maximum frequency deviation                                             |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    | 011110 =                                                                         |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    |                                                                                  |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    | •                                                                                |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    | •<br>000001 =                                                                    |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    | 000000 = Center frequency, oscillator is running at factory calibrated frequency |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    | 111111 =                                                                         |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    | •                                                                                |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    | •                                                                                |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    | •<br>100001 =                                                                    |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    |                                                                                  | nimum frequen       | cy deviation        |                                         |                     |                     |       |  |  |  |  |  |  |
|                                    |                                                                                  |                     |                     |                                         |                     |                     |       |  |  |  |  |  |  |

#### REGISTER 7-3: OSCTUN: FRC Oscillator Tune Register

**Note 1:** Increments or decrements of TUN5:TUN0 may not change the FRC frequency in equal steps over the FRC tuning range, and may not be monotonic.

## 7.4 Clock Switching Operation

With few limitations, applications are free to switch between any of the four clock sources (POSC, SOSC, FRC and LPRC) under software control and at any time. To limit the possible side effects that could result from this flexibility, PIC24F devices have a safeguard lock built into the switching process.

| Note: | The primary oscillator mode has three<br>different submodes (XT, HS and EC)<br>which are determined by the POSCMDx |
|-------|--------------------------------------------------------------------------------------------------------------------|
|       | Configuration bits. While an application can switch to and from primary oscillator                                 |
|       | mode in software, it cannot switch<br>between the different primary submodes<br>without reprogramming the device.  |

## 7.4.1 ENABLING CLOCK SWITCHING

To enable clock switching, the FCKSM1 Configuration bit in Flash Configuration Word 2 must be programmed to '0'. (Refer to **Section 23.1 "Configuration Bits"** for further details.) If the FCKSM1 Configuration bit is unprogrammed ('1'), the clock switching function and Fail-Safe Clock Monitor function are disabled. This is the default setting.

The NOSCx control bits (OSCCON<10:8>) do not control the clock selection when clock switching is disabled. However, the COSCx bits (OSCCON<14:12>) will reflect the clock source selected by the FNOSCx Configuration bits.

The OSWEN control bit (OSCCON<0>) has no effect when clock switching is disabled. It is held at '0' at all times.

#### 7.4.2 OSCILLATOR SWITCHING SEQUENCE

At a minimum, performing a clock switch requires this basic sequence:

- 1. If desired, read the COSCx bits (OSCCON<14:12>), to determine the current oscillator source.
- 2. Perform the unlock sequence to allow a write to the OSCCON register high byte.
- 3. Write the appropriate value to the NOSCx bits (OSCCON<10:8>) for the new oscillator source.
- 4. Perform the unlock sequence to allow a write to the OSCCON register low byte.
- 5. Set the OSWEN bit to initiate the oscillator switch.

Once the basic sequence is completed, the system clock hardware responds automatically as follows:

- 1. The clock switching hardware compares the COSCx bits with the new value of the NOSCx bits. If they are the same, then the clock switch is a redundant operation. In this case, the OSWEN bit is cleared automatically and the clock switch is aborted.
- If a valid clock switch has been initiated, the LOCK (OSCCON<5>) and CF (OSCCON<3>) bits are cleared.
- The new oscillator is turned on by the hardware if it is not currently running. If a crystal oscillator must be turned on, the hardware will wait until the OST expires. If the new source is using the PLL, then the hardware waits until a PLL lock is detected (LOCK = 1).
- 4. The hardware waits for 10 clock cycles from the new clock source and then performs the clock switch.
- 5. The hardware clears the OSWEN bit to indicate a successful clock transition. In addition, the NOSCx bit values are transferred to the COSCx bits.
- The old clock source is turned off at this time, with the exception of LPRC (if WDT or FSCM are enabled) or SOSC (if SOSCEN remains set).
  - Note 1: The processor will continue to execute code throughout the clock switching sequence. Timing sensitive code should not be executed during this time.
    - 2: Direct clock switches between any primary oscillator mode with PLL and FRCPLL mode are not permitted. This applies to clock switches in either direction. In these instances, the application must switch to FRC mode as a transition clock source between the two PLL modes.

A recommended code sequence for a clock switch includes the following:

- 1. Disable interrupts during the OSCCON register unlock and write sequence.
- Execute the unlock sequence for the OSCCON high byte by writing 78h and 9Ah to OSCCON<15:8> in two back-to-back instructions.
- 3. Write new oscillator source to the NOSCx bits in the instruction immediately following the unlock sequence.
- 4. Execute the unlock sequence for the OSCCON low byte by writing 46h and 57h to OSCCON<7:0> in two back-to-back instructions.
- 5. Set the OSWEN bit in the instruction immediately following the unlock sequence.
- 6. Continue to execute code that is not clock sensitive (optional).
- 7. Invoke an appropriate amount of software delay (cycle counting) to allow the selected oscillator and/or PLL to start and stabilize.
- Check to see if OSWEN is '0'. If it is, the switch was successful. If OSWEN is still set, then check the LOCK bit to determine the cause of failure.

The core sequence for unlocking the OSCCON register and initiating a clock switch is shown in Example 7-1.

#### EXAMPLE 7-1: BASIC CODE SEQUENCE FOR CLOCK SWITCHING

| ;Place the new oscillator selection in WO |
|-------------------------------------------|
| ;OSCCONH (high byte) Unlock Sequence      |
| MOV #OSCCONH, w1                          |
| MOV #0x78, w2                             |
| MOV #0x9A, w3                             |
| MOV.b w2, [w1]                            |
| MOV.b w3, [w1]                            |
| ;Set new oscillator selection             |
| MOV.b WREG, OSCCONH                       |
| ;OSCCONL (low byte) unlock sequence       |
| MOV #OSCCONL, w1                          |
| MOV #0x46, w2                             |
| MOV #0x57, w3                             |
| MOV.b w2, [w1]                            |
| MOV.b w3, [w1]                            |
| ;Start oscillator switch operation        |
| BSET OSCCON,#0                            |
|                                           |

NOTES:

## 8.0 POWER-SAVING FEATURES

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, "Section 10. Power-Saving Features" (DS39698). Additional power-saving tips can also be found in Appendix B: "Additional Guidance for PIC24FJ64GA004 Family Applications" of this document.

The PIC24FJ64GA004 family of devices provides the ability to manage power consumption by selectively managing clocking to the CPU and the peripherals. In general, a lower clock frequency and a reduction in the number of circuits being clocked constitutes lower consumed power. All PIC24F devices manage power consumption in four different ways:

- Clock frequency
- · Instruction-based Sleep and Idle modes
- Software controlled Doze mode
- · Selective peripheral control in software

Combinations of these methods can be used to selectively tailor an application's power consumption, while still maintaining critical application features, such as timing-sensitive communications.

### 8.1 Clock Frequency and Clock Switching

PIC24F devices allow for a wide range of clock frequencies to be selected under application control. If the system clock configuration is not locked, users can choose low-power or high-precision oscillators by simply changing the NOSC bits. The process of changing a system clock during operation, as well as limitations to the process, are discussed in more detail in **Section 7.0** "Oscillator Configuration".

#### 8.2 Instruction-Based Power-Saving Modes

PIC24F devices have two special power-saving modes that are entered through the execution of a special PWRSAV instruction. Sleep mode stops clock operation and halts all code execution; Idle mode halts the CPU and code execution, but allows peripheral modules to continue operation. The assembly syntax of the PWRSAV instruction is shown in Example 8-1.

Sleep and Idle modes can be exited as a result of an enabled interrupt, WDT time-out or a device Reset. When the device exits these modes, it is said to "wake-up".

Note: SLEEP\_MODE and IDLE\_MODE are constants defined in the assembler include file for the selected device.

#### 8.2.1 SLEEP MODE

Sleep mode has these features:

- The system clock source is shut down. If an on-chip oscillator is used, it is turned off.
- The device current consumption will be reduced to a minimum provided that no I/O pin is sourcing current.
- The Fail-Safe Clock Monitor does not operate during Sleep mode since the system clock source is disabled.
- The LPRC clock will continue to run in Sleep mode if the WDT is enabled.
- The WDT, if enabled, is automatically cleared prior to entering Sleep mode.
- Some device features or peripherals may continue to operate in Sleep mode. This includes items such as the input change notification on the I/O ports, or peripherals that use an external clock input. Any peripheral that requires the system clock source for its operation will be disabled in Sleep mode.

The device will wake-up from Sleep mode on any of the these events:

- On any interrupt source that is individually enabled
- On any form of device Reset
- · On a WDT time-out

On wake-up from Sleep, the processor will restart with the same clock source that was active when Sleep mode was entered.

#### EXAMPLE 8-1: PWRSAV INSTRUCTION SYNTAX

| PWRSAV | #SLEEP_MODE | ; | Put | the | device | into | SLEEP m | mode |
|--------|-------------|---|-----|-----|--------|------|---------|------|
| PWRSAV | #IDLE_MODE  | ; | Put | the | device | into | IDLE mo | ode  |

## 8.2.2 IDLE MODE

Idle mode has these features:

- The CPU will stop executing instructions.
- The WDT is automatically cleared.
- The system clock source remains active. By default, all peripheral modules continue to operate normally from the system clock source, but can also be selectively disabled (see Section 8.4 "Selective Peripheral Module Control").
- If the WDT or FSCM is enabled, the LPRC will also remain active.

The device will wake from Idle mode on any of these events:

- Any interrupt that is individually enabled.
- · Any device Reset.
- A WDT time-out.

On wake-up from Idle, the clock is reapplied to the CPU and instruction execution begins immediately, starting with the instruction following the PWRSAV instruction or the first instruction in the ISR.

#### 8.2.3 INTERRUPTS COINCIDENT WITH POWER SAVE INSTRUCTIONS

Any interrupt that coincides with the execution of a PWRSAV instruction will be held off until entry into Sleep or Idle mode has completed. The device will then wake-up from Sleep or Idle mode.

## 8.3 Doze Mode

Generally, changing clock speed and invoking one of the power-saving modes are the preferred strategies for reducing power consumption. There may be circumstances, however, where this is not practical. For example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. Reducing system clock speed may introduce communication errors, while using a power-saving mode may stop communications completely.

Doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. In this mode, the system clock continues to operate from the same source and at the same speed. Peripheral modules continue to be clocked at the same speed while the CPU clock speed is reduced. Synchronization between the two clock domains is maintained, allowing the peripherals to access the SFRs while the CPU executes code at a slower rate.

Doze mode is enabled by setting the DOZEN bit (CLKDIV<11>). The ratio between peripheral and core clock speed is determined by the DOZE2:DOZE0 bits (CLKDIV<14:12>). There are eight possible configurations, from 1:1 to 1:256, with 1:1 being the default.

It is also possible to use Doze mode to selectively reduce power consumption in event driven applications. This allows clock sensitive functions, such as synchronous communications, to continue without interruption while the CPU Idles, waiting for something to invoke an interrupt routine. Enabling the automatic return to full-speed CPU operation on interrupts is enabled by setting the ROI bit (CLKDIV<15>). By default, interrupt events have no effect on Doze mode operation.

## 8.4 Selective Peripheral Module Control

Idle and Doze modes allow users to substantially reduce power consumption by slowing or stopping the CPU clock. Even so, peripheral modules still remain clocked and thus consume power. There may be cases where the application needs what these modes do not provide: the allocation of power resources to CPU processing with minimal power consumption from the peripherals.

PIC24F devices address this requirement by allowing peripheral modules to be selectively disabled, reducing or eliminating their power consumption. This can be done with two control bits:

- The Peripheral Enable bit, generically named, "XXXEN", located in the module's main control SFR.
- The Peripheral Module Disable (PMD) bit, generically named, "XXXMD", located in one of the PMD control registers.

Both bits have similar functions in enabling or disabling its associated module. Setting the PMD bit for a module disables all clock sources to that module, reducing its power consumption to an absolute minimum. In this state, the control and status registers associated with the peripheral will also be disabled, so writes to those registers will have no effect and read values will be invalid. Many peripheral modules have a corresponding PMD bit.

In contrast, disabling a module by clearing its XXXEN bit disables its functionality, but leaves its registers available to be read and written to. Power consumption is reduced, but not by as much as the PMD bit does. Most peripheral modules have an enable bit; exceptions include capture, compare and RTCC.

To achieve more selective power savings, peripheral modules can also be selectively disabled when the device enters Idle mode. This is done through the control bit of the generic name format, "XXXIDL". By default, all modules that can operate during Idle mode will do so. Using the disable on Idle feature allows further reduction of power consumption during Idle mode, enhancing power savings for extremely critical power applications.

## 9.0 I/O PORTS

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, **"Section 12. I/O Ports with Peripheral Pin Select (PPS)"** (DS39711).

All of the device pins (except VDD, VSS, MCLR and OSCI/CLKI) are shared between the peripherals and the parallel I/O ports. All I/O input ports feature Schmitt Trigger inputs for improved noise immunity.

### 9.1 Parallel I/O (PIO) Ports

A parallel I/O port that shares a pin with a peripheral is, in general, subservient to the peripheral. The peripheral's output buffer data and control signals are provided to a pair of multiplexers. The multiplexers select whether the peripheral or the associated port has ownership of the output data and control signals of the I/O pin. The logic also prevents "loop through", in which a port's digital output can drive the input of a peripheral that shares the same pin. Figure 9-1 shows how ports are shared with other peripherals and the associated I/O pin to which they are connected. When a peripheral is enabled and the peripheral is actively driving an associated pin, the use of the pin as a general purpose output pin is disabled. The I/O pin may be read, but the output driver for the parallel port bit will be disabled. If a peripheral is enabled, but the peripheral is not actively driving a pin, that pin may be driven by a port.

All port pins have three registers directly associated with their operation as digital I/O. The Data Direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is a '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the Output Latch register (LATx), read the latch. Writes to the latch, write the latch. Reads from the port (PORTx), read the port pins, while writes to the port pins, write the latch.

Any bit and its associated data and control registers that are not valid for a particular device will be disabled. That means the corresponding LATx and TRISx registers and the port pin will read as zeros.

When a pin is shared with another peripheral or function that is defined as an input only, it is, nevertheless, regarded as a dedicated port because there is no other competing source of outputs.



#### FIGURE 9-1: BLOCK DIAGRAM OF A TYPICAL SHARED PORT STRUCTURE

## 9.1.1 OPEN-DRAIN CONFIGURATION

In addition to the PORT, LAT and TRIS registers for data control, each port pin can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output.

The open-drain feature allows the generation of outputs higher than VDD (e.g., 5V) on any desired digital only pins by using external pull-up resistors. The maximum open-drain voltage allowed is the same as the maximum VIH specification.

## 9.2 Configuring Analog Port Pins

The use of the AD1PCFG and TRIS registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bit set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

When reading the PORT register, all pins configured as analog input channels will read as cleared (a low level).

Pins configured as digital inputs will not convert an analog input. Analog levels on any pin that is defined as a digital input (including the ANx pins) may cause the input buffer to consume current that exceeds the device specifications.

#### 9.2.1 I/O PORT WRITE/READ TIMING

One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically, this instruction would be a NOP.

## 9.3 Input Change Notification

The input change notification function of the I/O ports allows the PIC24FJ64GA004 family of devices to generate interrupt requests to the processor in response to a change of state on selected input pins. This feature is capable of detecting input change of states even in Sleep mode, when the clocks are disabled. Depending on the device pin count, there are up to 22 external signals (CN0 through CN21) that may be selected (enabled) for generating an interrupt request on a change of state.

There are four control registers associated with the CN module. The CNEN1 and CNEN2 registers contain the interrupt enable control bits for each of the CN input pins. Setting any of these bits enables a CN interrupt for the corresponding pins.

Each CN pin also has a weak pull-up connected to it. The pull-ups act as a current source that is connected to the pin, and eliminate the need for external resistors when push button or keypad devices are connected. The pull-ups are enabled separately using the CNPU1 and CNPU2 registers, which contain the control bits for each of the CN pins. Setting any of the control bits enables the weak pull-ups for the corresponding pins.

When the internal pull-up is selected, the pin pulls up to VDD - 0.7V (typical). Make sure that there is no external pull-up source when the internal pull-ups are enabled, as the voltage difference can cause a current path.

**Note:** Pull-ups on change notification pins should always be disabled whenever the port pin is configured as a digital output.

| EXAMPLE 9-1: | PORT WRITE/READ EXAMPLE |
|--------------|-------------------------|
|--------------|-------------------------|

| MOV 0xFF00, W0  | ; Configure PORTB<15:8> as inputs |
|-----------------|-----------------------------------|
| MOV W0, TRISBB  | ; and PORTB<7:0> as outputs       |
| NOP             | ; Delay 1 cycle                   |
| BTSS PORTB, #13 | ; Next Instruction                |

## 9.4 Peripheral Pin Select

A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin count devices similar to the PIC24FJ64GA family. In an application that needs to use more than one peripheral multiplexed on single pin, inconvenient workarounds in application code or a complete redesign may be the only option.

The peripheral pin select feature provides an alternative to these choices by enabling the user's peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the microcontroller to their entire application, rather than trimming the application to fit the device.

The peripheral pin select feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of any one of many digital peripherals to any one of these I/O pins. Peripheral pin select is performed in software and generally does not require the device to be reprogrammed. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established.

#### 9.4.1 AVAILABLE PINS

The peripheral pin select feature is used with a range of up to 26 pins; the number of available pins is dependent on the particular device and its pincount. Pins that support the peripheral pin select feature include the designation "RPn" in their full pin designation, where "RP" designates a remappable peripheral and "n" is the remappable pin number. See Table 1-2 for pinout options in Each Package Offering.

#### 9.4.2 AVAILABLE PERIPHERALS

The peripherals managed by the peripheral pin select are all digital only peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer related peripherals (input capture and output compare) and external interrupt inputs. Also included are the outputs of the comparator module, since these are discrete digital signals.

The peripheral pin select module is not applied to  $I^2C^{TM}$ , change notification inputs, RTCC alarm outputs or peripherals with analog inputs.

A key difference between pin select and non pin select peripherals is that pin select peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non pin select peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral.

#### 9.4.2.1 Peripheral Pin Select Function Priority

When a pin selectable peripheral is active on a given I/O pin, it takes priority over all other digital I/O and digital communication peripherals associated with the pin. Priority is given regardless of the type of peripheral that is mapped. Pin select peripherals never take priority over any analog functions associated with the pin.

#### 9.4.3 CONTROLLING PERIPHERAL PIN SELECT

Peripheral pin select features are controlled through two sets of Special Function Registers: one to map peripheral inputs, and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint.

The association of a peripheral to a peripheral selectable pin is handled in two different ways, depending on if an input or an output is being mapped.

#### 9.4.3.1 Input Mapping

The inputs of the peripheral pin select options are mapped on the basis of the peripheral; that is, a control register associated with a peripheral dictates the pin it will be mapped to. The RPINRx registers are used to configure peripheral input mapping (see Register 9-1 through Register 9-14). Each register contains two sets of 5-bit fields, with each set associated with one of the pin selectable peripherals. Programming a given peripheral's bit field with an appropriate 5-bit value maps the RPn pin with that value to that peripheral. For any given device, the valid range of values for any of the bit fields corresponds to the maximum number of peripheral pin selections supported by the device.

| TABLE 9-1: | SELECTABLE INPUT SOURCES (MAPS INPUT TO FUNCTION) <sup>(1)</sup> |
|------------|------------------------------------------------------------------|
|------------|------------------------------------------------------------------|

| Input Name              | Function Name | Register | Configuration<br>Bits |  |
|-------------------------|---------------|----------|-----------------------|--|
| External Interrupt 1    | INT1          | RPINR0   | INTR1<4:0>            |  |
| External Interrupt 2    | INT2          | RPINR1   | INTR2R<4:0>           |  |
| Timer2 External Clock   | T2CK          | RPINR3   | T2CKR<4:0>            |  |
| Timer3 External Clock   | ТЗСК          | RPINR3   | T3CKR<4:0>            |  |
| Timer4 External Clock   | T4CK          | RPINR4   | T4CKR<4:0>            |  |
| Timer5 External Clock   | T5CK          | RPINR4   | T5CKR<4:0>            |  |
| Input Capture 1         | IC1           | RPINR7   | IC1R<4:0>             |  |
| Input Capture 2         | IC2           | RPINR7   | IC2R<4:0>             |  |
| Input Capture 3         | IC3           | RPINR8   | IC3R<4:0>             |  |
| Input Capture 4         | IC4           | RPINR8   | IC4R<4:0>             |  |
| Input Capture 5         | IC5           | RPINR9   | IC5R<4:0>             |  |
| Output Compare Fault A  | OCFA          | RPINR11  | OCFAR<4:0>            |  |
| Output Compare Fault B  | OCFB          | RPINR11  | OCFBR<4:0>            |  |
| UART1 Receive           | U1RX          | RPINR18  | U1RXR<4:0>            |  |
| UART1 Clear To Send     | U1CTS         | RPINR18  | U1CTSR<4:0>           |  |
| UART2 Receive           | U2RX          | RPINR19  | U2RXR<4:0>            |  |
| UART2 Clear To Send     | U2CTS         | RPINR19  | U2CTSR<4:0>           |  |
| SPI1 Data Input         | SDI1          | RPINR20  | SDI1R<4:0>            |  |
| SPI1 Clock Input        | SCK1IN        | RPINR20  | SCK1R<4:0>            |  |
| SPI1 Slave Select Input | SS1IN         | RPINR21  | SS1R<4:0>             |  |
| SPI2 Data Input         | SDI2          | RPINR22  | SDI2R<4:0>            |  |
| SPI2 Clock Input        | SCK2IN        | RPINR22  | SCK2R<4:0>            |  |
| SPI2 Slave Select Input | SS2IN         | RPINR23  | SS2R<4:0>             |  |

Note 1: Unless otherwise noted, all inputs use the Schmitt Trigger input buffers.

#### 9.4.3.2 Output Mapping

In contrast to inputs, the outputs of the peripheral pin select options are mapped on the basis of the pin. In this case, a control register associated with a particular pin dictates the peripheral output to be mapped. The RPORx registers are used to control output mapping. Like the RPINRx registers, each register contains two 5-bit fields; each field being associated with one RPn pin (see Register 9-15 through Register 9-27). The value of the bit field corresponds to one of the peripherals and that peripheral's output is mapped to the pin (see Table 9-2). Because of the mapping technique, the list of peripherals for output mapping also includes a null value of '00000'. This permits any given pin to remain disconnected from the output of any of the pin selectable peripherals.

#### TABLE 9-2: SELECTABLE OUTPUT SOURCES (MAPS FUNCTION TO OUTPUT)

| Function             | Output Function<br>Number <sup>(1)</sup> | Output Name              |  |  |
|----------------------|------------------------------------------|--------------------------|--|--|
| NULL <sup>(2)</sup>  | 0                                        | NULL                     |  |  |
| C10UT                | 1                                        | Comparator 1 Output      |  |  |
| C2OUT                | 2                                        | Comparator 2 Output      |  |  |
| U1TX                 | 3                                        | UART1 Transmit           |  |  |
| U1RTS <sup>(3)</sup> | 4                                        | UART1 Request To Send    |  |  |
| U2TX                 | 5                                        | UART2 Transmit           |  |  |
| U2RTS <sup>(3)</sup> | 6                                        | UART2 Request To Send    |  |  |
| SDO1                 | 7                                        | SPI1 Data Output         |  |  |
| SCK10UT              | 8                                        | SPI1 Clock Output        |  |  |
| SS10UT               | 9                                        | SPI1 Slave Select Output |  |  |
| SDO2                 | 10                                       | SPI2 Data Output         |  |  |
| SCK2OUT              | 11                                       | SPI2 Clock Output        |  |  |
| SS2OUT               | 12                                       | SPI2 Slave Select Output |  |  |
| OC1                  | 18                                       | Output Compare 1         |  |  |
| OC2                  | 19                                       | Output Compare 2         |  |  |
| OC3                  | 20                                       | Output Compare 3         |  |  |
| OC4                  | 21                                       | Output Compare 4         |  |  |
| OC5                  | 22                                       | Output Compare 5         |  |  |

**Note 1:** Value assigned to the RPn<4:0> pins corresponds to the peripheral output function number.

- 2: The NULL function is assigned to all RPn outputs at device Reset and disables the RPn output function.
- **3:** IrDA<sup>®</sup> BCLK functionality uses this output.

#### 9.4.3.3 Mapping Limitations

The control schema of the peripheral pin select is extremely flexible. Other than systematic blocks that prevent signal contention caused by two physical pins being configured as the same functional input or two functional outputs configured as the same pin, there are no hardware enforced lock outs. The flexibility extends to the point of allowing a single input to drive multiple peripherals or a single functional output to drive multiple output pins.

## 9.4.4 CONTROLLING CONFIGURATION CHANGES

Because peripheral remapping can be changed during run time, some restrictions on peripheral remapping are needed to prevent accidental configuration changes. PIC24F devices include three features to prevent alterations to the peripheral map:

- · Control register lock sequence
- Continuous state monitoring
- Configuration bit remapping lock

### 9.4.4.1 Control Register Lock

Under normal operation, writes to the RPINRx and RPORx registers are not allowed. Attempted writes will appear to execute normally, but the contents of the registers will remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the IOLOCK bit (OSCCON<6>). Setting IOLOCK prevents writes to the control registers; clearing IOLOCK allows writes.

To set or clear IOLOCK, a specific command sequence must be executed:

- 1. Write 46h to OSCCON<7:0>.
- 2. Write 57h to OSCCON<7:0>.
- 3. Clear (or set) IOLOCK as a single operation.

Unlike the similar sequence with the oscillator's LOCK bit, IOLOCK remains in one state until changed. This allows all of the peripheral pin selects to be configured with a single unlock sequence followed by an update to all control registers, then locked with a second lock sequence.

#### 9.4.4.2 Continuous State Monitoring

In addition to being protected from direct writes, the contents of the RPINRx and RPORx registers are constantly monitored in hardware by shadow registers. If an unexpected change in any of the registers occurs (such as cell disturbances caused by ESD or other external events), a Configuration Mismatch Reset will be triggered.

#### 9.4.4.3 Configuration Bit Pin Select Lock

As an additional level of safety, the device can be configured to prevent more than one write session to the RPINRx and RPORx registers. The IOL1WAY (CW2<4>) Configuration bit blocks the IOLOCK bit from being cleared after it has been set once. If IOLOCK remains set, the register unlock procedure will not execute and the Peripheral Pin Select Control registers cannot be written to. The only way to clear the bit and re-enable peripheral remapping is to perform a device Reset.

In the default (unprogrammed) state, IOL1WAY is set, restricting users to one write session. Programming IOL1WAY allows users unlimited access (with the proper use of the unlock sequence) to the Peripheral Pin Select registers.

#### 9.4.5 CONSIDERATIONS FOR PERIPHERAL PIN SELECTION

The ability to control peripheral pin selection introduces several considerations into application design that could be overlooked. This is particularly true for several common peripherals that are available only as remappable peripherals.

The main consideration is that the peripheral pin selects are not available on default pins in the device's default (Reset) state. Since all RPINRx registers reset to '11111' and all RPORx registers reset to '00000', all peripheral pin select inputs are tied to RP31 and all peripheral pin select outputs are disconnected.

| Note: | In tying peripheral pin select inputs to    |  |  |  |  |  |  |
|-------|---------------------------------------------|--|--|--|--|--|--|
|       | RP31, RP31 does not have to exist on a      |  |  |  |  |  |  |
|       | device for the registers to be reset to it. |  |  |  |  |  |  |

This situation requires the user to initialize the device with the proper peripheral configuration before any other application code is executed. Since the IOLOCK bit resets in the unlocked state, it is not necessary to execute the unlock sequence after the device has come out of Reset. For application safety, however, it is best to set IOLOCK and lock the configuration after writing to the control registers.

Because the unlock sequence is timing critical, it must be executed as an assembly language routine in the same manner as changes to the oscillator configuration. If the bulk of the application is written in C or another high-level language, the unlock sequence should be performed by writing inline assembly.

Choosing the configuration requires the review of all peripheral pin selects and their pin assignments, especially those that will not be used in the application. In all cases, unused pin-selectable peripherals should be disabled completely. Unused peripherals should have their inputs assigned to an unused RPn pin function. I/O pins with unused RPn functions should be configured with the null peripheral output.

The assignment of a peripheral to a particular pin does not automatically perform any other configuration of the pin's I/O circuitry. In theory, this means adding a pin-selectable output to a pin may mean inadvertently driving an existing peripheral input when the output is driven. Users must be familiar with the behavior of other fixed peripherals that share a remappable pin and know when to enable or disable them. To be safe, fixed digital peripherals that share the same pin should be disabled when not in use.

Along these lines, configuring a remappable pin for a specific peripheral does not automatically turn that feature on. The peripheral must be specifically configured for operation and enabled, as if it were tied to a fixed pin. Where this happens in the application code (immediately following device Reset and peripheral configuration or inside the main application routine) depends on the peripheral and its use in the application.

A final consideration is that peripheral pin select functions neither override analog inputs, nor reconfigure pins with analog functions for digital I/O. If a pin is configured as an analog input on device Reset, it must be explicitly reconfigured as digital I/O when used with a peripheral pin select.

Example 9-2 shows a configuration for bidirectional communication with flow control using UART1. The following input and output functions are used:

- Input Functions: U1RX, U1CTS
- Output Functions: U1TX, U1RTS

#### EXAMPLE 9-2: CONFIGURING UART1 INPUT AND OUTPUT FUNCTIONS

| //**********               | ******          | * * * * * * * * * * * * * *     | * * * *     |
|----------------------------|-----------------|---------------------------------|-------------|
| // Unlock Regis            | sters           |                                 |             |
| //************             |                 | *****                           | ****        |
| asm volatile (             | "MOV            | #OSCCON. w1                     | \n"         |
| abiii (0140110 (           | "MOV            | #0x46, w2                       | \n"         |
|                            | "MOV            |                                 | \n"         |
|                            |                 |                                 |             |
|                            |                 | w2, [w1]                        | \n"         |
|                            |                 | w3, [w1]                        | \n"         |
|                            | "BCLR C         | SCCON,#6");                     |             |
|                            |                 |                                 |             |
| //***********              |                 |                                 |             |
| // Configure Ir            | -               | ctions                          |             |
| // (See Table 9            |                 |                                 |             |
| //**********               | ******          | * * * * * *                     |             |
| //*******                  | * * * * * * * * | * * * * * * * * * *             |             |
| // Assign U                |                 |                                 |             |
| //*******                  | * * * * * * * * | * * * * * * * * * *             |             |
| RPINR18bits                | .U1RXR =        | = 0;                            |             |
|                            |                 |                                 |             |
| //*******                  | * * * * * * * * | * * * * * * * * * *             |             |
| // Assign U                | 1CTS To         | Pin RP1                         |             |
| //*******                  |                 |                                 |             |
| RPINR18bits                | .U1CTSR         | = 1;                            |             |
|                            |                 |                                 |             |
| //***********              | ******          | * * * * * *                     |             |
| // Configure Ou            | ינוד דוומדו     | octions                         |             |
| // (See Table 9            | -               | 10010110                        |             |
| //***********              | ,               | * * * * * *                     |             |
| //********                 |                 |                                 |             |
| // Assign U                |                 |                                 |             |
| // ASSIGII 0<br>//******** |                 |                                 |             |
| RPOR1bits.R                |                 |                                 |             |
| RFORIDIUS.R                | .FZR - 3;       |                                 |             |
| //*******                  |                 |                                 |             |
|                            |                 |                                 |             |
| // Assign U                |                 |                                 |             |
| //*******                  |                 |                                 |             |
| RPOR1bits.R                | P3R = 4;        |                                 |             |
| , ,                        |                 |                                 |             |
| //************             |                 | * * * * * * * * * * * * * * * * | * * * *     |
| // Lock Registe            |                 |                                 |             |
| //***********              |                 |                                 |             |
| asm volatile (             | "MOV            | #OSCCON, w1                     | \n <b>"</b> |
|                            | "MOV            | #0x46, w2                       | \n"         |
|                            | "MOV            | #0x57, w3                       | \n"         |
|                            | "MOV.b          | w2, [w1]                        | \n"         |
|                            | "MOV.b          | w3, [w1]                        | \n"         |
|                            | "BSET           | OSCCON, #6"                     | );          |
| 1                          |                 | •                               |             |

### 9.5 Peripheral Pin Select Registers

The PIC24FJ64GA004 family of devices implements a total of 27 registers for remappable peripheral configuration:

- Input Remappable Peripheral Registers (14)
- Output Remappable Peripheral Registers (13)

#### Note: Input and output register values can only be changed if OSCCON<IOLOCK> = 0. See Section 9.4.4.1 "Control Register Lock" for a specific command sequence.

#### REGISTER 9-1: RPINR0: PERIPHERAL PIN SELECT INPUT REGISTER 0

| U-0    | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| —      | —   | —   | INT1R4 | INT1R3 | INT1R2 | INT1R1 | INT1R0 |
| bit 15 |     |     |        |        |        |        | bit 8  |
|        |     |     |        |        |        |        |        |

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|-------|-----|-----|-----|-----|-----|-----|-------|
| —     | —   | —   | —   | —   | —   | —   | —     |
| bit 7 |     |     |     |     |     |     | bit 0 |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 15-13 | Unimplemented: Read as '0'                                                          |
|-----------|-------------------------------------------------------------------------------------|
| bit 12-8  | INT1R4:INT1R0: Assign External Interrupt 1 (INT1) to the Corresponding RPn Pin bits |
| bit 7-0   | Unimplemented: Read as '0'                                                          |

#### REGISTER 9-2: RPINR1: PERIPHERAL PIN SELECT INPUT REGISTER 1

| U-0          | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 |
|--------------|-----|-----|-----|-----|-----|-----|-----|
| —            | —   | —   | —   | —   | —   | —   | —   |
| bit 15 bit 8 |     |     |     |     |     |     |     |

| U-0         | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------------|-----|-----|--------|--------|--------|--------|--------|
| —           | —   | —   | INT2R4 | INT2R3 | INT2R2 | INT2R1 | INT2R0 |
| bit 7 bit 0 |     |     |        |        |        |        |        |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 15-5 Unimplemented: Read as '0'

bit 4-0 INT2R4:INT2R0: Assign External Interrupt 2 (INT2) to the Corresponding RPn Pin bits

| U-0    | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| —      |     |     | T3CKR4 | T3CKR3 | T3CKR2 | T3CKR1 | T3CKR0 |
| bit 15 |     |     |        |        |        |        | bit 8  |
|        |     |     |        |        |        |        |        |
| U-0    | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
| _      | —   | —   | T2CKR4 | T2CKR3 | T2CKR2 | T2CKR1 | T2CKR0 |
| bit 7  |     |     |        |        |        |        | bit 0  |

#### REGISTER 9-3: RPINR3: PERIPHERAL PIN SELECT INPUT REGISTER 3

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                                           |
|-----------|--------------------------------------------------------------------------------------|
| bit 12-8  | T3CKR4:T3CKR0: Assign Timer3 External Clock (T3CK) to the Corresponding RPn Pin bits |
| bit 7-5   | Unimplemented: Read as '0'                                                           |
| bit 4-0   | T2CKR4:T2CKR0: Assign Timer2 External Clock (T2CK) to the Corresponding RPn Pin bits |

#### REGISTER 9-4: RPINR4: PERIPHERAL PIN SELECT INPUT REGISTER 4

| U-0    | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| —      | —   | —   | T5CKR4 | T5CKR3 | T5CKR2 | T5CKR1 | T5CKR0 |
| bit 15 |     |     |        |        |        |        | bit 8  |

| U-0   | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | T4CKR4 | T4CKR3 | T4CKR2 | T4CKR1 | T4CKR0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                                                              |                      |                    |
|-------------------|--------------------------------------------------------------|----------------------|--------------------|
| R = Readable bit  | able bit W = Writable bit U = Unimplemented bit, read as '0' |                      | d as '0'           |
| -n = Value at POR | '1' = Bit is set                                             | '0' = Bit is cleared | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **T5CKR4:T5CKR0:** Assign Timer5 External Clock (T5CK) to the Corresponding RPn Pin bits bit 7-5 **Unimplemented:** Read as '0'

bit 4-0 T4CKR4:T4CKR0: Assign Timer4 External Clock (T4CK) to the Corresponding RPn Pin bits

### REGISTER 9-5: RPINR7: PERIPHERAL PIN SELECT INPUT REGISTER 7

| U-0    | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|--------|-----|-----|-------|-------|-------|-------|-------|
| _      | —   | —   | IC2R4 | IC2R3 | IC2R2 | IC2R1 | IC2R0 |
| bit 15 |     |     |       |       |       |       | bit 8 |
|        |     |     |       |       |       |       |       |

| U-0   | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| —     | —   | —   | IC1R4 | IC1R3 | IC1R2 | IC1R1 | IC1R0 |
| bit 7 |     |     |       |       |       |       | bit 0 |

| Legend:                           |                  |                                    |                    |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 15-13 | Unimplemented: Read as '0'                                                  |
|-----------|-----------------------------------------------------------------------------|
| bit 12-8  | IC2R4:IC2R0: Assign Input Capture 2 (IC2) to the Corresponding RPn Pin bits |
| bit 7-5   | Unimplemented: Read as '0'                                                  |
| bit 4-0   | IC1R4:IC1R0: Assign Input Capture 1 (IC1) to the Corresponding RPn Pin bits |

#### REGISTER 9-6: RPINR8: PERIPHERAL PIN SELECT INPUT REGISTER 8

| U-0    | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|--------|-----|-----|-------|-------|-------|-------|-------|
| —      | —   | —   | IC4R4 | IC4R3 | IC4R2 | IC4R1 | IC4R0 |
| bit 15 |     |     |       |       |       |       | bit 8 |

| U-0   | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| —     | —   | —   | IC3R4 | IC3R3 | IC3R2 | IC3R1 | IC3R0 |
| bit 7 |     |     |       |       |       |       | bit 0 |

| Legend:           |                                                               |                      |                    |  |
|-------------------|---------------------------------------------------------------|----------------------|--------------------|--|
| R = Readable bit  | dable bit W = Writable bit U = Unimplemented bit, read as '0' |                      |                    |  |
| -n = Value at POR | '1' = Bit is set                                              | '0' = Bit is cleared | x = Bit is unknown |  |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 IC4R4:IC4R0: Assign Input Capture 4 (IC4) to the Corresponding RPn Pin bits

bit 7-5 Unimplemented: Read as '0'

bit 4-0 IC3R4:IC3R0: Assign Input Capture 3 (IC3) to the Corresponding RPn Pin bits

© 2008 Microchip Technology Inc.

#### REGISTER 9-7: RPINR9: PERIPHERAL PIN SELECT INPUT REGISTER 9

| U-0    | U-0 | U-0 | U-0   | U-0   | U-0   | U-0   | U-0   |
|--------|-----|-----|-------|-------|-------|-------|-------|
|        | —   | —   | —     | _     | —     | —     | _     |
| bit 15 |     |     |       |       |       |       | bit 8 |
|        |     |     |       |       |       |       |       |
| U-0    | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
| _      | _   | —   | IC5R4 | IC5R3 | IC5R2 | IC5R1 | IC5R0 |
| bit 7  |     |     |       |       |       |       | bit 0 |
|        |     |     |       |       |       |       |       |
|        |     |     |       |       |       |       |       |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

bit 15-5 Unimplemented: Read as '0'

bit 4-0 IC5R4:IC5R0: Assign Input Capture 5 (IC5) to the Corresponding RPn Pin bits

#### REGISTER 9-8: RPINR11: PERIPHERAL PIN SELECT INPUT REGISTER 11

| U-0               | U-0 | U-0              | R/W-1  | R/W-1                              | R/W-1  | R/W-1              | R/W-1  |
|-------------------|-----|------------------|--------|------------------------------------|--------|--------------------|--------|
| —                 | —   | —                | OCFBR4 | OCFBR3                             | OCFBR2 | OCFBR1             | OCFBR0 |
| bit 15            |     |                  |        | ·                                  |        | •                  | bit 8  |
|                   |     |                  |        |                                    |        |                    |        |
| U-0               | U-0 | U-0              | R/W-1  | R/W-1                              | R/W-1  | R/W-1              | R/W-1  |
| _                 | —   | —                | OCFAR4 | OCFAR3                             | OCFAR2 | OCFAR1             | OCFAR0 |
| bit 7             |     |                  |        |                                    |        |                    | bit 0  |
|                   |     |                  |        |                                    |        |                    |        |
| Legend:           |     |                  |        |                                    |        |                    |        |
| R = Readable bit  |     | W = Writable bit |        | U = Unimplemented bit, read as '0' |        |                    |        |
| -n = Value at POR |     | '1' = Bit is set |        | '0' = Bit is cleared               |        | x = Bit is unknown |        |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **OCFBR4:OCFBR0:** Assign Output Compare Fault B (OCFB) to the Corresponding RPn Pin bits

bit 7-5 Unimplemented: Read as '0'

bit 4-0 OCFAR4:OCFAR0: Assign Output Compare Fault A (OCFA) to the Corresponding RPn Pin bits

#### REGISTER 9-9: RPINR18: PERIPHERAL PIN SELECT INPUT REGISTER 18

| U-0    | U-0 | U-0 | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   |
|--------|-----|-----|---------|---------|---------|---------|---------|
| —      | —   | —   | U1CTSR4 | U1CTSR3 | U1CTSR2 | U1CTSR1 | U1CTSR0 |
| bit 15 |     |     |         |         |         |         | bit 8   |

| U-0   | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | U1RXR4 | U1RXR3 | U1RXR2 | U1RXR1 | U1RXR0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                                            |
|-----------|---------------------------------------------------------------------------------------|
| bit 12-8  | U1CTSR4:U1CTSR0: Assign UART1 Clear to Send (U1CTS) to the Corresponding RPn Pin bits |
| bit 7-5   | Unimplemented: Read as '0'                                                            |
| bit 4-0   | U1RXR4:U1RXR0: Assign UART1 Receive (U1RX) to the Corresponding RPn Pin bits          |

#### REGISTER 9-10: RPINR19: PERIPHERAL PIN SELECT INPUT REGISTER 19

| U-0    | U-0 | U-0 | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   |
|--------|-----|-----|---------|---------|---------|---------|---------|
| —      | —   | —   | U2CTSR4 | U2CTSR3 | U2CTSR2 | U2CTSR1 | U2CTSR0 |
| bit 15 |     |     |         |         |         |         | bit 8   |

| U-0   | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | U2RXR4 | U2RXR3 | U2RXR2 | U2RXR1 | U2RXR0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 U2CTSR4:U2CTSR0: Assign UART2 Clear to Send (U2CTS) to the Corresponding RPn Pin bits

bit 7-5 Unimplemented: Read as '0'

bit 4-0 U2RXR4:U2RXR0: Assign UART2 Receive (U2RX) to the Corresponding RPn Pin bits

© 2008 Microchip Technology Inc.

bit 15

| U-0 | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-----|-----|-----|--------|--------|--------|--------|--------|
| _   | _   | _   | SCK1R4 | SCK1R3 | SCK1R2 | SCK1R1 | SCK1R0 |

#### **RPINR20: PERIPHERAL PIN SELECT INPUT REGISTER 20 REGISTER 9-11:**

| U-0   | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | SDI1R4 | SDI1R3 | SDI1R2 | SDI1R1 | SDI1R0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                  |                        |                                    |  |  |
|-------------------|------------------|------------------------|------------------------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | U = Unimplemented bit, read as '0' |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown                 |  |  |

| bit 15-13 | Unimplemented: Read as '0'                                                        |
|-----------|-----------------------------------------------------------------------------------|
| bit 12-8  | SCK1R4:SCK1R0: Assign SPI1 Clock Input (SCK1IN) to the Corresponding RPn Pin bits |
| bit 7-5   | Unimplemented: Read as '0'                                                        |
| bit 4-0   | SDI1R4:SDI1R0: Assign SPI1 Data Input (SDI1) to the Corresponding RPn Pin bits    |

## REGISTER 9-12: RPINR21: PERIPHERAL PIN SELECT INPUT REGISTER 21

| U-0                                                                  | U-0 | U-0              | U-0   | U-0                                     | U-0   | U-0   | U-0   |
|----------------------------------------------------------------------|-----|------------------|-------|-----------------------------------------|-------|-------|-------|
| —                                                                    | —   | —                | —     | —                                       | —     | —     | —     |
| bit 15                                                               |     |                  |       |                                         |       |       | bit 8 |
|                                                                      |     |                  |       |                                         |       |       |       |
| U-0                                                                  | U-0 | U-0              | R/W-1 | R/W-1                                   | R/W-1 | R/W-1 | R/W-1 |
| _                                                                    | —   | —                | SS1R4 | SS1R3                                   | SS1R2 | SS1R1 | SS1R0 |
| bit 7                                                                |     |                  |       |                                         |       |       | bit 0 |
|                                                                      |     |                  |       |                                         |       |       |       |
| Legend:                                                              |     |                  |       |                                         |       |       |       |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |     |                  |       |                                         |       |       |       |
| -n = Value at I                                                      | POR | '1' = Bit is set |       | '0' = Bit is cleared x = Bit is unknown |       |       | nown  |

bit 15-5 Unimplemented: Read as '0'

bit 4-0 SS1R4:SS1R0: Assign SPI1 Slave Select Input (SS1IN) to the Corresponding RPn Pin bits bit 8

## REGISTER 9-13: RPINR22: PERIPHERAL PIN SELECT INPUT REGISTER 22

| U-0    | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| —      | —   | —   | SCK2R4 | SCK2R3 | SCK2R2 | SCK2R1 | SCK2R0 |
| bit 15 |     |     |        |        |        |        | bit 8  |
|        |     |     |        |        |        |        |        |

| U-0   | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | SDI2R4 | SDI2R3 | SDI2R2 | SDI2R1 | SDI2R0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                                        |
|-----------|-----------------------------------------------------------------------------------|
| bit 12-8  | SCK2R4:SCK2R0: Assign SPI2 Clock Input (SCK2IN) to the Corresponding RPn Pin bits |
| bit 7-5   | Unimplemented: Read as '0'                                                        |
| bit 4-0   | SDI2R4:SDI2R0: Assign SPI2 Data Input (SDI2) to the Corresponding RPn Pin bits    |

### REGISTER 9-14: RPINR23: PERIPHERAL PIN SELECT INPUT REGISTER 23

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     | •   |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| —     | —   | —   | SS2R4 | SS2R3 | SS2R2 | SS2R1 | SS2R0 |
| bit 7 |     |     |       |       |       |       | bit 0 |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-5 Unimplemented: Read as '0'

bit 4-0 SS2R4:SS2R0: Assign SPI2 Slave Select Input (SS2IN) to the Corresponding RPn Pin bits

### REGISTER 9-15: RPOR0: PERIPHERAL PIN SELECT OUTPUT REGISTER 0

| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-------|-------|-------|-------|-------|
| —      | —   | —   | RP1R4 | RP1R3 | RP1R2 | RP1R1 | RP1R0 |
| bit 15 |     |     |       |       |       |       | bit 8 |

| U-0   | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| —     | —   | —   | RP0R4 | RP0R3 | RP0R2 | RP0R1 | RP0R0 |
| bit 7 |     |     |       |       |       |       | bit 0 |

| Legend:           |                  |                       |                                    |  |  |  |
|-------------------|------------------|-----------------------|------------------------------------|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | U = Unimplemented bit, read as '0' |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown                 |  |  |  |

bit 15-13 Unimplemented: Read as '0'

| bit 12-8 | <b>RP1R4:RP1R0:</b> Peripheral Output Function is Assigned to RP1 Output Pin bits (see Table 9-2 for peripheral function numbers) |
|----------|-----------------------------------------------------------------------------------------------------------------------------------|
| bit 7-5  | Unimplemented: Read as '0'                                                                                                        |
|          |                                                                                                                                   |

bit 4-0 **RP0R4:RP0R0:** Peripheral Output Function is Assigned to RP0 Output Pin bits (see Table 9-2 for peripheral function numbers)

## REGISTER 9-16: RPOR1: PERIPHERAL PIN SELECT OUTPUT REGISTER 1

| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-------|-------|-------|-------|-------|
| —      | —   | —   | RP3R4 | RP3R3 | RP3R2 | RP3R1 | RP3R0 |
| bit 15 |     |     |       |       |       |       | bit 8 |

| U-0   | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| —     | —   | —   | RP2R4 | RP2R3 | RP2R2 | RP2R1 | RP2R0 |
| bit 7 |     |     |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **RP3R4:RP3R0:** Peripheral Output Function is Assigned to RP3 Output Pin bits (see Table 9-2 for peripheral function numbers)

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **RP2R4:RP2R0:** Peripheral Output Function is Assigned to RP2 Output Pin bits (see Table 9-2 for peripheral function numbers)

| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-------|-------|-------|-------|-------|
| —      | —   | —   | RP5R4 | RP5R3 | RP5R2 | RP5R1 | RP5R0 |
| bit 15 |     |     |       |       |       |       | bit 8 |
|        |     |     |       |       |       |       |       |
| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| —      | —   | —   | RP4R4 | RP4R3 | RP4R2 | RP4R1 | RP4R0 |
| bit 7  |     |     |       |       |       |       | bit 0 |
|        |     |     |       |       |       |       |       |

### **REGISTER 9-17: RPOR2: PERIPHERAL PIN SELECT OUTPUT REGISTER 2**

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                                                                                        |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------|
| bit 12-8  | <b>RP5R4:RP5R0:</b> Peripheral Output Function is Assigned to RP5 Output Pin bits (see Table 9-2 for peripheral function numbers) |
| bit 7-5   | Unimplemented: Read as '0'                                                                                                        |
| bit 4-0   | <b>RP4R4:RP4R0:</b> Peripheral Output Function is Assigned to RP4 Output Pin bits (see Table 9-2 for peripheral function numbers) |

## REGISTER 9-18: RPOR3: PERIPHERAL PIN SELECT OUTPUT REGISTER 3

| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-------|-------|-------|-------|-------|
| —      | —   | —   | RP7R4 | RP7R3 | RP7R2 | RP7R1 | RP7R0 |
| bit 15 |     |     |       |       |       |       | bit 8 |

| U-0   | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| —     | —   | —   | RP6R4 | RP6R3 | RP6R2 | RP6R1 | RP6R0 |
| bit 7 |     |     |       |       |       |       | bit 0 |

| Legend:           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **RP7R4:RP7R0:** Peripheral Output Function is Assigned to RP7 Output Pin bits (see Table 9-2 for peripheral function numbers)

- bit 7-5 Unimplemented: Read as '0'
- bit 4-0 **RP6R4:RP6R0:** Peripheral Output Function is Assigned to RP6 Output Pin bits (see Table 9-2 for peripheral function numbers)

## REGISTER 9-19: RPOR4: PERIPHERAL PIN SELECT OUTPUT REGISTER 4

| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-------|-------|-------|-------|-------|
| —      | —   | —   | RP9R4 | RP9R3 | RP9R2 | RP9R1 | RP9R0 |
| bit 15 |     |     |       |       |       |       | bit 8 |
|        |     |     |       |       |       |       |       |

| U-0   | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| —     | —   | —   | RP8R4 | RP8R3 | RP8R2 | RP8R1 | RP8R0 |
| bit 7 |     |     |       |       |       |       | bit 0 |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

| bit 12-8 | RP9R4:RP9R0: Peripheral Output Function is Assigned to RP9 Output Pin bits |
|----------|----------------------------------------------------------------------------|
|          | (see Table 9-2 for peripheral function numbers)                            |
| bit 7-5  | Unimplemented: Read as '0'                                                 |

bit 4-0 **RP8R4:RP8R0:** Peripheral Output Function is Assigned to RP8 Output Pin bits (see Table 9-2 for peripheral function numbers)

### REGISTER 9-20: RPOR5: PERIPHERAL PIN SELECT OUTPUT REGISTER 5

| U-0    | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| —      | —   | —   | RP11R4 | RP11R3 | RP11R2 | RP11R1 | RP11R0 |
| bit 15 |     |     |        |        |        |        | bit 8  |

| U-0   | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | RP10R4 | RP10R3 | RP10R2 | RP10R1 | RP10R0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **RP11R4:RP11R0:** Peripheral Output Function is Assigned to RP11 Output Pin bits (see Table 9-2 for peripheral function numbers)

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **RP10R4:RP10R0:** Peripheral Output Function is Assigned to RP10 Output Pin bits (see Table 9-2 for peripheral function numbers)

| REGISTER 9-21: RPOR6: | PERIPHERAL PIN SELECT OUTPUT REGISTER 6 |
|-----------------------|-----------------------------------------|
|-----------------------|-----------------------------------------|

| U-0    | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| —      | —   | _   | RP13R4 | RP13R3 | RP13R2 | RP13R1 | RP13R0 |
| bit 15 |     |     |        |        |        |        | bit 8  |
|        |     |     |        |        |        |        |        |
| U-0    | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
| —      | —   |     | RP12R4 | RP12R3 | RP12R2 | RP12R1 | RP12R0 |
| bit 7  |     |     |        |        |        |        | bit 0  |

| Legend:           |                  |                       |                                    |  |  |  |
|-------------------|------------------|-----------------------|------------------------------------|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | U = Unimplemented bit, read as '0' |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown                 |  |  |  |

| bit 15-13 | Unimplemented: Read as '0'                                                                                                           |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------|
| bit 12-8  | <b>RP13R4:RP13R0:</b> Peripheral Output Function is Assigned to RP13 Output Pin bits (see Table 9-2 for peripheral function numbers) |
| bit 7-5   | Unimplemented: Read as '0'                                                                                                           |
| bit 4-0   | <b>RP12R4:RP12R0:</b> Peripheral Output Function is Assigned to RP12 Output Pin bits (see Table 9-2 for peripheral function numbers) |

## REGISTER 9-22: RPOR7: PERIPHERAL PIN SELECT OUTPUT REGISTER 7

| U-0    | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| _      | —   | —   | RP15R4 | RP15R3 | RP15R2 | RP15R1 | RP15R0 |
| bit 15 |     |     |        |        |        |        | bit 8  |

| U-0   | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | RP14R4 | RP14R3 | RP14R2 | RP14R1 | RP14R0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                                                                      |                      |                    |  |
|-------------------|----------------------------------------------------------------------|----------------------|--------------------|--|
| R = Readable bit  | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |                      |                    |  |
| -n = Value at POR | '1' = Bit is set                                                     | '0' = Bit is cleared | x = Bit is unknown |  |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **RP15R4:RP15R0:** Peripheral Output Function is Assigned to RP15 Output Pin bits (see Table 9-2 for peripheral function numbers)

- bit 7-5 Unimplemented: Read as '0'
- bit 4-0 **RP14R4:RP14R0:** Peripheral Output Function is Assigned to RP14 Output Pin bits (see Table 9-2 for peripheral function numbers)

© 2008 Microchip Technology Inc.

| U-0                | U-0 | U-0 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 |
|--------------------|-----|-----|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| _                  | _   | —   | RP17R4 <sup>(1)</sup> | RP17R3 <sup>(1)</sup> | RP17R2 <sup>(1)</sup> | RP17R1 <sup>(1)</sup> | RP17R0 <sup>(1)</sup> |
| bit 15             |     |     |                       |                       | •                     |                       | bit 8                 |
|                    |     |     |                       |                       |                       |                       |                       |
| U-0                | U-0 | U-0 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 |
| —                  | —   | —   | RP16R4 <sup>(1)</sup> | RP16R3 <sup>(1)</sup> | RP16R2 <sup>(1)</sup> | RP16R1 <sup>(1)</sup> | RP16R0 <sup>(1)</sup> |
| bit 7              |     |     |                       |                       |                       |                       | bit 0                 |
|                    |     |     |                       |                       |                       |                       |                       |
| Legend:            |     |     |                       |                       |                       |                       |                       |
| <b>D D I</b> I I I |     |     |                       |                       |                       | (0)                   |                       |

### REGISTER 9-23: RPOR8: PERIPHERAL PIN SELECT OUTPUT REGISTER 8

| Legend:           |                  |                        |                                    |  |  |
|-------------------|------------------|------------------------|------------------------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | U = Unimplemented bit, read as '0' |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown                 |  |  |

bit 15-13 Unimplemented: Read as '0'

| bit 12-8 | <b>RP17R4:RP17R0:</b> Peripheral Output Function is Assigned to RP17 Output Pin bits <sup>(1)</sup> (see Table 9-2 for peripheral function numbers) |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7-5  | Unimplemented: Read as '0'                                                                                                                          |
| bit 4-0  | <b>RP16R4:RP16R0:</b> Peripheral Output Function is Assigned to RP16 Output Pin bits <sup>(1)</sup>                                                 |

(see Table 9-2 for peripheral function numbers)

## REGISTER 9-24: RPOR9: PERIPHERAL PIN SELECT OUTPUT REGISTER 9

| U-0    | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| —      | —   | —   | RP19R4 | RP19R3 | RP19R2 | RP19R1 | RP19R0 |
| bit 15 |     |     |        |        |        |        | bit 8  |

| U-0   | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| _     | —   | —   | RP18R4 | RP18R3 | RP18R2 | RP18R1 | RP18R0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | , read as '0'    |                      |                    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

- bit 12-8 RP19R4:RP19R0: Peripheral Output Function is Assigned to RP19 Output Pin bits<sup>(1)</sup> (see Table 9-2 for peripheral function numbers)
- bit 7-5 Unimplemented: Read as '0'
- RP18R4:RP18R0: Peripheral Output Function is Assigned to RP18 Output Pin bits<sup>(1)</sup> bit 4-0 (see Table 9-2 for peripheral function numbers)

Note 1: Bits are only available on the 44-pin devices; otherwise, they read as '0'.

Note 1: Bits are only available on the 44-pin devices; otherwise, they read as '0'.

#### REGISTER 9-25: RPOR10: PERIPHERAL PIN SELECT OUTPUT REGISTER 10

| U-0    | U-0 | U-0 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 |
|--------|-----|-----|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| —      | —   | —   | RP21R4 <sup>(1)</sup> | RP21R3 <sup>(1)</sup> | RP21R2 <sup>(1)</sup> | RP21R1 <sup>(1)</sup> | RP21R0 <sup>(1)</sup> |
| bit 15 |     |     |                       |                       |                       |                       | bit 8                 |

| U-0   | U-0 | U-0 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 |
|-------|-----|-----|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| —     | —   | —   | RP20R4 <sup>(1)</sup> | RP20R3 <sup>(1)</sup> | RP20R2 <sup>(1)</sup> | RP20R1 <sup>(1)</sup> | RP20R0 <sup>(1)</sup> |
| bit 7 |     |     |                       |                       |                       |                       | bit 0                 |

| Legend:           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

| bit 12-8 | <b>RP21R4:RP21R0:</b> Peripheral Output Function is Assigned to RP21 Output Pin bits <sup>(1)</sup> (see Table 9-2 for peripheral function numbers) |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7-5  | Unimplemented: Read as '0'                                                                                                                          |
| bit 4-0  | <b>RP20R4:RP20R0:</b> Peripheral Output Function is Assigned to RP20 Output Pin bits <sup>(1)</sup>                                                 |

(see Table 9-2 for peripheral function numbers)

## REGISTER 9-26: RPOR11: PERIPHERAL PIN SELECT OUTPUT REGISTER 11

| U-0    | U-0 | U-0 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 |
|--------|-----|-----|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| —      | _   |     | RP23R4 <sup>(1)</sup> | RP23R3 <sup>(1)</sup> | RP23R2 <sup>(1)</sup> | RP23R1 <sup>(1)</sup> | RP23R0 <sup>(1)</sup> |
| bit 15 |     |     |                       |                       |                       |                       | bit 8                 |
|        |     |     |                       |                       |                       |                       |                       |
| U-0    | U-0 | U-0 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 |
|        | _   |     | RP22R4 <sup>(1)</sup> | RP22R3 <sup>(1)</sup> | RP22R2 <sup>(1)</sup> | RP22R1 <sup>(1)</sup> | RP22R0 <sup>(1)</sup> |

bit 7

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **RP23R4:RP23R0:** Peripheral Output Function is Assigned to RP23 Output Pin bits<sup>(1)</sup> (see Table 9-2 for peripheral function numbers)

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **RP22R4:RP22R0:** Peripheral Output Function is Assigned to RP22 Output Pin bits<sup>(1)</sup> (see Table 9-2 for peripheral function numbers)

Note 1: Bits are only available on the 44-pin devices; otherwise, they read as '0'.

© 2008 Microchip Technology Inc.

bit 0

Note 1: Bits are only available on the 44-pin devices; otherwise, they read as '0'.

| U-0                                | U-0        | U-0            | R/W-0                               | R/W-0                              | R/W-0                 | R/W-0                      | R/W-0                 |  |
|------------------------------------|------------|----------------|-------------------------------------|------------------------------------|-----------------------|----------------------------|-----------------------|--|
| _                                  | —          | _              | RP25R4 <sup>(1)</sup>               | RP25R3 <sup>(1)</sup>              | RP25R2 <sup>(1)</sup> | RP25R1 <sup>(1)</sup>      | RP25R0 <sup>(1)</sup> |  |
| bit 15                             |            |                |                                     |                                    |                       |                            | bit 8                 |  |
|                                    |            |                |                                     |                                    |                       |                            |                       |  |
| U-0                                | U-0        | U-0            | R/W-0                               | R/W-0                              | R/W-0                 | R/W-0                      | R/W-0                 |  |
| _                                  | —          | —              | RP24R4 <sup>(1)</sup>               | RP24R3 <sup>(1)</sup>              | RP24R2 <sup>(1)</sup> | RP24R1 <sup>(1)</sup>      | RP24R0 <sup>(1)</sup> |  |
| bit 7                              |            |                |                                     |                                    |                       |                            | bit 0                 |  |
|                                    |            |                |                                     |                                    |                       |                            |                       |  |
| Legend:                            |            |                |                                     |                                    |                       |                            |                       |  |
| R = Readabl                        | e bit      | W = Writable   | bit                                 | U = Unimplemented bit, read as '0' |                       |                            |                       |  |
| -n = Value at POR '1' = Bit is set |            |                | '0' = Bit is cleared x = Bit is unk |                                    | x = Bit is unkr       | iown                       |                       |  |
|                                    |            |                |                                     |                                    |                       |                            |                       |  |
| bit 15-13                          | Unimplemen | ted: Read as ' | )'                                  |                                    |                       |                            |                       |  |
| bit 12-8                           | RP25R4:RP2 | 5R0: Periphera | al Output Funct                     | tion is Assigned                   | to RP25 Outp          | ut Pin bits <sup>(1)</sup> |                       |  |

### REGISTER 9-27: RPOR12: PERIPHERAL PIN SELECT OUTPUT REGISTER 12

- bit 12-8 **RP25R4:RP25R0:** Peripheral Output Function is Assigned to RP25 Output Pin bits<sup>(1)</sup> (see Table 9-2 for peripheral function numbers)
- bit 7-5 Unimplemented: Read as '0'
- bit 4-0 **RP24R4:RP24R0:** Peripheral Output Function is Assigned to RP24 Output Pin bits<sup>(1)</sup> (see Table 9-2 for peripheral function numbers)
- Note 1: Bits are only available on the 44-pin devices; otherwise, they read as '0'.

## 10.0 TIMER1

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", "Section 14. Timers" (DS39704).

The Timer1 module is a 16-bit timer which can serve as the time counter for the Real-Time Clock (RTC), or operate as a free-running, interval timer/counter. Timer1 can operate in three modes:

- 16-Bit Timer
- 16-Bit Synchronous Counter
- 16-Bit Asynchronous Counter

Timer1 also supports these features:

- Timer Gate Operation
- Selectable Prescaler Settings
- Timer Operation during CPU Idle and Sleep modes
- Interrupt on 16-Bit Period Register Match or Falling Edge of External Gate Signal

Figure 10-1 presents a block diagram of the 16-bit timer module.

To configure Timer1 for operation:

- 1. Set the TON bit (= 1).
- 2. Select the timer prescaler ratio using the TCKPS1:TCKPS0 bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits.
- 4. Set or clear the TSYNC bit to configure synchronous or asynchronous operation.
- 5. Load the timer period value into the PR1 register.
- 6. If interrupts are required, set the interrupt enable bit, T1IE. Use the priority bits, T1IP2:T1IP0, to set the interrupt priority.



## FIGURE 10-1: 16-BIT TIMER1 MODULE BLOCK DIAGRAM

| R/W-0        | U-0                                                          | R/W-0                                                         | U-0            | U-0               | U-0              | U-0              | U-0 |  |  |  |  |
|--------------|--------------------------------------------------------------|---------------------------------------------------------------|----------------|-------------------|------------------|------------------|-----|--|--|--|--|
| TON          |                                                              | - TSIDL                                                       |                |                   |                  |                  |     |  |  |  |  |
| oit 15       |                                                              |                                                               | •              |                   |                  | · · · · · ·      | bit |  |  |  |  |
| U-0          | R/W-0                                                        | R/W-0                                                         | R/W-0          | U-0               | R/W-0            | R/W-0            | U-0 |  |  |  |  |
| _            | TGATE                                                        | TCKPS1                                                        | TCKPS0         |                   | TSYNC            | TCS              | _   |  |  |  |  |
| oit 7        |                                                              |                                                               |                |                   |                  | 11               | bit |  |  |  |  |
| Legend:      |                                                              |                                                               |                |                   |                  |                  |     |  |  |  |  |
| R = Readab   | le bit                                                       | W = Writable                                                  | bit            | U = Unimpler      | mented bit, read | d as '0'         |     |  |  |  |  |
| -n = Value a | t POR                                                        | '1' = Bit is set                                              |                | '0' = Bit is cle  |                  | x = Bit is unkno | own |  |  |  |  |
|              |                                                              |                                                               |                |                   |                  |                  |     |  |  |  |  |
| bit 15       | <b>TON:</b> Timer1<br>1 = Starts 16                          |                                                               |                |                   |                  |                  |     |  |  |  |  |
|              | 0 = Stops 16                                                 |                                                               |                |                   |                  |                  |     |  |  |  |  |
| bit 14       | -                                                            | nted: Read as '                                               | o <b>'</b>     |                   |                  |                  |     |  |  |  |  |
| bit 13       | -                                                            | in Idle Mode bit                                              |                |                   |                  |                  |     |  |  |  |  |
|              | -                                                            | iue module ope                                                |                | evice enters Idle | e mode           |                  |     |  |  |  |  |
|              |                                                              | module operat                                                 |                |                   |                  |                  |     |  |  |  |  |
| bit 12-7     | Unimplemented: Read as '0'                                   |                                                               |                |                   |                  |                  |     |  |  |  |  |
| bit 6        | TGATE: Timer1 Gated Time Accumulation Enable bit             |                                                               |                |                   |                  |                  |     |  |  |  |  |
|              | $\frac{\text{When TCS} = 1}{\text{This hit is imposed}}$     |                                                               |                |                   |                  |                  |     |  |  |  |  |
|              | This bit is ignored.                                         |                                                               |                |                   |                  |                  |     |  |  |  |  |
|              | <u>When TCS =</u><br>1 = Gated til                           | <u>    0:</u><br>me accumulatio                               | n enabled      |                   |                  |                  |     |  |  |  |  |
|              |                                                              | me accumulatio                                                |                |                   |                  |                  |     |  |  |  |  |
| bit 5-4      | TCKPS1:TC                                                    | KPS0: Timer1 I                                                | nput Clock Pre | escale Select b   | its              |                  |     |  |  |  |  |
|              | 11 <b>= 1:256</b>                                            |                                                               |                |                   |                  |                  |     |  |  |  |  |
|              | 10 = 1:64                                                    |                                                               |                |                   |                  |                  |     |  |  |  |  |
|              | 01 = 1:8<br>00 = 1:1                                         |                                                               |                |                   |                  |                  |     |  |  |  |  |
| hit 0        |                                                              | ted. Dood oo '                                                | <u>`</u>       |                   |                  |                  |     |  |  |  |  |
| bit 3        | -                                                            | nted: Read as '                                               |                | branization Cal   | laat hit         |                  |     |  |  |  |  |
| bit 2        |                                                              | TSYNC: Timer1 External Clock Input Synchronization Select bit |                |                   |                  |                  |     |  |  |  |  |
|              | <u>When TCS = 1:</u><br>1 = Synchronize external clock input |                                                               |                |                   |                  |                  |     |  |  |  |  |
|              | 0 = Do not synchronize external clock input                  |                                                               |                |                   |                  |                  |     |  |  |  |  |
|              | <u>When TCS =</u><br>This bit is ign                         |                                                               |                |                   |                  |                  |     |  |  |  |  |
| bit 1        | -                                                            | Clock Source S                                                | Select bit     |                   |                  |                  |     |  |  |  |  |
|              | 1 = Externa                                                  | l clock from T10<br>clock (Fosc/2)                            |                | rising edge)      |                  |                  |     |  |  |  |  |
|              |                                                              | ··· · ·····                                                   |                |                   |                  |                  |     |  |  |  |  |

## 11.0 TIMER2/3 AND TIMER4/5

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, "Section 14. Timers" (DS39704).

The Timer2/3 and Timer4/5 modules are 32-bit timers, which can also be configured as four independent 16-bit timers with selectable operating modes.

As a 32-bit timer, Timer2/3 and Timer4/5 operate in three modes:

- Two independent 16-bit timers (Timer2 and Timer3) with all 16-bit operating modes (except Asynchronous Counter mode)
- Single 32-bit timer
- Single 32-bit synchronous counter
- They also support these features:
- Timer gate operation
- Selectable prescaler settings
- Timer operation during Idle and Sleep modes
- · Interrupt on a 32-Bit Period register match
- ADC Event Trigger (Timer4/5 only)

Individually, all four of the 16-bit timers can function as synchronous timers or counters. They also offer the features listed above, except for the ADC Event Trigger; this is implemented only with Timer5. The operating modes and enabled features are determined by setting the appropriate bit(s) in the T2CON, T3CON, T4CON and T5CON registers. T2CON and T4CON are shown in generic form in Register 11-1; T3CON and T5CON are shown in Register 11-2.

For 32-bit timer/counter operation, Timer2 and Timer4 are the least significant word; Timer3 and Timer4 are the most significant word of the 32-bit timers.

| Note: | For 32-bit operation, T3CON and T5CON       |  |  |  |  |  |  |  |  |
|-------|---------------------------------------------|--|--|--|--|--|--|--|--|
|       | control bits are ignored. Only T2CON and    |  |  |  |  |  |  |  |  |
|       | T4CON control bits are used for setup and   |  |  |  |  |  |  |  |  |
|       | control. Timer2 and Timer4 clock and gate   |  |  |  |  |  |  |  |  |
|       | inputs are utilized for the 32-bit timer    |  |  |  |  |  |  |  |  |
|       | modules, but an interrupt is generated with |  |  |  |  |  |  |  |  |
|       | the Timer3 or Timer5 interrupt flags.       |  |  |  |  |  |  |  |  |

To configure Timer2/3 or Timer4/5 for 32-bit operation:

- 1. Set the T32 bit (T2CON<3> or T4CON<3> = 1).
- 2. Select the prescaler ratio for Timer2 or Timer4 using the TCKPS1:TCKPS0 bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits. If TCS is set to external clock, RPINRx (TxCK) must be configured to an available RPn pin. See Section 9.4 "Peripheral Pin Select" for more information.
- 4. Load the timer period value. PR3 (or PR5) will contain the most significant word of the value while PR2 (or PR4) contains the least significant word.
- If interrupts are required, set the interrupt enable bit, T3IE or T5IE; use the priority bits, T3IP2:T3IP0 or T5IP2:T5IP0, to set the interrupt priority. Note that while Timer2 or Timer4 controls the timer, the interrupt appears as a Timer3 or Timer5 interrupt.
- 6. Set the TON bit (= 1).

The timer value, at any point, is stored in the register pair, TMR3:TMR2 (or TMR5:TMR4). TMR3 (TMR5) always contains the most significant word of the count, while TMR2 (TMR4) contains the least significant word.

To configure any of the timers for individual 16-bit operation:

- Clear the T32 bit corresponding to that timer (T2CON<3> for Timer2 and Timer3 or T4CON<3> for Timer4 and Timer5).
- 2. Select the timer prescaler ratio using the TCKPS1:TCKPS0 bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits. See **Section 9.4 "Peripheral Pin Select"** for more information.
- 4. Load the timer period value into the PRx register.
- 5. If interrupts are required, set the interrupt enable bit, TxIE; use the priority bits, TxIP2:TxIP0, to set the interrupt priority.
- 6. Set the TON bit (TxCON<15> = 1).



3: The ADC event trigger is available only on Timer2/3.



FIGURE 11-3: TIMER3 AND TIMER5 (16-BIT SYNCHRONOUS) BLOCK DIAGRAM



| R/W-0                 | U-0                         | R/W-0                             | U-0                    | U-0                | U-0              | U-0                | U-0   |
|-----------------------|-----------------------------|-----------------------------------|------------------------|--------------------|------------------|--------------------|-------|
| TON                   | _                           | TSIDL                             |                        | —                  | _                | —                  | _     |
| bit 15                |                             |                                   |                        |                    |                  |                    | bit 8 |
|                       |                             |                                   |                        |                    |                  |                    |       |
| U-0                   | R/W-0                       | R/W-0                             | R/W-0                  | R/W-0              | U-0              | R/W-0              | U-0   |
|                       | TGATE                       | TCKPS1                            | TCKPS0                 | T32 <sup>(1)</sup> | —                | TCS <sup>(2)</sup> | —     |
| bit 7                 |                             |                                   |                        |                    |                  |                    | bit ( |
| Legend:               |                             |                                   |                        |                    |                  |                    |       |
| R = Readabl           | le hit                      | W = Writable                      | hit                    | U = Unimplen       | nented bit, rea  | d as '0'           |       |
| -n = Value at         |                             | '1' = Bit is set                  | on                     | '0' = Bit is clea  |                  | x = Bit is unkno   | wn    |
|                       |                             |                                   |                        | 0 2000 0.00        |                  |                    |       |
| bit 15                | TON: Timerx                 | On bit                            |                        |                    |                  |                    |       |
|                       | When TxCON                  | <b>\&lt;3&gt;</b> = <u>1:</u>     |                        |                    |                  |                    |       |
|                       | 1 = Starts 32               |                                   |                        |                    |                  |                    |       |
|                       | 0 = Stops  32               |                                   |                        |                    |                  |                    |       |
|                       | When TxCON<br>1 = Starts 16 |                                   |                        |                    |                  |                    |       |
|                       | 0 = Stops 16                |                                   |                        |                    |                  |                    |       |
| bit 14                | Unimplemen                  | ted: Read as '                    | )'                     |                    |                  |                    |       |
| bit 13                | TSIDL: Stop i               | in Idle Mode bit                  |                        |                    |                  |                    |       |
|                       |                             | ue module ope<br>module operati   |                        |                    | mode             |                    |       |
| bit 12-7              | Unimplemen                  | ted: Read as '                    | )'                     |                    |                  |                    |       |
| bit 6                 | TGATE: Time                 | erx Gated Time                    | Accumulation           | Enable bit         |                  |                    |       |
|                       | When TCS =                  |                                   |                        |                    |                  |                    |       |
|                       | This bit is ign             |                                   |                        |                    |                  |                    |       |
|                       | When TCS =<br>1 = Gated tin | <u>0:</u><br>ne accumulatio       | n enabled              |                    |                  |                    |       |
|                       |                             | ne accumulatio                    |                        |                    |                  |                    |       |
| bit 5-4               | TCKPS1:TC                   | <b>(PS0:</b> Timerx I             | nput Clock Pre         | scale Select bit   | S                |                    |       |
|                       | 11 <b>= 1:256</b>           |                                   |                        |                    |                  |                    |       |
|                       | 10 = 1:64<br>01 = 1:8       |                                   |                        |                    |                  |                    |       |
|                       | 00 = 1:1                    |                                   |                        |                    |                  |                    |       |
| bit 3                 | <b>T32:</b> 32-Bit Ti       | imer Mode Sele                    | ect bit <sup>(1)</sup> |                    |                  |                    |       |
|                       | 1 = Timerx a                | nd Timery form                    | a single 32-bit        | timer              |                  |                    |       |
|                       |                             | nd Timery act a                   |                        |                    |                  |                    |       |
| <b>h</b> : <b>h</b> O |                             | e, T3CON cont                     |                        | affect 32-bit tim  | er operation.    |                    |       |
| bit 2                 | -                           | ted: Read as '                    |                        |                    |                  |                    |       |
| bit 1                 |                             | Clock Source S<br>clock from pin, |                        | ricing odgo)       |                  |                    |       |
|                       |                             | clock (Fosc/2)                    |                        | nsing euge)        |                  |                    |       |
| bit 0                 |                             | ted: Read as '                    | )'                     |                    |                  |                    |       |
| Note 1: In            | n 32-bit mode, th           | e T3CON or T                      | 5CON control h         | oits do not affec  | t 32-bit timer o | operation.         |       |
|                       | TCS = 1, RPIN               |                                   |                        |                    |                  | •                  |       |

#### REGISTER 11-1: TxCON: TIMER2 AND TIMER4 CONTROL REGISTER

Section 9.4 "Peripheral Pin Select".

| R/W-0              | U-0                                                          | R/W-0                                                             | U-0                   | U-0                       | U-0               | U-0                  | U-0       |
|--------------------|--------------------------------------------------------------|-------------------------------------------------------------------|-----------------------|---------------------------|-------------------|----------------------|-----------|
| TON <sup>(1)</sup> |                                                              | TSIDL <sup>(1)</sup>                                              | _                     |                           | —                 | _                    | _         |
| oit 15             |                                                              |                                                                   |                       |                           |                   |                      | bit       |
| U-0                | R/W-0                                                        | R/W-0                                                             | R/W-0                 | U-0                       | U-0               | R/W-0                | U-0       |
| _                  | TGATE <sup>(1)</sup>                                         | TCKPS1 <sup>(1)</sup>                                             | TCKPS0 <sup>(1)</sup> |                           | _                 | TCS <sup>(1,2)</sup> | _         |
| bit 7              |                                                              |                                                                   |                       |                           |                   |                      | bit       |
| Legend:            |                                                              |                                                                   |                       |                           |                   |                      |           |
| R = Readabl        | e bit                                                        | W = Writable I                                                    | oit                   | U = Unimplem              | nented bit, rea   | id as '0'            |           |
| -n = Value at      | POR                                                          | '1' = Bit is set                                                  |                       | '0' = Bit is clea         | ared              | x = Bit is unkno     | own       |
| bit 15             | <b>TON:</b> Timery<br>1 = Starts 16<br>0 = Stops 16          | -bit Timery<br>-bit Timery                                        |                       |                           |                   |                      |           |
| bit 14             | -                                                            | ted: Read as '0                                                   |                       |                           |                   |                      |           |
| bit 13             | 1 = Discontin                                                | in Idle Mode bit <sup>i</sup><br>ue module oper<br>module operati | ation when de         |                           | mode              |                      |           |
| bit 12-7           | Unimplemen                                                   | ted: Read as 'o                                                   | )'                    |                           |                   |                      |           |
| bit 6              | When TCS =<br>This bit is ign<br>When TCS =<br>1 = Gated tin | ored.                                                             | n enabled             | Enable bit <sup>(1)</sup> |                   |                      |           |
| bit 5-4            | TCKPS1:TC                                                    | <b>KPS0:</b> Timery Ir                                            | nput Clock Pre        | scale Select bit          | <sub>(S</sub> (1) |                      |           |
|                    | 11 = 1:256<br>10 = 1:64<br>01 = 1:8<br>00 = 1:1              |                                                                   |                       |                           |                   |                      |           |
| bit 3-2            | Unimplemen                                                   | ted: Read as 'd                                                   | )'                    |                           |                   |                      |           |
| bit 1              | 1 = External                                                 | Clock Source S<br>clock from pin T<br>clock (Fosc/2)              |                       | sing edge)                |                   |                      |           |
| bit 0              |                                                              | ted: Read as '0                                                   | )'                    |                           |                   |                      |           |
|                    |                                                              | ation is enabled<br>or functions are                              |                       |                           |                   | s have no effect of  | on Timery |

2: If TCS = 1, RPINRx (TxCK) must be configured to an available RPn pin. See Section 9.4 "Peripheral Pin Select" for more information.

NOTES:

## **12.0 INPUT CAPTURE**

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, "Section 15. Input Capture" (DS39701).





© 2008 Microchip Technology Inc.

## 12.1 Input Capture Registers

### **REGISTER 12-1:** ICxCON: INPUT CAPTURE x CONTROL REGISTER

| U-0             |       |                  |                                        |                      |                     |                     |                     |
|-----------------|-------|------------------|----------------------------------------|----------------------|---------------------|---------------------|---------------------|
| U-0 U-0         |       | R/W-0            | U-0                                    | U-0                  | U-0                 | U-0                 | U-0                 |
|                 |       | ICSIDL           | _                                      | —                    | —                   | —                   | —                   |
| bit 15          |       |                  |                                        |                      |                     | bit 8               |                     |
|                 |       |                  |                                        |                      |                     |                     |                     |
| R/W-0           | R/W-0 | R/W-0            | R-0, HC                                | R-0, HC              | R/W-0               | R/W-0               | R/W-0               |
| ICTMR ICI1      |       | ICI0             | ICOV                                   | ICBNE                | ICM2 <sup>(1)</sup> | ICM1 <sup>(1)</sup> | ICM0 <sup>(1)</sup> |
| bit 7           |       |                  |                                        |                      |                     | bit 0               |                     |
|                 |       |                  |                                        |                      |                     |                     |                     |
| Legend:         |       | HC = Hardwa      | re Clearable b                         | oit                  |                     |                     |                     |
| R = Readable b  | bit   | W = Writable     | bit U = Unimplemented bit, read as '0' |                      |                     |                     |                     |
| -n = Value at P | OR    | '1' = Bit is set |                                        | '0' = Bit is cleared |                     | x = Bit is unknown  |                     |

| bit 13    | ICSIDL: Input Capture x Module Stop in Idle Control bit                                                                                           |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|           | 1 = Input capture module will halt in CPU Idle mode                                                                                               |
|           | 0 = Input capture module will continue to operate in CPU Idle mode                                                                                |
| bit 12-8  | Unimplemented: Read as '0'                                                                                                                        |
| bit 7     | ICTMR: Input Capture x Timer Select bit                                                                                                           |
|           | 1 = TMR2 contents are captured on capture event                                                                                                   |
|           | 0 = TMR3 contents are captured on capture event                                                                                                   |
| bit 6-5   | ICI1:ICI0: Select Number of Captures per Interrupt bits                                                                                           |
|           | 11 = Interrupt on every fourth capture event                                                                                                      |
|           | 10 = Interrupt on every third capture event                                                                                                       |
|           | 01 = Interrupt on every second capture event                                                                                                      |
| L:1 4     | 00 = Interrupt on every capture event                                                                                                             |
| bit 4     | ICOV: Input Capture x Overflow Status Flag bit (read-only)                                                                                        |
|           | <ul> <li>1 = Input capture overflow occurred</li> <li>0 = No input capture overflow occurred</li> </ul>                                           |
| bit 3     |                                                                                                                                                   |
| DIL 3     | ICBNE: Input Capture x Buffer Empty Status bit (read-only)                                                                                        |
|           | <ul> <li>1 = Input capture buffer is not empty, at least one more capture value can be read</li> <li>0 = Input capture buffer is empty</li> </ul> |
| bit 2-0   | ICM2:ICM0: Input Capture x Mode Select bits <sup>(1)</sup>                                                                                        |
|           | 111 = Input capture functions as interrupt pin only when device is in Sleep or Idle mode (rising edge                                             |
|           | detect only, all other control bits are not applicable)                                                                                           |
|           | <ul><li>110 = Unused (module disabled)</li><li>101 = Capture mode, every 16th rising edge</li></ul>                                               |
|           | 100 = Capture mode, every 10th hising edge                                                                                                        |
|           | 011 = Capture mode, every rising edge                                                                                                             |
|           | 010 = Capture mode, every falling edge                                                                                                            |
|           | 001 = Capture mode, every edge (rising and falling) – ICI<1:0> bits do not control interrupt generation                                           |
|           | for this mode                                                                                                                                     |
|           | 000 = Input capture module turned off                                                                                                             |
| Note 1: R | PINRx (ICxRx) must be configured to an available RPn pin. For more information, see Section 9.4                                                   |
| "         | Peripheral Pin Select".                                                                                                                           |

## 13.0 OUTPUT COMPARE

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, **"Section 16. Output Compare"** (DS39706).

## 13.1 Setup for Single Output Pulse Generation

When the OCM control bits (OCxCON<2:0>) are set to '100', the selected output compare channel initializes the OCx pin to the low state and generates a single output pulse.

To generate a single output pulse, the following steps are required (these steps assume the timer source is initially turned off, but this is not a requirement for the module operation):

- Determine the instruction clock cycle time. Take into account the frequency of the external clock to the timer source (if one is used) and the timer prescaler settings.
- 2. Calculate time to the rising edge of the output pulse relative to the TMRy start value (0000h).
- 3. Calculate the time to the falling edge of the pulse based on the desired pulse width and the time to the rising edge of the pulse.
- 4. Write the values computed in steps 2 and 3 above into the Output Compare x register, OCxR, and the Output Compare x Secondary register, OCxRS, respectively.
- 5. Set Timer Period register, PRy, to value equal to or greater than value in OCxRS, the Output Compare x Secondary register.
- Set the OCM bits to '100' and the OCTSEL (OCxCON<3>) bit to the desired timer source. The OCx pin state will now be driven low.
- 7. Set the TON (TyCON<15>) bit to '1', which enables the compare time base to count.
- 8. Upon the first match between TMRy and OCxR, the OCx pin will be driven high.
- 9. When the incrementing timer, TMRy, matches the Output Compare x Secondary register, OCxRS, the second and trailing edge (high-to-low) of the pulse is driven onto the OCx pin. No additional pulses are driven onto the OCx pin and it remains at low. As a result of the second compare match event, the OCxIF interrupt flag bit is set, which will result in an interrupt if it is enabled, by setting the OCxIE bit. For further information on peripheral interrupts, refer to Section 6.0 "Interrupt Controller".

10. To initiate another single pulse output, change the Timer and Compare register settings, if needed, and then issue a write to set the OCM bits to '100'. Disabling and re-enabling of the timer and clearing the TMRy register are not required, but may be advantageous for defining a pulse from a known event time boundary.

The output compare module does not have to be disabled after the falling edge of the output pulse. Another pulse can be initiated by rewriting the value of the OCxCON register.

## 13.2 Setup for Continuous Output Pulse Generation

When the OCM control bits (OCxCON<2:0>) are set to '101', the selected output compare channel initializes the OCx pin to the low state and generates output pulses on each and every compare match event.

For the user to configure the module for the generation of a continuous stream of output pulses, the following steps are required (these steps assume the timer source is initially turned off, but this is not a requirement for the module operation):

- 1. Determine the instruction clock cycle time. Take into account the frequency of the external clock to the timer source (if one is used) and the timer prescaler settings.
- 2. Calculate time to the rising edge of the output pulse relative to the TMRy start value (0000h).
- 3. Calculate the time to the falling edge of the pulse based on the desired pulse width and the time to the rising edge of the pulse.
- 4. Write the values computed in step 2 and 3 above into the Output Compare x register, OCxR, and the Output Compare x Secondary register, OCxRS, respectively.
- 5. Set Timer Period register, PRy, to value equal to or greater than value in OCxRS.
- Set the OCM bits to '101' and the OCTSEL bit to the desired timer source. The OCx pin state will now be driven low.
- Enable the compare time base by setting the TON (TyCON<15>) bit to '1'.
- 8. Upon the first match between TMRy and OCxR, the OCx pin will be driven high.
- 9. When the compare time base, TMRy, matches the OCxRS, the second and trailing edge (high-to-low) of the pulse is driven onto the OCx pin.
- 10. As a result of the second compare match event, the OCxIF interrupt flag bit set.
- 11. When the compare time base and the value in its respective Timer Period register match, the TMRy register resets to 0x0000 and resumes counting.
- 12. Steps 8 through 11 are repeated and a continuous stream of pulses is generated indefinitely. The OCxIF flag is set on each OCxRS/TMRy compare match event.

### 13.3 Pulse-Width Modulation Mode

| Note: | This peripheral contains input and output |  |  |  |  |  |  |  |  |  |
|-------|-------------------------------------------|--|--|--|--|--|--|--|--|--|
|       | functions that may need to be configured  |  |  |  |  |  |  |  |  |  |
|       | by the peripheral pin select. See         |  |  |  |  |  |  |  |  |  |
|       | Section 9.4 "Peripheral Pin Select" for   |  |  |  |  |  |  |  |  |  |
|       | more information.                         |  |  |  |  |  |  |  |  |  |

The following steps should be taken when configuring the output compare module for PWM operation:

- 1. Set the PWM period by writing to the selected Timer Period register (PRy).
- 2. Set the PWM duty cycle by writing to the OCxRS register.
- 3. Write the OCxR register with the initial duty cycle.
- 4. Enable interrupts, if required, for the timer and output compare modules. The output compare interrupt is required for PWM Fault pin utilization.
- Configure the output compare module for one of two PWM Operation modes by writing to the Output Compare Mode bits, OCM<2:0> (OCxCON<2:0>).
- 6. Set the TMRy prescale value and enable the time base by setting TON (TxCON<15>) = 1.
  - Note: The OCxR register should be initialized before the output compare module is first enabled. The OCxR register becomes a Read-Only Duty Cycle register when the module is operated in the PWM modes. The value held in OCxR will become the PWM duty cycle for the first PWM period. The contents of the Output Compare x Secondary register, OCxRS, will not be transferred into OCxR until a time base period match occurs.

#### 13.3.1 PWM PERIOD

The PWM period is specified by writing to PRy, the Timer Period register. The PWM period can be calculated using Equation 13-1.

## EQUATION 13-1: CALCULATING THE PWM PERIOD<sup>(1)</sup>

PWM Period =  $[(PRy) + 1] \cdot TCY \cdot (Timer Prescale Value)$ where:

PWM Frequency = 1/[PWM Period]

**Note 1:** Based on TCY = 2 \* TOSC, Doze mode and PLL are disabled.

Note: A PRy value of N will produce a PWM period of N + 1 time base count cycles. For example, a value of 7 written into the PRy register will yield a period consisting of 8 time base cycles.

## 13.3.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the OCxRS register. The OCxRS register can be written to at any time, but the duty cycle value is not latched into OCxR until a match between PRy and TMRy occurs (i.e., the period is complete). This provides a double buffer for the PWM duty cycle and is essential for glitchless PWM operation. In the PWM mode, OCxR is a read-only register.

Some important boundary parameters of the PWM duty cycle include:

- If the Output Compare x register, OCxR, is loaded with 0000h, the OCx pin will remain low (0% duty cycle).
- If OCxR is greater than PRy (Timer Period register), the pin will remain high (100% duty cycle).
- If OCxR is equal to PRy, the OCx pin will be low for one time base count value and high for all other count values.

See Example 13-1 for PWM mode timing details. Table 13-1 shows example PWM frequencies and resolutions for a device operating at 10 MIPS.

## EQUATION 13-2: CALCULATION FOR MAXIMUM PWM RESOLUTION<sup>(1)</sup>



## EXAMPLE 13-1: PWM PERIOD AND DUTY CYCLE CALCULATIONS<sup>(1)</sup>

1. Find the Timer Period register value for a desired PWM frequency of 52.08 kHz, where Fosc = 8 MHz with PLL

(32 MHz device clock rate) and a Timer2 prescaler setting of 1:1. TCY = 2 \* Tosc = 62.5 ns PWM Period = 1/PWM Frequency = 1/52.08 kHz = 19.2  $\mu$ s PWM Period = (PR2 + 1) • TCY • (Timer 2 Prescale Value) 19.2  $\mu$ s = (PR2 + 1) • 62.5 ns • 1

PR2 = 306

2. Find the maximum resolution of the duty cycle that can be used with a 52.08 kHz frequency and a 32 MHz device clock rate: PWM Resolution =  $\log_{10}(FCY/FPWM)/\log_{10}2)$  bits

=  $(\log_{10}(16 \text{ MHz}/52.08 \text{ kHz})/\log_{10}2)$  bits

= 8.3 bits

**Note 1:** Based on TCY = 2 \* TOSC, Doze mode and PLL are disabled.

| TABLE 13-1. EXAMPLE PWW FREQUENCIES AND RESULUTIONS AT 4 MIPS (FCY = 4 MIP2) | <b>TABLE 13-1</b> : | EXAMPLE PWM FREQUENCIES AND RESOL | UTIONS AT 4 MIPS $(Fcy = 4 MHz)^{(1)}$ |
|------------------------------------------------------------------------------|---------------------|-----------------------------------|----------------------------------------|
|------------------------------------------------------------------------------|---------------------|-----------------------------------|----------------------------------------|

| PWM Frequency         | 7.6 Hz | 61 Hz | 122 Hz | 977 Hz | 3.9 kHz | 31.3 kHz | 125 kHz |
|-----------------------|--------|-------|--------|--------|---------|----------|---------|
| Timer Prescaler Ratio | 8      | 1     | 1      | 1      | 1       | 1        | 1       |
| Period Register Value | FFFFh  | FFFFh | 7FFFh  | 0FFFh  | 03FFh   | 007Fh    | 001Fh   |
| Resolution (bits)     | 16     | 16    | 15     | 12     | 10      | 7        | 5       |

**Note 1:** Based on FCY = FOSC/2, Doze mode and PLL are disabled.

### TABLE 13-2: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 16 MIPS (Fcy = 16 MHz)<sup>(1)</sup>

| PWM Frequency         | 30.5 Hz | 244 Hz | 488 Hz | 3.9 kHz | 15.6 kHz | 125 kHz | 500 kHz |
|-----------------------|---------|--------|--------|---------|----------|---------|---------|
| Timer Prescaler Ratio | 8       | 1      | 1      | 1       | 1        | 1       | 1       |
| Period Register Value | FFFFh   | FFFFh  | 7FFFh  | 0FFFh   | 03FFh    | 007Fh   | 001Fh   |
| Resolution (bits)     | 16      | 16     | 15     | 12      | 10       | 7       | 5       |

**Note 1:** Based on FCY = FOSC/2, Doze mode and PLL are disabled.



## FIGURE 13-1: OUTPUT COMPARE MODULE BLOCK DIAGRAM

4: This peripheral's inputs and outputs must be assigned to an available RPn pin before use. Please see Section 9.4 "Peripheral Pin Select" section for more information.

## 13.4 Output Compare Register

## REGISTER 13-1: OCxCON: OUTPUT COMPARE x CONTROL REGISTER

| U-0    | U-0 | R/W-0  | U-0     | U-0    | U-0                 | U-0                 | U-0                 |
|--------|-----|--------|---------|--------|---------------------|---------------------|---------------------|
| _      | —   | OCSIDL | —       | —      | —                   | —                   | —                   |
| bit 15 |     |        |         |        |                     |                     | bit 8               |
|        |     |        |         |        |                     |                     |                     |
| U-0    | U-0 | U-0    | R-0, HC | R/W-0  | R/W-0               | R/W-0               | R/W-0               |
| —      | —   | —      | OCFLT   | OCTSEL | OCM2 <sup>(1)</sup> | OCM1 <sup>(1)</sup> | OCM0 <sup>(1)</sup> |
| bit 7  |     |        |         |        |                     |                     | bit 0               |

| Legend:           | HC = Hardware Clearable bit |                             |                    |  |  |
|-------------------|-----------------------------|-----------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit            | U = Unimplemented bit, read | d as '0'           |  |  |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared        | x = Bit is unknown |  |  |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                                                |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13    | OCSIDL: Stop Output Compare x in Idle Mode Control bit                                                                                                    |
|           | <ul> <li>1 = Output Compare x will halt in CPU Idle mode</li> <li>0 = Output Compare x will continue to operate in CPU Idle mode</li> </ul>               |
| bit 12-5  | Unimplemented: Read as '0'                                                                                                                                |
| bit 4     | OCFLT: PWM Fault Condition Status bit                                                                                                                     |
|           | 1 = PWM Fault condition has occurred (cleared in HW only)                                                                                                 |
|           | 0 = No PWM Fault condition has occurred (this bit is only used when OCM<2:0> = 111)                                                                       |
| bit 3     | OCTSEL: Output Compare x Timer Select bit                                                                                                                 |
|           | 1 = Timer3 is the clock source for Output Compare x                                                                                                       |
|           | 0 = Timer2 is the clock source for Output Compare x                                                                                                       |
| 1.11.0.0  | Refer to the device data sheet for specific time bases available to the output compare module.                                                            |
| bit 2-0   | OCM2:OCM0: Output Compare x Mode Select bits <sup>(1)</sup>                                                                                               |
|           | <ul> <li>111 = PWM mode on OCx, Fault pin, OCFx, enabled<sup>(2)</sup></li> <li>110 = PWM mode on OCx, Fault pin, OCFx, disabled<sup>(2)</sup></li> </ul> |
|           | 101 = Initialize OCx pin low, generate continuous output pulses on OCx pin                                                                                |
|           | 100 = Initialize OCx pin low, generate single output pulse on OCx pin                                                                                     |
|           | 011 = Compare event toggles OCx pin                                                                                                                       |
|           | 010 = Initialize OCx pin high, compare event forces OCx pin low                                                                                           |
|           | <ul> <li>001 = Initialize OCx pin low, compare event forces OCx pin high</li> <li>000 = Output compare channel is disabled</li> </ul>                     |
|           | 000 - Output compare channel is disabled                                                                                                                  |
| Note 1:   | RPORx (OCx) must be configured to an available RPn pin. For more information, see <b>Section 9.4</b> " <b>Peripheral Pin Select</b> ".                    |

2: OCFA pin controls OC1-OC4 channels. OCFB pin controls the OC5 channel.

NOTES:

## 14.0 SERIAL PERIPHERAL INTERFACE (SPI)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, "Section 23. Serial Peripheral Interface (SPI)" (DS39699)

The Serial Peripheral Interface (SPI) module is a synchronous serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D Converters, etc. The SPI module is compatible with Motorola's SPI and SIOP interfaces.

The module supports operation in two buffer modes. In Standard mode, data is shifted through a single serial buffer. In Enhanced Buffer mode, data is shifted through an 8-level FIFO buffer.

| Note: | Do not perform read-modify-write opera-      |
|-------|----------------------------------------------|
|       | tions (such as bit-oriented instructions) on |
|       | the SPIxBUF register in either Standard or   |
|       | Enhanced Buffer mode.                        |

The module also supports a basic framed SPI protocol while operating in either Master or Slave mode. A total of four framed SPI configurations are supported. The SPI serial interface consists of four pins:

- SDIx: Serial Data Input
- SDOx: Serial Data Output
- SCKx: Shift Clock Input or Output
- SSx: Active-Low Slave Select or Frame Synchronization I/O Pulse

The SPI module can be configured to operate using 2, 3 or 4 pins. In the 3-pin mode, SSx is not used. In the 2-pin mode, both SDOx and SSx are not used.

Block diagrams of the module in Standard and Enhanced modes are shown in Figure 14-1 and Figure 14-2.

Depending on the pin count, devices of the PIC24FJ64GA004 family offer one or two SPI modules on a single device.

Note: In this section, the SPI modules are referred to together as SPIx or separately as SPI1 and SPI2. Special Function Registers will follow a similar notation. For example, SPIxCON1 or SPIxCON2 refers to the control register for the SPI1 or SPI2 module.

To set up the SPI module for the Standard Master mode of operation:

- 1. If using interrupts:
  - a) Clear the SPIxIF bit in the respective IFSx register.
  - b) Set the SPIxIE bit in the respective IECx register.
  - c) Write the SPIxIP bits in the respective IPCx register to set the interrupt priority.
- Write the desired settings to the SPIxCON1 and SPIxCON2 registers with MSTEN (SPIxCON1<5>) = 1.
- 3. Clear the SPIROV bit (SPIxSTAT<6>).
- 4. Enable SPI operation by setting the SPIEN bit (SPIxSTAT<15>).
- 5. Write the data to be transmitted to the SPIxBUF register. Transmission (and reception) will start as soon as data is written to the SPIxBUF register.

To set up the SPI module for the Standard Slave mode of operation:

- 1. Clear the SPIxBUF register.
- 2. If using interrupts:
  - a) Clear the SPIxIF bit in the respective IFSx register.
  - b) Set the SPIxIE bit in the respective IECx register.
  - c) Write the SPIxIP bits in the respective IPCx register to set the interrupt priority.
- Write the desired settings to the SPIxCON1 and SPIxCON2 registers with MSTEN (SPIxCON1<5>) = 0.
- 4. Clear the SMP bit.
- If the CKE bit is set, then the SSEN bit (SPIxCON1<7>) must be set to enable the SSx pin.
- 6. Clear the SPIROV bit (SPIxSTAT<6>).
- 7. Enable SPI operation by setting the SPIEN bit (SPIxSTAT<15>).

## FIGURE 14-1: SPIX MODULE BLOCK DIAGRAM (STANDARD MODE)



To set up the SPI module for the Enhanced Buffer Master mode of operation:

- 1. If using interrupts:
  - a) Clear the SPIxIF bit in the respective IFSx register.
  - b) Set the SPIxIE bit in the respective IECx register.
  - c) Write the SPIxIP bits in the respective IPCx register.
- Write the desired settings to the SPIxCON1 and SPIxCON2 registers with MSTEN (SPIxCON1<5>) = 1.
- 3. Clear the SPIROV bit (SPIxSTAT<6>).
- 4. Select Enhanced Buffer mode by setting the SPIBEN bit (SPIxCON2<0>).
- 5. Enable SPI operation by setting the SPIEN bit (SPIxSTAT<15>).
- 6. Write the data to be transmitted to the SPIxBUF register. Transmission (and reception) will start as soon as data is written to the SPIxBUF register.

To set up the SPI module for the Enhanced Buffer Slave mode of operation:

- 1. Clear the SPIxBUF register.
- 2. If using interrupts:
  - Clear the SPIxIF bit in the respective IFSx register.
  - Set the SPIxIE bit in the respective IECx register.
  - Write the SPIxIP bits in the respective IPCx register to set the interrupt priority.
- Write the desired settings to the SPIxCON1 and SPIxCON2 registers with MSTEN (SPIxCON1<5>) = 0.
- 4. Clear the SMP bit.
- 5. If the CKE bit is set, then the SSEN bit must be set, thus enabling the SSx pin.
- 6. Clear the SPIROV bit (SPIxSTAT<6>).
- 7. Select Enhanced Buffer mode by setting the SPIBEN bit (SPIxCON2<0>).
- 8. Enable SPI operation by setting the SPIEN bit (SPIxSTAT<15>).

## FIGURE 14-2: SPIX MODULE BLOCK DIAGRAM (ENHANCED MODE)



| R/W-0                | U-0                                                                                                                          | R/W-0                                                                                                                                                                          | U-0                                                                                                                                     | U-0                                                                                                                                            | R-0                                                                                                        | R-0                                              | R-0            |  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------|--|--|
| SPIEN <sup>(1)</sup> | _                                                                                                                            | SPISIDL                                                                                                                                                                        | —                                                                                                                                       | _                                                                                                                                              | SPIBEC2                                                                                                    | SPIBEC1                                          | SPIBEC0        |  |  |
| oit 15               | -                                                                                                                            |                                                                                                                                                                                |                                                                                                                                         | ÷                                                                                                                                              |                                                                                                            |                                                  | bit            |  |  |
| R-0                  | R/C-0                                                                                                                        | R/W-0                                                                                                                                                                          | R/W-0                                                                                                                                   | R/W-0                                                                                                                                          | R/W-0                                                                                                      | R-0                                              | R-0            |  |  |
| SRMPT                | SPIROV                                                                                                                       | SRXMPT                                                                                                                                                                         | SISEL2                                                                                                                                  | SISEL1                                                                                                                                         | SISEL0                                                                                                     | SPITBF                                           | SPIRBF         |  |  |
| bit 7                |                                                                                                                              |                                                                                                                                                                                |                                                                                                                                         |                                                                                                                                                |                                                                                                            |                                                  | bit            |  |  |
| Legend:              |                                                                                                                              | C = Clearable                                                                                                                                                                  | bit                                                                                                                                     |                                                                                                                                                |                                                                                                            |                                                  |                |  |  |
| R = Readabl          | e bit                                                                                                                        | W = Writable                                                                                                                                                                   | oit                                                                                                                                     | U = Unimplen                                                                                                                                   | nented bit, read                                                                                           | d as '0'                                         |                |  |  |
| -n = Value at        | POR                                                                                                                          | '1' = Bit is set                                                                                                                                                               |                                                                                                                                         | '0' = Bit is cle                                                                                                                               |                                                                                                            | x = Bit is unkr                                  | nown           |  |  |
| bit 15               | SPIEN: SPIx<br>1 = Enables<br>0 = Disables                                                                                   | module and con                                                                                                                                                                 | figures SCKx,                                                                                                                           | SDOx, SDIx a                                                                                                                                   | nd $\overline{\text{SSx}}$ as seria                                                                        | al port pins                                     |                |  |  |
| bit 14               | Unimplemer                                                                                                                   | nted: Read as 'o                                                                                                                                                               | )'                                                                                                                                      |                                                                                                                                                |                                                                                                            |                                                  |                |  |  |
| bit 13               | SPISIDL: Sto                                                                                                                 | op in Idle Mode I                                                                                                                                                              | oit                                                                                                                                     |                                                                                                                                                |                                                                                                            |                                                  |                |  |  |
|                      |                                                                                                                              | ues module ope<br>s module opera                                                                                                                                               |                                                                                                                                         |                                                                                                                                                | le mode                                                                                                    |                                                  |                |  |  |
| bit 12-11            | Unimplemer                                                                                                                   | nted: Read as '                                                                                                                                                                | )'                                                                                                                                      |                                                                                                                                                |                                                                                                            |                                                  |                |  |  |
| bit 10-8             | SPIBEC2:SPIBEC0: SPIx Buffer Element Count bits (valid in Enhanced Buffer mode)                                              |                                                                                                                                                                                |                                                                                                                                         |                                                                                                                                                |                                                                                                            |                                                  |                |  |  |
|                      | Master mode<br>Number of Sl                                                                                                  | <u>:</u><br>PI transfers pen                                                                                                                                                   | ding.                                                                                                                                   |                                                                                                                                                |                                                                                                            |                                                  |                |  |  |
|                      | Slave mode:<br>Number of Sl                                                                                                  | PI transfers unre                                                                                                                                                              | ead.                                                                                                                                    |                                                                                                                                                |                                                                                                            |                                                  |                |  |  |
| bit 7                | SRMPT: Shif                                                                                                                  | t Register (SPIx                                                                                                                                                               | SR) Empty bit                                                                                                                           | (valid in Enhar                                                                                                                                | nced Buffer mo                                                                                             | de)                                              |                |  |  |
|                      |                                                                                                                              | ift register is em<br>ift register is not                                                                                                                                      |                                                                                                                                         | to send or rece                                                                                                                                | eive                                                                                                       |                                                  |                |  |  |
| bit 6                | SPIROV: Red                                                                                                                  | ceive Overflow I                                                                                                                                                               | -lag bit                                                                                                                                |                                                                                                                                                |                                                                                                            |                                                  |                |  |  |
|                      | data in th                                                                                                                   | te/word is comp<br>SPIxBUF regi                                                                                                                                                | ster.                                                                                                                                   | and discarded                                                                                                                                  | . The user softw                                                                                           | vare has not rea                                 | ad the previou |  |  |
|                      |                                                                                                                              | low has occurre                                                                                                                                                                |                                                                                                                                         |                                                                                                                                                |                                                                                                            |                                                  |                |  |  |
| bit 5                |                                                                                                                              | ceive FIFO Em                                                                                                                                                                  | pty bit (valid in                                                                                                                       | Enhanced But                                                                                                                                   | fer mode)                                                                                                  |                                                  |                |  |  |
|                      |                                                                                                                              | FIFO is empty<br>FIFO is not emp                                                                                                                                               | otv                                                                                                                                     |                                                                                                                                                |                                                                                                            |                                                  |                |  |  |
| bit 4-2              |                                                                                                                              | EL0: SPIx Buffe                                                                                                                                                                | -                                                                                                                                       | le bits (valid in                                                                                                                              | Enhanced Buff                                                                                              | er mode)                                         |                |  |  |
|                      | 111 = Intern<br>110 = Intern<br>101 = Intern<br>100 = Intern<br>011 = Intern<br>010 = Intern<br>001 = Intern<br>001 = Intern | upt when SPIx tr<br>upt when last bit<br>upt when the las<br>upt when one da<br>upt when SPIx ro<br>upt when SPIx ro<br>upt when data is<br>upt when the la<br>MPT bit is set) | ansmit buffer i<br>is shifted into<br>t bit is shifted o<br>ta is shifted in<br>eceive buffer is<br>eceive buffer is<br>available in re | s full (SPITBF<br>SPIXSR; as a r<br>but of SPIXSR;<br>to the SPIXSR;<br>to the SPIXSR;<br>full (SPIRBF I<br>3/4 or more fu<br>cecive buffer (S | bit is set)<br>result, the TX F<br>now the transr<br>as a result, the<br>bit set)<br>III<br>RMPT bit is se | IFO is empty<br>nit is complete<br>e TX FIFO has |                |  |  |

## REGISTER 14-1: SPIx STATUS AND CONTROL REGISTER (CONTINUED)

| bit 1 | SPITBF: SPIx Transmit Buffer Full Status bit                                                                                                                                                                                      |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Transmit not yet started, SPIxTXB is full</li> <li>0 = Transmit started, SPIxTXB is empty</li> </ul>                                                                                                                 |
|       | In Standard Buffer mode:<br>Automatically set in hardware when CPU writes SPIxBUF location, loading SPIxTXB.<br>Automatically cleared in hardware when SPIx module transfers data from SPIxTXB to SPIxSR.                         |
|       | In Enhanced Buffer mode:<br>Automatically set in hardware when CPU writes SPIxBUF location, loading the last available buffer location.<br>Automatically cleared in hardware when a buffer location is available for a CPU write. |
| bit 0 | SPIRBF: SPIx Receive Buffer Full Status bit                                                                                                                                                                                       |
|       | <ul> <li>1 = Receive complete, SPIxRXB is full</li> <li>0 = Receive is not complete, SPIxRXB is empty</li> <li>In Standard Buffer mode:</li> </ul>                                                                                |
|       | Automatically set in hardware when SPIx transfers data from SPIxSR to SPIxRXB.<br>Automatically cleared in hardware when core reads SPIxBUF location, reading SPIxRXB.                                                            |
|       | In Enhanced Buffer mode:<br>Automatically set in hardware when SPIx transfers data from SPIxSR to buffer, filling the last unread<br>buffer location.                                                                             |
|       | Automatically cleared in hardware when a buffer location is available for a transfer from SPIxSR.                                                                                                                                 |

**Note 1:** If SPIEN = 1, these functions must be assigned to available RPn pins before use. See **Section 9.4 "Peripheral Pin Select"** for more information.

| U-0                         | U-0                                        | U-0                              | R/W-0                               | R/W-0                                | R/W-0                  | R/W-0              | R/W-0              |
|-----------------------------|--------------------------------------------|----------------------------------|-------------------------------------|--------------------------------------|------------------------|--------------------|--------------------|
| _                           |                                            |                                  | DISSCK <sup>(1)</sup>               | DISSDO <sup>(2)</sup>                | MODE16                 | SMP                | CKE <sup>(3)</sup> |
| bit 15                      |                                            |                                  |                                     |                                      |                        |                    | bit 8              |
|                             |                                            |                                  | DAMO                                |                                      | DAMO                   | DAMO               |                    |
| R/W-0                       | -                                          | R/W-0                            | R/W-0                               | R/W-0                                | R/W-0                  | R/W-0              | R/W-0              |
| SSEN <sup>(4</sup><br>bit 7 | ) CKP                                      | MSTEN                            | SPRE2                               | SPRE1                                | SPRE0                  | PPRE1              | PPRE0<br>bit (     |
|                             |                                            |                                  |                                     |                                      |                        |                    |                    |
| Legend:                     |                                            |                                  |                                     |                                      |                        |                    |                    |
| R = Reada                   | able bit                                   | W = Writable                     | bit                                 | U = Unimplem                         | ented bit, read        | as '0'             |                    |
| -n = Value                  | at POR                                     | '1' = Bit is set                 |                                     | '0' = Bit is clea                    | ared                   | x = Bit is unkn    | own                |
| bit 15-13                   | Unimplemen                                 | ted: Read as '                   | 0'                                  |                                      |                        |                    |                    |
| bit 12                      | •                                          |                                  |                                     | er modes only) <sup>(1</sup>         | I)                     |                    |                    |
| 511 12                      | 1 = Internal S                             |                                  | abled; pin funct                    |                                      |                        |                    |                    |
| bit 11                      |                                            | ables SDOx pi                    |                                     |                                      |                        |                    |                    |
|                             |                                            |                                  | y module; pin fu                    | inctions as I/O                      |                        |                    |                    |
| bit 10                      | •                                          | n is controlled I                | ,                                   | -4 h:4                               |                        |                    |                    |
|                             |                                            | ication is word                  | unication Selectors                 |                                      |                        |                    |                    |
|                             |                                            | ication is byte-                 | · · /                               |                                      |                        |                    |                    |
| bit 9                       | SMP: SPIx D                                | ata Input Samp                   | ole Phase bit                       |                                      |                        |                    |                    |
|                             | Master mode                                | -                                |                                     |                                      |                        |                    |                    |
|                             |                                            |                                  | nd of data outp<br>niddle of data o |                                      |                        |                    |                    |
|                             | <u>Slave mode:</u><br>SMP must be          | cleared when                     | SPIx is used in                     | Slave mode.                          |                        |                    |                    |
| bit 8                       | CKE: SPIx C                                | lock Edge Sele                   | ect bit <sup>(3)</sup>              |                                      |                        |                    |                    |
|                             |                                            |                                  |                                     | n from active cl<br>n from Idle cloc |                        |                    |                    |
| bit 7                       |                                            |                                  | bit (Slave mod                      |                                      |                        |                    |                    |
|                             |                                            | used for Slave<br>not used by mo |                                     | olled by port fur                    | nction                 |                    |                    |
| bit 6                       | CKP: Clock F                               | Polarity Select I                | bit                                 |                                      |                        |                    |                    |
|                             |                                            |                                  |                                     | e state is a low<br>state is a high  |                        |                    |                    |
| bit 5                       | MSTEN: Mas                                 | ter Mode Enab                    | ole bit                             |                                      |                        |                    |                    |
|                             | 1 = Master m<br>0 = Slave mo               |                                  |                                     |                                      |                        |                    |                    |
| Note 1:                     | If DISSCK = 0, Seischer Stellert" for more |                                  | onfigured to an                     | available RPn                        | pin. See <b>Sectio</b> | on 9.4 "Periph     | eral Pin           |
| 2:                          | If DISSDO = 0, S<br>Select" for more       | DOx must be o                    | configured to ar                    | available RPn                        | pin. See <b>Secti</b>  | on 9.4 "Peripł     | neral Pin          |
| 3:                          | The CKE bit is no<br>SPI modes (FRM        | ot used in the F                 | ramed SPI mod                       | les. The user s                      | hould program          | this bit to '0' fo | or the Framed      |
| 4:                          | If SSEN = 1, $\overline{SSx}$              |                                  | gured to an ava                     | ilable RPn pin.                      | See Section 9          | .4 "Peripheral     | Pin Select"        |

#### REGISTER 14-2: SPIXCON1: SPIX CONTROL REGISTER 1 (CONTINUED)

- bit 4-2 SPRE2:SPRE0: Secondary Prescale bits (Master mode)
  - 111 = Secondary prescale 1:1
  - 110 = Secondary prescale 2:1
  - • •
  - 000 = Secondary prescale 8:1
- bit 1-0 **PPRE1:PPRE0:** Primary Prescale bits (Master mode)
  - 11 = Primary prescale 1:1
  - 10 = Primary prescale 4:1
  - 01 = Primary prescale 16:1
  - 00 = Primary prescale 64:1
- **Note 1:** If DISSCK = 0, SCKx must be configured to an available RPn pin. See **Section 9.4 "Peripheral Pin Select**" for more information.
  - 2: If DISSDO = 0, SDOx must be configured to an available RPn pin. See Section 9.4 "Peripheral Pin Select" for more information.
  - **3:** The CKE bit is not used in the Framed SPI modes. The user should program this bit to '0' for the Framed SPI modes (FRMEN = 1).
  - **4:** If SSEN = 1, SSx must be configured to an available RPn pin. See **Section 9.4 "Peripheral Pin Select"** for more information.

#### REGISTER 14-3: SPIxCON2: SPIx CONTROL REGISTER 2

| R/W-0  | R/W-0  | R/W-0   | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|--------|---------|-----|-----|-----|-----|-------|
| FRMEN  | SPIFSD | SPIFPOL | —   | —   | —   | —   | —     |
| bit 15 |        |         |     |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0  |
|-------|-----|-----|-----|-----|-----|-------|--------|
| —     | —   | —   | —   | —   | —   | SPIFE | SPIBEN |
| bit 7 |     |     |     |     |     |       | bit 0  |

| Legend:                                                                                                               |                                                                                                                                                                         |                                                                                |                        |                    |  |
|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------|--------------------|--|
| R = Reada                                                                                                             | ble bit                                                                                                                                                                 | W = Writable bit                                                               | U = Unimplemented bit, | read as '0'        |  |
| -n = Value                                                                                                            | at POR                                                                                                                                                                  | '1' = Bit is set                                                               | '0' = Bit is cleared   | x = Bit is unknown |  |
| bit 15                                                                                                                | 1 = Frame                                                                                                                                                               | Framed SPIx Support bit<br>ed SPIx support enabled<br>ed SPIx support disabled |                        |                    |  |
| bit 14                                                                                                                | <ul> <li>SPIFSD: Frame Sync Pulse Direction Control on SSx pin bit</li> <li>1 = Frame sync pulse input (slave)</li> <li>0 = Frame sync pulse output (master)</li> </ul> |                                                                                |                        |                    |  |
| bit 13                                                                                                                | <b>SPIFPOL:</b> Frame Sync Pulse Polarity bit (Frame mode only)<br>1 = Frame sync pulse is active-high<br>0 = Frame sync pulse is active-low                            |                                                                                |                        |                    |  |
| bit 12-2                                                                                                              | Unimpler                                                                                                                                                                | nented: Read as '0'                                                            |                        |                    |  |
| bit 1                                                                                                                 | <b>SPIFE:</b> Frame Sync Pulse Edge Select bit<br>1 = Frame sync pulse coincides with first bit clock<br>0 = Frame sync pulse precedes first bit clock                  |                                                                                |                        |                    |  |
| bit 0 SPIBEN: Enhanced Buffer Enable bit<br>1 = Enhanced Buffer enabled<br>0 = Enhanced Buffer disabled (Legacy mode) |                                                                                                                                                                         |                                                                                |                        |                    |  |



#### FIGURE 14-3: SPI MASTER/SLAVE CONNECTION (STANDARD MODE)





















© 2008 Microchip Technology Inc.

## EQUATION 14-1: RELATIONSHIP BETWEEN DEVICE AND SPI CLOCK SPEED<sup>(1)</sup>

FCY

FSCK = Primary Prescaler \* Secondary Prescaler

**Note 1:** Based on FCY = FOSC/2; Doze mode and PLL are disabled.

## TABLE 14-1: SAMPLE SCK FREQUENCIES<sup>(1,2)</sup>

| Fcy = 16 MHz               |      | Secondary Prescaler Settings |      |      |      |      |  |
|----------------------------|------|------------------------------|------|------|------|------|--|
|                            |      | 1:1                          | 2:1  | 4:1  | 6:1  | 8:1  |  |
| Primary Prescaler Settings | 1:1  | Invalid                      | 8000 | 4000 | 2667 | 2000 |  |
|                            | 4:1  | 4000                         | 2000 | 1000 | 667  | 500  |  |
|                            | 16:1 | 1000                         | 500  | 250  | 167  | 125  |  |
|                            | 64:1 | 250                          | 125  | 63   | 42   | 31   |  |
| Fcy = 5 MHz                |      |                              |      |      |      |      |  |
| Primary Prescaler Settings | 1:1  | 5000                         | 2500 | 1250 | 833  | 625  |  |
|                            | 4:1  | 1250                         | 625  | 313  | 208  | 156  |  |
|                            | 16:1 | 313                          | 156  | 78   | 52   | 39   |  |
|                            | 64:1 | 78                           | 39   | 20   | 13   | 10   |  |

**Note 1:** Based on FCY = FOSC/2; Doze mode and PLL are disabled.

2: SCKx frequencies shown in kHz.

#### 15.0 INTER-INTEGRATED CIRCUIT (I<sup>2</sup>C<sup>™</sup>)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", "Section 24. Inter-Integrated Circuit (I<sup>2</sup>C™)" (DS39702).

The Inter-Integrated Circuit<sup>TM</sup> (I<sup>2</sup>C<sup>TM</sup>) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, display drivers, A/D Converters, etc.

The I<sup>2</sup>C module supports these features:

- Independent master and slave logic
- 7-bit and 10-bit device addresses
- General call address, as defined in the I<sup>2</sup>C protocol
- Clock stretching to provide delays for the processor to respond to a slave data request
- Both 100 kHz and 400 kHz bus specifications.
- Configurable address masking
- Multi-Master modes to prevent loss of messages in arbitration
- Bus Repeater mode, allowing the acceptance of all messages as a slave regardless of the address
- Automatic SCL

A block diagram of the module is shown in Figure 15-1.

#### 15.1 Peripheral Remapping Options

The  $I^2C$  modules are tied to fixed pin assignments, and cannot be reassigned to alternate pins using peripheral pin select. To allow some flexibility with peripheral multiplexing, the I2C1 module in all devices, can be reassigned to the alternate pins, designated as ASCL1 and ASDA1 during device configuration.

Pin assignment is controlled by the I2C1SEL Configuration bit; programming this bit (= 0) multiplexes the module to the ASCL1 and ASDA1 pins.

#### 15.2 Communicating as a Master in a Single Master Environment

The details of sending a message in Master mode depends on the communications protocol for the device being communicated with. Typically, the sequence of events is as follows:

- 1. Assert a Start condition on SDAx and SCLx.
- 2. Send the I<sup>2</sup>C device address byte to the slave with a write indication.
- 3. Wait for and verify an Acknowledge from the slave.
- 4. Send the first data byte (sometimes known as the command) to the slave.
- 5. Wait for and verify an Acknowledge from the slave.
- 6. Send the serial memory address low byte to the slave.
- 7. Repeat steps 4 and 5 until all data bytes are sent.
- 8. Assert a Repeated Start condition on SDAx and SCLx.
- 9. Send the device address byte to the slave with a read indication.
- 10. Wait for and verify an Acknowledge from the slave.
- 11. Enable master reception to receive serial memory data.
- 12. Generate an ACK or NACK condition at the end of a received byte of data.
- 13. Generate a Stop condition on SDAx and SCLx.





#### 15.3 Setting Baud Rate When Operating as a Bus Master

To compute the Baud Rate Generator reload value, use Equation 15-1.

### EQUATION 15-1: COMPUTING BAUD RATE RELOAD VALUE<sup>(1)</sup>



#### TABLE 15-1: $I^2 C^{TM} CLOCK RATES^{(1)}$

#### 15.4 Slave Address Masking

The I2CxMSK register (Register 15-3) designates address bit positions as "don't care" for both 7-Bit and 10-Bit Addressing modes. Setting a particular bit location (= 1) in the I2CxMSK register causes the slave module to respond whether the corresponding address bit value is a '0' or a '1'. For example, when I2CxMSK is set to '00100000', the slave module will detect both addresses, '0000000' and '00100000'.

To enable address masking, the IPMI (Intelligent Peripheral Management Interface) must be disabled by clearing the IPMIEN bit (I2CxCON<11>).

Note: As a result of changes in the I<sup>2</sup>C<sup>™</sup> protocol, the addresses in Table 15-2 are reserved and will not be Acknowledged in Slave mode. This includes any address mask settings that include any of these addresses.

| Required       |        | I2CxB     | Actual        |           |
|----------------|--------|-----------|---------------|-----------|
| System<br>FscL | Fcy    | (Decimal) | (Hexadecimal) | FSCL      |
| 100 kHz        | 16 MHz | 157       | 9D            | 100 kHz   |
| 100 kHz        | 8 MHz  | 78        | 4E            | 100 kHz   |
| 100 kHz        | 4 MHz  | 39        | 27            | 99 kHz    |
| 400 kHz        | 16 MHz | 37        | 25            | 404 kHz   |
| 400 kHz        | 8 MHz  | 18        | 12            | 404 kHz   |
| 400 kHz        | 4 MHz  | 9         | 9             | 385 kHz   |
| 400 kHz        | 2 MHz  | 4         | 4             | 385 kHz   |
| 1 MHz          | 16 MHz | 13        | D             | 1.026 MHz |
| 1 MHz          | 8 MHz  | 6         | 6             | 1.026 MHz |
| 1 MHz          | 4 MHz  | 3         | 3             | 0.909 MHz |

Note 1: Based on FCY = FOSC/2, Doze mode and PLL are disabled.

#### TABLE 15-2: I<sup>2</sup>C<sup>™</sup> RESERVED ADDRESSES<sup>(1)</sup>

| Slave<br>Address | R/W<br>Bit | Description                            |
|------------------|------------|----------------------------------------|
| 0000 000         | 0          | General Call Address <sup>(2)</sup>    |
| 0000 000         | 1          | Start Byte                             |
| 0000 001         | Х          | Cbus Address                           |
| 0000 010         | Х          | Reserved                               |
| 0000 011         | Х          | Reserved                               |
| 0000 1xx         | Х          | HS Mode Master Code                    |
| 1111 1xx         | Х          | Reserved                               |
| 1111 Oxx         | Х          | 10-Bit Slave Upper Byte <sup>(3)</sup> |

Note 1: The address bits listed here will never cause an address match, independent of the address mask settings.

2: Address will be Acknowledged only if GCEN = 1.

3: Match on this address can only occur on the upper byte in 10-Bit Addressing mode.

| R/W-0          | U-0                                                                                                                                | R/W-0                                                                                                                                                                                      | R/W-1 HC                    | R/W-0             | R/W-0                     | R/W-0            | R/W-0            |  |  |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------|---------------------------|------------------|------------------|--|--|--|
| I2CEN          | _                                                                                                                                  | I2CSIDL                                                                                                                                                                                    | SCLREL                      | IPMIEN            | A10M                      | DISSLW           | SMEN             |  |  |  |
| bit 15         |                                                                                                                                    |                                                                                                                                                                                            |                             |                   |                           |                  | bit 8            |  |  |  |
| R/W-0          | R/W-0                                                                                                                              | R/W-0                                                                                                                                                                                      |                             |                   |                           |                  |                  |  |  |  |
| GCEN           | -                                                                                                                                  | -                                                                                                                                                                                          | R/W-0, HC                   | R/W-0, HC         | R/W-0, HC<br>PEN          | R/W-0, HC        | R/W-0, HC<br>SEN |  |  |  |
| bit 7          | STREN                                                                                                                              | ACKDT                                                                                                                                                                                      | ACKEN                       | RCEN              | FEN                       | RSEN             |                  |  |  |  |
|                |                                                                                                                                    |                                                                                                                                                                                            |                             |                   |                           |                  | bit (            |  |  |  |
| Legend:        |                                                                                                                                    | HC = Hardwa                                                                                                                                                                                | re Clearable bit            |                   |                           |                  |                  |  |  |  |
| R = Reada      | ble bit                                                                                                                            | W = Writable                                                                                                                                                                               | bit                         | U = Unimplem      | nented bit, read          | as '0'           |                  |  |  |  |
| -n = Value     | at POR                                                                                                                             | '1' = Bit is set                                                                                                                                                                           |                             | '0' = Bit is clea | ared                      | x = Bit is unkn  | own              |  |  |  |
|                |                                                                                                                                    |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
| bit 15         | I2CEN: I2Cx                                                                                                                        | Enable bit                                                                                                                                                                                 |                             |                   |                           |                  |                  |  |  |  |
|                |                                                                                                                                    | the I2Cx module                                                                                                                                                                            |                             |                   |                           | serial port pins |                  |  |  |  |
|                |                                                                                                                                    | I2Cx module. A                                                                                                                                                                             | •                           | e controlled by   | port functions.           |                  |                  |  |  |  |
| bit 14         | -                                                                                                                                  | nted: Read as '                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
| bit 13         |                                                                                                                                    | p in Idle Mode I                                                                                                                                                                           |                             |                   |                           |                  |                  |  |  |  |
|                |                                                                                                                                    | ues module opera s module opera                                                                                                                                                            |                             |                   | Idle mode                 |                  |                  |  |  |  |
| bit 12         |                                                                                                                                    | Lx Release Co                                                                                                                                                                              |                             | _                 | C Slave)                  |                  |                  |  |  |  |
|                | 1 = Releases SCLx clock                                                                                                            |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
|                | 0 = Holds SCLx clock low (clock stretch)                                                                                           |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
|                | $\frac{\text{If STREN = 1:}}{\text{If STREN = 1:}}$                                                                                |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
|                |                                                                                                                                    | Bit is R/W (i.e., software may write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception. |                             |                   |                           |                  |                  |  |  |  |
|                | If STREN = 0                                                                                                                       |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
|                |                                                                                                                                    | software may or                                                                                                                                                                            | nly write '1' to rel        | ease clock). Hai  | rdware clear at b         | eginning of slav | e transmissior   |  |  |  |
| bit 11         |                                                                                                                                    | IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit                                                                                                                      |                             |                   |                           |                  |                  |  |  |  |
|                | <ul> <li>1 = IPMI Support mode is enabled; all addresses Acknowledged</li> <li>0 = IPMI mode is disabled</li> </ul>                |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
| bit 10         |                                                                                                                                    |                                                                                                                                                                                            | ina hit                     |                   |                           |                  |                  |  |  |  |
| bit io         | A10M: 10-Bit Slave Addressing bit<br>1 = I2CxADD is a 10-bit slave address                                                         |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
|                | 0 = I2CxADD is a 7-bit slave address                                                                                               |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
| bit 9          | DISSLW: Dis                                                                                                                        | able Slew Rate                                                                                                                                                                             | Control bit                 |                   |                           |                  |                  |  |  |  |
|                |                                                                                                                                    | 1 = Slew rate control disabled                                                                                                                                                             |                             |                   |                           |                  |                  |  |  |  |
|                |                                                                                                                                    | control enable                                                                                                                                                                             |                             |                   |                           |                  |                  |  |  |  |
| bit 8          | SMEN: SMBus Input Levels bit                                                                                                       |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
|                | <ul> <li>1 = Enables I/O pin thresholds compliant with SMBus specification</li> <li>0 = Disables SMBus input thresholds</li> </ul> |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
|                | <b>GCEN:</b> General Call Enable bit (when operating as $I^2C$ slave)                                                              |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
| bit 7          | 1 = Enables interrupt when a general call address is received in the I2CxRSR (module is enabled for                                |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
| bit 7          |                                                                                                                                    |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
| bit 7          | receptior                                                                                                                          |                                                                                                                                                                                            |                             |                   |                           |                  |                  |  |  |  |
|                | receptior<br>0 = General                                                                                                           | call address dis                                                                                                                                                                           |                             |                   | 20                        |                  |                  |  |  |  |
| bit 7<br>bit 6 | receptior<br>0 = General<br><b>STREN:</b> SCL                                                                                      | call address dis<br>x Clock Stretch                                                                                                                                                        | Enable bit (whe             | en operating as   | s I <sup>2</sup> C slave) |                  |                  |  |  |  |
|                | receptior<br>0 = General<br>STREN: SCL<br>Used in conju                                                                            | call address dis                                                                                                                                                                           | Enable bit (wh<br>LREL bit. |                   | s I <sup>2</sup> C slave) |                  |                  |  |  |  |

#### REGISTER 15-1: I2CxCON: I2Cx CONTROL REGISTER

#### **REGISTER 15-1:** I2CxCON: I2Cx CONTROL REGISTER (CONTINUED)

| bit 5 | ACKDT: Acknowledge Data bit (When operating as I <sup>2</sup> C master. Applicable during master receive.)<br>Value that will be transmitted when the software initiates an Acknowledge sequence.<br>1 = Sends NACK during Acknowledge<br>0 = Sends ACK during Acknowledge |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4 | <b>ACKEN:</b> Acknowledge Sequence Enable bit (When operating as I <sup>2</sup> C master. Applicable during master receive.)                                                                                                                                               |
|       | <ul> <li>1 = Initiates Acknowledge sequence on SDAx and SCLx pins and transmits ACKDT data bit. Hardware clear at end of master Acknowledge sequence.</li> <li>0 = Acknowledge sequence not in progress</li> </ul>                                                         |
| bit 3 | <b>RCEN:</b> Receive Enable bit (when operating as I <sup>2</sup> C master)                                                                                                                                                                                                |
|       | <ul> <li>1 = Enables Receive mode for I<sup>2</sup>C. Hardware clear at end of eighth bit of master receive data byte.</li> <li>0 = Receives sequence not in progress</li> </ul>                                                                                           |
| bit 2 | <b>PEN:</b> Stop Condition Enable bit (when operating as I <sup>2</sup> C master)                                                                                                                                                                                          |
|       | <ul> <li>1 = Initiates Stop condition on SDAx and SCLx pins. Hardware clear at end of master Stop sequence.</li> <li>0 = Stop condition not in progress</li> </ul>                                                                                                         |
| bit 1 | <b>RSEN:</b> Repeated Start Condition Enabled bit (when operating as I <sup>2</sup> C master)                                                                                                                                                                              |
|       | <ul> <li>1 = Initiates Repeated Start condition on SDAx and SCLx pins. Hardware clear at end of master<br/>Repeated Start sequence.</li> <li>a Repeated Start condition pat in program.</li> </ul>                                                                         |
|       | 0 = Repeated Start condition not in progress                                                                                                                                                                                                                               |
| bit 0 | <b>SEN:</b> Start Condition Enabled bit (when operating as I <sup>2</sup> C master)                                                                                                                                                                                        |
|       | <ul> <li>1 = Initiates Start condition on SDAx and SCLx pins. Hardware clear at end of master Start sequence.</li> <li>0 = Start condition not in progress</li> </ul>                                                                                                      |

#### REGISTER 15-2: I2CxSTAT: I2Cx STATUS REGISTER

| R-0, HSC | R-0, HSC | U-0 | U-0 | U-0 | R/C-0, HS | R-0, HSC | R-0, HSC |
|----------|----------|-----|-----|-----|-----------|----------|----------|
| ACKSTAT  | TRSTAT   | —   | —   | —   | BCL       | GCSTAT   | ADD10    |
| bit 15   |          |     |     |     |           |          | bit 8    |

| R/C-0, HS   | R/C-0, HS | R-0, HSC | R/C-0, HSC | R/C-0, HSC | R-0, HSC | R-0, HSC | R-0, HSC |
|-------------|-----------|----------|------------|------------|----------|----------|----------|
| IWCOL       | I2COV     | D/A      | Р          | S          | R/W      | RBF      | TBF      |
| bit 7 bit 0 |           |          |            |            |          |          | bit 0    |

| Legend:           | C = Clearable bit | HS = Hardware Settable bit  | HSC = Hardware Settable,<br>Clearable bit |
|-------------------|-------------------|-----------------------------|-------------------------------------------|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, read | as '0'                                    |
| -n = Value at POR | '1' = Bit is set  | '0' = Bit is cleared        | x = Bit is unknown                        |

| bit 15    | ACKSTAT: Acknowledge Status bit                                                                                                             |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------|
|           | 1 = NACK was detected last                                                                                                                  |
|           | 0 = ACK was detected last                                                                                                                   |
|           | Hardware set or clear at end of Acknowledge.                                                                                                |
| bit 14    | <b>TRSTAT:</b> Transmit Status bit (When operation.) (When operation.)                                                                      |
|           | 1 = Master transmit is in progress (8 bits + ACK)                                                                                           |
|           | 0 = Master transmit is not in progress                                                                                                      |
|           | Hardware set at beginning of master transmission. Hardware clear at end of slave Acknowledge.                                               |
| bit 13-11 | Unimplemented: Read as '0'                                                                                                                  |
| bit 10    | BCL: Master Bus Collision Detect bit                                                                                                        |
|           | <ul> <li>1 = A bus collision has been detected during a master operation</li> <li>0 = No collision</li> </ul>                               |
|           | Hardware set at detection of bus collision.                                                                                                 |
| bit 9     | GCSTAT: General Call Status bit                                                                                                             |
|           | 1 = General call address was received                                                                                                       |
|           | 0 = General call address was not received                                                                                                   |
|           | Hardware set when address matches general call address. Hardware clear at Stop detection.                                                   |
| bit 8     | ADD10: 10-Bit Address Status bit                                                                                                            |
|           | 1 = 10-bit address was matched                                                                                                              |
|           | 0 = 10-bit address was not matched                                                                                                          |
|           | Hardware set at match of 2nd byte of matched 10-bit address. Hardware clear at Stop detection.                                              |
| bit 7     | IWCOL: Write Collision Detect bit                                                                                                           |
|           | <ul> <li>1 = An attempt to write the I2CxTRN register failed because the I<sup>2</sup>C module is busy</li> <li>0 = No collision</li> </ul> |
|           | Hardware set at occurrence of write to I2CxTRN while busy (cleared by software).                                                            |
| bit 6     | I2COV: Receive Overflow Flag bit                                                                                                            |
|           | <ul> <li>1 = A byte was received while the I2CxRCV register is still holding the previous byte</li> <li>0 = No overflow</li> </ul>          |
|           | Hardware set at attempt to transfer I2CxRSR to I2CxRCV (cleared by software).                                                               |
| bit 5     | D/A: Data/Address bit (when operating as I <sup>2</sup> C slave)                                                                            |
|           | 1 = Indicates that the last byte received was data                                                                                          |
|           | 0 = Indicates that the last byte received was device address                                                                                |
|           | Hardware clear at device address match. Hardware set by write to I2CxTRN or by reception of slave byte.                                     |

#### REGISTER 15-2: I2CxSTAT: I2Cx STATUS REGISTER (CONTINUED)

| bit 4 | P: Stop bit                                                                                                                                |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|
|       | 1 = Indicates that a Stop bit has been detected last                                                                                       |
|       | 0 = Stop bit was not detected last                                                                                                         |
|       | Hardware set or clear when Start, Repeated Start or Stop detected.                                                                         |
| bit 3 | S: Start bit                                                                                                                               |
|       | <ul> <li>1 = Indicates that a Start (or Repeated Start) bit has been detected last</li> <li>0 = Start bit was not detected last</li> </ul> |
|       | Hardware set or clear when Start, Repeated Start or Stop detected.                                                                         |
| bit 2 | <b>R/W</b> : Read/Write Information bit (when operating as I <sup>2</sup> C slave)                                                         |
|       | 1 = Read – indicates data transfer is output from slave                                                                                    |
|       | 0 = Write – indicates data transfer is input to slave                                                                                      |
|       | Hardware set or clear after reception of I <sup>2</sup> C device address byte.                                                             |
| bit 1 | RBF: Receive Buffer Full Status bit                                                                                                        |
|       | 1 = Receive complete, I2CxRCV is full                                                                                                      |
|       | 0 = Receive not complete, I2CxRCV is empty                                                                                                 |
|       | Hardware set when I2CxRCV is written with received byte. Hardware clear when software reads I2CxRCV.                                       |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                                                       |
|       | 1 = Transmit in progress, I2CxTRN is full                                                                                                  |
|       | 0 = Transmit complete, I2CxTRN is empty                                                                                                    |
|       | Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission.                                              |

#### REGISTER 15-3: I2CxMSK: I2Cx SLAVE MODE ADDRESS MASK REGISTER

| Legend:<br>R = Readable bit W = Writable bit |       | hit   | II = Unimplem | nented bit, read | l as 'O' |       |       |
|----------------------------------------------|-------|-------|---------------|------------------|----------|-------|-------|
| bit 7                                        |       |       |               |                  |          |       | bit C |
| AMSK7                                        | AMSK6 | AMSK5 | AMSK4         | AMSK3            | AMSK2    | AMSK1 | AMSK0 |
| R/W-0                                        | R/W-0 | R/W-0 | R/W-0         | R/W-0            | R/W-0    | R/W-0 | R/W-0 |
| bit 15                                       |       |       |               |                  |          |       | bit 8 |
| —                                            | —     | —     | —             | —                | —        | AMSK9 | AMSK8 |
| U-0                                          | U-0   | U-0   | U-0           | U-0              | U-0      | R/W-0 | R/W-0 |

bit 15-10 **Unimplemented:** Read as '0'

-n = Value at POR

bit 9-0

AMSK9:AMSK0: Mask for Address Bit x Select bits

'1' = Bit is set

1 = Enable masking for bit x of incoming message address; bit match not required in this position

'0' = Bit is cleared

x = Bit is unknown

0 = Disable masking for bit x; bit match required in this position

#### 16.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

| Note: | This data sheet summarizes the features    |  |  |  |  |  |  |  |
|-------|--------------------------------------------|--|--|--|--|--|--|--|
|       | of this group of PIC24F devices. It is not |  |  |  |  |  |  |  |
|       | intended to be a comprehensive reference   |  |  |  |  |  |  |  |
|       | source. For more information, refer to the |  |  |  |  |  |  |  |
|       | "PIC24F Family Reference Manual",          |  |  |  |  |  |  |  |
|       | "Section 21. UART" (DS39708).              |  |  |  |  |  |  |  |

The Universal Asynchronous Receiver Transmitter (UART) module is one of the serial I/O modules available in the PIC24F device family. The UART is a full-duplex asynchronous system that can communicate with peripheral devices, such as personal computers, LIN, RS-232 and RS-485 interfaces. The module also supports a hardware flow control option with the UxCTS and UxRTS pins and also includes an IrDA<sup>®</sup> encoder and decoder.

The primary features of the UART module are:

- Full-Duplex, 8 or 9-Bit Data Transmission through the UxTX and UxRX Pins
- Even, Odd or No Parity Options (for 8-bit data)
- One or Two Stop bits
- Hardware Flow Control Option with UxCTS and UxRTS Pins

- Fully Integrated Baud Rate Generator with 16-Bit Prescaler
- Baud Rates Ranging from 1 Mbps to 15 bps at 16 MIPS
- 4-Deep, First-In-First-Out (FIFO) Transmit Data Buffer
- · 4-Deep FIFO Receive Data Buffer
- Parity, Framing and Buffer Overrun Error Detection
- Support for 9-bit mode with Address Detect (9th bit = 1)
- · Transmit and Receive Interrupts
- Loopback mode for Diagnostic Support
- Support for Sync and Break Characters
- · Supports Automatic Baud Rate Detection
- · IrDA Encoder and Decoder Logic
- 16x Baud Clock Output for IrDA Support

A simplified block diagram of the UART is shown in Figure 16-1. The UART module consists of these key important hardware elements:

- · Baud Rate Generator
- Asynchronous Transmitter
- Asynchronous Receiver



© 2008 Microchip Technology Inc.

#### 16.1 UART Baud Rate Generator (BRG)

The UART module includes a dedicated 16-bit Baud Rate Generator. The UxBRG register controls the period of a free-running, 16-bit timer. Equation 16-1 shows the formula for computation of the baud rate with BRGH = 0.

### EQUATION 16-1: UART BAUD RATE WITH BRGH = $0^{(1)}$

Baud Rate =  $\frac{FCY}{16 \cdot (UxBRG + 1)}$ UxBRG =  $\frac{FCY}{16 \cdot Baud Rate} - 1$ 

**Note 1:** Based on Fcy = Fosc/2, Doze mode and PLL are disabled.

Example 16-1 shows the calculation of the baud rate error for the following conditions:

- Fcy = 4 MHz
- Desired Baud Rate = 9600

The maximum baud rate (BRGH = 0) possible is Fcy/16 (for UxBRG = 0) and the minimum baud rate possible is Fcy/(16 \* 65536).

Equation 16-2 shows the formula for computation of the baud rate with BRGH = 1.

### EQUATION 16-2: UART BAUD RATE WITH BRGH = $1^{(1)}$

|      |    | Baud Rate = | $\frac{FCY}{4 \cdot (UxBRG + 1)}$       |  |
|------|----|-------------|-----------------------------------------|--|
|      |    | UxBRG =     | $\frac{FCY}{4 \cdot Baud Rate} - 1$     |  |
| Note | 1: |             | Fcy = Fosc/2, Doze mode<br>re disabled. |  |

N

The maximum baud rate (BRGH = 1) possible is FCY/4 (for UxBRG = 0) and the minimum baud rate possible is FCY/(4 \* 65536).

Writing a new value to the UxBRG register causes the BRG timer to be reset (cleared). This ensures the BRG does not wait for a timer overflow before generating the new baud rate.

#### EXAMPLE 16-1: BAUD RATE ERROR CALCULATION (BRGH = 0)<sup>(1)</sup>

```
Desired Baud Rate = FCY/(16 (UxBRG + 1))
Solving for UxBRG value:
       UxBRG
                  = ((FCY/Desired Baud Rate)/16) - 1
                  = ((400000/9600)/16) - 1
       UxBRG
       UxBRG
                  = 25
Calculated Baud Rate= 4000000/(16 (25 + 1))
                  = 9615
Error
                     (Calculated Baud Rate - Desired Baud Rate)
                  =
                     Desired Baud Rate
                  = (9615 - 9600)/9600
                  = 0.16\%
Note 1: Based on FCY = FOSC/2; Doze mode and PLL are disabled.
```

#### 16.2 Transmitting in 8-Bit Data Mode

- 1. Set up the UART:
  - a) Write appropriate values for data, parity and Stop bits.
  - b) Write appropriate baud rate value to the UxBRG register.
  - c) Set up transmit and receive interrupt enable and priority bits.
- 2. Enable the UART.
- 3. Set the UTXEN bit (causes a transmit interrupt 2 cycles after being set).
- 4. Write data byte to lower byte of UxTXREG word. The value will be immediately transferred to the Transmit Shift Register (TSR), and the serial bit stream will start shifting out with next rising edge of the baud clock.
- Alternately, the data byte may be transferred while UTXEN = 0, and then the user may set UTXEN. This will cause the serial bit stream to begin immediately because the baud clock will start from a cleared state.
- 6. A transmit interrupt will be generated as per interrupt control bit, UTXISELx.

#### 16.3 Transmitting in 9-Bit Data Mode

- 1. Set up the UART (as described in **Section 16.2** "**Transmitting in 8-Bit Data Mode**").
- 2. Enable the UART.
- 3. Set the UTXEN bit (causes a transmit interrupt 2 cycles after being set).
- 4. Write UxTXREG as a 16-bit value only.
- 5. A word write to UxTXREG triggers the transfer of the 9-bit data to the TSR. Serial bit stream will start shifting out with the first rising edge of the baud clock.
- 6. A transmit interrupt will be generated as per the setting of control bit, UTXISELx.

### 16.4 Break and Sync Transmit Sequence

The following sequence will send a message frame header made up of a Break, followed by an auto-baud Sync byte.

- 1. Configure the UART for the desired mode.
- 2. Set UTXEN and UTXBRK sets up the Break character.
- 3. Load the UxTXREG with a dummy character to initiate transmission (value is ignored).
- 4. Write '55h' to UxTXREG loads the Sync character into the transmit FIFO.
- 5. After the Break has been sent, the UTXBRK bit is reset by hardware. The Sync character now transmits.

#### 16.5 Receiving in 8-Bit or 9-Bit Data Mode

- 1. Set up the UART (as described in Section 16.2 "Transmitting in 8-Bit Data Mode").
- 2. Enable the UART.
- 3. A receive interrupt will be generated when one or more data characters have been received as per interrupt control bit, URXISELx.
- 4. Read the OERR bit to determine if an overrun error has occurred. The OERR bit must be reset in software.
- 5. Read UxRXREG.

The act of reading the UxRXREG character will move the next character to the top of the receive FIFO, including a new set of PERR and FERR values.

#### 16.6 Operation of UxCTS and UxRTS Control Pins

UARTx Clear to Send (UxCTS) and Request to Send (UxRTS) are the two hardware controlled pins that are associated with the UART module. These two pins allow the UART to operate in Simplex and Flow Control mode. They are implemented to control the transmission and reception between the Data Terminal Equipment (DTE). The UEN<1:0> bits in the UxMODE register configure these pins.

#### 16.7 Infrared Support

The UART module provides two types of infrared UART support: one is the IrDA clock output to support external IrDA encoder and decoder device (legacy module support), and the other is the full implementation of the IrDA encoder and decoder. Note that because the IrDA modes require a 16x baud clock, they will only work when the BRGH bit (UxMODE<3>) is '0'.

#### 16.7.1 EXTERNAL IrDA SUPPORT – IrDA CLOCK OUTPUT

To support external IrDA encoder and decoder devices, the BCLKx pin (same as the UxRTS pin) can be configured to generate the 16x baud clock. With UEN<1:0> = 11, the BCLKx pin will output the 16x baud clock if the UART module is enabled. It can be used to support the IrDA codec chip.

### 16.7.2 BUILT-IN IrDA ENCODER AND DECODER

The UART has full implementation of the IrDA encoder and decoder as part of the UART module. The built-in IrDA encoder and decoder functionality is enabled using the IREN bit (UxMODE<12>). When enabled (IREN = 1), the receive pin (UxRX) acts as the input from the infrared receiver. The transmit pin (UxTX) acts as the output to the infrared transmitter. REGISTER 16-1: UXMODE: UARTX MODE REGISTER

| R/W-0                 | U-0                                                                   | R/W-0                                                                                                                                                               | R/W-0               | R/W-0            | U-0              | R/W-0 <sup>(3)</sup> | R/W-0 <sup>(3)</sup> |  |
|-----------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|------------------|----------------------|----------------------|--|
| UARTEN <sup>(1)</sup> |                                                                       | USIDL                                                                                                                                                               | IREN <sup>(2)</sup> | RTSMD            |                  | UEN1                 | UEN0                 |  |
| bit 15                |                                                                       |                                                                                                                                                                     | I                   | 1                |                  |                      | bit 8                |  |
|                       |                                                                       |                                                                                                                                                                     |                     |                  |                  |                      |                      |  |
| R/C-0, HC             | R/W-0                                                                 | R/W-0, HC                                                                                                                                                           | R/W-0               | R/W-0            | R/W-0            | R/W-0                | R/W-0                |  |
| WAKE                  | LPBACK                                                                | ABAUD                                                                                                                                                               | RXINV               | BRGH             | PDSEL1           | PDSEL0               | STSEL                |  |
| bit 7                 |                                                                       |                                                                                                                                                                     |                     |                  |                  |                      | bit                  |  |
|                       |                                                                       |                                                                                                                                                                     |                     |                  |                  |                      |                      |  |
| Legend:               |                                                                       | C = Clearable                                                                                                                                                       |                     |                  | are Clearable b  |                      |                      |  |
| R = Readable          |                                                                       | W = Writable                                                                                                                                                        |                     | •                | nented bit, rea  | d as '0'             |                      |  |
| -n = Value at         | POR                                                                   | '1' = Bit is set                                                                                                                                                    |                     | '0' = Bit is cle | ared             | x = Bit is unkr      | iown                 |  |
|                       |                                                                       |                                                                                                                                                                     | (1)                 |                  |                  |                      |                      |  |
| bit 15                |                                                                       | ARTx Enable bi                                                                                                                                                      |                     |                  |                  |                      |                      |  |
|                       |                                                                       | is enabled; all UARTx pins are controlled by UARTx as defined by UEN<1:0><br>is disabled; all UARTx pins are controlled by PORT latches; UARTx power consumption is |                     |                  |                  |                      |                      |  |
|                       | minimal                                                               |                                                                                                                                                                     |                     |                  | ortriatories,    |                      | onsumption           |  |
| bit 14                | Unimplemer                                                            | nted: Read as '                                                                                                                                                     | )'                  |                  |                  |                      |                      |  |
| bit 13                | USIDL: Stop                                                           | in Idle Mode bi                                                                                                                                                     | t                   |                  |                  |                      |                      |  |
|                       |                                                                       | nue module ope                                                                                                                                                      |                     |                  | e mode           |                      |                      |  |
|                       | 0 = Continue module operation in Idle mode                            |                                                                                                                                                                     |                     |                  |                  |                      |                      |  |
| bit 12                | IREN: IrDA <sup>®</sup> Encoder and Decoder Enable bit <sup>(2)</sup> |                                                                                                                                                                     |                     |                  |                  |                      |                      |  |
|                       |                                                                       | coder and decod                                                                                                                                                     |                     |                  |                  |                      |                      |  |
| bit 11                |                                                                       | de Selection for                                                                                                                                                    |                     | ł                |                  |                      |                      |  |
| SIC III               |                                                                       | oin in Simplex n                                                                                                                                                    |                     |                  |                  |                      |                      |  |
|                       |                                                                       | oin in Flow Con                                                                                                                                                     |                     |                  |                  |                      |                      |  |
| bit 10                | Unimplemer                                                            | nted: Read as '                                                                                                                                                     | )'                  |                  |                  |                      |                      |  |
| bit 9-8               |                                                                       | : UARTx Enable                                                                                                                                                      |                     |                  |                  |                      |                      |  |
|                       |                                                                       | UxRX and BCL                                                                                                                                                        |                     |                  |                  | controlled by PC     | ORT latches          |  |
|                       |                                                                       | UxRX, UxCTS<br>UxRX and UxR                                                                                                                                         |                     |                  |                  | controlled by PC     | )RT latches          |  |
|                       |                                                                       | and UxRX pins a                                                                                                                                                     |                     |                  |                  |                      |                      |  |
|                       | latches                                                               | 3                                                                                                                                                                   |                     |                  |                  |                      |                      |  |
| bit 7                 | WAKE: Wake                                                            | e-up on Start Bi                                                                                                                                                    | t Detect During     | g Sleep Mode E   | Enable bit       |                      |                      |  |
|                       |                                                                       | will continue to                                                                                                                                                    |                     | RX pin; interrup | ot generated or  | n falling edge, b    | it cleared in        |  |
|                       | 0 = No wake                                                           | e on following ri                                                                                                                                                   | sing edge           |                  |                  |                      |                      |  |
| bit 6                 |                                                                       | ARTx Loopback                                                                                                                                                       | Mode Select         | hit              |                  |                      |                      |  |
| bit 0                 |                                                                       | _oopback mode                                                                                                                                                       |                     | 5 TC             |                  |                      |                      |  |
|                       |                                                                       | k mode is disat                                                                                                                                                     | oled                |                  |                  |                      |                      |  |
| bit 5                 | ABAUD: Aut                                                            | o-Baud Enable                                                                                                                                                       | bit                 |                  |                  |                      |                      |  |
|                       |                                                                       | paud rate meas                                                                                                                                                      |                     | e next characte  | er – requires re | eception of a Sy     | nc field (55h        |  |
|                       |                                                                       | in hardware upo<br>te measuremen                                                                                                                                    |                     | ompleted         |                  |                      |                      |  |
|                       |                                                                       | the peripheral ir<br><b>ripheral Pin Se</b>                                                                                                                         |                     |                  | nfigured to an a | available RPn p      | in. See              |  |
|                       |                                                                       | nly available for                                                                                                                                                   |                     |                  | : 0 <b>)</b> .   |                      |                      |  |
|                       |                                                                       | ny available ioi                                                                                                                                                    |                     |                  | ~ <i>j</i> .     |                      |                      |  |

**3:** Bit availability depends on pin availability.

#### **REGISTER 16-1: UXMODE: UARTX MODE REGISTER (CONTINUED)**

- bit 4 **RXINV:** Receive Polarity Inversion bit
  - 1 = UxRX Idle state is '0'
    - 0 = UxRX Idle state is '1'
- bit 3 BRGH: High Baud Rate Enable bit
  - 1 = BRG generates 4 clocks per bit period (4x baud clock, High-Speed mode)
  - 0 = BRG generates 16 clocks per bit period (16x baud clock, Standard mode)
- bit 2-1 **PDSEL1:PDSEL0:** Parity and Data Selection bits
  - 11 = 9-bit data, no parity
  - 10 = 8-bit data, odd parity
  - 01 = 8-bit data, even parity
  - 00 = 8-bit data, no parity
- bit 0 STSEL: Stop Bit Selection bit
  - 1 = Two Stop bits
    - 0 = One Stop bit
- **Note 1:** If UARTEN = 1, the peripheral inputs and outputs must be configured to an available RPn pin. See **Section 9.4 "Peripheral Pin Select"** for more information.
  - 2: This feature is only available for the 16x BRG mode (BRGH = 0).
  - 3: Bit availability depends on pin availability.

#### REGISTER 16-2: UxSTA: UARTx STATUS AND CONTROL REGISTER

| R/W-0    | R/W-0  | R/W-0    | U-0 | R/W-0, HC | R/W-0                | R-0   | R-1   |
|----------|--------|----------|-----|-----------|----------------------|-------|-------|
| UTXISEL1 | UTXINV | UTXISEL0 | —   | UTXBRK    | UTXEN <sup>(1)</sup> | UTXBF | TRMT  |
| bit 15   |        |          |     |           |                      |       | bit 8 |

| R/W-0    | R/W-0    | R/W-0 | R-1   | R-0  | R-0  | R/C-0 | R-0   |
|----------|----------|-------|-------|------|------|-------|-------|
| URXISEL1 | URXISEL0 | ADDEN | RIDLE | PERR | FERR | OERR  | URXDA |
| bit 7    |          |       |       |      |      |       | bit 0 |

| Legend:           | C = Clearable bit | HC = Hardware Cleara  | ble bit            |
|-------------------|-------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set  | '0' = Bit is cleared  | x = Bit is unknown |

bit 15,13 UTXISEL1:UTXISEL0: Transmission Interrupt Mode Selection bits

- 11 = Reserved; do not use
- 10 = Interrupt when a character is transferred to the Transmit Shift Register (TSR) and as a result, the transmit buffer becomes empty
- 01 = Interrupt when the last character is shifted out of the Transmit Shift Register; all transmit operations are completed
- 00 = Interrupt when a character is transferred to the Transmit Shift Register (this implies there is at least one character open in the transmit buffer)

| $\frac{\text{If IREN = 0:}}{1 = \text{UxTX Idle '0'}}$ $0 = \text{UxTX Idle '1'}$ $\frac{\text{If IREN = 1:}}{1 = \text{UxTX Idle '1'}}$ $0 = \text{UxTX Idle '0'}$                                                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                |
| UTXBRK: Transmit Break bit                                                                                                                                                                                                                                                                                                                                                                                |
| <ul> <li>1 = Send Sync Break on next transmission – Start bit, followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion</li> <li>0 = Sync Break transmission disabled or completed</li> </ul>                                                                                                                                                                               |
| UTXEN: Transmit Enable bit <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                 |
| <ul> <li>1 = Transmit enabled, UxTX pin controlled by UARTx</li> <li>0 = Transmit disabled, any pending transmission is aborted and buffer is reset. UxTX pin controlled by the PORT register.</li> </ul>                                                                                                                                                                                                 |
| UTXBF: Transmit Buffer Full Status bit (read-only)                                                                                                                                                                                                                                                                                                                                                        |
| 1 = Transmit buffer is full                                                                                                                                                                                                                                                                                                                                                                               |
| 0 = Transmit buffer is not full, at least one more character can be written                                                                                                                                                                                                                                                                                                                               |
| <b>TRMT:</b> Transmit Shift Register Empty bit (read-only)                                                                                                                                                                                                                                                                                                                                                |
| <ul> <li>1 = Transmit Shift Register is empty and transmit buffer is empty (the last transmission has completed)</li> <li>0 = Transmit Shift Register is not empty, a transmission is in progress or queued</li> </ul>                                                                                                                                                                                    |
| URXISEL1:URXISEL0: Receive Interrupt Mode Selection bits                                                                                                                                                                                                                                                                                                                                                  |
| <ul> <li>11 = Interrupt is set on RSR transfer, making the receive buffer full (i.e., has 4 data characters)</li> <li>10 = Interrupt is set on RSR transfer, making the receive buffer 3/4 full (i.e., has 3 data characters)</li> <li>0x = Interrupt is set when any character is received and transferred from the RSR to the receive buffer.<br/>Receive buffer has one or more characters.</li> </ul> |
|                                                                                                                                                                                                                                                                                                                                                                                                           |

### Note 1: If UARTEN = 1, the peripheral inputs and outputs must be configured to an available RPn pin. See Section 9.4 "Peripheral Pin Select" for more information.

#### REGISTER 16-2: UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED)

| bit 5 | <b>ADDEN:</b> Address Character Detect bit (bit 8 of received data = 1)                                                                                                                                                        |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Address Detect mode enabled. If 9-bit mode is not selected, this does not take effect.</li> <li>0 = Address Detect mode disabled</li> </ul>                                                                       |
| bit 4 | RIDLE: Receiver Idle bit (read-only)                                                                                                                                                                                           |
|       | <ul> <li>1 = Receiver is Idle</li> <li>0 = Receiver is active</li> </ul>                                                                                                                                                       |
| bit 3 | PERR: Parity Error Status bit (read-only)                                                                                                                                                                                      |
|       | <ul> <li>1 = Parity error has been detected for the current character (character at the top of the receive FIFO)</li> <li>0 = Parity error has not been detected</li> </ul>                                                    |
| bit 2 | FERR: Framing Error Status bit (read-only)                                                                                                                                                                                     |
|       | <ul> <li>1 = Framing error has been detected for the current character (character at the top of the receive FIFO)</li> <li>0 = Framing error has not been detected</li> </ul>                                                  |
| bit 1 | OERR: Receive Buffer Overrun Error Status bit (clear/read-only)                                                                                                                                                                |
|       | <ul> <li>1 = Receive buffer has overflowed</li> <li>0 = Receive buffer has not overflowed (clearing a previously set OERR bit (1 → 0 transition) will reset<br/>the receiver buffer and the RSR to the empty state)</li> </ul> |
| bit 0 | URXDA: Receive Buffer Data Available bit (read-only)                                                                                                                                                                           |
|       | <ul> <li>1 = Receive buffer has data; at least one more character can be read</li> <li>0 = Receive buffer is empty</li> </ul>                                                                                                  |
|       |                                                                                                                                                                                                                                |

Note 1: If UARTEN = 1, the peripheral inputs and outputs must be configured to an available RPn pin. See Section 9.4 "Peripheral Pin Select" for more information.

#### REGISTER 16-3: UXTXREG: UARTX TRANSMIT REGISTER

| U-x               | U-x  | U-x              | U-x  | U-x                  | U-x              | U-x                | W-x   |
|-------------------|------|------------------|------|----------------------|------------------|--------------------|-------|
| _                 | —    | —                |      | —                    | —                | _                  | UTX8  |
| bit 15            |      |                  |      | ·                    | •                |                    | bit 8 |
|                   |      |                  |      |                      |                  |                    |       |
| W-x               | W-x  | W-x              | W-x  | W-x                  | W-x              | W-x                | W-x   |
| UTX7              | UTX6 | UTX5             | UTX4 | UTX3                 | UTX2             | UTX1               | UTX0  |
| bit 7             |      |                  |      |                      |                  |                    | bit 0 |
|                   |      |                  |      |                      |                  |                    |       |
| Legend:           |      |                  |      |                      |                  |                    |       |
| R = Readable bit  |      | W = Writable b   | bit  | U = Unimplem         | nented bit, read | d as '0'           |       |
| -n = Value at POR |      | '1' = Bit is set |      | '0' = Bit is cleared |                  | x = Bit is unknown |       |

bit 15-9 Unimplemented: Read as '0'

bit 8 UTX8: Data of the Transmitted Character bit (in 9-bit mode)

bit 7-0 UTX7:UTX0: Data of the Transmitted Character bits

#### REGISTER 16-4: UXRXREG: UARTX RECEIVE REGISTER

| U-0     | U-0  | U-0  | U-0  | U-0  | U-0  | U-0  | R-0   |
|---------|------|------|------|------|------|------|-------|
|         | —    | —    | —    | —    | —    | —    | URX8  |
| bit 15  | •    | •    | •    | ·    | ·    |      | bit 8 |
|         |      |      |      |      |      |      |       |
| R-0     | R-0  | R-0  | R-0  | R-0  | R-0  | R-0  | R-0   |
| URX7    | URX6 | URX5 | URX4 | URX3 | URX2 | URX1 | URX0  |
| bit 7   | •    | •    | •    |      |      |      | bit 0 |
|         |      |      |      |      |      |      |       |
| Legend: |      |      |      |      |      |      |       |

| Logona            |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 15-9 Unimplemented: Read as '0'

bit 8 **URX8:** Data of the Received Character bit (in 9-bit mode)

bit 7-0 URX7:URX0: Data of the Received Character bits

#### 17.0 PARALLEL MASTER PORT (PMP)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, "Section 13. Parallel Master Port (PMP)" (DS39713).

The Parallel Master Port (PMP) module is a parallel 8-bit I/O module, specifically designed to communicate with a wide variety of parallel devices, such as communication peripherals, LCDs, external memory devices and microcontrollers. Because the interface to parallel peripherals varies significantly, the PMP is highly configurable.

**Note:** A number of the pins for the PMP are not present on PIC24FJ64GA004 devices. Refer to the specific device's pinout to determine which pins are available.

Key features of the PMP module include:

- Up to 16 Programmable Address Lines
- One Chip Select Line
- Programmable Strobe Options:
  - Individual Read and Write Strobes or;
  - Read/Write Strobe with Enable Strobe
- Address Auto-Increment/Auto-Decrement
- Programmable Address/Data Multiplexing
- Programmable Polarity on Control Signals
- Legacy Parallel Slave Port Support
- Enhanced Parallel Slave Support:
  - Address Support
  - 4-Byte Deep Auto-Incrementing Buffer
- · Programmable Wait States
- · Selectable Input Voltage Levels



| PMPEN         |                                                                                    | PSIDL                                     | ADRMUX1 <sup>(1)</sup>            | ADRMUX0 <sup>(1)</sup>                 | PTBEEN          | PTWREN           | PTRDEN        |
|---------------|------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------|----------------------------------------|-----------------|------------------|---------------|
| bit 15        |                                                                                    |                                           |                                   |                                        |                 |                  | bit 8         |
|               | DAMO                                                                               | R/W-0 <sup>(2)</sup>                      |                                   | R/W-0 <sup>(2)</sup>                   |                 | DAALO            |               |
| R/W-0         | R/W-0                                                                              | -                                         | U-0                               |                                        | R/W-0           | R/W-0            | R/W-0         |
| CSF1          | CSF0                                                                               | ALP                                       | —                                 | CS1P                                   | BEP             | WRSP             | RDSP          |
| bit 7         |                                                                                    |                                           |                                   |                                        |                 |                  | bit (         |
| Legend:       |                                                                                    |                                           |                                   |                                        |                 |                  |               |
| R = Readable  | e bit                                                                              | W = Writable                              | bit                               | U = Unimplem                           | ented bit, read | d as '0'         |               |
| -n = Value at | POR                                                                                | '1' = Bit is set                          | :                                 | '0' = Bit is clea                      | red             | x = Bit is unkn  | iown          |
| bit 15        | PMPEN: Para<br>1 = PMP ena<br>0 = PMP disa                                         | bled                                      | rt Enable bit<br>iip access perfo | ormed                                  |                 |                  |               |
| bit 14        | Unimplement                                                                        |                                           |                                   |                                        |                 |                  |               |
| bit 13        | PSIDL: Stop in                                                                     |                                           |                                   |                                        |                 |                  |               |
|               | 1 = Discontin                                                                      | ue module ope                             |                                   | evice enters Idle<br>le                | mode            |                  |               |
|               | 01 = Lower 8<br>PMA<1                                                              | its of address<br>3 bits of addre<br>0:8> |                                   | on PMD<7:0><br>exed on PMD<7<br>e pins |                 | oer 3 bits are r | nultiplexed o |
| bit 10        | <b>PTBEEN:</b> Byte<br>1 = PMBE por<br>0 = PMBE por                                | rt enabled                                | Enable bit (16-I                  | Bit Master mode                        | 9)              |                  |               |
| bit 9         | <b>PTWREN:</b> Wr<br>1 = PMWR/P<br>0 = PMWR/P                                      | MENB port en                              |                                   | e bit                                  |                 |                  |               |
| bit 8         |                                                                                    | ad/Write Strob<br>MWR port ena            | e Port Enable b<br>bled           | bit                                    |                 |                  |               |
| bit 7-6       | <b>CSF1:CSF0:</b><br>11 = Reserver<br>10 = PMCS1<br>01 = Reserver<br>00 = Reserver | d<br>functions as cl<br>d                 |                                   |                                        |                 |                  |               |
| bit 5         | ALP: Address<br>1 = Active-hig<br>0 = Active-lov                                   | h <u>(PMALL</u> and                       | d <u>PMALH</u> )                  |                                        |                 |                  |               |
| bit 4         | Unimplement                                                                        |                                           | -                                 |                                        |                 |                  |               |
| bit 3         | CS1P: Chip S                                                                       |                                           |                                   |                                        |                 |                  |               |
| DIL J         | 1 = Active-hig<br>0 = Active-lov                                                   | gh (PMCS1/PN                              | //CS1)                            |                                        |                 |                  |               |

#### REGISTER 17-1: PMCON: PARALLEL PORT CONTROL REGISTER

#### REGISTER 17-1: PMCON: PARALLEL PORT CONTROL REGISTER (CONTINUED)

| bit 2 | <b>BEP:</b> Byte Enable Polarity bit<br>1 = Byte enable active-high (PMBE)<br>0 = Byte enable active-low (PMBE)                                              |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 1 | WRSP: Write Strobe Polarity bit                                                                                                                              |
|       | For Slave modes and Master Mode 2 (PMMODE<9:8> = 00,01,10):<br>1 = Write strobe active-high (PMWR)<br>0 = Write strobe active-low (PMWR)                     |
|       | For Master Mode 1 (PMMODE<9:8> = 11):<br>1 = Enable strobe active-high (PMENB)<br>0 = Enable strobe active-low (PMENB)                                       |
| bit 0 | RDSP: Read Strobe Polarity bit                                                                                                                               |
|       | For Slave modes and Master Mode 2 (PMMODE<9:8> = 00,01,10):<br>1 = Read strobe active-high (PMRD)<br>0 = Read strobe active-low (PMRD)                       |
|       | <u>For Master Mode 1 (PMMODE&lt;9:8&gt; = 11):</u><br>1 = Read/write strobe active-high ( <u>PMRD</u> /PMWR)<br>0 = Read/write strobe active-low (PMRD/PMWR) |

- **Note 1:** PMA<10:2> are not available on 28-pin devices.
  - 2: These bits have no effect when their corresponding pins are used as address lines.

| R-0                   | R/W-0                  | R/W-0                           | R/W-0          | R/W-0             | R/W-0                                                 | R/W-0                 | R/W-0                 |
|-----------------------|------------------------|---------------------------------|----------------|-------------------|-------------------------------------------------------|-----------------------|-----------------------|
| BUSY                  | IRQM1                  | IRQM0                           | INCM1          | INCM0             | MODE16                                                | MODE1                 | MODE0                 |
| bit 15                |                        |                                 |                |                   |                                                       |                       | bit 8                 |
|                       | <b>-</b>               |                                 |                |                   |                                                       |                       |                       |
| R/W-0                 | R/W-0                  | R/W-0                           | R/W-0          | R/W-0             | R/W-0                                                 | R/W-0                 | R/W-0                 |
| WAITB1 <sup>(1)</sup> | WAITB0 <sup>(1)</sup>  | WAITM3                          | WAITM2         | WAITM1            | WAITM0                                                | WAITE1 <sup>(1)</sup> | WAITE0 <sup>(1)</sup> |
| bit 7                 |                        |                                 |                |                   |                                                       |                       | bit (                 |
| Legend:               |                        |                                 |                |                   |                                                       |                       |                       |
| R = Readabl           | le bit                 | W = Writable                    | bit            | U = Unimpler      | mented bit, read                                      | d as '0'              |                       |
| -n = Value at         | POR                    | '1' = Bit is set                |                | '0' = Bit is cle  |                                                       | x = Bit is unkr       | nown                  |
|                       |                        |                                 |                |                   |                                                       |                       |                       |
| bit 15                | BUSY: Busy             | bit (Master mo                  | de only)       |                   |                                                       |                       |                       |
|                       |                        | usy (not useful                 | when the proc  | essor stall is ac | ctive)                                                |                       |                       |
|                       | 0 = Port is no         | -                               |                |                   |                                                       |                       |                       |
| bit 14-13             |                        | 10: Interrupt Re                | •              |                   |                                                       |                       |                       |
|                       |                        |                                 |                |                   | Nrite Buffer 3 is                                     |                       |                       |
|                       |                        | errupt generate                 |                |                   |                                                       |                       | liy)                  |
|                       |                        | pt generated at                 |                |                   | le                                                    |                       |                       |
|                       |                        | errupt generate                 |                | ,<br>,            |                                                       |                       |                       |
| bit 12-11             | INCM1:INCM             | 10: Increment N                 | lode bits      |                   |                                                       |                       |                       |
|                       |                        |                                 |                |                   | / PSP mode on                                         | ly)                   |                       |
|                       |                        | ment ADDR<10                    |                |                   |                                                       |                       |                       |
|                       |                        | ent ADDR<10:<br>rement or decre |                | -                 | 9                                                     |                       |                       |
| bit 10                |                        | 16-Bit Mode bit                 |                |                   |                                                       |                       |                       |
|                       |                        |                                 |                | read or write to  | o the Data regis                                      | ter invokes two       | 8-bit transfers       |
|                       |                        |                                 |                |                   | he Data registe                                       |                       |                       |
| bit 9-8               | MODE1:MO               | DE0: Parallel P                 | ort Mode Seled | ct bits           |                                                       |                       |                       |
|                       |                        |                                 |                |                   | PMBE, PMA <x:< td=""><td></td><td>/:0&gt;)</td></x:<> |                       | /:0>)                 |
|                       |                        |                                 |                |                   | MA <x:0> and F</x:0>                                  |                       | •                     |
|                       |                        |                                 |                |                   | MCS1, PMD<7:<br>PMWR, PMCS                            |                       |                       |
| bit 7-6               |                        |                                 |                | •                 | Configuration bi                                      |                       | 0-)                   |
|                       |                        | ait of 4 TCY; mi                | -              |                   | -                                                     |                       |                       |
|                       |                        | ait of 3 TCY; mi                |                |                   |                                                       |                       |                       |
|                       |                        | ait of 2 TCY; m                 |                |                   |                                                       |                       |                       |
|                       |                        | ait of 1 TCY; m                 | -              | -                 |                                                       |                       |                       |
| bit 5-2               | WAITM3:WA              | ITM0: Read to                   | Byte Enable S  | trobe Wait Stat   | e Configuration                                       | bits                  |                       |
|                       | 1111 <b>= Wait</b>     | of additional 15                | 5 TCY          |                   |                                                       |                       |                       |
|                       | <br>0001 <b>= Wait</b> | of additional 1                 | Тсү            |                   |                                                       |                       |                       |
|                       | 0000 <b>= No a</b>     | dditional wait c                | cles (operatio | n forced into or  | ne TCY)                                               |                       |                       |
| bit 1-0               | WAITE1:WA              | ITE0: Data Hol                  | d After Strobe | Wait State Con    | figuration bits <sup>(1)</sup>                        | )                     |                       |
|                       | 11 = Wait of           |                                 |                |                   |                                                       |                       |                       |
|                       | 10 = Wait of           |                                 |                |                   |                                                       |                       |                       |
|                       | 01 = Wait of           |                                 |                |                   |                                                       |                       |                       |
|                       | 00 = Wait of           | I ICT                           |                |                   |                                                       |                       |                       |

#### REGISTER 17-2: PMMODE: Parallel Port Mode Register

**Note 1:** WAITB and WAITE bits are ignored whenever WAITM3:WAITM0 = 0000.

#### REGISTER 17-3: PMADDR: PARALLEL PORT ADDRESS REGISTER

| U-0            | R/W-0 | U-0             | U-0   | U-0                  | R/W-0            | R/W-0                    | R/W-0 |
|----------------|-------|-----------------|-------|----------------------|------------------|--------------------------|-------|
| _              | CS1   | —               | _     | —                    |                  | ADDR<10:8> <sup>(1</sup> | )     |
| bit 15         |       | · · · · ·       |       |                      |                  |                          | bit 8 |
|                |       |                 |       |                      |                  |                          |       |
| R/W-0          | R/W-0 | R/W-0           | R/W-0 | R/W-0                | R/W-0            | R/W-0                    | R/W-0 |
|                |       |                 | ADDR  | <7:0> <sup>(1)</sup> |                  |                          |       |
| bit 7          |       |                 |       |                      |                  |                          | bit 0 |
|                |       |                 |       |                      |                  |                          |       |
| Legend:        |       |                 |       |                      |                  |                          |       |
| R = Readable I | bit   | W = Writable bi | t     | U = Unimplen         | nented bit, read | l as '0'                 |       |
|                |       |                 |       |                      |                  |                          |       |

| -n = Value | e at POR               | '1' = Bit is set                           | '0' = Bit is cleared | x = Bit is unknown |
|------------|------------------------|--------------------------------------------|----------------------|--------------------|
| bit 15     | Unimple                | mented: Read as '0'                        |                      |                    |
| bit 14     | CS1: Chip Select 1 bit |                                            |                      |                    |
|            | •                      | select 1 is active<br>select 1 is inactive |                      |                    |

| bit 13-11 | Unimplemented: Read as '0'                                          |
|-----------|---------------------------------------------------------------------|
| bit 10-0  | ADDR10:ADDR0: Parallel Port Destination Address bits <sup>(1)</sup> |

**Note 1:** PMA<10:2> are not available on 28-pin devices.

#### REGISTER 17-4: PMAEN: PARALLEL PORT ENABLE REGISTER

| U-0                                 | R/W-0                | U-0                                | U-0                  | U-0                                     | R/W-0                 | R/W-0                | R/W-0                |
|-------------------------------------|----------------------|------------------------------------|----------------------|-----------------------------------------|-----------------------|----------------------|----------------------|
| _                                   | PTEN14               | —                                  | _                    | —                                       | PTEN10 <sup>(1)</sup> | PTEN9 <sup>(1)</sup> | PTEN8 <sup>(1)</sup> |
| bit 15                              |                      |                                    |                      | -<br>-                                  | •                     |                      | bit 8                |
|                                     |                      |                                    |                      |                                         |                       |                      |                      |
| R/W-0                               | R/W-0                | R/W-0                              | R/W-0                | R/W-0                                   | R/W-0                 | R/W-0                | R/W-0                |
| PTEN7 <sup>(1)</sup>                | PTEN6 <sup>(1)</sup> | PTEN5 <sup>(1)</sup>               | PTEN4 <sup>(1)</sup> | PTEN3 <sup>(1)</sup>                    | PTEN2 <sup>(1)</sup>  | PTEN1                | PTEN0                |
| bit 7                               |                      |                                    |                      |                                         |                       |                      | bit 0                |
|                                     |                      |                                    |                      |                                         |                       |                      |                      |
| Legend:                             |                      |                                    |                      |                                         |                       |                      |                      |
| R = Readable bit W = Writable bit U |                      | U = Unimplemented bit, read as '0' |                      |                                         |                       |                      |                      |
| -n = Value at I                     | POR                  | '1' = Bit is set                   |                      | '0' = Bit is cleared x = Bit is unknown |                       | nown                 |                      |

| bit 15    | Unimplemented: Read as '0'                                                                                                                       |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 14    | PTEN14: PMCS1 Strobe Enable bit                                                                                                                  |
|           | <ul> <li>1 = PMCS1 functions as chip select</li> <li>0 = PMCS1 pin functions as port I/O</li> </ul>                                              |
| bit 13-11 | Unimplemented: Read as '0'                                                                                                                       |
| bit 10-2  | PTEN10:PTEN2: PMP Address Port Enable bits <sup>(1)</sup>                                                                                        |
|           | 1 = PMA<10:2> function as PMP address lines                                                                                                      |
|           | 0 = PMA<10:2> function as port I/O                                                                                                               |
| bit 1-0   | PTEN1:PTEN0: PMALH/PMALL Strobe Enable bits                                                                                                      |
|           | <ul> <li>1 = PMA1 and PMA0 function as either PMA&lt;1:0&gt; or PMALH and PMALL</li> <li>0 = PMA1 and PMA0 pads functions as port I/O</li> </ul> |
|           |                                                                                                                                                  |

Note 1: PMA<10:2> are not available on 28-pin devices.

#### REGISTER 17-5: PMSTAT: PARALLEL PORT STATUS REGISTER

| R-0          | R/W-0, HS                                                                                                                                   | U-0                                                                                                                                                                    | U-0             | R-0               | R-0                                 | R-0             | R-0   |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|-------------------------------------|-----------------|-------|
| IBF          | IBOV                                                                                                                                        | _                                                                                                                                                                      | —               | IB3F              | IB2F                                | IB1F            | IB0F  |
| bit 15       |                                                                                                                                             | ·                                                                                                                                                                      |                 |                   |                                     |                 | bit 8 |
|              |                                                                                                                                             |                                                                                                                                                                        |                 |                   |                                     |                 |       |
| R-1          | R/W-0, HS                                                                                                                                   | U-0                                                                                                                                                                    | U-0             | R-1               | R-1                                 | R-1             | R-1   |
| OBE          | OBUF                                                                                                                                        | —                                                                                                                                                                      | —               | OB3E              | OB2E                                | OB1E            | OB0E  |
| bit 7        |                                                                                                                                             |                                                                                                                                                                        |                 |                   |                                     |                 | bit 0 |
|              |                                                                                                                                             |                                                                                                                                                                        |                 |                   |                                     |                 |       |
| Legend:      |                                                                                                                                             | HS = Hardwa                                                                                                                                                            | re Set bit      |                   |                                     |                 |       |
| R = Readab   | ole bit                                                                                                                                     | W = Writable                                                                                                                                                           | bit             | U = Unimplem      | ented bit, read                     | d as '0'        |       |
| -n = Value a | at POR                                                                                                                                      | '1' = Bit is set                                                                                                                                                       |                 | '0' = Bit is clea | ared                                | x = Bit is unkn | own   |
|              |                                                                                                                                             |                                                                                                                                                                        |                 |                   |                                     |                 |       |
| bit 15       | IBF: Input Bu                                                                                                                               | ffer Full Status                                                                                                                                                       | bit             |                   |                                     |                 |       |
|              |                                                                                                                                             | ole input buffer i                                                                                                                                                     |                 |                   |                                     |                 |       |
|              |                                                                                                                                             | all of the writat                                                                                                                                                      | •               | registers are er  | npty                                |                 |       |
| bit 14       |                                                                                                                                             | Buffer Overflow                                                                                                                                                        |                 |                   |                                     |                 |       |
|              | 1 = A write a<br>0 = No overf                                                                                                               | ttempt to a full                                                                                                                                                       | nput byte regis | ter occurred (m   | nust be cleared                     | d in software)  |       |
| bit 13-12    |                                                                                                                                             |                                                                                                                                                                        | .,              |                   |                                     |                 |       |
|              | •                                                                                                                                           | ited: Read as '                                                                                                                                                        |                 |                   |                                     |                 |       |
| bit 11-8     |                                                                                                                                             | put Buffer x Sta                                                                                                                                                       |                 |                   | -line av la v <b>66</b> - u v v ill |                 |       |
|              |                                                                                                                                             | fer contains dat<br>fer does not co                                                                                                                                    |                 |                   | ang buner will                      | clear this bit) |       |
| bit 7        | •                                                                                                                                           | Buffer Empty S                                                                                                                                                         | -               |                   |                                     |                 |       |
|              |                                                                                                                                             | ble output buffe                                                                                                                                                       |                 | empty             |                                     |                 |       |
|              |                                                                                                                                             | 0 = Some or all of the readable output buffer registers are full                                                                                                       |                 |                   |                                     |                 |       |
| bit 6        | OBUF: Outpu                                                                                                                                 | OBUF: Output Buffer Underflow Status bits                                                                                                                              |                 |                   |                                     |                 |       |
|              | <ul> <li>1 = A read occurred from an empty output byte register (must be cleared in software)</li> <li>0 = No underflow occurred</li> </ul> |                                                                                                                                                                        |                 |                   |                                     |                 |       |
| bit 5-4      | Unimplemen                                                                                                                                  | ted: Read as '                                                                                                                                                         | )'              |                   |                                     |                 |       |
| bit 3-0      | OB3E:OB0E                                                                                                                                   | Output Buffer >                                                                                                                                                        | Status Empty    | bits              |                                     |                 |       |
|              | •                                                                                                                                           | <ul> <li>1 = Output buffer is empty (writing data to the buffer will clear this bit)</li> <li>0 = Output buffer contains data that has not been transmitted</li> </ul> |                 |                   |                                     |                 |       |
|              |                                                                                                                                             |                                                                                                                                                                        |                 |                   |                                     |                 |       |

#### REGISTER 17-6: PADCFG1: PAD CONFIGURATION CONTROL REGISTER

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   | U-0   |
|--------|-----|-----|-----|-----|-----|-------|-------|
| —      | —   |     | —   | —   | —   | —     | —     |
| bit 15 |     |     |     |     |     |       | bit 8 |
|        |     |     |     |     |     |       |       |
| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 |

| 0-0   | 0-0 | 0-0 | 0-0 | 0-0 | 0-0 | 10/00-0                 | 10/00-0 |
|-------|-----|-----|-----|-----|-----|-------------------------|---------|
| _     | —   |     |     |     | _   | RTSECSEL <sup>(1)</sup> | PMPTTL  |
| bit 7 |     |     |     |     |     |                         | bit 0   |

#### Legend:

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-2 Unimplemented: Read as '0'

| bit 1 | RTSECSEL: RTCC Seconds Clock Output Select bit <sup>(1)</sup> |
|-------|---------------------------------------------------------------|
|       | 1 = RTCC seconds clock is selected for the RTCC pin           |
|       | 0 = RTCC alarm pulse is selected for the RTCC pin             |
|       |                                                               |

bit 0 **PMPTTL:** PMP Module TTL Input Buffer Select bit

1 = PMP module uses TTL input buffers

0 = PMP module uses Schmitt Trigger input buffers

Note 1: To enable the actual RTCC output, the RTCOE (RCFGCAL) bit needs to be set.

#### FIGURE 17-2: LEGACY PARALLEL SLAVE PORT EXAMPLE



#### FIGURE 17-3: ADDRESSABLE PARALLEL SLAVE PORT EXAMPLE



#### TABLE 17-1: SLAVE MODE ADDRESS RESOLUTION

| PMA<1:0> | Output Register (Buffer) | Input Register (Buffer) |  |
|----------|--------------------------|-------------------------|--|
| 00       | PMDOUT1<7:0> (0)         | PMDIN1<7:0> (0)         |  |
| 01       | PMDOUT1<15:8> (1)        | PMDIN1<15:8> (1)        |  |
| 10       | PMDOUT2<7:0> (2)         | PMDIN2<7:0> (2)         |  |
| 11       | PMDOUT2<15:8> (3)        | PMDIN2<15:8> (3)        |  |

### FIGURE 17-4: MASTER MODE, DEMULTIPLEXED ADDRESSING (SEPARATE READ AND WRITE STROBES, SINGLE CHIP SELECT)



#### FIGURE 17-5: MASTER MODE, PARTIALLY MULTIPLEXED ADDRESSING (SEPARATE READ AND WRITE STROBES, SINGLE CHIP SELECT)

| PIC24F | ► PMA<10:8>          |                                  |
|--------|----------------------|----------------------------------|
|        | PMD<7:0><br>PMA<7:0> |                                  |
|        | PMCS1                |                                  |
|        |                      | Address Bus                      |
|        |                      | Multiplexed Data and Address Bus |
|        |                      | Control Lines                    |

### FIGURE 17-6: MASTER MODE, FULLY MULTIPLEXED ADDRESSING (SEPARATE READ AND WRITE STROBES, SINGLE CHIP SELECT)







#### FIGURE 17-8: EXAMPLE OF A PARTIALLY MULTIPLEXED ADDRESSING APPLICATION



© 2008 Microchip Technology Inc.

#### FIGURE 17-9: EXAMPLE OF AN 8-BIT MULTIPLEXED ADDRESS AND DATA APPLICATION



#### FIGURE 17-10: PARALLEL EEPROM EXAMPLE (UP TO 11-BIT ADDRESS, 8-BIT DATA)



#### FIGURE 17-11: PARALLEL EEPROM EXAMPLE (UP TO 11-BIT ADDRESS, 16-BIT DATA)



#### FIGURE 17-12: LCD CONTROL EXAMPLE (BYTE MODE OPERATION)



#### 18.0 REAL-TIME CLOCK AND CALENDAR (RTCC)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, "Section 29. Real-Time Clock and Calendar (RTCC)" (DS39696).





#### 18.1 RTCC Module Registers

The RTCC module registers are organized into three categories:

- RTCC Control Registers
- RTCC Value Registers
- · Alarm Value Registers

#### 18.1.1 REGISTER MAPPING

To limit the register interface, the RTCC Timer and Alarm Time registers are accessed through corresponding register pointers. The RTCC Value register window (RTCVALH and RTCVALL) uses the RTCPTR bits (RCFGCAL<9:8>) to select the desired Timer register pair (see Table 18-1).

By writing the RTCVALH byte, the RTCC Pointer value, RTCPTR<1:0> bits, decrement by one until they reach '00'. Once they reach '00', the MINUTES and SEC-ONDS value will be accessible through RTCVALH and RTCVALL until the pointer value is manually changed.

TABLE 18-1: RTCVAL REGISTER MAPPING

| RTCPTR | RTCC Value Register Window |             |  |  |  |  |
|--------|----------------------------|-------------|--|--|--|--|
| <1:0>  | RTCVAL<15:8>               | RTCVAL<7:0> |  |  |  |  |
| 0.0    | MINUTES                    | SECONDS     |  |  |  |  |
| 01     | WEEKDAY                    | HOURS       |  |  |  |  |
| 10     | MONTH                      | DAY         |  |  |  |  |
| 11     | —                          | YEAR        |  |  |  |  |

The Alarm Value register window (ALRMVALH and ALRMVALL) uses the ALRMPTR bits (ALCFGRPT<9:8>) to select the desired Alarm register pair (see Table 18-2).

By writing the ALRMVALH byte, the Alarm Pointer value, ALRMPTR<1:0> bits, decrement by one until they reach '00'. Once they reach '00', the ALRMMIN and ALRMSEC value will be accessible through ALRMVALH and ALRMVALL until the pointer value is manually changed.

#### EXAMPLE 18-1: SETTING THE RTCWREN BIT

```
asm volatile("push w7");
asm volatile("push w8");
asm volatile("disi #5");
asm volatile("mov #0x55, w7");
asm volatile("mov w7, _NVMKEY");
asm volatile("mov #0xAA, w8");
asm volatile("mov w8, _NVMKEY");
asm volatile("bset _RCFGCAL, #13"); //set the RTCWREN bit
asm volatile("pop w8");
asm volatile("pop w7");
```

#### TABLE 18-2: ALRMVAL REGISTER MAPPING

| ALRMPTR | Alarm Value Register Window |              |  |  |  |
|---------|-----------------------------|--------------|--|--|--|
| <1:0>   | ALRMVAL<15:8>               | ALRMVAL<7:0> |  |  |  |
| 00      | ALRMMIN                     | ALRMSEC      |  |  |  |
| 01      | ALRMWD                      | ALRMHR       |  |  |  |
| 10      | ALRMMNTH                    | ALRMDAY      |  |  |  |
| 11      | _                           | _            |  |  |  |

Considering that the 16-bit core does not distinguish between 8-bit and 16-bit read operations, the user must be aware that when reading either the ALRMVALH or ALRMVALL bytes will decrement the ALRMPTR<1:0> value. The same applies to the RTCVALH or RTCVALL bytes with the RTCPTR<1:0> being decremented.

| Note: | This only applies to read operations and |
|-------|------------------------------------------|
|       | not write operations.                    |

#### 18.1.2 WRITE LOCK

In order to perform a write to any of the RTCC Timer registers, the RTCWREN bit (RCFGCAL<13>) must be set (refer to Example 18-1).

Note: To avoid accidental writes to the timer, it is recommended that the RTCWREN bit (RCFGCAL<13>) is kept clear at any other time. For the RTCWREN bit to be set, there is only 1 instruction cycle time window allowed between the 55h/AA sequence and the setting of RTCWREN; therefore, it is recommended that code follow the procedure in Example 18-1.

#### 18.1.3 RTCC CONTROL REGISTERS

#### **REGISTER 18-1:** RCFGCAL: RTCC CALIBRATION AND CONFIGURATION REGISTER<sup>(1)</sup>

| R/W-0                | U-0 | R/W-0   | R-0     | R-0                    | R/W-0 | R/W-0   | R/W-0   |
|----------------------|-----|---------|---------|------------------------|-------|---------|---------|
| RTCEN <sup>(2)</sup> | —   | RTCWREN | RTCSYNC | HALFSEC <sup>(3)</sup> | RTCOE | RTCPTR1 | RTCPTR0 |
| bit 15               |     |         |         |                        |       |         | bit 8   |
|                      |     |         |         |                        |       |         |         |

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CAL7  | CAL6  | CAL5  | CAL4  | CAL3  | CAL2  | CAL1  | CAL0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

# Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

| bit 15  | RTCEN: RTCC Enable bit <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                        |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 1 = RTCC module is enabled                                                                                                                                                                                                                                                                                                                                   |
|         | 0 = RTCC module is disabled                                                                                                                                                                                                                                                                                                                                  |
| bit 14  | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                   |
| bit 13  | RTCWREN: RTCC Value Registers Write Enable bit                                                                                                                                                                                                                                                                                                               |
|         | 1 = RTCVALH and RTCVALL registers can be written to by the user                                                                                                                                                                                                                                                                                              |
|         | 0 = RTCVALH and RTCVALL registers are locked out from being written to by the user                                                                                                                                                                                                                                                                           |
| bit 12  | RTCSYNC: RTCC Value Registers Read Synchronization bit                                                                                                                                                                                                                                                                                                       |
|         | <ul> <li>1 = RTCVALH, RTCVALL and ALCFGRPT registers can change while reading due to a rollover ripple resulting in an invalid data read. If the register is read twice and results in the same data, the data can be assumed to be valid.</li> <li>0 = RTCVALH, RTCVALL or ALCFGRPT registers can be read without concern over a rollover ripple</li> </ul> |
| bit 11  | HALFSEC: Half-Second Status bit <sup>(3)</sup>                                                                                                                                                                                                                                                                                                               |
| bit II  | 1 = Second half period of a second                                                                                                                                                                                                                                                                                                                           |
|         | 0 = First half period of a second                                                                                                                                                                                                                                                                                                                            |
| bit 10  | RTCOE: RTCC Output Enable bit                                                                                                                                                                                                                                                                                                                                |
|         | 1 = RTCC output enabled                                                                                                                                                                                                                                                                                                                                      |
|         | 0 = RTCC output disabled                                                                                                                                                                                                                                                                                                                                     |
| bit 9-8 | RTCPTR1:RTCPTR0: RTCC Value Register Window Pointer bits                                                                                                                                                                                                                                                                                                     |
|         | Points to the corresponding RTCC Value registers when reading the RTCVALH and RTCVALL registers; the RTCPTR<1:0> value decrements on every read or write of RTCVALH until it reaches '00'.                                                                                                                                                                   |
|         | <u>RTCVAL&lt;15:8&gt;:</u>                                                                                                                                                                                                                                                                                                                                   |
|         | 00 = MINUTES                                                                                                                                                                                                                                                                                                                                                 |
|         | 01 = WEEKDAY                                                                                                                                                                                                                                                                                                                                                 |
|         | 10 = MONTH                                                                                                                                                                                                                                                                                                                                                   |
|         | 11 = Reserved                                                                                                                                                                                                                                                                                                                                                |
|         | RTCVAL<7:0>:<br>00 = SECONDS                                                                                                                                                                                                                                                                                                                                 |
|         | 00 - SECONDS<br>01 = HOURS                                                                                                                                                                                                                                                                                                                                   |
|         | 10 = DAY                                                                                                                                                                                                                                                                                                                                                     |
|         | 11 <b>=</b> YEAR                                                                                                                                                                                                                                                                                                                                             |
| Note 1: | The RCFGCAL register is only affected by a POR.                                                                                                                                                                                                                                                                                                              |

- **2:** A write to the RTCEN bit is only allowed when RTCWREN = 1.
- **3:** This bit is read-only. It is cleared to '0' on a write to the lower half of the MINSEC register.

#### **REGISTER 18-1:** RCFGCAL: RTCC CALIBRATION AND CONFIGURATION REGISTER<sup>(1)</sup>

bit 7-0 CAL7:CAL0: RTC Drift Calibration bits

...

- 011111111 = Maximum positive adjustment; adds 508 RTC clock pulses every one minute
  - 011111111 = Minimum positive adjustment; adds 4 RTC clock pulses every one minute
  - 00000000 = No adjustment

111111111 = Minimum negative adjustment; subtracts 4 RTC clock pulses every one minute

10000000 = Maximum negative adjustment; subtracts 512 RTC clock pulses every one minute

- **Note 1:** The RCFGCAL register is only affected by a POR.
  - **2:** A write to the RTCEN bit is only allowed when RTCWREN = 1.
  - **3:** This bit is read-only. It is cleared to '0' on a write to the lower half of the MINSEC register.

#### REGISTER 18-2: PADCFG1: PAD CONFIGURATION CONTROL REGISTER

| U-0                                | U-0        | U-0            | U-0                                     | U-0                                | U-0 | U-0                     | U-0    |
|------------------------------------|------------|----------------|-----------------------------------------|------------------------------------|-----|-------------------------|--------|
|                                    |            | _              |                                         |                                    |     | —                       |        |
| bit 15                             |            |                |                                         | •                                  |     |                         | bit 8  |
|                                    |            |                |                                         |                                    |     |                         |        |
| U-0                                | U-0        | U-0            | U-0                                     | U-0                                | U-0 | R/W-0                   | R/W-0  |
| —                                  | _          | —              | —                                       | —                                  | —   | RTSECSEL <sup>(1)</sup> | PMPTTL |
| bit 7                              |            |                |                                         |                                    |     |                         | bit 0  |
|                                    |            |                |                                         |                                    |     |                         |        |
| Legend:                            |            |                |                                         |                                    |     |                         |        |
| R = Readable                       | bit        | W = Writable   | bit                                     | U = Unimplemented bit, read as '0' |     |                         |        |
| -n = Value at POR '1' = Bit is set |            |                | '0' = Bit is cleared x = Bit is unknown |                                    | own |                         |        |
|                                    |            |                |                                         |                                    |     |                         |        |
| bit 15-2                           | Unimplemen | ted: Read as ' | )'                                      |                                    |     |                         |        |
|                                    |            |                |                                         |                                    |     |                         |        |

| bit 1 | RTSECSEL: RTCC Seconds Clock Output Select bit <sup>(1)</sup>                                                                      |
|-------|------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = RTCC seconds clock is selected for the RTCC pin</li> <li>0 = RTCC alarm pulse is selected for the RTCC pin</li> </ul> |
| bit 0 | PMPTTL: PMP Module TTL Input Buffer Select bit                                                                                     |
|       | 1 = PMP module uses TTL input buffers                                                                                              |
|       | 0 = PMP module uses Schmitt Trigger input buffers                                                                                  |

**Note 1:** To enable the actual RTCC output, the RTCOE (RCFGCAL) bit needs to be set.

| R/W-0         | R/W-0                                                                                                        | R/W-0                                                                                                                                             | R/W-0           | R/W-0            | R/W-0           | R/W-0                              | R/W-0          |
|---------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|-----------------|------------------------------------|----------------|
| ALRMEN        | CHIME                                                                                                        | AMASK3                                                                                                                                            | AMASK2          | AMASK1           | AMASK0          | ALRMPTR1                           | ALRMPTR0       |
| bit 15        | ł                                                                                                            |                                                                                                                                                   |                 | I                | 1               | -                                  | bit 8          |
|               |                                                                                                              |                                                                                                                                                   |                 |                  |                 |                                    |                |
| R/W-0         | R/W-0                                                                                                        | R/W-0                                                                                                                                             | R/W-0           | R/W-0            | R/W-0           | R/W-0                              | R/W-0          |
| ARPT7         | ARPT6                                                                                                        | ARPT5                                                                                                                                             | ARPT4           | ARPT3            | ARPT2           | ARPT1                              | ARPT0          |
| bit 7         |                                                                                                              |                                                                                                                                                   |                 |                  |                 |                                    | bit C          |
|               |                                                                                                              |                                                                                                                                                   |                 |                  |                 |                                    |                |
| Legend:       |                                                                                                              |                                                                                                                                                   |                 |                  |                 |                                    |                |
| R = Readabl   | e bit                                                                                                        | W = Writable                                                                                                                                      | bit             | U = Unimpler     | mented bit, rea | d as '0'                           |                |
| -n = Value at | POR                                                                                                          | '1' = Bit is set                                                                                                                                  |                 | '0' = Bit is cle | ared            | x = Bit is unkr                    | nown           |
| bit 15        |                                                                                                              | = 0)                                                                                                                                              | ed automatica   | lly after an ala | arm event whe   | enever ARPT<7                      | :0> = 00h and  |
| bit 14        |                                                                                                              | ne Enable bit                                                                                                                                     |                 |                  |                 |                                    |                |
|               | _                                                                                                            | s enabled; ARP                                                                                                                                    | Γ<7:0> bits are | allowed to roll  | over from 00h   | to FFh                             |                |
|               |                                                                                                              | disabled; ARP                                                                                                                                     |                 |                  |                 |                                    |                |
| bit 13-10     | AMASK3:AM                                                                                                    | IASK0: Alarm I                                                                                                                                    | Mask Configura  | ation bits       |                 |                                    |                |
|               | 0011 = Eve<br>0100 = Eve<br>0101 = Eve<br>0110 = Onc<br>0111 = Onc<br>1000 = Onc<br>101x = Res<br>11xx = Res | ry 10 seconds<br>ry minute<br>ry 10 minutes<br>ry hour<br>æ a day<br>æ a week<br>æ a month<br>æ a year (excep<br>erved – do not<br>erved – do not | use             |                  | -               | every 4 years)                     |                |
| bit 9-8       |                                                                                                              | ALRMPTR0: A                                                                                                                                       | -               | •                |                 |                                    | /ALL registers |
|               |                                                                                                              | R<1:0> value de<br><u>5:8&gt;:</u><br>/IIN<br>VD<br>/INTH<br>emented<br>: <u>0&gt;:</u><br>SEC<br>IR<br>DAY                                       |                 |                  |                 | ALH and ALRM<br>ALH until it reach |                |
| bit 7-0       |                                                                                                              | T0: Alarm Repe                                                                                                                                    | at Countar Val  | ua hite          |                 |                                    |                |
|               |                                                                                                              | Alarm will rep                                                                                                                                    |                 |                  |                 |                                    |                |
|               |                                                                                                              |                                                                                                                                                   |                 | nt. The counte   | er is prevented | from rolling ov                    | er from 00h t  |

#### REGISTER 18-3: ALCFGRPT: ALARM CONFIGURATION REGISTER

© 2008 Microchip Technology Inc.

FFh unless CHIME = 1.

#### 18.1.4 RTCVAL REGISTER MAPPINGS

#### REGISTER 18-4: YEAR: YEAR VALUE REGISTER<sup>(1)</sup>

| U-0          | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 |  |
|--------------|-----|-----|-----|-----|-----|-----|-----|--|
| —            | —   | —   | —   | —   | —   | —   | —   |  |
| bit 15 bit 8 |     |     |     |     |     |     |     |  |

| R/W-x  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| YRTEN3 | YRTEN2 | YRTEN1 | YRTEN0 | YRONE3 | YRONE2 | YRONE1 | YRONE0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

#### Legend:

| Logena.           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 15-8 Unimplemented: Read as '0'

bit 7-4 **YRTEN3:YRTEN0:** Binary Coded Decimal Value of Year's Tens Digit; Contains a value from 0 to 9

bit 3-0 **YRONE3: YRONE0:** Binary Coded Decimal Value of Year's Ones Digit; Contains a value from 0 to 9

**Note 1:** A write to the YEAR register is only allowed when RTCWREN = 1.

#### REGISTER 18-5: MTHDY: MONTH AND DAY VALUE REGISTER<sup>(1)</sup>

| U-0    | U-0 | U-0 | R-x     | R-x     | R-x     | R-x     | R-x     |
|--------|-----|-----|---------|---------|---------|---------|---------|
| —      | —   | —   | MTHTEN0 | MTHONE3 | MTHONE2 | MTHONE1 | MTHONE0 |
| bit 15 |     |     |         |         |         |         | bit 8   |

| U-0   | U-0 | R/W-x   | R/W-x   | R/W-x   | R/W-x   | R/W-x   | R/W-x   |
|-------|-----|---------|---------|---------|---------|---------|---------|
| —     | —   | DAYTEN1 | DAYTEN0 | DAYONE3 | DAYONE2 | DAYONE1 | DAYONE0 |
| bit 7 |     |         |         |         |         |         | bit 0   |

| Legend:           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

bit 12 MTHTEN0: Binary Coded Decimal Value of Month's Tens Digit; Contains a value of '0' or '1'

- bit 11-8 MTHONE3:MTHONE0: Binary Coded Decimal Value of Month's Ones Digit; Contains a value from 0 to 9 bit 7-6 Unimplemented: Read as '0'
- bit 5-4 DAYTEN1:DAYTEN0: Binary Coded Decimal Value of Day's Tens Digit; Contains a value from 0 to 3
- bit 3-0 DAYONE3: DAYONE0: Binary Coded Decimal Value of Day's Ones Digit; Contains a value from 0 to 9

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

| U-0    | U-0 | U-0    | U-0    | U-0    | R/W-x  | R/W-x  | R/W-x  |
|--------|-----|--------|--------|--------|--------|--------|--------|
| —      | —   | —      | —      | —      | WDAY2  | WDAY1  | WDAY0  |
| bit 15 |     |        |        |        |        |        | bit 8  |
|        |     |        |        |        |        |        |        |
| U-0    | U-0 | R/W-x  | R/W-x  | R/W-x  | R/W-x  | R/W-x  | R/W-x  |
| —      | —   | HRTEN1 | HRTEN0 | HRONE3 | HRONE2 | HRONE1 | HRONE0 |
| bit 7  |     |        |        |        |        |        | bit 0  |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

| bit 15-11 | Unimplemented: Read as '0'                                                                   |
|-----------|----------------------------------------------------------------------------------------------|
| bit 10-8  | WDAY2:WDAY0: Binary Coded Decimal Value of Weekday Digit; Contains a value from 0 to 6       |
| bit 7-6   | Unimplemented: Read as '0'                                                                   |
| bit 5-4   | HRTEN1:HRTEN0: Binary Coded Decimal Value of Hour's Tens Digit; Contains a value from 0 to 2 |
| bit 3-0   | HRONE3:HRONE0: Binary Coded Decimal Value of Hour's Ones Digit; Contains a value from 0 to 9 |
|           |                                                                                              |

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

#### REGISTER 18-7: MINSEC: MINUTES AND SECONDS VALUE REGISTER

| U-0    | R/W-x   |
|--------|---------|---------|---------|---------|---------|---------|---------|
| —      | MINTEN2 | MINTEN1 | MINTEN0 | MINONE3 | MINONE2 | MINONE1 | MINONE0 |
| bit 15 |         |         |         |         |         |         | bit 8   |

| U-0   | R/W-x   |
|-------|---------|---------|---------|---------|---------|---------|---------|
| —     | SECTEN2 | SECTEN1 | SECTEN0 | SECONE3 | SECONE2 | SECONE1 | SECONE0 |
| bit 7 |         |         |         |         |         |         | bit 0   |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15 Unimplemented: Read as '0'

| bit 14-12 | MINTEN2: MINTEN0: Binary Coded Decimal Value of Minute's Tens Digit; Contains a value from 0 to 5 |
|-----------|---------------------------------------------------------------------------------------------------|
| bit 11-8  | MINONE3: MINONE0: Binary Coded Decimal Value of Minute's Ones Digit; Contains a value from 0 to 9 |
| bit 7     | Unimplemented: Read as '0'                                                                        |
| bit 6-4   | SECTEN2:SECTEN0: Binary Coded Decimal Value of Second's Tens Digit; Contains a value from 0 to 5  |
| bit 3-0   | SECONE3:SECONE0: Binary Coded Decimal Value of Second's Ones Digit; Contains a value from 0 to 9  |
|           |                                                                                                   |

© 2008 Microchip Technology Inc.

#### 18.1.5 ALRMVAL REGISTER MAPPINGS

#### REGISTER 18-8: ALMTHDY: ALARM MONTH AND DAY VALUE REGISTER<sup>(1)</sup>

| U-0    | U-0 | U-0     | R/W-x   | R/W-x   | R/W-x   | R/W-x   | R/W-x   |
|--------|-----|---------|---------|---------|---------|---------|---------|
| —      | —   | —       | MTHTEN0 | MTHONE3 | MTHONE2 | MTHONE1 | MTHONE0 |
| bit 15 |     |         |         |         |         |         | bit 8   |
|        |     |         |         |         |         |         |         |
| U-0    | U-0 | R/W-x   | R/W-x   | R/W-x   | R/W-x   | R/W-x   | R/W-x   |
| —      | —   | DAYTEN1 | DAYTEN0 | DAYONE3 | DAYONE2 | DAYONE1 | DAYONE0 |
| bit 7  |     |         |         |         |         |         | bit 0   |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

bit 12 MTHTEN0: Binary Coded Decimal Value of Month's Tens Digit; Contains a value of '0' or '1'

bit 11-8 MTHONE3:MTHONE0: Binary Coded Decimal Value of Month's Ones Digit; Contains a value from 0 to 9 bit 7-6 Unimplemented: Read as '0'

bit 5-4 DAYTEN1:DAYTEN0: Binary Coded Decimal Value of Day's Tens Digit; Contains a value from 0 to 3

bit 3-0 DAYONE3: DAYONE0: Binary Coded Decimal Value of Day's Ones Digit; Contains a value from 0 to 9

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

#### REGISTER 18-9: ALWDHR: ALARM WEEKDAY AND HOURS VALUE REGISTER<sup>(1)</sup>

| U-0    | U-0 | U-0    | U-0    | U-0    | R/W-x  | R/W-x  | R/W-x  |
|--------|-----|--------|--------|--------|--------|--------|--------|
| —      | —   | —      | —      | —      | WDAY2  | WDAY1  | WDAY0  |
| bit 15 |     |        |        |        |        |        | bit 8  |
|        |     |        |        |        |        |        |        |
| U-0    | U-0 | R/W-x  | R/W-x  | R/W-x  | R/W-x  | R/W-x  | R/W-x  |
| —      | —   | HRTEN1 | HRTEN0 | HRONE3 | HRONE2 | HRONE1 | HRONE0 |
| bit 7  |     |        | •      | •      |        |        | bit 0  |
|        |     |        |        |        |        |        |        |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-11 Unimplemented: Read as '0'

bit 10-8 WDAY2:WDAY0: Binary Coded Decimal Value of Weekday Digit; Contains a value from 0 to 6

bit 7-6 Unimplemented: Read as '0'

bit 5-4 **HRTEN1:HRTEN0:** Binary Coded Decimal Value of Hour's Tens Digit; Contains a value from 0 to 2

bit 3-0 HRONE3:HRONE0: Binary Coded Decimal Value of Hour's Ones Digit; Contains a value from 0 to 9

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

| U-0               | R/W-x            |
|-------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|                   | MINTEN2          | MINTEN1          | MINTEN0          | MINONE3          | MINONE2          | MINONE1          | MINONE0          |
| bit 15            |                  |                  |                  |                  |                  |                  | bit 8            |
|                   |                  |                  |                  |                  |                  |                  |                  |
|                   |                  |                  |                  |                  |                  |                  |                  |
| U-0               | R/W-x            |
| U-0<br>—          | R/W-x<br>SECTEN2 | R/W-x<br>SECTEN1 | R/W-x<br>SECTEN0 | R/W-x<br>SECONE3 | R/W-x<br>SECONE2 | R/W-x<br>SECONE1 | R/W-x<br>SECONE0 |
| U-0<br>—<br>bit 7 |                  |                  |                  |                  |                  |                  |                  |

| Legend:           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15    | Unimplemented: Read as '0'                                                                        |
|-----------|---------------------------------------------------------------------------------------------------|
| bit 14-12 | MINTEN2: MINTEN0: Binary Coded Decimal Value of Minute's Tens Digit; Contains a value from 0 to 5 |
| bit 11-8  | MINONE3: MINONE0: Binary Coded Decimal Value of Minute's Ones Digit; Contains a value from 0 to 9 |
| bit 7     | Unimplemented: Read as '0'                                                                        |
| bit 6-4   | SECTEN2:SECTEN0: Binary Coded Decimal Value of Second's Tens Digit; Contains a value from 0 to 5  |
| bit 3-0   | SECONE3:SECONE0: Binary Coded Decimal Value of Second's Ones Digit; Contains a value from 0 to 9  |

#### 18.2 Calibration

The real-time crystal input can be calibrated using the periodic auto-adjust feature. When properly calibrated, the RTCC can provide an error of less than 3 seconds per month. This is accomplished by finding the number of error clock pulses and storing the value into the lower half of the RCFGCAL register. The 8-bit signed value loaded into the lower half of RCFGCAL is multiplied by four and will be either added or subtracted from the RTCC timer, once every minute. Refer to the steps below for RTCC calibration:

- 1. Using another timer resource on the device, the user must find the error of the 32.768 kHz crystal.
- 2. Once the error is known, it must be converted to the number of error clock pulses per minute.

#### EQUATION 18-1:

(Ideal Frequency<sup>†</sup> – Measured Frequency) \* 60 = Clocks per Minute

† Ideal frequency = 32,768 Hz

3. a) If the oscillator is faster then ideal (negative result form step 2), the RCFGCAL register value needs to be negative. This causes the specified number of clock pulses to be subtracted from the timer counter once every minute.

b) If the oscillator is slower then ideal (positive result from step 2) the RCFGCAL register value needs to be positive. This causes the specified number of clock pulses to be subtracted from the timer counter once every minute.

 Divide the number of error clocks per minute by 4 to get the correct CAL value and load the RCFGCAL register with the correct value.

(Each 1-bit increment in CAL adds or subtracts 4 pulses).

Writes to the lower half of the RCFGCAL register should only occur when the timer is turned off, or immediately after the rising edge of the seconds pulse.

**Note:** It is up to the user to include in the error value the initial error of the crystal, drift due to temperature and drift due to crystal aging.

#### 18.3 Alarm

- · Configurable from half second to one year
- Enabled using the ALRMEN bit (ALCFGRPT<15>, Register 18-3)
- One-time alarm and repeat alarm options available

#### 18.3.1 CONFIGURING THE ALARM

The alarm feature is enabled using the ALRMEN bit. This bit is cleared when an alarm is issued. Writes to ALRMVAL should only take place when ALRMEN = 0.

As shown in Figure 18-2, the interval selection of the alarm is configured through the AMASK bits (ALCFGRPT<13:10>). These bits determine which and how many digits of the alarm must match the clock value for the alarm to occur.

The alarm can also be configured to repeat based on a preconfigured interval. The amount of times this occurs once the alarm is enabled is stored in the ARPT bits, ARPT7:ARPT0 (ALCFGRPT<7:0>). When the value of the ARPT bits equals 00h and the CHIME bit (ALCFGRPT<14>) is cleared, the repeat function is disabled and only a single alarm will occur. The alarm can be repeated up to 255 times by loading ARPT7:ARPT0 with FFh.

After each alarm is issued, the value of the ARPT bits is decremented by one. Once the value has reached 00h, the alarm will be issued one last time, after which the ALRMEN bit will be cleared automatically and the alarm will turn off.

Indefinite repetition of the alarm can occur if the CHIME bit = 1. Instead of the alarm being disabled when the value of the ARPT bits reaches 00h, it rolls over to FFh and continues counting indefinitely while CHIME is set.

#### 18.3.2 ALARM INTERRUPT

At every alarm event, an interrupt is generated. In addition, an alarm pulse output is provided that operates at half the frequency of the alarm. This output is completely synchronous to the RTCC clock and can be used as a trigger clock to other peripherals.

| Note: | Changing any of the registers, other then<br>the RCFGCAL and ALCFGRPT registers<br>and the CHIME bit while the alarm is<br>enabled (ALRMEN = 1), can result in a<br>false alarm event leading to a false alarm<br>interrupt. To avoid a false alarm event, the<br>timer and alarm values should only be<br>changed while the alarm is disabled<br>(ALRMEN = 0). It is recommended that the<br>ALCFGRPT register and CHIME bit be |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | changed when RTCSYNC = 0.                                                                                                                                                                                                                                                                                                                                                                                                        |

#### FIGURE 18-2: ALARM MASK SETTINGS

| Alarm Mask Setting<br>(AMASK3:AMASK0)           | Day of<br>the<br>Week | Month Day       | Hours Minutes Seconds |
|-------------------------------------------------|-----------------------|-----------------|-----------------------|
| 0000 – Every half second<br>0001 – Every second |                       |                 |                       |
| 0010 - Every 10 seconds                         |                       |                 |                       |
| 0011 – Every minute                             |                       |                 |                       |
| 0100 – Every 10 minutes                         |                       |                 | m : s s               |
| 0101 – Every hour                               |                       |                 |                       |
| 0110 – Every day                                |                       |                 | h h : m m : s s       |
| 0111 - Every week                               | d                     |                 | h h ; m m ; s s       |
| 1000 – Every month                              |                       | / d d           | h h : m m : s s       |
| 1001 – Every year <sup>(1)</sup>                |                       | m m / d d       | h h : m m : s s       |
| Note 1: Annually, except when co                | onfigured fo          | or February 29. |                       |

#### 19.0 PROGRAMMABLE CYCLIC REDUNDANCY CHECK (CRC) GENERATOR

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, **"Section 30. Programmable Cyclic Redundancy Check (CRC)"** (DS39714).

The programmable CRC generator offers the following features:

- User-programmable polynomial CRC equation
- Interrupt output
- Data FIFO

The module implements a software configurable CRC generator. The terms of the polynomial and its length can be programmed using the CRCXOR (X<15:1>) bits and the CRCCON (PLEN3:PLEN0) bits, respectively.

Consider the CRC equation:

$$x^{16} + x^{12} + x^5 + 1$$

To program this polynomial into the CRC generator, the CRC register bits should be set as shown in Table 19-1.

TABLE 19-1: EXAMPLE CRC SETUP

| Bit Name    | Bit Value      |
|-------------|----------------|
| PLEN3:PLEN0 | 1111           |
| X<15:1>     | 00010000010000 |

Note that for the value of X<15:1>, the 12th bit and the 5th bit are set to '1', as required by the equation. The 0 bit required by the equation is always XORed. For a 16-bit polynomial, the 16th bit is also always assumed to be XORed; therefore, the X<15:1> bits do not have the 0 bit or the 16th bit.

The topology of a standard CRC generator is shown in Figure 19-2.



#### FIGURE 19-1: CRC SHIFTER DETAILS

#### FIGURE 19-2: CRC GENERATOR RECONFIGURED FOR $x^{16} + x^{12} + x^5 + 1$



#### 19.1 User Interface

#### 19.1.1 DATA INTERFACE

To start serial shifting, a '1' must be written to the CRCGO bit.

The module incorporates a FIFO that is 8 deep when PLEN (PLEN<3:0>) > 7, and 16 deep, otherwise. The data for which the CRC is to be calculated must first be written into the FIFO. The smallest data element that can be written into the FIFO is one byte. For example, if PLEN = 5, then the size of the data is PLEN + 1 = 6. The data must be written as follows:

#### data[5:0] = crc\_input[5:0]

#### data[7:6] = 'bxx

Once data is written into the CRCWDAT MSb (as defined by PLEN), the value of the VWORD bits (CRCCON<12:8>) increments by one. The serial shifter starts shifting data into the CRC engine when CRCGO = 1 and VWORD > 0. When the MSb is shifted out, VWORD decrements by one. The serial shifter continues shifting until the VWORD reaches 0. Therefore, for a given value of PLEN, it will take (PLEN + 1) \* VWORD number of clock cycles to complete the CRC calculations.

When VWORD reaches 8 (or 16), the CRCFUL bit will be set. When VWORD reaches 0, the CRCMPT bit will be set.

To continually feed data into the CRC engine, the recommended mode of operation is to initially "prime" the FIFO with a sufficient number of words so no interrupt is generated before the next word can be written. Once that is done, start the CRC by setting the CRCGO bit to '1'. From that point onward, the VWORD bits should be polled. If they read less than 8 or 16, another word can be written into the FIFO. To empty words already written into a FIFO, the CRCGO bit must be set to '1' and the CRC shifter allowed to run until the CRCMPT bit is set.

Also, to get the correct CRC reading, it will be necessary to wait for the CRCMPT bit to go high before reading the CRCWDAT register.

If a word is written when the CRCFUL bit is set, the VWORD Pointer will roll over to 0. The hardware will then behave as if the FIFO is empty. However, the condition to generate an interrupt will not be met; therefore, no interrupt will be generated (See Section 19.1.2 "Interrupt Operation").

At least one instruction cycle must pass after a write to CRCWDAT before a read of the VWORD bits is done.

#### 19.1.2 INTERRUPT OPERATION

When the VWORD4:VWORD0 bits make a transition from a value of '1' to '0', an interrupt will be generated.

#### **19.2** Operation in Power Save Modes

#### 19.2.1 SLEEP MODE

If Sleep mode is entered while the module is operating, the module will be suspended in its current state until clock execution resumes.

#### 19.2.2 IDLE MODE

To continue full module operation in Idle mode, the CSIDL bit must be cleared prior to entry into the mode.

If CSIDL = 1, the module will behave the same way as it does in Sleep mode; pending interrupt events will be passed on, even though the module clocks are not available.

#### 19.3 Registers

There are four registers used to control programmable CRC operation:

- CRCCON
- CRCXOR
- CRCDAT
- CRCWDAT

#### **REGISTER 19-1:** CRCCON: CRC CONTROL REGISTER

| U-0     | U-0    | R/W-0 | R-0    | R-0    | R-0    | R-0    | R-0    |
|---------|--------|-------|--------|--------|--------|--------|--------|
|         | —      | CSIDL | VWORD4 | VWORD3 | VWORD2 | VWORD1 | VWORD0 |
| bit 15  |        |       |        |        |        |        | bit 8  |
|         |        |       |        |        |        |        |        |
| R-0     | R-1    | U-0   | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
| CRCFUL  | CRCMPT | —     | CRCGO  | PLEN3  | PLEN2  | PLEN1  | PLEN0  |
| bit 7   |        |       |        |        |        | •      | bit 0  |
|         |        |       |        |        |        |        |        |
| Legend: |        |       |        |        |        |        |        |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |
|                   |                  |                       |                    |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                            |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------|
| bit 13    | CSIDL: CRC Stop in Idle Mode bit                                                                                                      |
|           | <ul> <li>1 = Discontinue module operation when device enters Idle mode</li> <li>0 = Continue module operation in Idle mode</li> </ul> |
| bit 12-8  | VWORD4:VWORD0: Pointer Value bits                                                                                                     |
|           | Indicates the number of valid words in the FIFO. Has a maximum value of 8 when PLEN3:PLEN0 > 7, or 16 when PLEN3:PLEN0 $\leq$ 7.      |
| bit 7     | CRCFUL: FIFO Full bit                                                                                                                 |
|           | 1 = FIFO is full<br>0 = FIFO is not full                                                                                              |
| bit 6     | CRCMPT: FIFO Empty Bit                                                                                                                |
|           | <ul> <li>1 = FIFO is empty</li> <li>0 = FIFO is not empty</li> </ul>                                                                  |
| bit 5     | Unimplemented: Read as '0'                                                                                                            |
| bit 4     | CRCGO: Start CRC bit                                                                                                                  |
|           | <ul> <li>1 = Start CRC serial shifter</li> <li>0 = CRC serial shifter turned off</li> </ul>                                           |
| bit 3-0   | PLEN3:PLEN0: Polynomial Length bits                                                                                                   |
|           | Denotes the length of the polynomial to be generated minus 1.                                                                         |

| R/W-0                             | R/W-0 | R/W-0 | R/W-0 | R/W-0        | R/W-0            | R/W-0    | R/W-0 |
|-----------------------------------|-------|-------|-------|--------------|------------------|----------|-------|
| X15                               | X14   | X13   | X12   | X11          | X10              | X9       | X8    |
| bit 15                            | ·     |       |       |              |                  |          | bit 8 |
|                                   |       |       |       |              |                  |          |       |
| R/W-0                             | R/W-0 | R/W-0 | R/W-0 | R/W-0        | R/W-0            | R/W-0    | U-0   |
| X7                                | X6    | X5    | X4    | X3           | X2               | X1       | —     |
| bit 7                             | ·     | ·     |       |              |                  | •        | bit 0 |
|                                   |       |       |       |              |                  |          |       |
| Legend:                           |       |       |       |              |                  |          |       |
| R = Readable bit W = Writable bit |       |       | bit   | U = Unimplen | nented bit, read | d as '0' |       |

'0' = Bit is cleared

x = Bit is unknown

#### REGISTER 19-2: CRCXOR: CRC XOR POLYNOMIAL REGISTER

bit 15-1 **X15:X1:** XOR of Polynomial Term X<sup>n</sup> Enable bits

'1' = Bit is set

bit 0 Unimplemented: Read as '0'

-n = Value at POR

#### 20.0 10-BIT HIGH-SPEED A/D CONVERTER

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, "Section 17. 10-Bit A/D Converter" (DS39705).

The 10-bit A/D Converter has the following key features:

- · Successive Approximation (SAR) conversion
- Conversion speeds of up to 500 ksps
- · Up to 13 analog input pins
- External voltage reference input pins
- Automatic Channel Scan mode
- · Selectable conversion trigger source
- 16-word conversion result buffer
- Selectable Buffer Fill modes
- Four result alignment options
- · Operation during CPU Sleep and Idle modes

Depending on the particular device pinout, the 10-bit A/D Converter can have up to three analog input pins, designated AN0 through AN12. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs may be shared with other analog input pins. The actual number of analog input pins and external voltage reference input configuration will depend on the specific device.

A block diagram of the A/D Converter is shown in Figure 20-1.

To perform an A/D conversion:

- 1. Configure the A/D module:
  - a) Select port pins as analog inputs (AD1PCFG<15:0>).
  - b) Select voltage reference source to match expected range on analog inputs (AD1CON2<15:13>).
  - c) Select the analog conversion clock to match desired data rate with processor clock (AD1CON3<7:0>).
  - d) Select the appropriate sample/conversion sequence (AD1CON1<7:5> and AD1CON3<12:8>).
  - e) Select how conversion results are presented in the buffer (AD1CON1<9:8>).
  - f) Select interrupt rate (AD1CON2<5:2>).
  - g) Turn on A/D module (AD1CON1<15>).
- 2. Configure A/D interrupt (if required):
  - a) Clear the AD1IF bit.
  - b) Select A/D interrupt priority.



#### FIGURE 20-1: 10-BIT HIGH-SPEED A/D CONVERTER BLOCK DIAGRAM

| R/W-0  | U-0 | R/C-0  | U-0 | U-0 | U-0 | R/W-0 | R/W-0 |
|--------|-----|--------|-----|-----|-----|-------|-------|
| ADON   | —   | ADSIDL | —   | —   | —   | FORM1 | FORM0 |
| bit 15 | •   |        |     |     |     |       | bit 8 |

| R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0, HCS | R/W-0, HCS |
|-------|-------|-------|-----|-----|-------|------------|------------|
| SSRC2 | SSRC1 | SSRC0 | —   | _   | ASAM  | SAMP       | DONE       |
| bit 7 |       |       |     |     |       |            | bit 0      |

| Legend:           | C = Clearable bit | HCS = Hardware Clearable/Settable bit |                    |  |
|-------------------|-------------------|---------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, read as '0'    |                    |  |
| -n = Value at POR | '1' = Bit is set  | '0' = Bit is cleared                  | x = Bit is unknown |  |

| bit 15    | ADON: A/D Operating Mode bit                                                                                                                                  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|           | 1 = A/D Converter module is operating                                                                                                                         |  |
|           | 0 = A/D Converter is off                                                                                                                                      |  |
| bit 14    | Unimplemented: Read as '0'                                                                                                                                    |  |
| bit 13    | ADSIDL: Stop in Idle Mode bit                                                                                                                                 |  |
|           | <ul> <li>1 = Discontinue module operation when device enters Idle mode</li> <li>0 = Continue module operation in Idle mode</li> </ul>                         |  |
| bit 12-10 | Unimplemented: Read as '0'                                                                                                                                    |  |
| bit 9-8   | FORM1:FORM0: Data Output Format bits                                                                                                                          |  |
|           | 11 = Signed fractional (sddd dddd dd00 0000)                                                                                                                  |  |
|           | 10 = Fractional (dddd ddd0 0000)                                                                                                                              |  |
|           | 01 = Signed integer (ssss sssd dddd dddd)                                                                                                                     |  |
|           | 00 = Integer (0000 00dd dddd dddd)                                                                                                                            |  |
| bit 7-5   | SSRC2:SSRC0: Conversion Trigger Source Select bits                                                                                                            |  |
|           | 111 = Internal counter ends sampling and starts conversion (auto-convert)                                                                                     |  |
|           | 110 = Reserved                                                                                                                                                |  |
|           | 10x = Reserved                                                                                                                                                |  |
|           | 011 = Reserved                                                                                                                                                |  |
|           | <ul> <li>010 = Timer3 compare ends sampling and starts conversion</li> <li>001 = Active transition on INT0 pin ends sampling and starts conversion</li> </ul> |  |
|           | 000 = Clearing SAMP bit ends sampling and starts conversion                                                                                                   |  |
| bit 4-3   | Unimplemented: Read as '0'                                                                                                                                    |  |
| bit 2     | ASAM: A/D Sample Auto-Start bit                                                                                                                               |  |
| 5112      | 1 = Sampling begins immediately after last conversion completes. SAMP bit is auto-set.                                                                        |  |
|           | 0 = Sampling begins when SAMP bit is set                                                                                                                      |  |
| bit 1     | SAMP: A/D Sample Enable bit                                                                                                                                   |  |
|           | 1 = A/D sample/hold amplifier is sampling input                                                                                                               |  |
|           | 0 = A/D sample/hold amplifier is holding                                                                                                                      |  |
| bit 0     | DONE: A/D Conversion Status bit                                                                                                                               |  |
|           | 1 = A/D conversion is done                                                                                                                                    |  |
|           | 0 = A/D conversion is NOT done                                                                                                                                |  |
|           |                                                                                                                                                               |  |

#### REGISTER 20-2: AD1CON2: A/D CONTROL REGISTER 2

| R/W-0  | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0   |
|--------|-------|-------|-------|-----|-------|-----|-------|
| VCFG2  | VCFG1 | VCFG0 | —     | —   | CSCNA | —   | —     |
| bit 15 |       |       |       |     |       |     | bit 8 |

| R-0   | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| BUFS  | —   | SMPI3 | SMPI2 | SMPI1 | SMPI0 | BUFM  | ALTS  |
| bit 7 |     |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-13

VCFG2:VCFG0: Voltage Reference Configuration bits

| VCFG2:VCFG0 VR+ |                    | VR-                |
|-----------------|--------------------|--------------------|
| 000             | AVDD*              | AVss*              |
| 001             | External VREF+ pin | AVss*              |
| 010             | AVDD*              | External VREF- pin |
| 011             | External VREF+ pin | External VREF- pin |
| 1xx             | AVDD*              | AVss*              |

\* AVDD and AVSS inputs are tied to VDD and VSS on 28-pin devices.

#### ł

| bit 12-11 | Unimplemented: Read as '0'                                                                                                                                                                                                                  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 10    | <b>CSCNA:</b> Scan Input Selections for CH0+ S/H Input for MUX A Input Multiplexer Setting bit<br>1 = Scan inputs<br>0 = Do not scan inputs                                                                                                 |
| bit 9-8   | Unimplemented: Read as '0'                                                                                                                                                                                                                  |
| bit 7     | BUFS: Buffer Fill Status bit (valid only when BUFM = 1)                                                                                                                                                                                     |
|           | <ul> <li>1 = A/D is currently filling buffer 08-0F, user should access data in 00-07</li> <li>0 = A/D is currently filling buffer 00-07, user should access data in 08-0F</li> </ul>                                                        |
| bit 6     | Unimplemented: Read as '0'                                                                                                                                                                                                                  |
| bit 5-2   | SMPI3:SMPI0: Sample/Convert Sequences Per Interrupt Selection bits                                                                                                                                                                          |
|           | <ul><li>1111 = Interrupts at the completion of conversion for each 16th sample/convert sequence</li><li>1110 = Interrupts at the completion of conversion for each 15th sample/convert sequence</li></ul>                                   |
|           | <ul> <li>Interrupts at the completion of conversion for each 2nd sample/convert sequence</li> <li>Interrupts at the completion of conversion for each sample/convert sequence</li> </ul>                                                    |
| bit 1     | BUFM: Buffer Mode Select bit                                                                                                                                                                                                                |
|           | <ul> <li>1 = Buffer configured as two 8-word buffers (ADC1BUFn&lt;15:8&gt; and ADC1BUFn&lt;7:0&gt;)</li> <li>0 = Buffer configured as one 16-word buffer (ADC1BUFn&lt;15:0&gt;)</li> </ul>                                                  |
| bit 0     | ALTS: Alternate Input Sample Mode Select bit                                                                                                                                                                                                |
|           | <ul> <li>1 = Uses MUX A input multiplexer settings for first sample, then alternates between MUX B and<br/>MUX A input multiplexer settings for all subsequent samples</li> <li>0 = Always uses MUX A input multiplexer settings</li> </ul> |
|           |                                                                                                                                                                                                                                             |

#### REGISTER 20-3: AD1CON3: A/D CONTROL REGISTER 3

| R/W-0  | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-------|-------|-------|-------|-------|
| ADRC   | —   | —   | SAMC4 | SAMC3 | SAMC2 | SAMC1 | SAMC0 |
| bit 15 |     |     |       |       |       |       | bit 8 |

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ADCS7 | ADCS6 | ADCS5 | ADCS4 | ADCS3 | ADCS2 | ADCS1 | ADCS0 |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |
|                   |                  |                       |                    |

| R/W-0                 | U-0                                                                                                                                                                         | U-0                                                                                                                                                                                                                            | U-0                                                                                                                                                                   | R/W-0                                | R/W-0                            | R/W-0                         | R/W-0                  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------|-------------------------------|------------------------|
| CH0NB                 |                                                                                                                                                                             | —                                                                                                                                                                                                                              | _                                                                                                                                                                     | CH0SB3 <sup>(1,2)</sup>              | CH0SB2 <sup>(1,2)</sup>          | CH0SB1 <sup>(1,2)</sup>       | CH0SB0 <sup>(1,2</sup> |
| bit 15                |                                                                                                                                                                             |                                                                                                                                                                                                                                |                                                                                                                                                                       |                                      |                                  |                               | bit                    |
| R/W-0                 | U-0                                                                                                                                                                         | U-0                                                                                                                                                                                                                            | U-0                                                                                                                                                                   | R/W-0                                | R/W-0                            | R/W-0                         | R/W-0                  |
| CH0NA                 | _                                                                                                                                                                           | _                                                                                                                                                                                                                              | _                                                                                                                                                                     | CH0SA3 <sup>(1,2)</sup>              | CH0SA2 <sup>(1,2)</sup>          | CH0SA1 <sup>(1,2)</sup>       | CH0SA0 <sup>(1,2</sup> |
| bit 7                 |                                                                                                                                                                             |                                                                                                                                                                                                                                |                                                                                                                                                                       |                                      |                                  |                               | bit                    |
| Legend:               |                                                                                                                                                                             |                                                                                                                                                                                                                                |                                                                                                                                                                       |                                      |                                  |                               |                        |
| R = Readable          | e bit                                                                                                                                                                       | W = Writable                                                                                                                                                                                                                   | bit                                                                                                                                                                   | U = Unimplem                         | ented bit, read                  | l as '0'                      |                        |
| -n = Value at         | POR                                                                                                                                                                         | '1' = Bit is set                                                                                                                                                                                                               | t                                                                                                                                                                     | '0' = Bit is clea                    | ired                             | x = Bit is unkn               | iown                   |
| bit 14-12             | 0 = Channel                                                                                                                                                                 | 0 negative inpu<br>0 negative inpu<br>nted: Read as '                                                                                                                                                                          | ıt is VR-                                                                                                                                                             |                                      |                                  |                               |                        |
| bit 14-12<br>bit 11-8 | 0 = Channel<br>Unimplemen<br>CH0SB3:CH<br>1111 = Chan<br>1100 = Chan<br>1011 = Chan                                                                                         | 0 negative inpu<br><b>ited:</b> Read as '<br><b>0SB0:</b> Channe<br>inel 0 positive i<br>inel 0 positive i<br>inel 0 positive i                                                                                                | it is VR-<br>o'<br>I 0 Positive Inp<br>nput is AN15 (I<br>nput is AN12<br>nput is AN11                                                                                | out Select for ML<br>band gap voltag |                                  | er Setting bits <sup>(1</sup> | ,2)                    |
|                       | 0 = Channel<br>Unimplemen<br>CH0SB3:CH0<br>1111 = Chan<br>1100 = Chan<br>1011 = Chan<br><br>0001 = Chan                                                                     | 0 negative inpu<br><b>ited:</b> Read as '<br><b>0SB0:</b> Channe<br>inel 0 positive in<br>inel 0 positive in<br>inel 0 positive in<br>inel 0 positive in                                                                       | It is VR-<br>0'<br>I 0 Positive Inp<br>nput is AN15 (I<br>nput is AN12<br>nput is AN11<br>nput is AN1                                                                 |                                      |                                  | er Setting bits <sup>(1</sup> | ,2)                    |
|                       | 0 = Channel<br>Unimplemen<br>CH0SB3:CH<br>1111 = Chan<br>1000 = Chan<br>0001 = Chan<br>0000 = Chan<br>CH0NA: Cha<br>1 = Channel                                             | 0 negative inpu<br><b>ited:</b> Read as '<br><b>0SB0:</b> Channe<br>inel 0 positive in<br>inel 0 positive in<br>inel 0 positive in<br>inel 0 positive in<br>innel 0 Negative<br>0 negative inpu                                | It is VR-<br>0'<br>I 0 Positive Inp<br>nput is AN15 (I<br>nput is AN12<br>nput is AN11<br>nput is AN1<br>nput is AN0<br>e Input Select<br>It is AN1                   |                                      | e reference)                     |                               | ,2)                    |
| bit 11-8              | 0 = Channel<br>Unimplement<br>CH0SB3:CH0<br>1111 = Chan<br>1000 = Chan<br>0001 = Chan<br>0000 = Chan<br>CH0NA: Cha<br>1 = Channel<br>0 = Channel                            | 0 negative inputed: Read as '<br><b>0SB0:</b> Channe<br>anel 0 positive in<br>anel 0 positive in<br>anel 0 positive in<br>anel 0 positive in<br>anel 0 positive in<br>annel 0 Negative<br>0 negative input<br>0 negative input | It is VR-<br>0'<br>I 0 Positive Inp<br>nput is AN15 (i<br>nput is AN12<br>nput is AN11<br>nput is AN1<br>nput is AN0<br>e Input Select<br>It is AN1<br>It is VR-      | band gap voltag                      | e reference)                     |                               | ,2)                    |
| bit 11-8              | 0 = Channel<br>Unimplemen<br>CH0SB3:CH<br>1111 = Chan<br>1100 = Chan<br>1011 = Chan<br>0001 = Chan<br>0000 = Chan<br>CH0NA: Cha<br>1 = Channel<br>0 = Channel<br>Unimplemen | 0 negative inputed: Read as '<br>0SB0: Channe<br>anel 0 positive in<br>anel 0 Negative<br>0 negative inputed: Read as '                | It is VR-<br>0'<br>I 0 Positive Inp<br>nput is AN15 (<br>nput is AN12<br>nput is AN11<br>nput is AN1<br>nput is AN0<br>e Input Select<br>It is AN1<br>It is VR-<br>0' | band gap voltag                      | e reference)<br>plexer Setting I | bit                           |                        |

#### REGISTER 20-4: AD1CHS: A/D INPUT SELECT REGISTER

2: Analog channels AN6, AN7 and AN8 are unavailable on 28-pin devices; do not use.

#### REGISTER 20-5: AD1PCFG: A/D PORT CONFIGURATION REGISTER

| R/W-0  | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0 | R/W-0                |
|--------|-----|-----|--------|--------|--------|-------|----------------------|
| PCFG15 | —   | —   | PCFG12 | PCFG11 | PCFG10 | PCFG9 | PCFG8 <sup>(1)</sup> |
| bit 15 |     |     |        |        |        |       | bit 8                |

| R/W-0                | R/W-0                | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|----------------------|----------------------|-------|-------|-------|-------|-------|-------|
| PCFG7 <sup>(1)</sup> | PCFG6 <sup>(1)</sup> | PCFG5 | PCFG4 | PCFG3 | PCFG2 | PCFG1 | PCFG0 |
| bit 7                |                      |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15 PCFG15: Analog Input Pin Configuration Control bits

- 1 = Band gap voltage reference is disabled
- 0 = Band gap voltage reference enabled
- bit 14-13 Unimplemented: Read as '0'
- bit 12-0 PCFG12:PCFG0: Analog Input Pin Configuration Control bits<sup>(1)</sup>
  - 1 = Pin for corresponding analog channel is configured in Digital mode; I/O port read enabled
  - 0 = Pin configured in Analog mode; I/O port read disabled, A/D samples pin voltage
- Note 1: Analog channels AN6, AN7 and AN8 are unavailable on 28-pin devices; leave these corresponding bits set.

#### REGISTER 20-6: AD1CSSL: A/D INPUT SCAN SELECT REGISTER

| R/W-0                | U-0                                                            | U-0              | R/W-0  | R/W-0                              | R/W-0  | R/W-0              | R/W-0                |  |
|----------------------|----------------------------------------------------------------|------------------|--------|------------------------------------|--------|--------------------|----------------------|--|
| CSSL15               | —                                                              | _                | CSSL12 | CSSL11                             | CSSL10 | CSSL9              | CSSL8 <sup>(1)</sup> |  |
| bit 15               |                                                                |                  |        |                                    |        |                    | bit 8                |  |
|                      |                                                                |                  |        |                                    |        |                    |                      |  |
| R/W-0                | R/W-0                                                          | R/W-0            | R/W-0  | R/W-0                              | R/W-0  | R/W-0              | R/W-0                |  |
| CSSL7 <sup>(1)</sup> | CSSL6 <sup>(1)</sup>                                           | CSSL5            | CSSL4  | CSSL3                              | CSSL2  | CSSL1              | CSSL0                |  |
| bit 7                |                                                                |                  |        |                                    | •      | •                  | bit 0                |  |
|                      |                                                                |                  |        |                                    |        |                    |                      |  |
| Legend:              |                                                                |                  |        |                                    |        |                    |                      |  |
| R = Readable         | e bit                                                          | W = Writable     | bit    | U = Unimplemented bit, read as '0' |        |                    |                      |  |
| -n = Value at        | POR                                                            | '1' = Bit is set |        | '0' = Bit is cleared               |        | x = Bit is unknown |                      |  |
|                      |                                                                |                  |        |                                    |        |                    |                      |  |
| bit 15               | CSSL15: Band Gap Reference Input Pin Scan Selection bits       |                  |        |                                    |        |                    |                      |  |
|                      | • •                                                            | voltage referer  |        |                                    |        |                    |                      |  |
|                      | 0 = Band gap voltage reference channel omitted from input scan |                  |        |                                    |        |                    |                      |  |

- bit 14-13 Unimplemented: Read as '0'
- CSSL12:CSSL0: A/D Input Pin Scan Selection bits<sup>(1)</sup> bit 12-0
  - 1 = Corresponding analog channel selected for input scan
  - 0 = Analog channel omitted from input scan
- Analog channels AN6, AN7 and AN8 are unavailable on 28-pin devices; leave these corresponding bits Note 1: cleared.

#### EQUATION 20-1: A/D CONVERSION CLOCK PERIOD<sup>(1)</sup>

$$TAD = TCY \cdot (ADCS + 1)$$
  
 $ADCS = \frac{TAD}{TCY} - 1$ 

**Note 1:** Based on Tcy = 2 \* Tosc; Doze mode and PLL are disabled.

#### FIGURE 20-2: 10-BIT A/D CONVERTER ANALOG INPUT MODEL





NOTES:

#### 21.0 COMPARATOR MODULE

| Note: | This data sheet summarizes the features of this group of PIC24F devices. It is not |  |  |  |  |  |  |  |  |
|-------|------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|       | intended to be a comprehensive reference                                           |  |  |  |  |  |  |  |  |
|       | source. For more information, refer to the                                         |  |  |  |  |  |  |  |  |
|       | "PIC24F Family Reference Manual",                                                  |  |  |  |  |  |  |  |  |
|       | "Section 16. Output Compare"                                                       |  |  |  |  |  |  |  |  |
|       | (DS39706).                                                                         |  |  |  |  |  |  |  |  |

#### FIGURE 21-1: COMPARATOR I/O OPERATING MODES



© 2008 Microchip Technology Inc.

| R/W-0         | U-0                                                                                                                          | R/C-0                            | R/C-0                      | R/W-0            | R/W-0           | R/W-0                  | R/W-0                  |  |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------|------------------|-----------------|------------------------|------------------------|--|--|--|
| CMIDL         | _                                                                                                                            | C2EVT                            | C1EVT                      | C2EN             | C1EN            | C2OUTEN <sup>(1)</sup> | C1OUTEN <sup>(2)</sup> |  |  |  |
| bit 15        |                                                                                                                              |                                  |                            |                  | 1               |                        | bit 8                  |  |  |  |
|               |                                                                                                                              |                                  |                            |                  |                 |                        |                        |  |  |  |
| R-0           | R-0                                                                                                                          | R/W-0                            | R/W-0                      | R/W-0            | R/W-0           | R/W-0                  | R/W-0                  |  |  |  |
| C2OUT         | C1OUT                                                                                                                        | C2INV                            | C1INV                      | C2NEG            | C2POS           | C1NEG                  | C1POS                  |  |  |  |
| bit 7         |                                                                                                                              |                                  |                            |                  |                 |                        | bit (                  |  |  |  |
| Legend:       |                                                                                                                              |                                  |                            |                  |                 |                        |                        |  |  |  |
| R = Readabl   | e hit                                                                                                                        | W = Writable                     | hit                        | U = Unimpler     | nented bit, rea | ud as '0'              |                        |  |  |  |
| -n = Value at |                                                                                                                              | '1' = Bit is set                 |                            | '0' = Bit is cle |                 | x = Bit is unkr        | NOW/D                  |  |  |  |
|               |                                                                                                                              |                                  |                            |                  |                 |                        |                        |  |  |  |
| bit 15        | CMIDL: Stop                                                                                                                  | in Idle Mode bi                  | t                          |                  |                 |                        |                        |  |  |  |
|               | -                                                                                                                            |                                  |                            | e does not gen   | erate interrupt | s; module is stil      | l enabled              |  |  |  |
|               | 0 = Continue                                                                                                                 | e normal modul                   | e operation in             | Idle mode        |                 |                        |                        |  |  |  |
| bit 14        | Unimplemer                                                                                                                   | nted: Read as '                  | ) <b>`</b>                 |                  |                 |                        |                        |  |  |  |
| bit 13        |                                                                                                                              | parator 2 Even                   |                            |                  |                 |                        |                        |  |  |  |
|               |                                                                                                                              | ator output char                 |                            | ta a             |                 |                        |                        |  |  |  |
| bit 12        | •                                                                                                                            | ator output did r                | 0                          | les              |                 |                        |                        |  |  |  |
|               | C1EVT: Comparator 1 Event<br>1 = Comparator output changed states                                                            |                                  |                            |                  |                 |                        |                        |  |  |  |
|               |                                                                                                                              | ator output did r                |                            | tes              |                 |                        |                        |  |  |  |
| bit 11        | C2EN: Comparator 2 Enable                                                                                                    |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | 1 = Comparator is enabled                                                                                                    |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | 0 = Comparator is disabled                                                                                                   |                                  |                            |                  |                 |                        |                        |  |  |  |
| bit 10        | •                                                                                                                            | parator 1 Enable                 | 9                          |                  |                 |                        |                        |  |  |  |
|               |                                                                                                                              | ator is enabled ator is disabled |                            |                  |                 |                        |                        |  |  |  |
| bit 9         | •                                                                                                                            |                                  | utnut Enable(1             | )                |                 |                        |                        |  |  |  |
| DIL 9         | <b>C2OUTEN:</b> Comparator 2 Output Enable <sup>(1)</sup><br>1 = Comparator output is driven on the output pad               |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | <ul> <li>Comparator output is driven on the output pad</li> <li>Comparator output is not driven on the output pad</li> </ul> |                                  |                            |                  |                 |                        |                        |  |  |  |
| bit 8         | C1OUTEN: (                                                                                                                   | Comparator 1 O                   | utput Enable <sup>(2</sup> | :)               |                 |                        |                        |  |  |  |
|               | 1 = Comparator output is driven on the output pad                                                                            |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | -                                                                                                                            | ator output is no                |                            | e output pad     |                 |                        |                        |  |  |  |
| bit 7         |                                                                                                                              | nparator 2 Outp                  | ut bit                     |                  |                 |                        |                        |  |  |  |
|               | <u>When C2INV = 0:</u><br>1 = C2 VIN+ > C2 VIN-                                                                              |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | 0 = C2 Vin+ < C2 Vin-0 = C2 Vin+ < C2 Vin-                                                                                   |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | When C2INV = 1:                                                                                                              |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | 0 = C2 VIN + > C2 VIN - 1 = C2 VIN + < C2 VIN - 1                                                                            |                                  |                            |                  |                 |                        |                        |  |  |  |
| h:+ C         |                                                                                                                              |                                  |                            |                  |                 |                        |                        |  |  |  |
| bit 6         | When C1INV                                                                                                                   | nparator 1 Outp<br>/ = ০:        |                            |                  |                 |                        |                        |  |  |  |
|               | 1 = C1 VIN+                                                                                                                  |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | 0 = C1 VIN+                                                                                                                  |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | When C1INV                                                                                                                   |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | 0 = C1 VIN+<br>1 = C1 VIN+                                                                                                   |                                  |                            |                  |                 |                        |                        |  |  |  |
|               | $\perp - C I VIN+$                                                                                                           |                                  |                            |                  |                 |                        |                        |  |  |  |

#### REGISTER 21-1: CMCON: COMPARATOR CONTROL REGISTER

#### REGISTER 21-1: CMCON: COMPARATOR CONTROL REGISTER (CONTINUED)

| bit 5  | C2INV: Comparator 2 Output Inversion bit<br>1 = C2 output inverted<br>0 = C2 output not inverted |
|--------|--------------------------------------------------------------------------------------------------|
| bit 4  | <b>C1INV:</b> Comparator 1 Output Inversion bit                                                  |
|        | <ul><li>1 = C1 output inverted</li><li>0 = C1 output not inverted</li></ul>                      |
| bit 3  | C2NEG: Comparator 2 Negative Input Configure bit                                                 |
|        | 1 = Input is connected to VIN+                                                                   |
|        | 0 = Input is connected to VIN-                                                                   |
|        | See Figure 21-1 for the Comparator modes.                                                        |
| bit 2  | <b>C2POS:</b> Comparator 2 Positive Input Configure bit                                          |
|        | 1 = Input is connected to VIN+                                                                   |
|        | 0 = Input is connected to CVREF                                                                  |
| 1.11.4 | See Figure 21-1 for the Comparator modes.                                                        |
| bit 1  | <b>C1NEG:</b> Comparator 1 Negative Input Configure bit                                          |
|        | <ul> <li>1 = Input is connected to VIN+</li> <li>0 = Input is connected to VIN-</li> </ul>       |
|        | See Figure 21-1 for the Comparator modes.                                                        |
| bit 0  | <b>C1POS:</b> Comparator 1 Positive Input Configure bit                                          |
|        | 1 = Input is connected to VIN+                                                                   |
|        | 0 = Input is connected to CVREF                                                                  |
|        | See Figure 21-1 for the Comparator modes.                                                        |
|        |                                                                                                  |

- **Note 1:** If C2OUTEN = 1, the C2OUT peripheral output must be configured to an available RPn pin. See **Section 9.4 "Peripheral Pin Select"** for more information.
  - 2: If C1OUTEN = 1, the C1OUT peripheral output must be configured to an available RPn pin. See Section 9.4 "Peripheral Pin Select" for more information.

NOTES:

#### 22.0 COMPARATOR VOLTAGE REFERENCE

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", "Section 20. Comparator Voltage Reference Module" (DS39709).

#### 22.1 Configuring the Comparator Voltage Reference

The voltage reference module is controlled through the CVRCON register (Register 22-1). The comparator voltage reference provides two ranges of output

voltage, each with 16 distinct levels. The range to be used is selected by the CVRR bit (CVRCON<5>). The primary difference between the ranges is the size of the steps selected by the CVREF Selection bits (CVR3:CVR0), with one range offering finer resolution.

The comparator reference supply voltage can come from either VDD and VSS, or the external VREF+ and VREF-. The voltage source is selected by the CVRSS bit (CVRCON<4>).

The settling time of the comparator voltage reference must be considered when changing the CVREF output.



#### FIGURE 22-1: COMPARATOR VOLTAGE REFERENCE BLOCK DIAGRAM

© 2008 Microchip Technology Inc.

| U-0          | U-0                                                                                      | U-0                                                                                        | U-0             | U-0               | U-0              | U-0             | U-0   |  |  |  |  |
|--------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------|-------------------|------------------|-----------------|-------|--|--|--|--|
| _            | _                                                                                        | _                                                                                          |                 |                   |                  |                 | —     |  |  |  |  |
| bit 15       |                                                                                          |                                                                                            |                 |                   |                  |                 | bit 8 |  |  |  |  |
|              |                                                                                          |                                                                                            |                 |                   |                  |                 |       |  |  |  |  |
| R/W-0        | R/W-0                                                                                    | R/W-0                                                                                      | R/W-0           | R/W-0             | R/W-0            | R/W-0           | R/W-0 |  |  |  |  |
| CVREN        | CVROE                                                                                    | CVRR                                                                                       | CVRSS           | CVR3              | CVR2             | CVR1            | CVR0  |  |  |  |  |
| bit 7        |                                                                                          |                                                                                            |                 |                   |                  |                 | bit ( |  |  |  |  |
|              |                                                                                          |                                                                                            |                 |                   |                  |                 |       |  |  |  |  |
| Legend:      |                                                                                          |                                                                                            |                 |                   |                  |                 |       |  |  |  |  |
| R = Readab   |                                                                                          | W = Writable                                                                               |                 |                   | nented bit, read |                 |       |  |  |  |  |
| -n = Value a | t POR                                                                                    | '1' = Bit is set                                                                           |                 | '0' = Bit is clea | ared             | x = Bit is unkn | iown  |  |  |  |  |
|              |                                                                                          |                                                                                            | - 1             |                   |                  |                 |       |  |  |  |  |
| bit 15-8     | •                                                                                        | ted: Read as '                                                                             |                 |                   |                  |                 |       |  |  |  |  |
| bit 7        | CVREN: Comparator Voltage Reference Enable bit                                           |                                                                                            |                 |                   |                  |                 |       |  |  |  |  |
|              | <ul> <li>1 = CVREF circuit powered on</li> <li>0 = CVREF circuit powered down</li> </ul> |                                                                                            |                 |                   |                  |                 |       |  |  |  |  |
| bit 6        |                                                                                          |                                                                                            |                 | oit               |                  |                 |       |  |  |  |  |
|              |                                                                                          | CVROE: Comparator VREF Output Enable bit<br>1 = CVREF voltage level is output on CVREF pin |                 |                   |                  |                 |       |  |  |  |  |
|              | 0 = CVREF voltage level is disconnected from CVREF pin                                   |                                                                                            |                 |                   |                  |                 |       |  |  |  |  |
| bit 5        | CVRR: Comp                                                                               | parator VREF Ra                                                                            | ange Selection  | bit               |                  |                 |       |  |  |  |  |
|              | 1 = CVRSRC                                                                               | range should b                                                                             | e 0 to 0.625 C  | VRSRC with CVF    | RSRC/24 step si  | ze              |       |  |  |  |  |
|              | 0 = CVRSRC range should be 0.25 to 0.719 CVRSRC with CVRSRC/32 step size                 |                                                                                            |                 |                   |                  |                 |       |  |  |  |  |
| bit 4        | CVRSS: Con                                                                               | nparator VREF S                                                                            | Source Selectio | n bit             |                  |                 |       |  |  |  |  |
|              |                                                                                          | ator reference s                                                                           |                 |                   |                  |                 |       |  |  |  |  |
|              | •                                                                                        | ator reference s                                                                           |                 |                   |                  |                 |       |  |  |  |  |
| bit 3-0      | it 3-0 <b>CVR3:CVR0:</b> Comparator VREF Value Selection $0 \le CVR3:CVR0 \le 15$ bits   |                                                                                            |                 |                   |                  |                 |       |  |  |  |  |
|              | $\frac{When CVRR}{CVRFF} = (CV)$                                                         | <u>= 1:</u><br>R<3:0>/ 24) • (                                                             | CVRSRC)         |                   |                  |                 |       |  |  |  |  |
|              |                                                                                          |                                                                                            |                 |                   |                  |                 |       |  |  |  |  |
|              | When CVRR                                                                                | = 0:                                                                                       |                 |                   |                  |                 |       |  |  |  |  |

#### REGISTER 22-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER

### 23.0 SPECIAL FEATURES

- Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the following sections of the "PIC24F Family Reference Manual":
   Section 9. "Watchdog Timer (WDT)" (DS39697)
  - Section 32. "High-Level Device Integration" (DS39719)
  - Section 33. "Programming and Diagnostics" (DS39716)

PIC24FJ64GA004 family devices include several features intended to maximize application flexibility and reliability, and minimize cost through elimination of external components. These are:

- · Flexible Configuration
- Watchdog Timer (WDT)
- Code Protection
- JTAG Boundary Scan Interface
- In-Circuit Serial Programming
- In-Circuit Emulation

#### 23.1 Configuration Bits

The Configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped starting at program memory location F80000h. A complete list is shown in Table 23-1. A detailed explanation of the various bit functions is provided in Register 23-1 through Register 23-4.

Note that address F80000h is beyond the user program memory space. In fact, it belongs to the configuration memory space (800000h-FFFFFFh) which can only be accessed using table reads and table writes.

#### 23.1.1 CONSIDERATIONS FOR CONFIGURING PIC24FJ64GA004 FAMILY DEVICES

In PIC24FJ64GA004 family devices, the configuration bytes are implemented as volatile memory. This means that configuration data must be programmed each time the device is powered up. Configuration data is stored in the two words at the top of the on-chip program memory space, known as the Flash Configuration Words. Their specific locations are shown in Table 23-1. These are packed representations of the actual device Configuration bits, whose actual locations are distributed among five locations in configuration space. The configuration data is automatically loaded from the Flash Configuration Words to the proper Configuration registers during device Resets.

Note: Configuration data is reloaded on all types of device Resets.

# TABLE 23-1:FLASH CONFIGURATION<br/>WORD LOCATIONS FOR<br/>PIC24FJ64GA004 FAMILY<br/>DEVICES

| Device      | Configuration Word<br>Addresses |         |  |  |  |
|-------------|---------------------------------|---------|--|--|--|
|             | 1 2                             |         |  |  |  |
| PIC24FJ16GA | 002BFEh                         | 002BFCh |  |  |  |
| PIC24FJ32GA | 0057FEh                         | 0057FCh |  |  |  |
| PIC24FJ48GA | 0083FEh                         | 0083FCh |  |  |  |
| PIC24FJ64GA | 00ABFEh                         | 00ABFCh |  |  |  |

When creating applications for these devices, users should always specifically allocate the location of the Flash Configuration Word for configuration data. This is to make certain that program code is not stored in this address when the code is compiled.

The Configuration bits are reloaded from the Flash Configuration Word on any device Reset.

The upper byte of both Flash Configuration Words in program memory should always be '1111 1111'. This makes them appear to be NOP instructions in the remote event that their locations are ever executed by accident. Since Configuration bits are not implemented in the corresponding locations, writing '1's to these locations has no effect on device operation.

#### REGISTER 23-1: CW1: FLASH CONFIGURATION WORD 1

| U-1    | U-1 | U-1 | U-1 | U-1 | U-1 | U-1 | U-1    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| —      | —   | —   | —   | —   | —   | —   | —      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | R/PO-1 | R/PO-1 | R/PO-1 | R/PO-1 | r-1 | R/PO-1 | R/PO-1 |
|--------|--------|--------|--------|--------|-----|--------|--------|
| r      | JTAGEN | GCP    | GWRP   | DEBUG  | r   | ICS1   | ICS0   |
| bit 15 |        |        |        |        |     |        | bit 8  |

| R/PO-1 | R/PO-1 | U-1 | R/PO-1 | R/PO-1 | R/PO-1 | R/PO-1 | R/PO-1 |
|--------|--------|-----|--------|--------|--------|--------|--------|
| FWDTEN | WINDIS | —   | FWPSA  | WDTPS3 | WDTPS2 | WDTPS1 | WDTPS0 |
| bit 7  |        |     |        |        |        |        | bit 0  |

| Legend:                     | r = Reserved bit      |                                    |                      |  |
|-----------------------------|-----------------------|------------------------------------|----------------------|--|
| R = Readable bit            | PO = Program Once bit | U = Unimplemented bit, read as '0' |                      |  |
| -n = Value when device is u | nprogrammed           | '1' = Bit is set                   | '0' = Bit is cleared |  |

| bit 23-16 | Unimplemented: Read as '1'                                                                                                                                                                                                                          |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 15    | Reserved: The value is unknown; program as '0'                                                                                                                                                                                                      |
| bit 14    | JTAGEN: JTAG Port Enable bit                                                                                                                                                                                                                        |
|           | <ul><li>1 = JTAG port is enabled</li><li>0 = JTAG port is disabled</li></ul>                                                                                                                                                                        |
| bit 13    | GCP: General Segment Program Memory Code Protection bit                                                                                                                                                                                             |
|           | <ul> <li>1 = Code protection is disabled</li> <li>0 = Code protection is enabled for the entire program memory space</li> </ul>                                                                                                                     |
| bit 12    | GWRP: General Segment Code Flash Write Protection bit                                                                                                                                                                                               |
|           | <ul><li>1 = Writes to program memory are allowed</li><li>0 = Writes to program memory are disabled</li></ul>                                                                                                                                        |
| bit 11    | DEBUG: Background Debugger Enable bit                                                                                                                                                                                                               |
|           | <ul><li>1 = Device resets into Operational mode</li><li>0 = Device resets into Debug mode</li></ul>                                                                                                                                                 |
| bit 10    | Reserved: Always maintain as '1'                                                                                                                                                                                                                    |
| bit 9-8   | ICS1:ICS0: Emulator Pin Placement Select bits                                                                                                                                                                                                       |
|           | <ul> <li>11 = Emulator EMUC1/EMUD1 pins are shared with PGC1/PGD1</li> <li>10 = Emulator EMUC2/EMUD2 pins are shared with PGC2/PGD2</li> <li>01 = Emulator EMUC3/EMUD3 pins are shared with PGC3/PGD3</li> <li>00 = Reserved; do not use</li> </ul> |
| bit 7     | FWDTEN: Watchdog Timer Enable bit                                                                                                                                                                                                                   |
|           | <ul><li>1 = Watchdog Timer is enabled</li><li>0 = Watchdog Timer is disabled</li></ul>                                                                                                                                                              |
| bit 6     | WINDIS: Windowed Watchdog Timer Disable bit                                                                                                                                                                                                         |
|           | <ul> <li>1 = Standard Watchdog Timer enabled</li> <li>0 = Windowed Watchdog Timer enabled; FWDTEN must be '1'</li> </ul>                                                                                                                            |
| bit 5     | Unimplemented: Read as '1'                                                                                                                                                                                                                          |
| bit 4     | <b>FWPSA:</b> WDT Prescaler Ratio Select bit<br>1 = Prescaler ratio of 1:128<br>0 = Prescaler ratio of 1:32                                                                                                                                         |

#### REGISTER 23-1: CW1: FLASH CONFIGURATION WORD 1 (CONTINUED)

bit 3-0 WDTPS3:WDTPS0: Watchdog Timer Postscaler Select bits

1111 **= 1:32,768** 1110 = 1:16,384 1101 **= 1:8,192** 1100 = 1:4,096 1011 **= 1:2,048** 1010 = 1:1,024 1001 **= 1:512** 1000 **= 1:256** 0111 **= 1:128** 0110 = 1:64 0101 = 1:32 0100 = 1:16 0011 **= 1:8** 0010 **= 1:4** 0001 = 1:2 0000 = 1:1

#### REGISTER 23-2: CW2: FLASH CONFIGURATION WORD 2

| U-1          | U-1                              | U-1                                                                                                                                                   | U-1             | U-1              | U-1              | U-1               | U-1           |  |  |
|--------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|------------------|-------------------|---------------|--|--|
|              | —                                | —                                                                                                                                                     | —               | —                | _                | —                 | _             |  |  |
| bit 23       |                                  |                                                                                                                                                       |                 |                  |                  |                   | bit 16        |  |  |
|              |                                  |                                                                                                                                                       |                 |                  |                  |                   |               |  |  |
| R/PO-1       | U-1                              | U-1                                                                                                                                                   | U-1             | U-1              | R/PO-1           | R/PO-1            | R/PO-1        |  |  |
| IESO         | —                                | —                                                                                                                                                     |                 |                  | FNOSC2           | FNOSC1            | FNOSC0        |  |  |
| bit 15       |                                  |                                                                                                                                                       |                 |                  |                  |                   | bit 8         |  |  |
| R/PO-1       | R/PO-1                           | R/PO-1                                                                                                                                                | R/PO-1          | U-1              | R/PO-1           | R/PO-1            | R/PO-1        |  |  |
| FCKSM1       | FCKSM0                           | OSCIOFCN                                                                                                                                              | IOL1WAY         | _                | I2C1SEL          | POSCMD1           | POSCMD0       |  |  |
| bit 7        | 1 Ontonio                        |                                                                                                                                                       | 1021101         |                  | 1201022          | 1.0001121         | bit 0         |  |  |
|              |                                  |                                                                                                                                                       |                 |                  |                  |                   |               |  |  |
| Legend:      |                                  | r = Reserved I                                                                                                                                        | oit             |                  |                  |                   |               |  |  |
| R = Readabl  | e bit                            | PO = Program                                                                                                                                          | Once bit        | U = Unimplen     | nented bit, read | <b>as</b> '0'     |               |  |  |
| -n = Value w | hen device is ur                 | nprogrammed                                                                                                                                           |                 | '1' = Bit is set |                  | '0' = Bit is clea | ared          |  |  |
|              |                                  |                                                                                                                                                       |                 |                  |                  |                   |               |  |  |
| bit 23-16    | -                                | ted: Read as '1                                                                                                                                       |                 |                  |                  |                   |               |  |  |
| bit 15       |                                  | al External Swite                                                                                                                                     |                 | l a al           |                  |                   |               |  |  |
|              |                                  | de (Two-Speed de (Two-Speed                                                                                                                           |                 |                  |                  |                   |               |  |  |
| bit 14-11    |                                  | ted: Read as '1                                                                                                                                       | • /             |                  |                  |                   |               |  |  |
| bit 10-8     | -                                | OSC0: Initial Os                                                                                                                                      |                 | bits             |                  |                   |               |  |  |
|              |                                  | C Oscillator with                                                                                                                                     |                 |                  |                  |                   |               |  |  |
|              | 110 = Reserv                     | /ed                                                                                                                                                   |                 | ,                |                  |                   |               |  |  |
|              |                                  | ower RC Oscilla                                                                                                                                       |                 |                  |                  |                   |               |  |  |
|              |                                  | dary Oscillator (<br>y Oscillator with                                                                                                                |                 | XTPLI HSPL       |                  |                   |               |  |  |
|              |                                  | y Oscillator (XT                                                                                                                                      |                 |                  | L, LOI LL)       |                   |               |  |  |
|              |                                  | C Oscillator with                                                                                                                                     |                 | nd PLL module    | (FRCPLL)         |                   |               |  |  |
|              |                                  | C Oscillator (FF                                                                                                                                      | ,               |                  |                  |                   |               |  |  |
| bit 7-6      |                                  | KSM0: Clock S                                                                                                                                         |                 |                  |                  | uration bits      |               |  |  |
|              |                                  | witching and Fa<br>witching is enab                                                                                                                   |                 |                  |                  |                   |               |  |  |
|              |                                  | witching is enab                                                                                                                                      |                 |                  |                  |                   |               |  |  |
| bit 5        | OSCIOFCN:                        | OSCO Pin Con                                                                                                                                          | figuration bit  |                  |                  |                   |               |  |  |
|              |                                  | POSCMD0 = 1                                                                                                                                           |                 |                  |                  |                   |               |  |  |
|              |                                  | KO/RA3 functio                                                                                                                                        |                 | · /              |                  |                   |               |  |  |
|              |                                  | _KO/RA3 function:<br>POSCMD0 = 1                                                                                                                      | -               | (RA3)            |                  |                   |               |  |  |
|              |                                  | has no effect on                                                                                                                                      |                 | 'RA3.            |                  |                   |               |  |  |
| bit 4        |                                  | LOCK One-Wa                                                                                                                                           |                 |                  |                  |                   |               |  |  |
|              |                                  | CON <iolock< td=""><td></td><td></td><td>d the unlock se</td><td>quence has be</td><td>en completed.</td></iolock<>                                   |                 |                  | d the unlock se  | quence has be     | en completed. |  |  |
|              |                                  | , the Peripheral                                                                                                                                      |                 |                  |                  |                   |               |  |  |
|              | 0 = The OSC<br>been cor          | CON <iolock< td=""><td>&gt; bit can be se</td><td>t and cleared a</td><td>s needed, provi</td><td>ided the unlock</td><td>sequence has</td></iolock<> | > bit can be se | t and cleared a  | s needed, provi  | ided the unlock   | sequence has  |  |  |
| bit 3        |                                  | ited: Read as '1                                                                                                                                      | ,               |                  |                  |                   |               |  |  |
| bit 2        | -                                | C1 Pin Select bit                                                                                                                                     |                 |                  |                  |                   |               |  |  |
| SIL L        |                                  | ult SCL1/SDA1                                                                                                                                         |                 |                  |                  |                   |               |  |  |
|              |                                  | nate SCL1/SDA                                                                                                                                         | •               |                  |                  |                   |               |  |  |
| bit 1-0      | POSCMD1:P                        | OSCMD0: Prim                                                                                                                                          | ary Oscillator  | Configuration b  | oits             |                   |               |  |  |
|              |                                  | oscillator disab                                                                                                                                      |                 |                  |                  |                   |               |  |  |
|              |                                  | illator mode sele                                                                                                                                     |                 |                  |                  |                   |               |  |  |
|              |                                  | llator mode sele                                                                                                                                      |                 |                  |                  |                   |               |  |  |
|              | 00 = EC Oscillator mode selected |                                                                                                                                                       |                 |                  |                  |                   |               |  |  |

#### REGISTER 23-3: DEVID: DEVICE ID REGISTER

| U      | U      | U      | U      | U      | U      | U      | U      |
|--------|--------|--------|--------|--------|--------|--------|--------|
| —      | —      | —      | —      | —      | —      | —      | —      |
| bit 23 |        |        |        |        |        |        | bit 16 |
|        |        |        |        |        |        |        |        |
| U      | U      | R      | R      | R      | R      | R      | R      |
| —      | —      | FAMID7 | FAMID6 | FAMID5 | FAMID4 | FAMID3 | FAMID2 |
| bit 15 |        |        |        |        |        |        | bit 8  |
|        |        |        |        |        |        |        |        |
| R      | R      | R      | R      | R      | R      | R      | R      |
| FAMID1 | FAMID0 | DEV5   | DEV4   | DEV3   | DEV2   | DEV1   | DEV0   |
| bit 7  |        |        |        |        |        |        | bit 0  |
|        |        |        |        |        |        |        |        |

| Legend: | R = Read-only bit | U = Unimplemented bit |
|---------|-------------------|-----------------------|
|         |                   |                       |

bit 23-14 Unimplemented: Read as '1'

bit 13-6 **FAMID7:FAMID0:** Device Family Identifier bits

00010001 = PIC24FJ64GA004 family

- bit 5-0 **DEV5:DEV0:** Individual Device Identifier bits
  - 000100 = PIC24FJ16GA002 000101 = PIC24FJ32GA002
  - 000110 = PIC24FJ48GA002 000111 = PIC24FJ64GA002
  - 001100 = PIC24FJ16GA004
  - 001101 = PIC24FJ32GA004
  - 001110 = PIC24FJ48GA004
  - 001111 = PIC24FJ64GA004

#### **REGISTER 23-4: DEVREV: DEVICE REVISION REGISTER**

| U      | U      | U | U | U | U    | U    | U      |
|--------|--------|---|---|---|------|------|--------|
| —      | —      | — | _ |   |      |      | —      |
| bit 23 |        |   |   |   |      |      | bit 16 |
|        |        |   |   |   |      |      |        |
| U      | U      | U | U | U | U    | U    | R      |
| —      | —      | — | — | — | —    | —    | MAJRV2 |
| bit 15 |        |   |   |   |      |      | bit 8  |
|        |        |   |   |   |      |      |        |
| R      | R      | U | U | U | R    | R    | R      |
| MAJRV1 | MAJRV0 | — | — | — | DOT2 | DOT1 | DOT0   |
| bit 7  |        |   |   |   |      |      | bit 0  |
|        |        |   |   |   |      |      |        |

Legend: R = Read-only bit U = Unimplemented bit

| bit 23-9 | Unimplemented: Read as '0' |
|----------|----------------------------|
|----------|----------------------------|

- bit 8-6 MAJRV2:MAJRV0: Major Revision Identifier bits
- bit 5-3 Unimplemented: Read as '0'
- bit 2-0 DOT2:DOT0: Minor Revision Identifier bits

© 2008 Microchip Technology Inc.

#### 23.2 On-Chip Voltage Regulator

All of the PIC24FJ64GA004 family of devices power their core digital logic at a nominal 2.5V. This may create an issue for designs that are required to operate at a higher typical voltage, such as 3.3V. To simplify system design, all devices in the PIC24FJ64GA004 family incorporate an on-chip regulator that allows the device to run its core logic from VDD.

The regulator is controlled by the DISVREG pin. Tying Vss to the pin enables the regulator, which in turn, provides power to the core from the other VDD pins. When the regulator is enabled, a low-ESR capacitor (such as ceramic) must be connected to the VDDCORE/VCAP pin (Figure 23-1). This helps to maintain the stability of the regulator. The recommended value for the filter capacitor is provided in **Section 26.1 "DC Characteristics"**.

If DISVREG is tied to VDD, the regulator is disabled. In this case, separate power for the core logic at a nominal 2.5V must be supplied to the device on the VDDCORE/VCAP pin to run the I/O pins at higher voltage levels, typically 3.3V. Alternatively, the VDDCORE/VCAP and VDD pins can be tied together to operate at a lower nominal voltage. Refer to Figure 23-1 for possible configurations.

#### 23.2.1 VOLTAGE REGULATOR TRACKING MODE AND LOW-VOLTAGE DETECTION

When it is enabled, the on-chip regulator provides a constant voltage of 2.5V nominal to the digital core logic.

The regulator can provide this level from a VDD of about 2.5V, all the way up to the device's VDDMAX. It does not have the capability to boost VDD levels below 2.5V. In order to prevent "brown out" conditions when the voltage drops too low for the regulator, the regulator enters Tracking mode. In Tracking mode, the regulator output follows VDD, with a typical voltage drop of 100 mV.

When the device enters Tracking mode, it is no longer possible to operate at full speed. To provide information about when the device enters Tracking mode, the on-chip regulator includes a simple, Low-Voltage Detect circuit. When VDD drops below full-speed operating voltage, the circuit sets the Low-Voltage Detect Interrupt Flag, LVDIF (IFS4<8>). This can be used to generate an interrupt and put the application into a low-power operational mode, or trigger an orderly shutdown.

Low-Voltage Detection is only available when the regulator is enabled.

## FIGURE 23-1: CONNECTIONS FOR THE ON-CHIP REGULATOR



#### 23.2.2 ON-CHIP REGULATOR AND POR

When the voltage regulator is enabled, it takes approximately 20  $\mu$ s for it to generate output. During this time, designated as TSTARTUP, code execution is disabled. TSTARTUP is applied every time the device resumes operation after any power-down, including Sleep mode.

If the regulator is disabled, a separate Power-up Timer (PWRT) is automatically enabled. The PWRT adds a fixed delay of 64 ms nominal delay at device start-up.

#### 23.2.3 ON-CHIP REGULATOR AND BOR

When the on-chip regulator is enabled, PIC24FJ64GA004 family devices also have a simple brown-out capability. If the voltage supplied to the regulator is inadequate to maintain the tracking level, the regulator Reset circuitry will generate a Brown-out Reset. This event is captured by the BOR flag bit (RCON<1>). The brown-out voltage levels are specified in **Section 26.1 "DC Characteristics"**.

#### 23.2.4 POWER-UP REQUIREMENTS

The on-chip regulator is designed to meet the power-up requirements for the device. If the application does not use the regulator, then strict power-up conditions must be adhered to. While powering up, VDDCORE must never exceed VDD by 0.3 volts.

## Note: For more information, see Section 26.0 "Electrical Characteristics".

#### 23.2.5 VOLTAGE REGULATOR STANDBY MODE

When enabled, the on-chip regulator always consumes a small incremental amount of current over IDD/IPD, including when the device is in Sleep mode, even though the core digital logic does not require power. To provide additional savings in applications where power resources are critical, the regulator automatically disables itself whenever the device goes into Sleep mode. This feature is controlled by the VREGS bit (RCON<8>). By default, this bit is cleared, which enables Standby mode. When waking up from Standby mode, the regulator will require around 190  $\mu$ S to wake-up. This extra time is needed to ensure that the regulator can source enough current to power the Flash memory.

For applications which require a faster wake-up time, it is possible to disable regulator Standby mode. The VREGS bit (RCON<8>) can be set to turn off Standby mode so that the Flash stays powered when in Sleep mode and the device can wake-up in 10  $\mu$ S. When VREGS is set, the power consumption while in Sleep mode, will be approximately 40  $\mu$ A higher than power consumption when the regulator is allowed to enter Standby mode.

#### 23.3 Watchdog Timer (WDT)

For PIC24FJ64GA004 family devices, the WDT is driven by the LPRC oscillator. When the WDT is enabled, the clock source is also enabled.

The nominal WDT clock source from LPRC is 31 kHz. This feeds a prescaler that can be configured for either 5-bit (divide-by-32) or 7-bit (divide-by-128) operation. The prescaler is set by the FWPSA Configuration bit. With a 31 kHz input, the prescaler yields a nominal WDT time-out period (TWDT) of 1 ms in 5-bit mode, or 4 ms in 7-bit mode.

A variable postscaler divides down the WDT prescaler output and allows for a wide range of time-out periods. The postscaler is controlled by the WDTPS3:WDTPS0 Configuration bits (Flash Configuration Word 1<3:0>), which allow the selection of a total of 16 settings, from 1:1 to 1:32,768. Using the prescaler and postscaler, time-out periods ranging from 1 ms to 131 seconds can be achieved.

The WDT, prescaler and postscaler are reset:

- · On any device Reset
- On the completion of a clock switch, whether invoked by software (i.e., setting the OSWEN bit after changing the NOSC bits), or by hardware (i.e., Fail-Safe Clock Monitor)
- When a PWRSAV instruction is executed (i.e., Sleep or Idle mode is entered)
- When the device exits Sleep or Idle mode to resume normal operation
- By a CLRWDT instruction during normal execution

If the WDT is enabled, it will continue to run during Sleep or Idle modes. When the WDT time-out occurs, the device will wake the device and code execution will continue from where the PWRSAV instruction was executed. The corresponding SLEEP or IDLE bits (RCON<3:2>) will need to be cleared in software after the device wakes up.

The WDT Flag bit, WDTO (RCON<4>), is not automatically cleared following a WDT time-out. To detect subsequent WDT events, the flag must be cleared in software.

Note: The CLRWDT and PWRSAV instructions clear the prescaler and postscaler counts when executed.

#### 23.3.1 WINDOWED OPERATION

The Watchdog Timer has an optional Fixed Window mode of operation. In this Windowed mode, CLRWDT instructions can only reset the WDT during the last 1/4 of the programmed WDT period. A CLRWDT instruction executed before that window causes a WDT Reset, similar to a WDT time-out.

Windowed WDT mode is enabled by programming the WINDIS Configuration bit (CW1<6>) to '0'.

#### 23.3.2 CONTROL REGISTER

The WDT is enabled or disabled by the FWDTEN Configuration bit. When the FWDTEN Configuration bit is set, the WDT is always enabled.

The WDT can be optionally controlled in software when the FWDTEN Configuration bit has been programmed to '0'. The WDT is enabled in software by setting the SWDTEN control bit (RCON<5>). The SWDTEN control bit is cleared on any device Reset. The software WDT option allows the user to enable the WDT for critical code segments and disable the WDT during non-critical segments for maximum power savings.



#### FIGURE 23-2: WDT BLOCK DIAGRAM

#### 23.4 JTAG Interface

PIC24FJ64GA004 family devices implement a JTAG interface, which supports boundary scan device testing as well as in-circuit programming.

#### 23.5 Program Verification and Code Protection

For all devices in the PIC24FJ64GA004 family of devices, the on-chip program memory space is treated as a single block. Code protection for this block is controlled by one Configuration bit, GCP. This bit inhibits external reads and writes to the program memory space. It has no direct effect in normal execution mode.

Write protection is controlled by the GWRP bit in the Configuration Word. When GWRP is programmed to '0', internal write and erase operations to program memory are blocked.

#### 23.5.1 CONFIGURATION REGISTER PROTECTION

The Configuration registers are protected against inadvertent or unwanted changes or reads in two ways. The primary protection method is the same as that of the RP registers – shadow registers contain a complimentary value which is constantly compared with the actual value.

To safeguard against unpredictable events, Configuration bit changes resulting from individual cell level disruptions (such as ESD events) will cause a parity error and trigger a device Reset.

The data for the Configuration registers is derived from the Flash Configuration Words in program memory. When the GCP bit is set, the source data for device configuration is also protected as a consequence.

#### 23.6 In-Circuit Serial Programming

PIC24FJ64GA004 family microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock (PGCx) and data (PGDx) and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

#### 23.7 In-Circuit Debugger

When MPLAB<sup>®</sup> ICD 2 is selected as a debugger, the in-circuit debugging functionality is enabled. This function allows simple debugging functions when used with MPLAB IDE. Debugging functionality is controlled through the EMUCx (Emulation/Debug Clock) and EMUDx (Emulation/Debug Data) pins.

To use the in-circuit debugger function of the device, the design must implement ICSP connections to  $\overline{MCLR}$ ,  $V_{DD}$ ,  $V_{SS}$ , PGCx, PGDx and the EMUDx/EMUCx pin pair. In addition, when the feature is enabled, some of the resources are not available for general use. These resources include the first 80 bytes of data RAM and two I/O pins. NOTES:

## 24.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- Integrated Development Environment
  - MPLAB® IDE Software
- Assemblers/Compilers/Linkers
  - MPASM<sup>™</sup> Assembler
  - MPLAB C18 and MPLAB C30 C Compilers
  - MPLINK™ Object Linker/
  - MPLIB™ Object Librarian
  - MPLAB ASM30 Assembler/Linker/Library
- Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB ICE 2000 In-Circuit Emulator
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debugger
  - MPLAB ICD 2
- Device Programmers
  - PICSTART® Plus Development Programmer
  - MPLAB PM3 Device Programmer
  - PICkit<sup>™</sup> 2 Development Programmer
- Low-Cost Demonstration and Development Boards and Evaluation Kits

#### 24.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup> operating system-based application that contains:

- A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- · A full-featured editor with color-coded context
- A multiple project manager
- Customizable data windows with direct edit of contents
- · High-level source code debugging
- Visual device initializer for easy register initialization
- · Mouse over variable inspection
- Drag and drop variables from source to watch windows
- · Extensive on-line help
- Integration of select third party tools, such as HI-TECH Software C Compilers and IAR C Compilers

The MPLAB IDE allows you to:

- Edit your source files (either assembly or C)
- One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information)
- · Debug using:
  - Source files (assembly or C)
  - Mixed assembly and C
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.

#### 24.2 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for all PIC MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

#### 24.3 MPLAB C18 and MPLAB C30 C Compilers

The MPLAB C18 and MPLAB C30 Code Development Systems are complete ANSI C compilers for Microchip's PIC18 and PIC24 families of microcontrollers and the dsPIC30 and dsPIC33 family of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

#### 24.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

## 24.5 MPLAB ASM30 Assembler, Linker and Librarian

MPLAB ASM30 Assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- Support for the entire dsPIC30F instruction set
- · Support for fixed-point and floating-point data
- · Command line interface
- Rich directive set
- Flexible macro language
- · MPLAB IDE compatibility

#### 24.6 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC<sup>®</sup> DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C18 and MPLAB C30 C Compilers, and the MPASM and MPLAB ASM30 Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

#### 24.7 MPLAB ICE 2000 High-Performance In-Circuit Emulator

The MPLAB ICE 2000 In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PIC microcontrollers. Software control of the MPLAB ICE 2000 In-Circuit Emulator is advanced by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment.

The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The architecture of the MPLAB ICE 2000 In-Circuit Emulator allows expansion to support new PIC microcontrollers.

The MPLAB ICE 2000 In-Circuit Emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft<sup>®</sup> Windows<sup>®</sup> 32-bit operating system were chosen to best make these features available in a simple, unified application.

#### 24.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The MPLAB REAL ICE probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with the popular MPLAB ICD 2 system (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

MPLAB REAL ICE is field upgradeable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added, such as software breakpoints and assembly code trace. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, real-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables.

#### 24.9 MPLAB ICD 2 In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB ICD 2, is a powerful, low-cost, run-time development tool, connecting to the host PC via an RS-232 or high-speed USB interface. This tool is based on the Flash PIC MCUs and can be used to develop for these and other PIC MCUs and dsPIC DSCs. The MPLAB ICD 2 utilizes the in-circuit debugging capability built into the Flash devices. This feature, along with Microchip's In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) protocol, offers costeffective, in-circuit Flash debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by setting breakpoints, single stepping and watching variables, and CPU status and peripheral registers. Running at full speed enables testing hardware and applications in real time. MPLAB ICD 2 also serves as a development programmer for selected PIC devices.

#### 24.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an SD/MMC card for file storage and secure data applications.

#### 24.11 PICSTART Plus Development Programmer

The PICSTART Plus Development Programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus Development Programmer supports most PIC devices in DIP packages up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus Development Programmer is CE compliant.

#### 24.12 PICkit 2 Development Programmer

The PICkit<sup>™</sup> 2 Development Programmer is a low-cost programmer and selected Flash device debugger with an easy-to-use interface for programming many of Microchip's baseline, mid-range and PIC18F families of Flash memory microcontrollers. The PICkit 2 Starter Kit includes a prototyping development board, twelve sequential lessons, software and HI-TECH's PICC<sup>™</sup> Lite C compiler, and is designed to help get up to speed quickly using PIC<sup>®</sup> microcontrollers. The kit provides everything needed to program, evaluate and develop applications using Microchip's powerful, mid-range Flash memory family of microcontrollers.

#### 24.13 Demonstration, Development and Evaluation Boards

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

#### 25.0 INSTRUCTION SET SUMMARY

| Note: | This chapter is a brief summary of the      |  |  |  |  |  |
|-------|---------------------------------------------|--|--|--|--|--|
|       | PIC24F instruction set architecture, and is |  |  |  |  |  |
|       | not intended to be a comprehensive          |  |  |  |  |  |
|       | reference source.                           |  |  |  |  |  |

The PIC24F instruction set adds many enhancements to the previous PIC<sup>®</sup> MCU instruction sets, while maintaining an easy migration from previous PIC MCU instruction sets. Most instructions are a single program memory word. Only three instructions require two program memory locations.

Each single-word instruction is a 24-bit word divided into an 8-bit opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction. The instruction set is highly orthogonal and is grouped into four basic categories:

- Word or byte-oriented operations
- Bit-oriented operations
- · Literal operations
- Control operations

Table 25-1 shows the general symbols used in describing the instructions. The PIC24F instruction set summary in Table 25-2 lists all the instructions, along with the status flags affected by each instruction.

Most word or byte-oriented W register instructions (including barrel shift instructions) have three operands:

- The first source operand which is typically a register 'Wb' without any address modifier
- The second source operand which is typically a register 'Ws' with or without an address modifier
- The destination of the result which is typically a register 'Wd' with or without an address modifier

However, word or byte-oriented file register instructions have two operands:

- The file register specified by the value 'f'
- The destination, which could either be the file register 'f' or the W0 register, which is denoted as 'WREG'

Most bit-oriented instructions (including simple rotate/shift instructions) have two operands:

- The W register (with or without an address modifier) or file register (specified by the value of 'Ws' or 'f')
- The bit in the W register or file register (specified by a literal value or indirectly by the contents of register 'Wb')

The literal instructions that involve data movement may use some of the following operands:

- A literal value to be loaded into a W register or file register (specified by the value of 'k')
- The W register or file register where the literal value is to be loaded (specified by 'Wb' or 'f')

However, literal instructions that involve arithmetic or logical operations use some of the following operands:

- The first source operand which is a register 'Wb' without any address modifier
- The second source operand which is a literal value
- The destination of the result (only if not the same as the first source operand) which is typically a register 'Wd' with or without an address modifier

The control instructions may use some of the following operands:

- · A program memory address
- The mode of the table read and table write instructions

All instructions are a single word, except for certain double-word instructions, which were made double-word instructions so that all the required information is available in these 48 bits. In the second word, the 8 MSbs are '0's. If this second word is executed as an instruction (by itself), it will execute as a NOP.

Most single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles, with the additional instruction cycle(s) executed as a NOP. Notable exceptions are the BRA (unconditional/computed branch), indirect CALL/GOTO, all table reads and writes, and RETURN/RETFIE instructions, which are single-word instructions but take two or three cycles.

Certain instructions that involve skipping over the subsequent instruction require either two or three cycles if the skip is performed, depending on whether the instruction being skipped is a single-word or two-word instruction. Moreover, double-word moves require two cycles. The double-word instructions execute in two instruction cycles.

#### TABLE 25-1: SYMBOLS USED IN OPCODE DESCRIPTIONS

| Field           | Description                                                                          |
|-----------------|--------------------------------------------------------------------------------------|
| #text           | Means literal defined by "text"                                                      |
| (text)          | Means "content of text"                                                              |
| [text]          | Means "the location addressed by text"                                               |
| { }             | Optional field or operation                                                          |
| <n:m></n:m>     | Register bit field                                                                   |
| .b              | Byte mode selection                                                                  |
| .d              | Double-Word mode selection                                                           |
| .S              | Shadow register select                                                               |
| .W              | Word mode selection (default)                                                        |
| bit4            | 4-bit bit selection field (used in word addressed instructions) $\in \{015\}$        |
| C, DC, N, OV, Z | MCU Status bits: Carry, Digit Carry, Negative, Overflow, Sticky Zero                 |
| Expr            | Absolute address, label or expression (resolved by the linker)                       |
| f               | File register address ∈ {0000h1FFFh}                                                 |
| lit1            | 1-bit unsigned literal $\in \{0,1\}$                                                 |
| lit4            | 4-bit unsigned literal $\in \{015\}$                                                 |
| lit5            | 5-bit unsigned literal $\in \{031\}$                                                 |
| lit8            | 8-bit unsigned literal ∈ {0255}                                                      |
| lit10           | 10-bit unsigned literal ∈ {0255} for Byte mode, {0:1023} for Word mode               |
| lit14           | 14-bit unsigned literal ∈ {016384}                                                   |
| lit16           | 16-bit unsigned literal ∈ {065535}                                                   |
| lit23           | 23-bit unsigned literal ∈ {08388608}; LSB must be '0'                                |
| None            | Field does not require an entry, may be blank                                        |
| PC              | Program Counter                                                                      |
| Slit10          | 10-bit signed literal ∈ {-512511}                                                    |
| Slit16          | 16-bit signed literal ∈ {-3276832767}                                                |
| Slit6           | 6-bit signed literal ∈ {-1616}                                                       |
| Wb              | Base W register ∈ {W0W15}                                                            |
| Wd              | Destination W register ∈ { Wd, [Wd], [Wd++], [Wd], [++Wd], [Wd] }                    |
| Wdo             | Destination W register ∈<br>{ Wnd, [Wnd], [Wnd++], [Wnd], [++Wnd], [Wnd], [Wnd+Wb] } |
| Wm,Wn           | Dividend, Divisor working register pair (direct addressing)                          |
| Wn              | One of 16 working registers ∈ {W0W15}                                                |
| Wnd             | One of 16 destination working registers ∈ {W0W15}                                    |
| Wns             | One of 16 source working registers $\in$ {W0W15}                                     |
| WREG            | W0 (working register used in file register instructions)                             |
| Ws              | Source W register ∈ { Ws, [Ws], [Ws++], [Ws], [++Ws], [Ws] }                         |
| Wso             | Source W register ∈ { Wns, [Wns], [Wns++], [Wns], [++Wns], [Wns], [Wns+Wb] }         |

| Assembly<br>Mnemonic |       | Assembly Syntax | Description                              | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|----------------------|-------|-----------------|------------------------------------------|---------------|----------------|--------------------------|
| ADD                  | ADD   | f               | f = f + WREG                             | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADD   | f,WREG          | WREG = f + WREG                          | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADD   | #lit10,Wn       | Wd = lit10 + Wd                          | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADD   | Wb,Ws,Wd        | Wd = Wb + Ws                             | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADD   | Wb,#lit5,Wd     | Wd = Wb + lit5                           | 1             | 1              | C, DC, N, OV, Z          |
| ADDC                 | ADDC  | f               | f = f + WREG + (C)                       | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADDC  | f,WREG          | WREG = f + WREG + (C)                    | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADDC  | #lit10,Wn       | Wd = lit10 + Wd + (C)                    | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADDC  | Wb,Ws,Wd        | Wd = Wb + Ws + (C)                       | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADDC  | Wb,#lit5,Wd     | Wd = Wb + lit5 + (C)                     | 1             | 1              | C, DC, N, OV, Z          |
| AND                  | AND   | f               | f = f .AND. WREG                         | 1             | 1              | N, Z                     |
|                      | AND   | f,WREG          | WREG = f .AND. WREG                      | 1             | 1              | N, Z                     |
|                      | AND   | #lit10,Wn       | Wd = lit10 .AND. Wd                      | 1             | 1              | N, Z                     |
|                      | AND   | Wb,Ws,Wd        | Wd = Wb .AND. Ws                         | 1             | 1              | N, Z                     |
|                      | AND   | Wb,#lit5,Wd     | Wd = Wb .AND. lit5                       | 1             | 1              | N, Z                     |
| ASR                  | ASR   | f               | f = Arithmetic Right Shift f             | 1             | 1              | C, N, OV, Z              |
|                      | ASR   | f,WREG          | WREG = Arithmetic Right Shift f          | 1             | 1              | C, N, OV, Z              |
|                      | ASR   | Ws,Wd           | Wd = Arithmetic Right Shift Ws           | 1             | 1              | C, N, OV, Z              |
|                      | ASR   | Wb,Wns,Wnd      | Wnd = Arithmetic Right Shift Wb by Wns   | 1             | 1              | N, Z                     |
|                      | ASR   | Wb,#lit5,Wnd    | Wnd = Arithmetic Right Shift Wb by lit5  | 1             | 1              | N, Z                     |
| BCLR                 | BCLR  | f,#bit4         | Bit Clear f                              | 1             | 1              | None                     |
| 2021                 | BCLR  | Ws,#bit4        | Bit Clear Ws                             | 1             | 1              | None                     |
| BRA                  | BRA   | C,Expr          | Branch if Carry                          | 1             | 1 (2)          | None                     |
| DIVA                 | BRA   | GE, Expr        | Branch if Greater than or Equal          | 1             | 1 (2)          | None                     |
|                      | BRA   | GEU, Expr       | Branch if Unsigned Greater than or Equal | 1             | 1 (2)          | None                     |
|                      | BRA   | GI, Expr        | Branch if Greater than                   | 1             | 1 (2)          | None                     |
|                      | BRA   | -               | Branch if Unsigned Greater than          | 1             | 1 (2)          | None                     |
|                      | BRA   | GTU, Expr       | Branch if Less than or Equal             | 1             |                | None                     |
|                      |       | LE,Expr         | Branch if Unsigned Less than or Equal    | 1             | 1 (2)          | None                     |
|                      | BRA   | LEU, Expr       | Branch if Less than                      | 1             | 1 (2)          |                          |
|                      | BRA   | LT,Expr         |                                          |               | 1 (2)          | None                     |
|                      | BRA   | LTU, Expr       | Branch if Unsigned Less than             | 1             | 1 (2)          | None                     |
|                      | BRA   | N,Expr          | Branch if Negative                       | 1             | 1 (2)          | None                     |
|                      | BRA   | NC,Expr         | Branch if Not Carry                      | 1             | 1 (2)          | None                     |
|                      | BRA   | NN, Expr        | Branch if Not Negative                   | 1             | 1 (2)          | None                     |
|                      | BRA   | NOV, Expr       | Branch if Not Overflow                   | 1             | 1 (2)          | None                     |
|                      | BRA   | NZ,Expr         | Branch if Not Zero                       | 1             | 1 (2)          | None                     |
|                      | BRA   | OV,Expr         | Branch if Overflow                       | 1             | 1 (2)          | None                     |
|                      | BRA   | Expr            | Branch Unconditionally                   | 1             | 2              | None                     |
|                      | BRA   | Z,Expr          | Branch if Zero                           | 1             | 1 (2)          | None                     |
|                      | BRA   | Wn              | Computed Branch                          | 1             | 2              | None                     |
| BSET                 | BSET  | f,#bit4         | Bit Set f                                | 1             | 1              | None                     |
|                      | BSET  | Ws,#bit4        | Bit Set Ws                               | 1             | 1              | None                     |
| BSW                  | BSW.C | Ws,Wb           | Write C bit to Ws <wb></wb>              | 1             | 1              | None                     |
|                      | BSW.Z | Ws,Wb           | Write Z bit to Ws <wb></wb>              | 1             | 1              | None                     |
| BTG                  | BTG   | f,#bit4         | Bit Toggle f                             | 1             | 1              | None                     |
|                      | BTG   | Ws,#bit4        | Bit Toggle Ws                            | 1             | 1              | None                     |
| BTSC                 | BTSC  | f,#bit4         | Bit Test f, Skip if Clear                | 1             | 1<br>(2 or 3)  | None                     |
|                      | BTSC  | Ws,#bit4        | Bit Test Ws, Skip if Clear               | 1             | 1<br>(2 or 3)  | None                     |

| TABLE 25-2: | <b>INSTRUCTION SET OVERVIEW</b> |
|-------------|---------------------------------|
|             |                                 |

| Assembly<br>Mnemonic |         | Assembly Syntax | Description                                      | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|----------------------|---------|-----------------|--------------------------------------------------|---------------|----------------|--------------------------|
| BTSS                 | BTSS    | f,#bit4         | Bit Test f, Skip if Set                          | 1             | 1<br>(2 or 3)  | None                     |
|                      | BTSS    | Ws,#bit4        | Bit Test Ws, Skip if Set                         | 1             | 1<br>(2 or 3)  | None                     |
| BTST                 | BTST    | f,#bit4         | Bit Test f                                       | 1             | 1              | Z                        |
|                      | BTST.C  | Ws,#bit4        | Bit Test Ws to C                                 | 1             | 1              | С                        |
|                      | BTST.Z  | Ws,#bit4        | Bit Test Ws to Z                                 | 1             | 1              | Z                        |
|                      | BTST.C  | Ws,Wb           | Bit Test Ws <wb> to C</wb>                       | 1             | 1              | С                        |
|                      | BTST.Z  | Ws,Wb           | Bit Test Ws <wb> to Z</wb>                       | 1             | 1              | Z                        |
| BTSTS                | BTSTS   | f,#bit4         | Bit Test then Set f                              | 1             | 1              | Z                        |
|                      | BTSTS.C | Ws,#bit4        | Bit Test Ws to C, then Set                       | 1             | 1              | С                        |
|                      | BTSTS.Z | Ws,#bit4        | Bit Test Ws to Z, then Set                       | 1             | 1              | Z                        |
| CALL                 | CALL    | lit23           | Call Subroutine                                  | 2             | 2              | None                     |
|                      | CALL    | Wn              | Call Indirect Subroutine                         | 1             | 2              | None                     |
| CLR                  | CLR     | f               | f = 0x0000                                       | 1             | 1              | None                     |
|                      | CLR     | WREG            | WREG = 0x0000                                    | 1             | 1              | None                     |
|                      | CLR     | Ws              | Ws = 0x0000                                      | 1             | 1              | None                     |
| CLRWDT               | CLRWDT  |                 | Clear Watchdog Timer                             | 1             | 1              | WDTO, Sleep              |
| COM                  | COM     | f               | $f = \overline{f}$                               | 1             | 1              | N, Z                     |
|                      | СОМ     | f,WREG          | WREG = f                                         | 1             | 1              | N, Z                     |
|                      |         |                 | Wd = Ws                                          | 1             | 1              | N, Z                     |
| 25                   | COM     | Ws,Wd           |                                                  | 1             | 1              | ,                        |
| CP                   | CP      | f               | Compare f with WREG                              | 1             | 1              | C, DC, N, OV, Z          |
|                      | CP      | Wb,#lit5        | Compare Wb with lit5                             |               |                | C, DC, N, OV, Z          |
| ~~^                  | CP      | Wb,Ws           | Compare Wb with Ws (Wb – Ws)                     | 1             | 1              | C, DC, N, OV, Z          |
| CP0                  | CP0     | f               | Compare f with 0x0000                            | 1             | 1              | C, DC, N, OV, Z          |
|                      | CP0     | Ws              | Compare Ws with 0x0000                           | 1             | 1              | C, DC, N, OV, Z          |
| CPB                  | CPB     | f               | Compare f with WREG, with Borrow                 | 1             | 1              | C, DC, N, OV, Z          |
|                      | CPB     | Wb,#lit5        | Compare Wb with lit5, with Borrow                | 1             | 1              | C, DC, N, OV, Z          |
|                      | CPB     | Wb,Ws           | Compare Wb with Ws, with Borrow<br>(Wb – Ws – C) | 1             | 1              | C, DC, N, OV, Z          |
| CPSEQ                | CPSEQ   | Wb,Wn           | Compare Wb with Wn, Skip if =                    | 1             | 1<br>(2 or 3)  | None                     |
| CPSGT                | CPSGT   | Wb,Wn           | Compare Wb with Wn, Skip if >                    | 1             | 1<br>(2 or 3)  | None                     |
| CPSLT                | CPSLT   | Wb,Wn           | Compare Wb with Wn, Skip if <                    | 1             | 1<br>(2 or 3)  | None                     |
| CPSNE                | CPSNE   | Wb,Wn           | Compare Wb with Wn, Skip if ≠                    | 1             | 1<br>(2 or 3)  | None                     |
| DAW                  | DAW     | Wn              | Wn = Decimal Adjust Wn                           | 1             | 1              | С                        |
| DEC                  | DEC     | f               | f = f -1                                         | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC     | f,WREG          | WREG = f-1                                       | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC     | Ws,Wd           | Wd = Ws - 1                                      | 1             | 1              | C, DC, N, OV, Z          |
| DEC2                 | DEC2    | f               | f = f - 2                                        | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC2    | f,WREG          | WREG = f – 2                                     | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC2    | Ws,Wd           | Wd = Ws - 2                                      | 1             | 1              | C, DC, N, OV, Z          |
| DISI                 | DISI    | #lit14          | Disable Interrupts for k Instruction Cycles      | 1             | 1              | None                     |
| DIV                  | DIV.SW  | Wm,Wn           | Signed 16/16-bit Integer Divide                  | 1             | 18             | N, Z, C, OV              |
|                      | DIV.SD  | Wm,Wn           | Signed 32/16-bit Integer Divide                  | 1             | 18             | N, Z, C, OV              |
|                      | DIV.UW  | Wm,Wn           | Unsigned 16/16-bit Integer Divide                | 1             | 18             | N, Z, C, OV              |
|                      | DIV.UD  | Wm,Wn           | Unsigned 32/16-bit Integer Divide                | 1             | 18             | N, Z, C, OV              |
| EXCH                 | EXCH    | Wns,Wnd         | Swap Wns with Wnd                                | 1             | 1              | None                     |
| FF1L                 | FF1L    | Ws, Wnd         | Find First One from Left (MSb) Side              | 1             | 1              | с                        |
|                      | FF1R    | Ws,Wnd          | Find First One from Right (LSb) Side             | 1             | 1              | c                        |

### TABLE 25-2: INSTRUCTION SET OVERVIEW (CONTINUED)

| Assembly<br>Mnemonic |        | Assembly Syntax  | Description                                  | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|----------------------|--------|------------------|----------------------------------------------|---------------|----------------|--------------------------|
| GOTO                 | GOTO   | Expr             | Go to Address                                | 2             | 2              | None                     |
|                      | GOTO   | Wn               | Go to Indirect                               | 1             | 2              | None                     |
| INC                  | INC    | f                | f = f + 1                                    | 1             | 1              | C, DC, N, OV, Z          |
|                      | INC    | f,WREG           | WREG = f + 1                                 | 1             | 1              | C, DC, N, OV, Z          |
|                      | INC    | Ws,Wd            | Wd = Ws + 1                                  | 1             | 1              | C, DC, N, OV, Z          |
| INC2                 | INC2   | f                | f = f + 2                                    | 1             | 1              | C, DC, N, OV, Z          |
|                      | INC2   | f,WREG           | WREG = f + 2                                 | 1             | 1              | C, DC, N, OV, Z          |
|                      | INC2   | Ws,Wd            | Wd = Ws + 2                                  | 1             | 1              | C, DC, N, OV, Z          |
| IOR                  | IOR    | f                | f = f .IOR. WREG                             | 1             | 1              | N, Z                     |
|                      | IOR    | f,WREG           | WREG = f .IOR. WREG                          | 1             | 1              | N, Z                     |
|                      | IOR    | #lit10,Wn        | Wd = lit10 .IOR. Wd                          | 1             | 1              | N, Z                     |
|                      | IOR    | Wb,Ws,Wd         | Wd = Wb .IOR. Ws                             | 1             | 1              | N, Z                     |
|                      | IOR    | Wb,#lit5,Wd      | Wd = Wb .IOR. lit5                           | 1             | 1              | N, Z                     |
| LNK                  | LNK    | #lit14           | Link Frame Pointer                           | 1             | 1              | None                     |
| LSR                  | LSR    | f                | f = Logical Right Shift f                    | 1             | 1              | C, N, OV, Z              |
| 2010                 | LSR    | f,WREG           | WREG = Logical Right Shift f                 | 1             | 1              | C, N, OV, Z              |
|                      | LSR    | Ws,Wd            | Wd = Logical Right Shift Ws                  | 1             | 1              | C, N, OV, Z              |
|                      | LSR    | Wb,Wns,Wnd       | Wnd = Logical Right Shift Wb by Wns          | 1             | 1              | N, Z                     |
|                      | LSR    | Wb,#lit5,Wnd     | Wind = Logical Right Shift Wb by lit5        | 1             | 1              | N, Z                     |
| MOL                  |        |                  | Move f to Wn                                 | 1             | 1              | None                     |
| MOV                  | MOV    | f,Wn             |                                              |               |                |                          |
|                      | MOV    | [Wns+Slit10],Wnd | Move [Wns+Slit10] to Wnd                     | 1             | 1              | None                     |
|                      | MOV    | f                | Move f to f                                  | 1             | 1              | N, Z                     |
|                      | MOV    | f,WREG           | Move f to WREG                               | 1             | 1              | N, Z                     |
|                      | MOV    | #lit16,Wn        | Move 16-bit Literal to Wn                    | 1             | 1              | None                     |
|                      | MOV.b  | #lit8,Wn         | Move 8-bit Literal to Wn                     | 1             | 1              | None                     |
|                      | MOV    | Wn,f             | Move Wn to f                                 | 1             | 1              | None                     |
|                      | MOV    | Wns,[Wns+Slit10] | Move Wns to [Wns+Slit10]                     | 1             | 1              |                          |
|                      | MOV    | Wso,Wdo          | Move Ws to Wd                                | 1             | 1              | None                     |
|                      | MOV    | WREG, f          | Move WREG to f                               | 1             | 1              | N, Z                     |
|                      | MOV.D  | Wns,Wd           | Move Double from W(ns):W(ns+1) to Wd         | 1             | 2              | None                     |
|                      | MOV.D  | Ws,Wnd           | Move Double from Ws to W(nd+1):W(nd)         | 1             | 2              | None                     |
| MUL                  | MUL.SS | Wb,Ws,Wnd        | {Wnd+1, Wnd} = Signed(Wb) * Signed(Ws)       | 1             | 1              | None                     |
|                      | MUL.SU | Wb,Ws,Wnd        | {Wnd+1, Wnd} = Signed(Wb) * Unsigned(Ws)     | 1             | 1              | None                     |
|                      | MUL.US | Wb,Ws,Wnd        | {Wnd+1, Wnd} = Unsigned(Wb) * Signed(Ws)     | 1             | 1              | None                     |
|                      | MUL.UU | Wb,Ws,Wnd        | {Wnd+1, Wnd} = Unsigned(Wb) * Unsigned(Ws)   | 1             | 1              | None                     |
|                      | MUL.SU | Wb,#lit5,Wnd     | {Wnd+1, Wnd} = Signed(Wb) * Unsigned(lit5)   | 1             | 1              | None                     |
|                      | MUL.UU | Wb,#lit5,Wnd     | {Wnd+1, Wnd} = Unsigned(Wb) * Unsigned(lit5) | 1             | 1              | None                     |
|                      | MUL    | f                | W3:W2 = f * WREG                             | 1             | 1              | None                     |
| NEG                  | NEG    | f                | $f = \overline{f} + 1$                       | 1             | 1              | C, DC, N, OV, Z          |
|                      | NEG    | f,WREG           | WREG = $\overline{f}$ + 1                    | 1             | 1              | C, DC, N, OV, Z          |
|                      | NEG    | Ws,Wd            | $Wd = \overline{Ws} + 1$                     | 1             | 1              | C, DC, N, OV, Z          |
| NOP                  | NOP    |                  | No Operation                                 | 1             | 1              | None                     |
|                      | NOPR   |                  | No Operation                                 | 1             | 1              | None                     |
| POP                  | POP    | f                | Pop f from Top-of-Stack (TOS)                | 1             | 1              | None                     |
|                      | POP    | Wdo              | Pop from Top-of-Stack (TOS) to Wdo           | 1             | 1              | None                     |
|                      | POP.D  | Wnd              | Pop from Top-of-Stack (TOS) to W(nd):W(nd+1) | 1             | 2              | None                     |
|                      | POP.S  |                  | Pop Shadow Registers                         | 1             | 1              | All                      |
| סוופט                |        | f                | Push f to Top-of-Stack (TOS)                 | 1             | 1              | None                     |
| PUSH                 | PUSH   |                  | , ,                                          |               | 1              |                          |
|                      | PUSH   | Wso              | Push Wso to Top-of-Stack (TOS)               | 1             |                | None                     |
|                      | PUSH.D | Wns              | Push W(ns):W(ns+1) to Top-of-Stack (TOS)     | 1             | 2              | None                     |

### TABLE 25-2: INSTRUCTION SET OVERVIEW (CONTINUED)

| Assembly<br>Mnemonic | Assembly Syntax |              | Description                             | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |  |
|----------------------|-----------------|--------------|-----------------------------------------|---------------|----------------|--------------------------|--|
| PWRSAV               | PWRSAV          | #lit1        | Go into Sleep or Idle mode              | 1             | 1              | WDTO, Sleep              |  |
| RCALL                | RCALL           | Expr         | Relative Call                           | 1             | 2              | None                     |  |
|                      | RCALL           | Wn           | Computed Call                           | 1             | 2              | None                     |  |
| REPEAT               | REPEAT          | #lit14       | Repeat Next Instruction lit14 + 1 times | 1             | 1              | None                     |  |
|                      | REPEAT          | Wn           | Repeat Next Instruction (Wn) + 1 times  | 1             | 1              | None                     |  |
| RESET                | RESET           |              | Software Device Reset                   | 1             | 1              | None                     |  |
| RETFIE               | RETFIE          |              | Return from Interrupt                   | 1             | 3 (2)          | None                     |  |
| RETLW                | RETLW           | #lit10,Wn    | Return with Literal in Wn               | 1             | 3 (2)          | None                     |  |
| RETURN               | RETURN          |              | Return from Subroutine                  | 1             | 3 (2)          | None                     |  |
| RLC                  | RLC             | f            | f = Rotate Left through Carry f         | 1             | 1              | C, N, Z                  |  |
|                      | RLC             | f,WREG       | WREG = Rotate Left through Carry f      | 1             | 1              | C, N, Z                  |  |
|                      | RLC             | Ws,Wd        | Wd = Rotate Left through Carry Ws       | 1             | 1              | C, N, Z                  |  |
| RLNC                 | RLNC            | f            | f = Rotate Left (No Carry) f            | 1             | 1              | N, Z                     |  |
|                      | RLNC            | f,WREG       | WREG = Rotate Left (No Carry) f         | 1             | 1              | N, Z                     |  |
|                      | RLNC            | Ws,Wd        | Wd = Rotate Left (No Carry) Ws          | 1             | 1              | N, Z                     |  |
| RRC                  | RRC             | f            | f = Rotate Right through Carry f        | 1             | 1              | C, N, Z                  |  |
|                      | RRC             | f,WREG       | WREG = Rotate Right through Carry f     | 1             | 1              | C, N, Z                  |  |
|                      | RRC             | Ws,Wd        | Wd = Rotate Right through Carry Ws      | 1             | 1              | C, N, Z                  |  |
| RRNC                 | RRNC            | f            | f = Rotate Right (No Carry) f           | 1             | 1              | N, Z                     |  |
|                      | RRNC            | f,WREG       | WREG = Rotate Right (No Carry) f        | 1             | 1              | N, Z                     |  |
|                      | RRNC            | Ws,Wd        | Wd = Rotate Right (No Carry) Ws         | 1             | 1              | N, Z                     |  |
| SE                   | SE              | Ws,Wnd       | Wnd = Sign-Extended Ws                  | 1             | 1              | C, N, Z                  |  |
| SETM                 | SETM            | f            | f = FFFFh                               | 1             | 1              | None                     |  |
|                      | SETM            | WREG         | WREG = FFFFh                            | 1             | 1              | None                     |  |
|                      | SETM            | Ws           | Ws = FFFFh                              | 1             | 1              | None                     |  |
| SL                   | SL              | f            | f = Left Shift f                        | 1             | 1              | C, N, OV, Z              |  |
|                      | SL              | f,WREG       | WREG = Left Shift f                     | 1             | 1              | C, N, OV, Z              |  |
|                      | SL              | Ws,Wd        | Wd = Left Shift Ws                      | 1             | 1              | C, N, OV, Z              |  |
|                      | SL              | Wb,Wns,Wnd   | Wnd = Left Shift Wb by Wns              | 1             | 1              | N, Z                     |  |
|                      | SL              | Wb,#lit5,Wnd | Wnd = Left Shift Wb by lit5             | 1             | 1              | N, Z                     |  |
| SUB                  | SUB             | f            | f = f – WREG                            | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUB             | f,WREG       | WREG = f – WREG                         | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUB             | #lit10,Wn    | Wn = Wn – lit10                         | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUB             | Wb,Ws,Wd     | Wd = Wb – Ws                            | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUB             | Wb,#lit5,Wd  | Wd = Wb - lit5                          | 1             | 1              | C, DC, N, OV, 2          |  |
| SUBB                 | SUBB            | f            | $f = f - WREG - (\overline{C})$         | 1             | 1              | C, DC, N, OV, 2          |  |
| 5000                 |                 |              | $WREG = f - WREG - (\overline{C})$      | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUBB            | f,WREG       |                                         |               |                |                          |  |
|                      | SUBB            | #lit10,Wn    | $Wn = Wn - lit10 - (\overline{C})$      | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUBB            | Wb,Ws,Wd     | $Wd = Wb - Ws - (\overline{C})$         | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUBB            | Wb,#lit5,Wd  | $Wd = Wb - lit5 - (\overline{C})$       | 1             | 1              | C, DC, N, OV, 2          |  |
| SUBR                 | SUBR            | f            | f = WREG – f                            | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUBR            | f,WREG       | WREG = WREG – f                         | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUBR            | Wb,Ws,Wd     | Wd = Ws – Wb                            | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUBR            | Wb,#lit5,Wd  | Wd = lit5 – Wb                          | 1             | 1              | C, DC, N, OV, 2          |  |
| SUBBR                | SUBBR           | f            | $f = WREG - f - (\overline{C})$         | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUBBR           | f,WREG       | WREG = WREG – f – $(\overline{C})$      | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUBBR           | Wb,Ws,Wd     | $Wd = Ws - Wb - (\overline{C})$         | 1             | 1              | C, DC, N, OV, 2          |  |
|                      | SUBBR           | Wb,#lit5,Wd  | $Wd = lit5 - Wb - (\overline{C})$       | 1             | 1              | C, DC, N, OV, 2          |  |
| SWAP                 | SWAP.b          | Wn           | Wn = Nibble Swap Wn                     | 1             | 1              | None                     |  |
|                      | SWAP            | Wn           | Wn = Byte Swap Wn                       | 1             | 1              | None                     |  |
| TBLRDH               | TBLRDH          | Ws,Wd        | Read Prog<23:16> to Wd<7:0>             | 1             | 2              | None                     |  |

| Assembly<br>Mnemonic |        | Assembly Syntax | Description                  | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|----------------------|--------|-----------------|------------------------------|---------------|----------------|--------------------------|
| TBLRDL               | TBLRDL | Ws,Wd           | Read Prog<15:0> to Wd        | 1             | 2              | None                     |
| TBLWTH               | TBLWTH | Ws,Wd           | Write Ws<7:0> to Prog<23:16> | 1             | 2              | None                     |
| TBLWTL               | TBLWTL | Ws,Wd           | Write Ws to Prog<15:0>       | 1             | 2              | None                     |
| ULNK                 | ULNK   |                 | Unlink Frame Pointer         | 1             | 1              | None                     |
| XOR                  | XOR    | f               | f = f .XOR. WREG             | 1             | 1              | N, Z                     |
|                      | XOR    | f,WREG          | WREG = f .XOR. WREG          | 1             | 1              | N, Z                     |
|                      | XOR    | #lit10,Wn       | Wd = lit10 .XOR. Wd          | 1             | 1              | N, Z                     |
|                      | XOR    | Wb,Ws,Wd        | Wd = Wb .XOR. Ws             | 1             | 1              | N, Z                     |
|                      | XOR    | Wb,#lit5,Wd     | Wd = Wb .XOR. lit5           | 1             | 1              | N, Z                     |
| ZE                   | ZE     | Ws,Wnd          | Wnd = Zero-Extend Ws         | 1             | 1              | C, Z, N                  |

### TABLE 25-2: INSTRUCTION SET OVERVIEW (CONTINUED)

NOTES:

### 26.0 ELECTRICAL CHARACTERISTICS

This section provides an overview of the PIC24FJ64GA004 family electrical characteristics. Additional information will be provided in future revisions of this document as it becomes available.

Absolute maximum ratings for the PIC24FJ64GA004 family are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these, or any other conditions above the parameters indicated in the operation listings of this specification, is not implied.

### Absolute Maximum Ratings<sup>(†)</sup>

| C                                                                                      |                |
|----------------------------------------------------------------------------------------|----------------|
| Ambient temperature under bias                                                         | 40°C to +135°C |
| Storage temperature                                                                    |                |
| Voltage on VDD with respect to Vss                                                     | -0.3V to +4.0V |
| Voltage on any combined analog and digital pin and $\overline{MCLR}$ , with respect to | o Vss          |
| Voltage on any digital only pin with respect to Vss                                    | -0.3V to +6.0V |
| Voltage on VDDCORE with respect to Vss                                                 | -0.3V to +3.0V |
| Maximum current out of Vss pin                                                         |                |
| Maximum current into VDD pin (Note 1)                                                  |                |
| Maximum output current sunk by any I/O pin                                             | 25 mA          |
| Maximum output current sourced by any I/O pin                                          |                |
| Maximum current sunk by all ports                                                      |                |
| Maximum current sourced by all ports (Note 1)                                          |                |
|                                                                                        | /              |

Note 1: Maximum allowable current is a function of device maximum power dissipation (see Table 26-1).

†NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### 26.1 DC Characteristics







#### THERMAL OPERATING CONDITIONS TARI E 26-1.

| Rating                                                                                           | Symbol | Min    | Тур                             | Max                  | Unit   |
|--------------------------------------------------------------------------------------------------|--------|--------|---------------------------------|----------------------|--------|
| PIC24FJ64GA004 Family:                                                                           |        |        |                                 | $\mathbb{Z}^{\perp}$ |        |
| Operating Junction Temperature Range                                                             | TJ     | -40    |                                 | +140                 | $\sim$ |
| Operating Ambient Temperature Range                                                              | ТА     | -40    | +                               | +125                 | ~~~~   |
| Power Dissipation:<br>Internal Chip Power Dissipation:<br>$PINT = VDD \times (IDD - \Sigma IOH)$ | PD     |        |                                 |                      | w      |
| I/O Pin Power Dissipation:<br>$PI/O = \Sigma (\{VDD - VOH\} x IOH) + \Sigma (VOL x IOL)$         |        |        |                                 | $\searrow$           |        |
| Maximum Allowed Power Dissipation                                                                | PDMAX  | $\sum$ | τ <sub>≯</sub> – <u>Τ</u> Α)/θΣ | PA A                 | W      |

### TABLE 26-2: THERMAL PACKAGING CHARACTERISTICS

| Characteristic                              |           | Symbo | Тур  | Vм | lax | Unit | Notes    |
|---------------------------------------------|-----------|-------|------|----|-----|------|----------|
| Package Thermal Resistance, 300 mil SOIC    | $\langle$ | θJA   | 49   | -  |     | °C/W | (Note 1) |
| Package Thermal Resistance, 6x6x0.9 mm QFN  | $\wedge$  | ALI   | 33.7 | -  |     | °C/W | (Note 1) |
| Package Thermal Resistance, 8x8x1 mm QFN    |           | ALB   | 28   | -  | _   | °C/W | (Note 1) |
| Package Thermal Resistance, 10x10x1 mm TQFP |           | ALA   | 39.3 | -  | _   | °C/W | (Note 1) |

Note 1: Junction to ambient thermal resistance, Theta-JA (0JA) numbers are achieved by package simulations.

### TABLE 26-3: DC CHARACTERISTICS: TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CH        | ARACTER     | ISTICS                                                              | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                    |      |                         |                                   |
|--------------|-------------|---------------------------------------------------------------------|------------------------------------------------------|--------------------|------|-------------------------|-----------------------------------|
| Param<br>No. | Symbol      | Characteristic                                                      | Min                                                  | Typ <sup>(1)</sup> | Max  | Units                   | Conditions                        |
| Operat       | ing Voltage | 9                                                                   |                                                      |                    |      |                         |                                   |
| DC10         | Supply Ve   | oltage                                                              |                                                      |                    |      |                         |                                   |
|              | Vdd         |                                                                     | 2.2                                                  | _                  | 3.6  | X                       | Regulator enabled                 |
|              | Vdd         |                                                                     | VDDCORE                                              | _                  | 3.6  | $\langle v_{h} \rangle$ | Regulator disabled                |
|              | VDDCORE     |                                                                     | 2.0                                                  | —                  | 2.75 | V V                     | Regulator disabled                |
| DC12         | Vdr         | RAM Data Retention<br>Voltage <sup>(2)</sup>                        | 1.5                                                  | —                  |      | V                       |                                   |
| DC16         | VPOR        | VDD Start Voltage<br>to ensure internal<br>Power-on Reset signal    | —                                                    | Vss                | 11   |                         |                                   |
| DC17         | SVDD        | <b>VDD Rise Rate</b><br>to ensure internal<br>Power-on Reset signal | 0.05                                                 |                    | X    | V/ms                    | 0-3.3V in 0.1s<br>0-2.5V in 60 ms |

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: This is the limit to which VDD can be lowered without losing RAM data.

| TABLE 26-4:     | DC CHAR                | RACTERIS     |                               | ATING CURRENT | <u> </u>                                                                                   |                |
|-----------------|------------------------|--------------|-------------------------------|---------------|--------------------------------------------------------------------------------------------|----------------|
| DC CHARACTE     | RISTICS                |              | Standard Ope<br>Operating tem | •             | <b>V to 3.6V (unless othe</b><br>TA $\leq$ +85°C for Industr<br>TA $\leq$ +125°C for Exten | ial \ \        |
| Parameter No.   | Typical <sup>(1)</sup> | Max          | Units                         | Conditions    |                                                                                            |                |
| Operating Curre | ent (IDD): PMI         | D Bits are S | et <sup>(2)</sup>             |               |                                                                                            | $\overline{)}$ |
| DC20            | 0.650                  | 0.850        | mA                            | -40°C         |                                                                                            |                |
| DC20a           | 0.650                  | 0.850        | mA                            | +25°C         | 0.01 (3)                                                                                   |                |
| DC20b           | 0.650                  | 0.850        | mA                            | +85°C         | 2.0V <sup>(3)</sup>                                                                        | $\mathbf{i}$   |
| DC20c           | 0.650                  | 0.850        | mA                            | +125°C        |                                                                                            |                |
| DC20d           | 1.2                    | 1.6          | mA                            | -40°C         |                                                                                            | → 1 MIPS       |
| DC20e           | 1.2                    | 1.6          | mA                            | +25°C         |                                                                                            | Y              |
| DC20f           | 1.2                    | 1.6          | mA                            | +85°C         | 3.3 (4)                                                                                    |                |
| DC20g           | 1.2                    | 1.6          | mA                            | +125°C        | $\langle \rangle$                                                                          |                |
| DC23            | 2.6                    | 3.4          | mA                            | -40°C         | Z/                                                                                         |                |
| DC23a           | 2.6                    | 3.4          | mA                            | +25 °C        | (3)                                                                                        |                |
| DC23b           | 2.6                    | 3.4          | mA                            | (+85°C        | 2.0V <sup>(3)</sup>                                                                        |                |
| DC23c           | 2.6                    | 3.4          | mA                            | +125°C        | $\searrow$                                                                                 |                |
| DC23d           | 4.1                    | 5.4          | mA ,                          | -40°C         | ~                                                                                          | 4 MIPS         |
| DC23e           | 4.1                    | 5.4          | mA                            | \ +25°C √     | 3.3∨ <sup>(4)</sup>                                                                        |                |
| DC23f           | 4.1                    | 5.4          | mA                            | +85°C>        | 3.30(*)                                                                                    |                |
| DC23g           | 4.1                    | 5.4          | mÁ                            | +125°C        |                                                                                            |                |
| DC24            | 13.5                   | 17.6         | Am                            | 40°C          |                                                                                            |                |
| DC24a           | 13.5                   | 17.6         | mA                            | +25°C         | 2.5∨ <sup>(3)</sup>                                                                        |                |
| DC24b           | 13.5                   | 17.6         | mA                            | +85°C         | 2.50(**                                                                                    |                |
| DC24c           | 13.5                   | 17.6         | mA                            | +125°C        |                                                                                            |                |
| DC24d           | 15                     | 20           | mA                            | -40°C         |                                                                                            | 16 MIPS        |
| DC24e           | 15                     | √ 20         | /mA/                          | +25°C         | 3.3∨ <sup>(4)</sup>                                                                        |                |
| DC24f           | 15                     | 20           | mA                            | +85°C         | 3.30                                                                                       |                |
| DC24g           | 15                     | 20           | , <sup>✓</sup> mA             | +125°C        |                                                                                            |                |
| DC31            | 13                     | /17 /        | μΑ                            | -40°C         |                                                                                            |                |
| DC31a           | 13                     | 17           | μA                            | +25°C         | 2.0V <sup>(3)</sup>                                                                        |                |
| DC31b           | 20                     | 26           | μΑ                            | +85°C         | 2.00                                                                                       |                |
| DC31c           | 40                     | 750          | μΑ                            | +125°C        |                                                                                            |                |
| DC31d           | \$4                    | 70           | μΑ                            | -40°C         |                                                                                            | LPRC (31 kHz)  |
| DC31e           | 54                     | 70           | μA                            | +25°C         | 3.3∨ <sup>(4)</sup>                                                                        |                |
| DÇ31f/ ) /      | 95                     | 124          | μΑ                            | +85°C         | 3.3V'''                                                                                    |                |
| DC31g           | 120                    | 260          | μA                            | +125°C        |                                                                                            |                |

#### TABLE 26 A. DC CHARACTERISTICS: OPERATING CURRENT (Inn)

Note X: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements are as follows: OSCI driven with external square wave from rail to rail. All I/O pins are configured as inputs and pulled to VDD. MCLR = VDD; WDT and FSCM are disabled. CPU, SRAM, program memory and data memory are operational. No peripheral modules are operating and all of the Peripheral Module Disable (PMD) bits are set.

- 3: On-chip voltage regulator disabled (DISVREG tied to VDD).
- 4: On-chip voltage regulator enabled (DISVREG tied to Vss). Low-Voltage Detect (LVD) and Brown-out Detect (BOD) are enabled.

| DC CHARACT       | ERISTICS               |              | Standard Operating Conditions: 2.0V to 3.6V (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                                 |                        |              |  |  |  |  |
|------------------|------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------|--------------|--|--|--|--|
| Parameter<br>No. | Typical <sup>(1)</sup> | Max          | Units                                                                                                                                                                                                 |                                 | Conditions             |              |  |  |  |  |
| Idle Current (I  | DLE): Core O           | ff, Clock On | Base Current,                                                                                                                                                                                         | PMD Bits are Set <sup>(2)</sup> |                        | )            |  |  |  |  |
| DC40             | 150                    | 200          | μA                                                                                                                                                                                                    | -40°C                           | $\langle \vee \rangle$ |              |  |  |  |  |
| DC40a            | 150                    | 200          | μA                                                                                                                                                                                                    | +25°C                           | 2.0V <sup>(3)</sup>    | $\leq$       |  |  |  |  |
| DC40b            | 150                    | 200          | μA                                                                                                                                                                                                    | +85°C                           | 2.00(1)                | $\searrow$   |  |  |  |  |
| DC40c            | 165                    | 220          | μA                                                                                                                                                                                                    | +125°C                          |                        |              |  |  |  |  |
| DC40d            | 250                    | 325          | μΑ                                                                                                                                                                                                    | -40°C                           |                        | 7 1 MIPS     |  |  |  |  |
| DC40e            | 250                    | 325          | μA                                                                                                                                                                                                    | +25°C                           | 3.81/(4)               |              |  |  |  |  |
| DC40f            | 250                    | 325          | μA                                                                                                                                                                                                    | +85°C                           | 3.901                  |              |  |  |  |  |
| DC40g            | 275                    | 360          | μA                                                                                                                                                                                                    | +125°6                          |                        |              |  |  |  |  |
| DC43             | 0.55                   | 0.72         | mA                                                                                                                                                                                                    | -40°Q                           |                        |              |  |  |  |  |
| DC43a            | 0.55                   | 0.72         | mA                                                                                                                                                                                                    | ∕+25°C                          | 2.0V <sup>(3)</sup>    |              |  |  |  |  |
| DC43b            | 0.55                   | 0.72         | mA                                                                                                                                                                                                    | +85°C                           | 2.00(-)                |              |  |  |  |  |
| DC43c            | 0.60                   | 0.8          | mA                                                                                                                                                                                                    | +125°C                          | $\checkmark$           |              |  |  |  |  |
| DC43d            | 0.82                   | 1.1          | mA                                                                                                                                                                                                    | <u> </u>                        |                        | 4 MIPS       |  |  |  |  |
| DC43e            | 0.82                   | 1.1          | mA                                                                                                                                                                                                    | \+25°C                          | 3.3∨ <sup>(4)</sup>    |              |  |  |  |  |
| DC43f            | 0.82                   | 1.1          | mA N                                                                                                                                                                                                  | +85°C                           | 3.30(7)                |              |  |  |  |  |
| DC43g            | 0.91                   | 1.2          | mA                                                                                                                                                                                                    | +125°C                          |                        |              |  |  |  |  |
| DC47             | 3                      | 4            | mA                                                                                                                                                                                                    | -40°C                           |                        |              |  |  |  |  |
| DC47a            | 3                      | 4            | mA                                                                                                                                                                                                    | +25°C                           | 2.5∨ <sup>(3)</sup>    |              |  |  |  |  |
| DC47b            | 3                      | 4            | mA                                                                                                                                                                                                    | +85°C                           | 2.50(*)                |              |  |  |  |  |
| DC47c            | 3.3                    | 4.4          | mA                                                                                                                                                                                                    | +125°C                          |                        | 16 MIPS      |  |  |  |  |
| DC47d            | 3.5                    | 4.6          | mA/                                                                                                                                                                                                   | -40°C                           |                        | 10 101195    |  |  |  |  |
| DC47e            | 3.5                    | 4.6          | mA                                                                                                                                                                                                    | +25°C                           | 3.3∨ <sup>(4)</sup>    |              |  |  |  |  |
| DC47f            | 3.5                    | 4.6          | mA                                                                                                                                                                                                    | +85°C                           | 3.30(7)                |              |  |  |  |  |
| DC47g            | 3.9                    | 5.1          | mA                                                                                                                                                                                                    | +125°C                          |                        |              |  |  |  |  |
| DC50             | 0.85                   | ×.1//        | mA                                                                                                                                                                                                    | -40°C                           |                        |              |  |  |  |  |
| DC50a            | 0.85                   | 1.1          | mA                                                                                                                                                                                                    | +25°C                           | 2.0∨ <sup>(3)</sup>    |              |  |  |  |  |
| DC50b            | 0,85                   | 71.1         | mA                                                                                                                                                                                                    | +85°C                           | 2.00                   |              |  |  |  |  |
| DC50c            | 0.94                   | 1.2          | mA                                                                                                                                                                                                    | +125°C                          |                        |              |  |  |  |  |
| DC50d            | 1.2                    | 1.6          | mA                                                                                                                                                                                                    | -40°C                           |                        | FRC (4 MIPS) |  |  |  |  |
| DC50e            | 1.2                    | 1.6          | mA                                                                                                                                                                                                    | +25°C                           | 3.3∨ <sup>(4)</sup>    |              |  |  |  |  |
| DQ50f            | 1.2                    | 1.6          | mA                                                                                                                                                                                                    | +85°C                           | 3.31                   |              |  |  |  |  |
| DC50g            | 1.3                    | 1.8          | mA                                                                                                                                                                                                    | +125°C                          |                        |              |  |  |  |  |

#### 21 E 26\_5.

Note 1: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: The test conditions for all IIDLE measurements are as follows: OSCI driven with external square wave from rail to rail. All I/O pins are configured as inputs and pulled to VDD. MCLR = VDD; WDT and FSCM are disabled. CPU, SRAM, program memory and data memory are operational. No peripheral modules are operating and all of the Peripheral Module Disable (PMD) bits are set.

3: On-chip voltage regulator disabled (DISVREG tied to VDD).

On-chip voltage regulator enabled (DISVREG tied to Vss). Low-Voltage Detect (LVD) and Brown-out Detect 4: (BOD) are enabled.

### TABLE 26-5: DC CHARACTERISTICS: IDLE CURRENT (IIDLE) (CONTINUED)

| DC CHARACT       | ERISTICS               |              | •             | tandard Operating Conditions: 2.0V to 3.6V (unless otherwise stated)perating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |               |  |  |  |  |
|------------------|------------------------|--------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|
| Parameter<br>No. | Typical <sup>(1)</sup> | Мах          | Units         | Conditions                                                                                                                                                                                          |               |  |  |  |  |
| Idle Current (li | DLE): Core O           | ff, Clock On | Base Current, | PMD Bits are Set <sup>(2)</sup>                                                                                                                                                                     |               |  |  |  |  |
| DC51             | 4                      | 6            | μA            | -40°C                                                                                                                                                                                               |               |  |  |  |  |
| DC51a            | 4                      | 6            | μA            | +25°C                                                                                                                                                                                               | 2.0\(3)       |  |  |  |  |
| DC51b            | 7                      | 9            | μA            | +85°C                                                                                                                                                                                               | 2.00(4)       |  |  |  |  |
| DC51c            | 14                     | 18           | μA            | +125°C                                                                                                                                                                                              |               |  |  |  |  |
| DC51d            | 42                     | 55           | μA            | -40°C                                                                                                                                                                                               | LPRC (31 kHz) |  |  |  |  |
| DC51e            | 42                     | 55           | μA            | +25°C                                                                                                                                                                                               | 3,3\(4)       |  |  |  |  |
| DC51f            | 70                     | 91           | μA            | +85°C                                                                                                                                                                                               | 3,3V.2        |  |  |  |  |
| DC51g            | 100                    | 180          | μA            | +125°C                                                                                                                                                                                              |               |  |  |  |  |

Note 1: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: The test conditions for all IIDLE measurements are as follows: OSCI driven with external square wave from rail to rail. All I/O pins are configured as inputs and pulled to VDD. MCLR = VDD; WDT and FSCM are disabled. CPU, SRAM, program memory and data memory are operational. No peripheral modules are operating and all of the Peripheral Module Disable (PMD) bits are set.

3: On-chip voltage regulator disabled (DISVREG tied to VDD).

4: On-chip voltage regulator enabled (DISVREG tied to VSs). Low-Voltage Detect (LVD) and Brown-out Detect (BOD) are enabled.

#### TABLE 26-6: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

| TABLE 26-6:      | DC CHAF                | RACTERIST    | ICS: POWE                                            | R-DOWN C                  | URRENT (I           | IPD)                                         |  |  |
|------------------|------------------------|--------------|------------------------------------------------------|---------------------------|---------------------|----------------------------------------------|--|--|
| DC CHARACT       | ERISTICS               |              | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                           |                     |                                              |  |  |
| Parameter<br>No. | Typical <sup>(1)</sup> | Мах          | Units                                                | Conditions                |                     |                                              |  |  |
| Power-Down C     | Current (IPD): F       | PMD Bits are | Set, VREGS                                           | Bit is '0' <sup>(2)</sup> |                     |                                              |  |  |
| DC60             | 0.1                    | 1            | μΑ                                                   | -40°C                     |                     |                                              |  |  |
| DC60a            | 0.15                   | 1            | μΑ                                                   | +25°C                     | 2.0∨ <sup>(3)</sup> |                                              |  |  |
| DC60b            | 3.7                    | 12           | μΑ                                                   | +85°C                     | 2.00(*)             | $\sim$                                       |  |  |
| DC60j            | 15                     | 50           | μΑ                                                   | +125°C                    |                     |                                              |  |  |
| DC60c            | 0.2                    | 1            | μA                                                   | -40°C                     |                     |                                              |  |  |
| DC60d            | 0.25                   | 1            | μΑ                                                   | +25°C                     | Z.5V(3)             | David David Current(5)                       |  |  |
| DC60e            | 4.2                    | 25           | μA                                                   | +85°C                     | 2.50(*)             | Base Power-Down Current <sup>(5)</sup>       |  |  |
| DC60k            | 16                     | 100          | μΑ                                                   | +125°C 🦯                  |                     | $\setminus$ $\vee$                           |  |  |
| DC60f            | 3.3                    | 9            | μA                                                   | -40°C 🔨                   |                     | 1 >                                          |  |  |
| DC60g            | 3.5                    | 10           | μΑ                                                   | +2500                     | 3.31/14             |                                              |  |  |
| DC60h            | 9                      | 30           | μA                                                   | _+85°C                    | 3.30'               |                                              |  |  |
| DC60I            | 36                     | 120          | μA                                                   | +125°C                    |                     |                                              |  |  |
| DC61             | 1.75                   | 3            | μA                                                   | \ \40°C                   | $\sim$              |                                              |  |  |
| DC61a            | 1.75                   | 3            | μA                                                   | \+25°C                    | 2.0V <sup>(3)</sup> |                                              |  |  |
| DC61b            | 1.75                   | 3            | jú A                                                 | +85°Q                     | 2.000               |                                              |  |  |
| DC61j            | 3.5                    | 6            | μΑ                                                   | +125°0                    |                     |                                              |  |  |
| DC61c            | 2.4                    | 4            | μA                                                   | -49°C                     |                     |                                              |  |  |
| DC61d            | 2.4                    | 4            | ) pa                                                 | +25°C                     | 2.5∨ <sup>(3)</sup> | Watchdog Timer Current: ∆IwDT <sup>(5)</sup> |  |  |
| DC61e            | 2.4                    | 4            | μΑ                                                   | ≻ +85°C                   | 2.50(*)             | Watchdog Timer Current. AiwD109              |  |  |
| DC61k            | 4.8                    | 8            | μĄ                                                   | +125°C                    |                     |                                              |  |  |
| DC61f            | 2.8                    | 5            | μA                                                   | -40°C                     |                     | ]                                            |  |  |
| DC61g            | 2.8                    | _5           | м A                                                  | +25°C                     | 3.3∨ <sup>(4)</sup> |                                              |  |  |
| DC61h            | 2.8//                  | 5            | μΑ                                                   | +85°C                     | 3.30 '              |                                              |  |  |
| DC61I            | 5.6                    | / 10 / )     | μA                                                   | +125°C                    |                     |                                              |  |  |

Data in the Typical column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only Note 1: and are not tested.

Base /PD is/measured with all peripherals and clocks shut down. All I/Os are configured as inputs and pulled 2: high. WDT, etc., are all switched off.

On-chip voltage regulator disabled (DISVREG tied to VDD). 3:

On-chip voltage regulator enabled (DISVREG tied to Vss). Low-Voltage Detect (LVD) and Brown-out Detect 4: (BOD) are enabled.

**<5**: /The  $\Delta$  current is the additional current consumed when the module is enabled. This current should be added to the base IPD current.

| DC CHARACT       | ERISTICS               |              | Standard Operating Conditions: 2.0V to 3.6V (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                           |                     |                                 |  |  |  |  |
|------------------|------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------|---------------------------------|--|--|--|--|
| Parameter<br>No. | Typical <sup>(1)</sup> | Мах          | Units                                                                                                                                                                                                 | Conditions                |                     |                                 |  |  |  |  |
| Power-Down C     | urrent (IPD): F        | PMD Bits are | Set, VREGS                                                                                                                                                                                            | Bit is '0' <sup>(2)</sup> |                     |                                 |  |  |  |  |
| DC62             | 8                      | 16           | μA                                                                                                                                                                                                    | -40°C                     |                     |                                 |  |  |  |  |
| DC62a            | 12                     | 16           | μA                                                                                                                                                                                                    | +25°C                     | 2.0∨ <sup>(3)</sup> |                                 |  |  |  |  |
| DC62b            | 12                     | 16           | μA                                                                                                                                                                                                    | +85°C                     | 2.0000              |                                 |  |  |  |  |
| DC62j            | 18                     | 23           | μA                                                                                                                                                                                                    | +125°C                    |                     |                                 |  |  |  |  |
| DC62c            | 9                      | 16           | μA                                                                                                                                                                                                    | -40°C                     |                     |                                 |  |  |  |  |
| DC62d            | 12                     | 16           | μA                                                                                                                                                                                                    | +25°C                     | 2,5√ <sup>(3)</sup> | RTCC + Timer1 w/32 kHz Crystal: |  |  |  |  |
| DC62e            | 12.5                   | 16           | μA                                                                                                                                                                                                    | +85°C                     |                     | ΔRTC& ΔΙΤΙ32 <sup>(5)</sup>     |  |  |  |  |
| DC62k            | 20                     | 25           | μA                                                                                                                                                                                                    | +125°C                    |                     |                                 |  |  |  |  |
| DC62f            | 10.3                   | 18           | μA                                                                                                                                                                                                    | -40°C 🧹                   |                     |                                 |  |  |  |  |
| DC62g            | 13.4                   | 18           | μA                                                                                                                                                                                                    | +25°C                     | 3.3V <sup>(4)</sup> | <b>-</b> /                      |  |  |  |  |
| DC62h            | 14.2                   | 18           | μA                                                                                                                                                                                                    | +85°C                     | 3.34                |                                 |  |  |  |  |
| DC62I            | 23                     | 28           | μΑ                                                                                                                                                                                                    | _+125°℃                   | $\searrow$          |                                 |  |  |  |  |

### TABLE 26-6: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD) (CONTINUED)

Note 1: Data in the Typical column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: Base IPD is measured with all peripherals and clocks shut down. All I/Os are configured as inputs and pulled high. WDT, etc., are all switched off.

3: On-chip voltage regulator disabled (DISVREG tied to VD).

4: On-chip voltage regulator enabled (DISVREG tied to Vss). Low-Voltage Detect (LVD) and Brown-out Detect (BOD) are enabled.

5: The  $\Delta$  current is the additional current consumed when the module is enabled. This current should be added to the base IPD current.

| DC СН/       | ARACT | ERISTICS                                           | Standard Opera<br>Operating temp |                          | -40°C ≤ T             | A ≤ +85°                 | V (unless otherwise stated)<br>C for Industrial<br>C for Extended |
|--------------|-------|----------------------------------------------------|----------------------------------|--------------------------|-----------------------|--------------------------|-------------------------------------------------------------------|
| Param<br>No. | Sym   | Characteristic                                     | Min                              | Typ <sup>(1)</sup>       | Max                   | Units                    | Conditions                                                        |
|              | VIL   | Input Low Voltage <sup>(4)</sup>                   |                                  |                          |                       | <                        |                                                                   |
| DI10         |       | I/O Pins                                           | Vss                              | —                        | 0.2 Vdd               | V                        |                                                                   |
| DI11         |       | PMP Pins                                           | Vss                              | —                        | 0.15 VDD              | V                        | PMPTTL = 1                                                        |
| DI15         |       | MCLR                                               | Vss                              | _                        | 0.2 VDD               | V                        | $\sim$                                                            |
| DI16         |       | OSCI (XT mode)                                     | Vss                              | _                        | 0.2 VDD               | $\langle \nabla \rangle$ |                                                                   |
| DI17         |       | OSCI (HS mode)                                     | Vss                              | _                        | 0.2 Vdd               | $\backslash \checkmark$  |                                                                   |
| DI18         |       | I/O Pins with I <sup>2</sup> C <sup>™</sup> Buffer | Vss                              | _                        | Q.3 VQD               | $\mathbf{v}$             | SMBus disabled                                                    |
| DI19         |       | I/O Pins with SMBus                                | Vss                              | _                        | 0.8                   | v                        | SMBus enabled                                                     |
|              |       | Buffer                                             |                                  | $\square$                | $ \longrightarrow $   |                          |                                                                   |
|              | VIH   | Input High Voltage <sup>(4)</sup>                  |                                  |                          | $\sum$                |                          |                                                                   |
| DI20         |       | I/O Pins:                                          |                                  | $\langle \ \rangle$      | $\setminus \setminus$ |                          |                                                                   |
|              |       | with Analog Functions                              | 0.8 VDD                          | $ \neq $                 | VDQ/                  | V                        |                                                                   |
|              |       | Digital Only                                       | 0.8 VgD                          |                          | 5.5                   | V                        |                                                                   |
| DI21         |       | PMP Pins:                                          | 0.25 VDD + 0.8                   | $\langle \rangle$        | VDD                   | V                        | PMPTTL = 1                                                        |
|              |       | with Analog Functions<br>Digital Only              | 0.25 VDD + 0.8                   | $\langle \Sigma \rangle$ | 5.5                   | V                        |                                                                   |
| DI25         |       | MCLR /                                             | 0.8 VDD                          | $\sum$                   | VDD                   | V                        |                                                                   |
| DI26         |       | OSCI (XT mode)                                     | 0.0 000<br>0.7 VDD               | $\sim$                   | VDD                   | V                        |                                                                   |
| DI27         |       | OSCI (HS mode)                                     | 0.7 VDD                          |                          | VDD                   | V                        |                                                                   |
| DI27         |       | I/O Pins with I <sup>2</sup> C Buffer:             |                                  | _                        | VUU                   | v                        |                                                                   |
| 0120         |       | with Analog Functions                              | 0.7 VDD                          | _                        | Vdd                   | V                        |                                                                   |
|              |       | Digital Only                                       |                                  | —                        | 5.5                   | V                        |                                                                   |
| DI29         |       | I/O Pins with SMBus                                |                                  |                          |                       |                          |                                                                   |
|              |       | Buffer:                                            |                                  |                          |                       |                          |                                                                   |
|              |       | with Analog Functions<br>Digital Only              | 2.1<br>2.1                       |                          | VDD<br>5.5            | V<br>v                   | $2.5V \le VPIN \le VDD$                                           |
| DI30         | ICNPU | CNxx Rull-up Current                               | 50                               | 250                      | 400                   | μA                       | $V_{DD} = 3.3V$ , VPIN = VSS                                      |
| DISC         |       | Input/Leakage Current <sup>(2,3)</sup>             | 50                               | 200                      | +00                   | μΛ                       | VDD - 0.0V, VFIN - V00                                            |
| DI50         |       | NO Ports                                           |                                  |                          | <u>+</u> 1            | μA                       | $VSS \leq VPIN \leq VDD$ ,                                        |
| 5100         |       |                                                    | _                                | _                        | <u> </u>              | μΛ                       | Pin at high-impedance                                             |
| DI51 /       |       | Analog Input Pins                                  | _                                | _                        | <u>+</u> 1            | μA                       | $VSS \leq VPIN \leq VDD$ ,                                        |
|              | (     |                                                    |                                  |                          |                       | •                        | Pin at high-impedance                                             |
| D155         |       | MCLR                                               | —                                | _                        | <u>+</u> 1            | μA                       | $Vss \leq V PIN \leq V DD$                                        |
| DI56         |       | OSCI                                               | —                                | _                        | <u>+</u> 1            | μA                       | $VSS \le VPIN \le VDD$ ,                                          |
|              |       | ×                                                  |                                  |                          |                       |                          | XT and HS modes                                                   |

### TABLE 26-7: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

**Note 1:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as current sourced by the pin.

4: Refer to Table 1-2 for I/O pin buffer types.

 $\wedge$ 

| <b>DC CHA</b> | DC CHARACTERISTICS |                     |                                             | d Operatii<br>Ig tempera | •                    | -40°C ≤                       | <b>W</b> to 3.6V (unless otherwise stated)<br>TA $\leq$ +85°C for Industrial<br>TA $\leq$ +125°C for Extended |
|---------------|--------------------|---------------------|---------------------------------------------|--------------------------|----------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------|
| Param<br>No.  | Sym                | Characteristic      | Min Typ <sup>(1)</sup> Max Units Conditions |                          |                      |                               | Conditions                                                                                                    |
|               | Vol                | Output Low Voltage  |                                             |                          |                      |                               |                                                                                                               |
| DO10          |                    | All I/O pins        | —                                           | —                        | 0.4                  | V                             | $IOL = 8.5 \text{ mA}, \forall DD \neq 3.6 \forall$                                                           |
|               |                    |                     | —                                           | _                        | 0.4                  | V                             | IOL = 5.0 mA, VDD = 2.0V                                                                                      |
| DO16          |                    | All I/O pins        | —                                           | _                        | 0.4                  | V                             | IOL = 8.0 mA, VDQ = 3.6V, 125°C                                                                               |
|               |                    |                     | —                                           | _                        | 0.4                  | V                             | OL = 4.5 mA, VDD = 8.0V, 125°C                                                                                |
|               | Vон                | Output High Voltage |                                             |                          |                      |                               |                                                                                                               |
| DO20          |                    | All I/O pins        | 3                                           | _                        | —                    | V                             | IOH = -3.0 mA, VDD = 3.6V                                                                                     |
|               |                    |                     | 1.8                                         | _                        | —                    | $\langle \mathcal{N} \rangle$ | ІОН = -1.5 mA, VDD = 2.0V                                                                                     |
| DO26          |                    | All I/O pins        | 3                                           | _                        | —                    | X )                           | Юн = -2,5 mA, VDD = 3.6V, 125°C                                                                               |
|               |                    |                     | 1.8                                         | —                        | $\overline{\langle}$ | <u> </u>                      | ЧОН = -1.0 mA, VDD = 2.0V, 125°С                                                                              |

### TABLE 26-8: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS

Note 1: Data in "Typ" column is at 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

### TABLE 26-9: DC CHARACTERISTICS: PROGRAM MEMORY

| DC CHAI      | DC CHARACTERISTICS |                                 |       | Standard Operating Conditions: 2.0V to 3.6V (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |      |       |                                               |  |  |
|--------------|--------------------|---------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----------------------------------------------|--|--|
| Param<br>No. | Sym                | Characteristic                  | Min   | Typ <sup>(1)</sup>                                                                                                                                                                                    | Max  | Units | Conditions                                    |  |  |
|              |                    | Program Flash Memory            |       | $\square$                                                                                                                                                                                             |      |       |                                               |  |  |
| D130         | EР                 | Cell Endurance                  | 10000 | $\geq -$                                                                                                                                                                                              | —    | E/W   | -40°C to +125°C                               |  |  |
| D131         | VPR                | VDD for Read                    | VMIN  | ́ —                                                                                                                                                                                                   | 3.6  | V     | VMIN = Minimum operating voltage              |  |  |
| D132B        | VPEW               | VDDCORE for Self-Timed<br>Write | 2.25  | —                                                                                                                                                                                                     | 2.75 | V     |                                               |  |  |
| D133A        | Tiw                | Self-Timed Write Cycle          | / -   | 3                                                                                                                                                                                                     | —    | ms    |                                               |  |  |
| D134         | TRETD              | Characteristic Retention        | 20    | —                                                                                                                                                                                                     | —    | Year  | Provided no other specifications are violated |  |  |
| D135         |                    | Supply Current during           | _     | 7                                                                                                                                                                                                     | —    | mA    |                                               |  |  |

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

### TABLE 26-10: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS

| Operating    | Dperating Conditions: -40°C < TA < +125°C (unless otherwise stated) |                                 |     |     |     |       |                                                                |  |  |  |
|--------------|---------------------------------------------------------------------|---------------------------------|-----|-----|-----|-------|----------------------------------------------------------------|--|--|--|
| Param<br>No. | Symbol                                                              | Characteristics                 | Min | Тур | Мах | Units | Comments                                                       |  |  |  |
|              | Vrgout                                                              | Regulator Output Voltage        | _   | 2.5 | _   | V     |                                                                |  |  |  |
|              | Cefc                                                                | External Filter Capacitor Value | 4.7 | 10  | —   | μF    | Series resistance < 3 Ohm<br>recommended;<br>< 5 Ohm required. |  |  |  |
|              | TVREG                                                               |                                 | _   | 10  | —   | μS    | DISVREG = Vss                                                  |  |  |  |
|              | TPWRT                                                               |                                 |     | 64  | —   | ms    | DISVREG = VDD                                                  |  |  |  |

© 2008 Microchip Technology Inc.

### 26.2 AC Characteristics and Timing Parameters

The information contained in this section defines the PIC24FJ64GA004 family AC characteristics and timing parameters.

### TABLE 26-11: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC

|                    | Standard Operating Conditions: 2.0V to 3.6V (unless otherwise stated)          |
|--------------------|--------------------------------------------------------------------------------|
| AC CHARACTERISTICS | Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial    |
| AC CHARACTERISTICS | -40°C $\leq$ TA $\leq$ +125°C for Extended                                     |
|                    | Operating voltage VDD range as described in Section 26.1 *DC Characteristics". |

### FIGURE 26-3: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



### TABLE 26-12: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| Param<br>No. | Symbol | Characteristic       | Min | Typ <sup>(1)</sup> | Max | Units | Conditions                                                          |
|--------------|--------|----------------------|-----|--------------------|-----|-------|---------------------------------------------------------------------|
| DO50         | Cosc2  | OSCO/CL/KO pin       | —   | —                  | 15  | pF    | In XT and HS modes when<br>external clock is used to drive<br>OSCI. |
| DO56         | Сю     | All KQ Pins and OSCO | _   |                    | 50  | pF    | EC mode.                                                            |
| DO58         | Св     | SELX, SDAX           | —   | —                  | 400 | pF    | In l <sup>2</sup> C™ mode.                                          |

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

OS41

Q3



OS40

### TABLE 26-13: EXTERNAL CLOCK TIMING REQUIREMENTS/

**OS25** 

CLKO

| АС СН        | ARACT           | ERISTICS                                                                |                               | Standard Operating Conditions: 2.0 to 3.6V (unless otherwise stated)Operating temperature $40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +25^{\circ}C$ for Extended |                                |                                        |                                                                                                                                                                                                                     |  |  |  |
|--------------|-----------------|-------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Param<br>No. | Sym             | Characteristic                                                          | Min                           | Typ(1)                                                                                                                                                                                             | Max                            | Units                                  | Conditions                                                                                                                                                                                                          |  |  |  |
| OS10         | Fosc            | External CLKI Frequency<br>(External clocks allowed<br>only in EC mode) | DC<br>4<br>DC<br>4            | VIAT                                                                                                                                                                                               | 32<br>8<br>24<br>6             | MHz<br>MHz<br>MHz<br>MHz<br>MHz        | $\begin{array}{l} EC, \ -40^\circC \leq TA \leq +85^\circC \\ ECPLL, \ -40^\circC \leq TA \leq +85^\circC \\ EC, \ -40^\circC \leq TA \leq +125^\circC \\ ECPLL, \ -40^\circC \leq TA \leq +125^\circC \end{array}$ |  |  |  |
|              |                 | Oscillator Frequency                                                    | 3<br>3<br>10<br>31<br>3<br>10 |                                                                                                                                                                                                    | 10<br>8<br>32<br>33<br>6<br>24 | MHz<br>MHz<br>KHz<br>MHz<br>MHz<br>MHz | XT<br>XTPLL, $-40^{\circ}C \le TA \le +85^{\circ}C$<br>HS, $-40^{\circ}C \le TA \le +85^{\circ}C$<br>SOSC<br>XTPLL, $-40^{\circ}C \le TA \le +125^{\circ}C$<br>HS, $-40^{\circ}C \le TA \le +125^{\circ}C$          |  |  |  |
| OS20         | Tosc            | Tosc = 1/Fosc                                                           | $\nearrow$                    | —                                                                                                                                                                                                  | _                              | —                                      | See parameter OS10<br>for Fosc value                                                                                                                                                                                |  |  |  |
| OS25         | Тсү             | Instruction Cycle Time <sup>(2)</sup>                                   | 62.5                          | _                                                                                                                                                                                                  | DC                             | ns                                     |                                                                                                                                                                                                                     |  |  |  |
| OS30         | TosL,<br>TosH   | External Clock in (OSCI)<br>High or Low Time                            | 0.45 x Tosc                   | —                                                                                                                                                                                                  | _                              | ns                                     | EC                                                                                                                                                                                                                  |  |  |  |
| OS31         | TosR,<br>TosF / | External Clock in (OSCI)<br>Rise of Fall Time                           | —                             | _                                                                                                                                                                                                  | 20                             | ns                                     | EC                                                                                                                                                                                                                  |  |  |  |
| OS40         | TckR            | CLKO Rise Time <sup>(3)</sup>                                           | _                             | 6                                                                                                                                                                                                  | 10                             | ns                                     |                                                                                                                                                                                                                     |  |  |  |
| OS41         | TckE            | CLKO Fall Time <sup>(3)</sup>                                           | _                             | 6                                                                                                                                                                                                  | 10                             | ns                                     |                                                                                                                                                                                                                     |  |  |  |

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: Instruction cycle period (TCY) equals two times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "Min." values with an external clock applied to the OSCI/CLKI pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.

**3:** Measurements are taken in EC mode. The CLKO signal is measured on the OSCO pin. CLKO is low for the Q1-Q2 period (1/2 TCY) and high for the Q3-Q4 period (1/2 TCY).

| TABLE        | ABLE 26-14: PLL CLOCK TIMING SPECIFICATIONS (VDD = 2.0V TO 3.6V) |                                  |     |                                                      |     |       |                                                   |  |  |  |
|--------------|------------------------------------------------------------------|----------------------------------|-----|------------------------------------------------------|-----|-------|---------------------------------------------------|--|--|--|
| АС СНА       | AC CHARACTERISTICS                                               |                                  |     | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |     |       |                                                   |  |  |  |
| Param<br>No. | Sym                                                              | Characteristic <sup>(1)</sup>    | Min | Тур <sup>(2)</sup>                                   | Мах | Units | Conditions                                        |  |  |  |
| OS50         | Fplli                                                            | PLL Input Frequency<br>Range     | 3   |                                                      | 8   | MHz   | ECPLL, HSPLL, XTPLL<br>modes, 40°C < TA < 485°C   |  |  |  |
|              |                                                                  |                                  | 3   | —                                                    | 6   | MHz   | ECPL⊾, HSPLL, XTPLL<br>modes, -40°C ≤ Ta ≤ +125°C |  |  |  |
| OS51         | Fsys                                                             | PLL Output Frequency             | 8   | _                                                    | 32  | MHz   | -40°C ≤ TA ≤ +85°C                                |  |  |  |
|              |                                                                  | Range                            | 8   | —                                                    | 24  | MHz∖  | -49°C ≤ TA≤+125°C                                 |  |  |  |
| OS52         | TLOCK                                                            | PLL Start-up Time<br>(Lock Time) | -   | —                                                    | 2   | ms    |                                                   |  |  |  |
| OS53         | DCLK                                                             | CLKO Stability (Jitter)          | -2  | 1                                                    | 2   | %     | Measured over 100 ms period                       |  |  |  |

### TABLE 26-14: PLL CLOCK TIMING SPECIFICATIONS (VDD = 2.0V TO 3.6V)

Note 1: These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated Parameters are for design guidance only and are not tested.

### TABLE 26-15: AC CHARACTERISTICS: INTERNAL RC ACCURACY

| АС СНА       | RACTERISTICS            |                       | Standard Operating Conditions: 2.0V to 3.6V (unless otherwise stated)Operating temperature $40^{\circ}$ C $\leq$ TA $\leq$ +85°C for Industrial $40^{\circ}$ C $\leq$ TA $\leq$ +125°C for Extended |              |       |                                        |                                                 |  |  |
|--------------|-------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|----------------------------------------|-------------------------------------------------|--|--|
| Param<br>No. | Characteristic          | Min                   | Тур                                                                                                                                                                                                 | Max          | Units | Conditions                             |                                                 |  |  |
|              | Internal FRC Accuracy @ | ) 8 MHz <sup>(1</sup> | 1)                                                                                                                                                                                                  | $\mathbf{i}$ |       |                                        |                                                 |  |  |
| F20          | FRC                     | -2                    |                                                                                                                                                                                                     | 2            | %     | 25°C                                   | 3.0V < VDD < 3.6V                               |  |  |
|              |                         | -5                    | $\langle \rangle$                                                                                                                                                                                   | 5            | %     | $-40^\circ C \le T A \le +125^\circ C$ | $3.0^{\circ} \ge ^{\circ}$ DD $\ge 3.0^{\circ}$ |  |  |

Note 1: Frequency calibrated at 25°C and 3.3%. OSCTUN bits can be used to compensate for temperature drift.

### TABLE 26-16: INTERNAL RC ACCURACY

| AC CHARACTERISTICSStandard Operating Conditions: 2.0V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                       |   |    |   |                                       |                                  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---|----|---|---------------------------------------|----------------------------------|--|
| Param<br>No. Characteristic                                                                                                                                                                                                    | Conditions Conditions |   |    |   |                                       | tions                            |  |
| LPRC @ 31 kHz <sup>(1)</sup>                                                                                                                                                                                                   |                       |   |    |   |                                       |                                  |  |
| F21                                                                                                                                                                                                                            | -15                   | _ | 15 | % | 25°C                                  |                                  |  |
|                                                                                                                                                                                                                                | -15                   | — | 15 | % | $-40^\circ C \le T A \le +85^\circ C$ | $3.0V \leq V\text{DD} \leq 3.6V$ |  |
|                                                                                                                                                                                                                                | -20                   | _ | 20 | % | 125°C                                 |                                  |  |

Note 1: Change of LPRC frequency as VDD changes.





### TABLE 26-17: CLKO AND I/O TIMING REQUIREMENTS

| AC CHARACTERISTICS |      |                                       |                                            | Standard Operating Conditions: 2.0V to 3.6V (unless otherwise stated)Operating temperature $40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \ge TA \le +125^{\circ}C$ for Extended |    |     |  |  |  |
|--------------------|------|---------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|--|--|--|
| Param<br>No.       | Sym  | Characteristic                        | Min Typ <sup>(1)</sup> Max Units Condition |                                                                                                                                                                                                      |    |     |  |  |  |
| DO31               | TIOR | Port Output Rise Time                 |                                            | 10                                                                                                                                                                                                   | 25 | ns  |  |  |  |
| DO32               | TIOF | Port Output Fall Time                 | X                                          | 10                                                                                                                                                                                                   | 25 | ns  |  |  |  |
| DI35               | Tinp | INTx pin High or Low<br>Time (output) | 20                                         |                                                                                                                                                                                                      | _  | ns  |  |  |  |
| DI40               | Trbp | CNx High or Low Time<br>(input)       | 2                                          | _                                                                                                                                                                                                    | _  | Тсү |  |  |  |

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

| <b>TABLE 26-18:</b> | ADC MODULE SPECIFICATIONS |
|---------------------|---------------------------|
|---------------------|---------------------------|

| AC CHARACTERISTICS |           | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                                   |          |                                  |       |                                                |
|--------------------|-----------|-------------------------------------------------------|-----------------------------------|----------|----------------------------------|-------|------------------------------------------------|
| Param<br>No.       | Symbol    | Characteristic                                        | Min.                              | Тур      | Max.                             | Units | Conditions                                     |
|                    |           |                                                       | Device \$                         | Supply   |                                  |       |                                                |
| AD01               | AVDD      | Module VDD Supply                                     | Greater of<br>VDD – 0.3<br>or 2.0 | _        | Lesser of<br>VDD + 0.3<br>or 3.6 | V     |                                                |
| AD02               | AVss      | Module Vss Supply                                     | Vss - 0.3                         |          | Vss + 0.3                        | V     |                                                |
|                    |           | ·                                                     | Reference                         | e Inputs | 1                                |       | ·                                              |
| AD05               | VREFH     | Reference Voltage High                                | AVss + 1.7                        |          | AVDD                             | V     |                                                |
| AD06               | VREFL     | Reference Voltage Low                                 | AVss                              |          | AVDD – 1.7                       | V     |                                                |
| AD07               | VREF      | Absolute Reference<br>Voltage                         | AVss – 0.3                        | —        | AVDD + 0.3                       | V     |                                                |
|                    |           | ·                                                     | Analog                            | Input    |                                  |       | ·                                              |
| AD10               | VINH-VINL | Full-Scale Input Span                                 | VREFL                             | _        | VREFH                            | V     | (Note 2)                                       |
| AD11               | Vin       | Absolute Input Voltage                                | AVss - 0.3                        | _        | AVDD + 0.3                       | V     | —                                              |
| AD12               | Vinl      | Absolute VINL Input<br>Voltage                        | AVss – 0.3                        |          | AVDD/2                           | V     |                                                |
| AD17               | Rin       | Recommended Impedance<br>of Analog Voltage Source     | _                                 |          | 2.5K                             | Ω     | 10-bit                                         |
|                    |           |                                                       | ADC Ac                            | curacy   |                                  |       |                                                |
| AD20b              | Nr        | Resolution                                            | —                                 | 10       | —                                | bits  |                                                |
| AD21b              | INL       | Integral Nonlinearity                                 | —                                 | ±1       | <±2                              | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V |
| AD22b              | DNL       | Differential Nonlinearity                             | _                                 | ±1       | <±1.25                           | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V |
| AD23b              | Gerr      | Gain Error                                            | —                                 | ±1       | ±3                               | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V |
| AD24b              | EOFF      | Offset Error                                          | _                                 | ±1       | ±2                               | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V |
| AD25b              | _         | Monotonicity <sup>(1)</sup>                           | _                                 | _        | _                                | _     | Guaranteed                                     |

Note 1: The ADC conversion result never decreases with an increase in the input voltage and has no missing codes.

2: Measurements taken with external VREF+ and VREF- used as the ADC voltage reference.

| AC CHARACTERISTICS          |       |                                                   | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |      |      |       |                                          |
|-----------------------------|-------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------------------------------------------|
| Param Symbol Characteristic |       |                                                   | Min.                                                                                                                                                                                                                                                                                  | Тур  | Max. | Units | Conditions                               |
|                             |       | Cloc                                              | k Parame                                                                                                                                                                                                                                                                              | ters |      |       |                                          |
| AD50                        | Tad   | ADC Clock Period                                  | 75                                                                                                                                                                                                                                                                                    | —    | —    | ns    | Tcy = 75 ns, AD1CON3<br>in default state |
| AD51                        | tRC   | ADC Internal RC Oscillator<br>Period              | —                                                                                                                                                                                                                                                                                     | 250  | —    | ns    |                                          |
|                             |       | Con                                               | version R                                                                                                                                                                                                                                                                             | ate  |      |       | ·                                        |
| AD55                        | tCONV | Conversion Time                                   | _                                                                                                                                                                                                                                                                                     | 12   |      | Tad   |                                          |
| AD56                        | FCNV  | Throughput Rate                                   | —                                                                                                                                                                                                                                                                                     |      | 500  | ksps  | $AVDD \ge 2.7V$                          |
| AD57                        | tSAMP | Sample Time                                       | _                                                                                                                                                                                                                                                                                     | 1    |      | Tad   |                                          |
|                             |       | Cloc                                              | k Parame                                                                                                                                                                                                                                                                              | ters |      |       |                                          |
| AD61                        | tPSS  | Sample Start Delay from setting Sample bit (SAMP) | 2                                                                                                                                                                                                                                                                                     |      | 3    | Tad   |                                          |

### TABLE 26-19: ADC CONVERSION TIMING REQUIREMENTS<sup>(1)</sup>

**Note 1:** Because the sample caps will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures.

NOTES:

### 27.0 PACKAGING INFORMATION

### 27.1 Package Marking Information

### 28-Lead SPDIP



### 28-Lead SSOP



### 28-Lead SOIC (.300")



#### 28-Lead QFN





### Example



### Example



### Example



| Legend | : XXX                                                                             | Customer-specific information                                                                       |  |  |  |  |
|--------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|
|        | Y                                                                                 | Year code (last digit of calendar year)                                                             |  |  |  |  |
|        | ΥY                                                                                | Year code (last 2 digits of calendar year)                                                          |  |  |  |  |
|        | WW                                                                                | Week code (week of January 1 is week '01')                                                          |  |  |  |  |
|        | NNN                                                                               | Alphanumeric traceability code                                                                      |  |  |  |  |
|        |                                                                                   | Pb-free JEDEC designator for Matte Tin (Sn)                                                         |  |  |  |  |
|        | *                                                                                 | This package is Pb-free. The Pb-free JEDEC designator ( $(e_3)$ )                                   |  |  |  |  |
|        |                                                                                   | can be found on the outer packaging for this package. $\smile$                                      |  |  |  |  |
| Note:  | In the event the full Microchip part number cannot be marked on one line, it will |                                                                                                     |  |  |  |  |
|        |                                                                                   | d over to the next line, thus limiting the number of available s for customer-specific information. |  |  |  |  |

44-Lead QFN



Example



44-Lead TQFP



Example



### 27.2 Package Details

The following sections give the technical details of the packages.

### 28-Lead Skinny Plastic Dual In-Line (SP) – 300 mil Body [SPDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units         |       | INCHES   |       |
|----------------------------|---------------|-------|----------|-------|
| Dime                       | ension Limits | MIN   | NOM      | MAX   |
| Number of Pins             | N             |       | 28       |       |
| Pitch                      | е             |       | .100 BSC |       |
| Top to Seating Plane       | A             | _     | -        | .200  |
| Molded Package Thickness   | A2            | .120  | .135     | .150  |
| Base to Seating Plane      | A1            | .015  | -        | _     |
| Shoulder to Shoulder Width | E             | .290  | .310     | .335  |
| Molded Package Width       | E1            | .240  | .285     | .295  |
| Overall Length             | D             | 1.345 | 1.365    | 1.400 |
| Tip to Seating Plane       | L             | .110  | .130     | .150  |
| Lead Thickness             | С             | .008  | .010     | .015  |
| Upper Lead Width           | b1            | .040  | .050     | .070  |
| Lower Lead Width           | b             | .014  | .018     | .022  |
| Overall Row Spacing §      | eB            | -     | -        | .430  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-070B

### 28-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Unit            | s    | MILLIMETERS |          |       |  |
|--------------------------|-----------------|------|-------------|----------|-------|--|
|                          | Dimension Limit | s MI | N           | NOM      | MAX   |  |
| Number of Pins           | N               |      |             | 28       |       |  |
| Pitch                    | e               |      |             | 0.65 BSC |       |  |
| Overall Height           | A               | _    |             | -        | 2.00  |  |
| Molded Package Thickness | A2              | 1.6  | 65          | 1.75     | 1.85  |  |
| Standoff                 | A1              | 0.0  | )5          | _        | _     |  |
| Overall Width            | E               | 7.4  | 10          | 7.80     | 8.20  |  |
| Molded Package Width     | E1              | 5.0  | 00          | 5.30     | 5.60  |  |
| Overall Length           | D               | 9.9  | 90          | 10.20    | 10.50 |  |
| Foot Length              | L               | 0.5  | 55          | 0.75     | 0.95  |  |
| Footprint                | L1              |      |             | 1.25 REF |       |  |
| Lead Thickness           | С               | 0.0  | )9          | _        | 0.25  |  |
| Foot Angle               | φ               | 0    | D           | 4°       | 8°    |  |
| Lead Width               | b               | 0.2  | 22          | _        | 0.38  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.
 Dimensioning and tolerancing per ASME Y14.5M.

- 5. Dimensioning and tolerancing per ASME 114.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-073B

### 28-Lead Plastic Small Outline (SO) – Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging









|                          | Units            | MILLIMETERS |           |      |  |
|--------------------------|------------------|-------------|-----------|------|--|
|                          | Dimension Limits | MIN         | NOM       | MAX  |  |
| Number of Pins           | N                |             | 28        |      |  |
| Pitch                    | е                |             | 1.27 BSC  |      |  |
| Overall Height           | A                | -           | -         | 2.65 |  |
| Molded Package Thickness | A2               | 2.05        | -         | -    |  |
| Standoff §               | A1               | 0.10        | -         | 0.30 |  |
| Overall Width            | E                |             | 10.30 BSC |      |  |
| Molded Package Width     | E1               | 7.50 BSC    |           |      |  |
| Overall Length           | D                | 17.90 BSC   |           |      |  |
| Chamfer (optional)       | h                | 0.25        | -         | 0.75 |  |
| Foot Length              | L                | 0.40        | -         | 1.27 |  |
| Footprint                | L1               |             | 1.40 REF  |      |  |
| Foot Angle Top           | φ                | 0°          | -         | 8°   |  |
| Lead Thickness           | С                | 0.18        | -         | 0.33 |  |
| Lead Width               | b                | 0.31        | -         | 0.51 |  |
| Mold Draft Angle Top     | α                | 5°          | -         | 15°  |  |
| Mold Draft Angle Bottom  | β                | 5°          | -         | 15°  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-052B

## 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | Units     | MILLIMETERS |          |      |  |
|------------------------|-----------|-------------|----------|------|--|
| Dimensi                | on Limits | MIN         | NOM      | MAX  |  |
| Number of Pins         | N         |             | 28       |      |  |
| Pitch                  | е         |             | 0.65 BSC |      |  |
| Overall Height         | A         | 0.80        | 0.90     | 1.00 |  |
| Standoff               | A1        | 0.00        | 0.02     | 0.05 |  |
| Contact Thickness      | A3        |             | 0.20 REF |      |  |
| Overall Width          | E         |             | 6.00 BSC |      |  |
| Exposed Pad Width      | E2        | 3.65        | 3.70     | 4.20 |  |
| Overall Length         | D         |             | 6.00 BSC |      |  |
| Exposed Pad Length     | D2        | 3.65        | 3.70     | 4.20 |  |
| Contact Width          | b         | 0.23        | 0.30     | 0.35 |  |
| Contact Length         | L         | 0.50        | 0.55     | 0.70 |  |
| Contact-to-Exposed Pad | К         | 0.20        | -        | _    |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-105B

### 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length





|                            | MILLIMETERS |      |          |      |
|----------------------------|-------------|------|----------|------|
| Dimensior                  | n Limits    | MIN  | NOM      | MAX  |
| Contact Pitch              | E           |      | 0.65 BSC |      |
| Optional Center Pad Width  | W2          |      |          | 4.25 |
| Optional Center Pad Length | T2          |      |          | 4.25 |
| Contact Pad Spacing        | C1          |      | 5.70     |      |
| Contact Pad Spacing        | C2          |      | 5.70     |      |
| Contact Pad Width (X28)    | X1          |      |          | 0.37 |
| Contact Pad Length (X28)   | Y1          |      |          | 1.00 |
| Distance Between Pads      | G           | 0.20 |          |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2105A

### 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                        | Units            |                | MILLIMETERS |      |  |
|------------------------|------------------|----------------|-------------|------|--|
| Dimens                 | Dimension Limits |                | NOM         | MAX  |  |
| Number of Pins         | N                | 44             |             | •    |  |
| Pitch                  | e                | 0.65 BSC       |             |      |  |
| Overall Height         | A                | 0.80 0.90 1.00 |             | 1.00 |  |
| Standoff               | A1               | 0.00           | 0.02        | 0.05 |  |
| Contact Thickness      | A3               | 0.20 REF       |             |      |  |
| Overall Width          | E                | 8.00 BSC       |             |      |  |
| Exposed Pad Width      | E2               | 6.30 6.45 6.80 |             | 6.80 |  |
| Overall Length         | D                | 8.00 BSC       |             | •    |  |
| Exposed Pad Length     | D2               | 6.30 6.45 6.80 |             | 6.80 |  |
| Contact Width          | b                | 0.25           | 0.30        | 0.38 |  |
| Contact Length         | L                | 0.30           | 0.40        | 0.50 |  |
| Contact-to-Exposed Pad | К                | 0.20 – –       |             | -    |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

- 2. Package is saw singulated.
- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-103B

### 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                      |    | MILLIMETERS |          |      |
|----------------------------|----|-------------|----------|------|
| Dimension Limits           |    | MIN         | NOM      | MAX  |
| Contact Pitch              | E  |             | 0.65 BSC |      |
| Optional Center Pad Width  | W2 |             |          | 6.80 |
| Optional Center Pad Length | T2 |             |          | 6.80 |
| Contact Pad Spacing        | C1 |             | 8.00     |      |
| Contact Pad Spacing        | C2 |             | 8.00     |      |
| Contact Pad Width (X44)    | X1 |             |          | 0.35 |
| Contact Pad Length (X44)   | Y1 |             |          | 0.80 |
| Distance Between Pads      | G  | 0.25        |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2103A

### 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |                | MILLIMETERS |      |  |
|--------------------------|------------------|----------------|-------------|------|--|
| D                        | Dimension Limits |                | NOM         | MAX  |  |
| Number of Leads          | N                |                | 44          |      |  |
| Lead Pitch               | e                |                | 0.80 BSC    |      |  |
| Overall Height           | A                | -              | -           | 1.20 |  |
| Molded Package Thickness | A2               | 0.95           | 1.00        | 1.05 |  |
| Standoff                 | A1               | 0.05           | -           | 0.15 |  |
| Foot Length              | L                | 0.45           | 0.60        | 0.75 |  |
| Footprint                | L1               | 1.00 REF       |             |      |  |
| Foot Angle               | φ                | 0° 3.5° 7°     |             | 7°   |  |
| Overall Width            | E                | 12.00 BSC      |             |      |  |
| Overall Length           | D                | 12.00 BSC      |             |      |  |
| Molded Package Width     | E1               | 10.00 BSC      |             |      |  |
| Molded Package Length    | D1               | 10.00 BSC      |             |      |  |
| Lead Thickness           | С                | 0.09 – 0.20    |             | 0.20 |  |
| Lead Width               | b                | 0.30 0.37 0.45 |             | 0.45 |  |
| Mold Draft Angle Top     | α                | 11° 12° 13°    |             | 13°  |  |
| Mold Draft Angle Bottom  | β                | 11° 12° 13°    |             | 13°  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-076B

### 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

|                          | Units | MILLIM | ETERS    |      |
|--------------------------|-------|--------|----------|------|
| Dimension Limits         |       | MIN    | NOM      | MAX  |
| Contact Pitch            | E     |        | 0.80 BSC |      |
| Contact Pad Spacing      | C1    |        | 11.40    |      |
| Contact Pad Spacing      | C2    |        | 11.40    |      |
| Contact Pad Width (X44)  | X1    |        |          | 0.55 |
| Contact Pad Length (X44) | Y1    |        |          | 1.50 |
| Distance Between Pads    | G     | 0.25   |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2076A

NOTES:

### APPENDIX A: REVISION HISTORY

### **Revision A (March 2007)**

Original data sheet for the PIC24FJ64GA004 family of devices.

### Revision B (March 2007)

Changes to Table 26-8; packaging diagrams updated.

### **Revision C (January 2008)**

- Update of electrical specifications to include DC characteristics for Extended Temperature devices.
- Update for A/D converter chapter to include information on internal band gap voltage reference.
- Added "Appendix B: "Additional Guidance for PIC24FJ64GA004 Family Applications".
- General revisions to incorporate corrections included in document errata to date (DS80333).

### APPENDIX B: ADDITIONAL GUIDANCE FOR PIC24FJ64GA004 FAMILY APPLICATIONS

### B.1 Additional Methods for Power Reduction

Devices in the PIC24FJ64GA004 family include a number of core features to significantly reduce the application's power requirements. For truly power-sensitive applications, it is possible to further reduce the application's power demands by taking advantage of the device's regulator architecture. These methods help decrease power in two ways: by disabling the internal voltage regulator to eliminate its power consumption, and by reducing the voltage on VDDCORE to lower the device's dynamic current requirements. Using these methods, it is possible to reduce Sleep currents (IPD) from 3.5 µA to 250 nA (typical values, refer to specifications DC60d and DC60g in Table 26-6). For dynamic power consumption, the reduction in VDDCORE from 2.5V, provided by the regulator, to 2.0V can provide a power reduction of about 30%.

When using a regulated power source or a battery with a constant output voltage, it is possible to decrease power consumption by disabling the regulator. In this case (Figure B-1), a simple diode can be used to reduce the voltage from 3V or greater to the 2V-2.5V required for VDDCORE. This method is only advised on power supplies, such as Lithium Coin cells, which maintain a constant voltage over the life of the battery.

#### FIGURE B-1: POWER REDUCTION EXAMPLE FOR CONSTANT VOLTAGE SUPPLIES



A similar method can be used for non-regulated sources (Figure B-2). In this case, it can be beneficial to use a low quiescent current external voltage regulator. Devices such as the MCP1700 consume only 1  $\mu$ A to regulate to 2V or 2.5V, which is lower than the current required to power the internal voltage regulator.

#### FIGURE B-2: POWER REDUCTION EXAMPLE FOR NON-REGULATED SUPPLIES



### INDEX

### Α

| A/D Converter                               |     |
|---------------------------------------------|-----|
| Analog Input Model                          | 190 |
| Transfer Function                           | 191 |
| Additional Guidance for Family Applications |     |
| Assembler                                   |     |
| MPASM Assembler                             |     |

### В

| Block Diagrams                                      |
|-----------------------------------------------------|
| 10-Bit High-Speed A/D Converter                     |
| Accessing Program Memory with Table Instructions 39 |
| Addressable PMP Example                             |
| CALL Stack Frame                                    |
| Comparator Operating Modes 193                      |
| Comparator Voltage Reference                        |
| CPU Programmer's Model 19                           |
| CRC Reconfigured for Polynomial                     |
| CRC Shifter Details179                              |
| Data Access From Program Space                      |
| Address Generation                                  |
| I <sup>2</sup> C Module                             |
| Input Capture 125                                   |
| Legacy PMP Example                                  |
| On-Chip Regulator Connections                       |
| Output Compare                                      |
| PIC24F CPU Core                                     |
| PIC24FJ64GA004 Family (General)10                   |
| PMP                                                 |
| Master Port Examples166–168                         |
| PMP Module Overview                                 |
| PSV Operation                                       |
| Reset System                                        |
| RTCC                                                |
| Shared I/O Port Structure                           |
| Simplified UART151                                  |
| SPI Master/Frame Master Connection                  |
| SPI Master/Frame Slave Connection                   |
| SPI Master/Slave Connection                         |
| (Enhanced Buffer Mode)140                           |
| SPI Master/Slave Connection                         |
| (Standard Mode)140                                  |
| SPI Slave/Frame Master Connection                   |
| SPI Slave/Frame Slave Connection                    |
| SPIx Module (Enhanced Mode)                         |
| SPIx Module (Standard Mode)                         |
| System Clock Diagram                                |
| Timer1                                              |
| Timer2 and Timer4 (16-Bit Modes)                    |
| Timer2/3 and Timer4/5 (32-Bit Mode)                 |
| Timer3 and Timer5 (16-Bit Modes)                    |
| Watchdog Timer (WDT)                                |
| •                                                   |

## **с**

| Compilers  |  |
|------------|--|
| MPLAB C18. |  |
| MPLAB C30. |  |

| Code Examples                        |     |
|--------------------------------------|-----|
| Basic Clock Switching Example        | 93  |
| Configuring UART 1 Input and Output  |     |
| Functions (PPS)                      | 102 |
| Erasing a Program Memory Block       | 44  |
| I/O Port Read/Write                  | 98  |
| Initiating a Programming Sequence    | 45  |
| Loading the Write Buffers            |     |
| Single-Word Flash Programming        | 46  |
| Code Protection                      | 206 |
| Configuration Bits                   |     |
| Core Features                        | 7   |
| CPU                                  |     |
| ALU                                  | 21  |
| Control Registers                    | 20  |
| Core Registers                       |     |
| Programmer's Model                   |     |
| CRC                                  |     |
| CRCXOR Register                      | 182 |
| Operation in Power Save Modes        |     |
| User Interface                       |     |
| Customer Change Notification Service |     |
| Customer Notification Service        |     |
| Customer Support                     |     |
|                                      |     |

### D

|                           | 25 |
|---------------------------|----|
| Address Space 2           |    |
| Memory Map 2              | 25 |
| Near Data Space 2         | 26 |
| Organization 2            | 26 |
| SFR Space 2               | 26 |
| Software Stack 3          | 37 |
| Development Support       | )9 |
| Device Features (Summary) | 9  |
| DISVREG Pin               | )4 |
| Doze Mode                 | 96 |

### Е

| Electrical Characteristics              |         |
|-----------------------------------------|---------|
| A/D Specifications                      | 236     |
| Absolute Maximum Ratings                | 221     |
| Current Specifications                  | 225-229 |
| I/O Pin Specifications                  |         |
| Internal Clock Specifications           |         |
| Load Conditions and Requirements for    |         |
| AC Characteristics                      | 232     |
| Program Memory Specifications           | 231     |
| Thermal Operating Conditions            |         |
| V/F Graphs                              | 222     |
| Voltage Ratings                         |         |
| Voltage Regulator Specifications        |         |
| Equations                               |         |
| A/D Clock Conversion Period             | 190     |
| Baud Rate Reload Calculation            | 145     |
| Calculating the PWM Period              | 128     |
| Calculation for Maximum PWM Resolution  | 128     |
| Device and SPI Clock Speed Relationship | 142     |
| UART Baud Rate with BRGH = 0            | 152     |
| UART Baud Rate with BRGH = 1            | 152     |
| Errata                                  | 6       |

### F

| Flash Configuration Words | 24, 199–202 |
|---------------------------|-------------|
| Flash Program Memory      |             |
| and Table Instructions    | 41          |
| Enhanced ICSP Operation   |             |
| JTAG Operation            |             |
| Programming Algorithm     |             |
| RTSP Operation            |             |
| Single-Word Programming   |             |

### I

| 1                                              |     |
|------------------------------------------------|-----|
| I/O Ports                                      |     |
| Analog Port Configuration                      |     |
| Input Change Notification                      |     |
| Open-Drain Configuration                       |     |
| Parallel (PIO)                                 | 97  |
| Peripheral Pin Select                          |     |
| Pull-ups                                       |     |
| l <sup>2</sup> C                               |     |
| Clock Rates                                    | 145 |
| Peripheral Remapping Options                   | 143 |
| Reserved Addresses                             | 145 |
| Slave Address Masking                          | 145 |
| Idle Mode                                      | 96  |
| Instruction Set                                |     |
| Overview                                       | 215 |
| Summary                                        |     |
| Instruction-Based Power-Saving Modes           | 95  |
| Inter-Integrated Circuit. See I <sup>2</sup> C | 143 |
| Internet Address                               | 256 |
| Interrupts                                     |     |
| Alternate Interrupt Vector Table (AIVT)        |     |
| and Reset Sequence                             |     |
| Implemented Vectors                            | 55  |
| Interrupt Vector Table (IVT)                   |     |
| Registers                                      |     |
| Setup and Service Procedures                   |     |
| Trap Vectors                                   |     |
| Vector Table                                   | 54  |
| J                                              |     |
| JTAG Interface                                 | 206 |

### Μ

| Microchip Internet Web Site                    |
|------------------------------------------------|
| MPLAB ASM30 Assembler, Linker, Librarian210    |
| MPLAB ICD 2 In-Circuit Debugger211             |
| MPLAB ICE 2000 High-Performance                |
| Universal In-Circuit Emulator211               |
| MPLAB Integrated Development                   |
| Environment Software209                        |
| MPLAB PM3 Device Programmer211                 |
| MPLAB REAL ICE In-Circuit Emulator System      |
| MPLINK Object Linker/MPLIB Object Librarian210 |
| Ν                                              |
| Near Data Space                                |
| 0                                              |
| Oscillator Configuration                       |
| Clock Switching 92                             |

| Oscillator Configuration     |    |
|------------------------------|----|
| Clock Switching              | 92 |
| Sequence                     |    |
| Initial Configuration on POR |    |
| Oscillator Modes             |    |
|                              |    |

| Output Compare                    |     |
|-----------------------------------|-----|
| PWM Mode                          | 128 |
| Period and Duty Cycle Calculation | 129 |
| Single Output Pulse Generation    | 127 |
|                                   |     |

### Ρ

| Packaging                            |         |
|--------------------------------------|---------|
| Details                              | 241     |
| Marking                              | 239     |
| Parallel Master Port. See PMP        | 159     |
| Peripheral Enable Bits               |         |
| Peripheral Module Disable (PMD) bits |         |
| Peripheral Pin Select (PPS)          |         |
| Available Peripherals and Pins       |         |
| Configuration Control                |         |
| Considerations for Use               | 102     |
| Input Mapping                        |         |
| Mapping Exceptions                   | 101     |
| Output Mapping                       | 100     |
| Peripheral Priority                  |         |
| Registers                            | 103–116 |
| PICSTART Plus Development Programmer |         |
| Pinout Descriptions                  |         |
| PMP                                  |         |
| Master Port Examples                 | 166–168 |
| Power-Saving Features                |         |
| Power-up Requirements                |         |
| Product Identification System        |         |
| Program Memory                       |         |
| Access Using Table Instructions      |         |
| Address Construction                 |         |
| Address Space                        |         |
| Flash Configuration Words            |         |
| Memory Map                           |         |
| Organization                         |         |
| Program Space Visibility             |         |
| Pulse-Width Modulation. See PWM      |         |

### R

| Reader Response<br>Register Maps    | 257 |
|-------------------------------------|-----|
| A/D Converter (ADC)                 | 33  |
| Clock Control                       |     |
| CPU                                 |     |
| CRC                                 |     |
| Dual Comparator                     |     |
| I <sup>2</sup> C                    |     |
| ICN                                 |     |
| Input Capture                       |     |
| Interrupt Controller                |     |
| NVM                                 |     |
| Output Compare                      |     |
| Pad Configuration                   |     |
| Parallel Master/Slave Port          |     |
| Peripheral Pin Select               |     |
| PMD                                 |     |
| PORTA                               |     |
| PORTB                               |     |
| PORTC                               |     |
| Real-Time Clock and Calendar (RTCC) |     |
| SPI                                 |     |
| Timers                              |     |
| UART                                |     |
|                                     |     |

| Registers                                                       |            |
|-----------------------------------------------------------------|------------|
| AD1CHS (A/D Input Select)                                       | 188        |
| AD1CON1 (A/D Control 1)                                         |            |
| AD1CON2 (A/D Control 2)                                         |            |
| AD1CON3 (A/D Control 3)                                         |            |
| AD1CSSL (A/D Input Scan Select)                                 |            |
| AD1PCFG (A/D Port Configuration)                                |            |
| ALCFGRPT (Alarm Configuration)                                  | 173        |
| ALMINSEC (Alarm Minutes and                                     |            |
| Seconds Value)                                                  |            |
| ALMTHDY (Alarm Month and Day Value)                             | 176        |
| ALWDHR (Alarm Weekday and Hours Value)                          |            |
| CLKDIV (Clock Divider)                                          | 91         |
| CMCON (Comparator Control)                                      | 194        |
| CORCON (Core Control)                                           |            |
| CORCON (CPU Control)                                            |            |
| CRCCON (CRC Control)                                            |            |
| CRCXOR (CRC XOR Polynomial)                                     | 182        |
| CVRCON (Comparator Voltage                                      |            |
| Reference Control)                                              |            |
| CW1 (Flash Configuration Word 1)                                |            |
| CW2 (Flash Configuration Word 2)                                |            |
| DEVID (Device ID)                                               |            |
| DEVREV (Device Revision)                                        |            |
| I2CxCON (I2Cx Control)                                          |            |
| I2CxMSK (I2Cx Slave Mode Address Mask)                          |            |
| I2CxSTAT (I2Cx Status)                                          |            |
| ICxCON (Input Capture x Control)                                |            |
| IECn (Interrupt Enable Control 0-4)                             |            |
| IFSn (Interrupt Flag Status 0-4)                                |            |
| INTCON1 (Interrupt Control 1)                                   |            |
| INTCON2 (Interrupt Control 2)                                   |            |
| IPCn (Interrupt Priority Control 0-18)                          |            |
| MINSEC (RTCC Minutes and Seconds Value).                        |            |
| MTHDY (RTCC Month and Day Value)                                |            |
| NVMCON (Flash Memory Control)                                   |            |
| OCxCON (Output Compare x Control)                               |            |
| OSCCON (Oscillator Control)                                     |            |
| OSCTUN (FRC Oscillator Tune)                                    |            |
| PADCFG1 (Pad Configuration Control)                             |            |
| PMADDR (PMP Address)                                            |            |
| PMAEN (PMP Enable)                                              |            |
| PMCON (PMP Control)                                             |            |
| PMMODE (PMP Mode)                                               |            |
| PMPSTAT (PMP Status)<br>RCFGCAL (RTCC Calibration and           |            |
| Configuration)                                                  | 171        |
|                                                                 |            |
| RCON (Reset Control)<br>RPINRn (PPS Input Mapping 0-23)         |            |
| RPORn (PPS Output Mapping 0-23)                                 |            |
| SPIxCON1 (SPIx Control 1)                                       |            |
|                                                                 |            |
| SPIxCON2 (SPIx Control 2)<br>SPIxSTAT (SPIx Status and Control) |            |
|                                                                 |            |
| SR (ALU STATUS)<br>T1CON (Timer1 Control)                       | 20, 57     |
| TxCON (Timer 2 and Timer 4 Control)                             |            |
| · · · · · · · · · · · · · · · · · · ·                           |            |
| TyCON (Timer3 and Timer5 Control)                               |            |
|                                                                 |            |
| UxRXREG (UARTx Receive)<br>UxSTA (UARTx Status and Control)     |            |
|                                                                 |            |
| UxTXREG (UARTx Transmit)<br>WKDYHR (RTCC Weekday and            | 158        |
| Hours Value)                                                    | 175        |
| YEAR (RTCC Year Value)                                          | 1/5<br>474 |
|                                                                 | 174        |

| Resets                 |     |
|------------------------|-----|
| Clock Source Selection | 49  |
| Delay Times            | 50  |
| RCON Flags Operation   | 49  |
| SFR States             | 51  |
| Revision History       | 251 |
| RTCC                   |     |
| Alarm Configuration    | 178 |
| Calibration            | 177 |
| Register Mapping       | 170 |
|                        |     |

### S

| Serial Peripheral Interface. See SPI | 133 |
|--------------------------------------|-----|
| SFR Space                            |     |
| Selective Peripheral Power Control   |     |
| Sleep Mode                           |     |
| Software Simulator (MPLAB SIM)       | 210 |
| Software Stack                       |     |

### т

| Timer1                | 117 |
|-----------------------|-----|
| Timer2/3 and Timer4/5 | 119 |
| Timing Diagrams       |     |
| CLKO and I/O Timing   | 235 |
| External Clock Timing | 233 |

### U

| UART                         |     |
|------------------------------|-----|
| Baud Rate Generator (BRG)    | 152 |
| Break and Sync Sequence      | 153 |
| IrDA Support                 | 153 |
| Operation of UxCTS and UxRTS |     |
| Control Pins                 | 153 |
| Receiving                    | 153 |
| Transmitting                 | 153 |
|                              |     |

### V

| VDDCORE/VCAP pin            | 204 |
|-----------------------------|-----|
| Voltage Regulator (On-Chip) | 204 |
| and BOR                     | 205 |
| and POR                     | 204 |
| Standby Mode                | 205 |
| Tracking Mode               | 204 |
| W                           |     |
| Watchdog Timer (WDT)        | 205 |
| ,                           |     |

| Watchdog Timer (WDT) | 205 |
|----------------------|-----|
| Windowed Operation   | 206 |
| WWW Address          | 256 |
| WWW, On-Line Support | 6   |

NOTES:

### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com

### READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:                                                       | Technical Publications Manager                                                             | Total Pages Sent |  |  |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------|--|--|
| RE:                                                       | Reader Response                                                                            |                  |  |  |
| From                                                      | : Name                                                                                     |                  |  |  |
|                                                           | _                                                                                          |                  |  |  |
|                                                           | Address                                                                                    |                  |  |  |
|                                                           | City / State / ZIP / Country                                                               |                  |  |  |
|                                                           | Telephone: ()                                                                              | FAX: ()          |  |  |
| Application (optional):                                   |                                                                                            |                  |  |  |
| Would you like a reply?YN                                 |                                                                                            |                  |  |  |
| Device: PIC24FJ64GA004 Family Literature Number: DS39881C |                                                                                            |                  |  |  |
| Questions:                                                |                                                                                            |                  |  |  |
| 1. What are the best features of this document?           |                                                                                            |                  |  |  |
|                                                           |                                                                                            |                  |  |  |
|                                                           |                                                                                            |                  |  |  |
| 2. ⊦                                                      | 2. How does this document meet your hardware and software development needs?               |                  |  |  |
| _                                                         |                                                                                            |                  |  |  |
| _                                                         |                                                                                            |                  |  |  |
| 3. E                                                      | . Do you find the organization of this document easy to follow? If not, why?               |                  |  |  |
| _                                                         |                                                                                            |                  |  |  |
| _                                                         |                                                                                            |                  |  |  |
| 4. V                                                      | . What additions to the document do you think would enhance the structure and subject?     |                  |  |  |
| _                                                         |                                                                                            |                  |  |  |
| -                                                         |                                                                                            |                  |  |  |
| 5. V                                                      | . What deletions from the document could be made without affecting the overall usefulness? |                  |  |  |
| _                                                         |                                                                                            |                  |  |  |
| -                                                         |                                                                                            |                  |  |  |
| 6. I                                                      | 6. Is there any incorrect or misleading information (what and where)?                      |                  |  |  |
| _                                                         |                                                                                            |                  |  |  |
| -<br>7. ŀ                                                 | tow would you improve this docume                                                          | ant?             |  |  |
| <i>i</i> . Г                                              | . How would you improve this document?                                                     |                  |  |  |
| _                                                         |                                                                                            |                  |  |  |
| _                                                         |                                                                                            |                  |  |  |

### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| Product Group<br>Pin Count ——<br>Tape and Reel Fl |                                                                                                                                   | <ul> <li>Examples:</li> <li>a) PIC24FJ32GA002-I/ML:<br/>General purpose PIC24F, 32-Kbyte program<br/>memory, 28-pin, Industrial temp.,<br/>QFN package.</li> <li>b) PIC24FJ64GA004-E/PT:<br/>General purpose PIC24F, 64-Kbyte program<br/>memory, 44-pin, Extended temp.,<br/>TQFP package.</li> </ul> |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Architecture                                      | 24 = 16-bit modified Harvard without DSP                                                                                          |                                                                                                                                                                                                                                                                                                        |
| Flash Memory Family                               | FJ = Flash program memory                                                                                                         |                                                                                                                                                                                                                                                                                                        |
| Product Group                                     | GA0 = General purpose microcontrollers                                                                                            |                                                                                                                                                                                                                                                                                                        |
| Pin Count                                         | 02 = 28-pin<br>04 = 44-pin                                                                                                        |                                                                                                                                                                                                                                                                                                        |
| Temperature Range                                 | $E = -40^{\circ}C \text{ to } +125^{\circ}C \text{ (Extended)}$<br>I = -40^{\circ}C \text{ to } +85^{\circ}C \text{ (Industrial)} |                                                                                                                                                                                                                                                                                                        |
| Package                                           | SP = SPDIP<br>SO = SOIC<br>SS = SSOP<br>ML = QFN<br>PT = TQFP                                                                     |                                                                                                                                                                                                                                                                                                        |
| Pattern                                           | Three-digit QTP, SQTP, Code or Special Requirements<br>(blank otherwise)<br>ES = Engineering Sample                               |                                                                                                                                                                                                                                                                                                        |



### WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 **China - Qingdao** Tel: 86-532-8502-7355

Fax: 86-532-8502-7205 **China - Shanghai** Tel: 86-21-5407-5533

Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-4182-8400 Fax: 91-80-4182-8422

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-572-9526 Fax: 886-3-572-6459

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

01/02/08