PD-95759

## International **IOR** Rectifier

- Ultra Low Gate Charge
- Reduced Gate Drive Requirement
- Enhanced 30V V<sub>GS</sub> Rating
- Reduced C<sub>ISS</sub>, C<sub>OSS</sub>, C<sub>RSS</sub>
- Extremely High Frequency Operation
- Repetitive Avalanche Rated

Absolute Maximum Ratings

Lead-Free

#### Description

This new series of low charge HEXFET® power MOSFETs This new series of low charge HEXFET® power MOSFETs achieve significant lower gate charge over conventional MOSFETs. Utilizing the new LCDMOS (low charge device MOSFETs) technology, the device improvements are achieved without added product cost, allowing for reduce gate drive requirements and total system savings. In addition, reduced switching losses and improved efficiency and achievable in a variety of high frequency applications. Frequencies of a few MHz at high current are possible using the new low charge MOSFETs.

These device improvements combined with the proven ruggedness and reliability that characterize of HEXFET power MOSFETs offer the designer a new power transistor standard for switching applications.

# D<sup>2</sup>Pak TO-262

Parameter Max. Units I<sub>D</sub> @ T<sub>C</sub> = 25°C Continuous Drain Current, V<sub>GS</sub> @ 10VS 8.0 I<sub>D</sub> @ T<sub>C</sub> = 100°C Continuous Drain Current, VGS @ 10VS 5.1 A Pulsed Drain Current @@ 28 I<sub>DM</sub> P<sub>D</sub> @T<sub>A</sub> = 25°C Power Dissipation 3.1 W  $P_D @T_C = 25^{\circ}C$ 125 Power Dissipation W Linear Derating Factor 1.0 W/°C Gate-to-Source Voltage ± 30 V VGS 510 Single Pulse Avalanche Energy, S тJ Eas Avalanche Current® 8.0 A IAR Repetitive Avalanche Energy® 13 EAR тJ Peak Diode Recovery dv/dt 39 3.5 V/ns dv/dt Operating Junction and -55 to + 150 ТJ Storage Temperature Range °C TSTG Soldering Temperature, for 10 seconds 300 (1.6mm from case)

#### Thermal Resistance

|      | Parameter                                        | Тур. | Max. | Units |
|------|--------------------------------------------------|------|------|-------|
| Rejc | Junction-to-Case                                 |      | 1.0  | 2000/ |
| Reja | Junction-to-Ambient (PCB Mounted,steady-state)** |      | 40   | °CAV  |

Document Number: 91068

8/24/04 www.vishay.com 1



IRF840LCSPbF

IRF840LCLPbF

HEXFET<sup>®</sup> Power MOSFET



International

#### Electrical Characteristics @ T<sub>J</sub> = 25°C (unless otherwise specified)

|                                     | Parameter                            | Min. | Тур. | Max. | Units | Conditions                                                           |
|-------------------------------------|--------------------------------------|------|------|------|-------|----------------------------------------------------------------------|
| V(BR)DSS                            | Drain-to-Source Breakdown Voltage    | 500  |      |      | V     | $V_{GS} = 0V, I_D = 250 \mu A$                                       |
| $\Delta V_{(BR)DSS} / \Delta T_{J}$ | Breakdown Voltage Temp. Coefficient  |      | 0.63 |      | V/°C  | Reference to 25°C, $I_D = 1mA$ (5)                                   |
| R <sub>DS(on)</sub>                 | Static Drain-to-Source On-Resistance |      |      | 0.85 | Ω     | V <sub>GS</sub> = 10V, I <sub>D</sub> = 4.8A ④                       |
| V <sub>GS(th)</sub>                 | Gate Threshold Voltage               | 2.0  |      | 4.0  | V     | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                |
| <b>g</b> fs                         | Forward Transconductance             | 4.0  |      |      | S     | V <sub>DS</sub> = 50V, I <sub>D</sub> = 4.8A④                        |
| DSS                                 | Drain-to-Source Leakage Current      |      |      | 25   | μA    | V <sub>DS</sub> = 500V, V <sub>GS</sub> = 0V                         |
|                                     |                                      | —–   |      | 250  |       | $V_{\text{DS}}$ = 400V, $V_{\text{GS}}$ = 0V, $T_{\text{J}}$ = 125°C |
| 1                                   | Gate-to-Source Forward Leakage       |      |      | 100  | nA    | V <sub>GS</sub> = 20V                                                |
| IGSS                                | Gate-to-Source Reverse Leakage       |      |      | -100 |       | V <sub>GS</sub> = -20V                                               |
| Qg                                  | Total Gate Charge                    |      |      | 39   |       | I <sub>D</sub> = 8.0A                                                |
| Q <sub>gs</sub>                     | Gate-to-Source Charge                |      |      | 10   | nC    | V <sub>DS</sub> = 400V                                               |
| Q <sub>gd</sub>                     | Gate-to-Drain ("Miller") Charge      |      |      | 19   |       | V <sub>GS</sub> = 10V, See Fig. 6 and 13 ⊕⑤                          |
| t <sub>d(on)</sub>                  | Turn-On Delay Time                   |      | 12   |      |       | V <sub>DD</sub> = 250V                                               |
| tr                                  | Rise Time                            |      | 25   |      | nc    | I <sub>D</sub> = 8.0A                                                |
| t <sub>d(off)</sub>                 | Turn-Off Delay Time                  |      | 27   |      | ns    | $R_G = 9.1\Omega$                                                    |
| t <sub>f</sub>                      | Fall Time                            |      | 19   |      |       | $R_D$ = 30 $\Omega$ , See Fig. 10 $\circledast$ (5)                  |
| L <sub>S</sub>                      | Internal Source Inductance           |      | 7.5  |      | nH    | Between lead,                                                        |
|                                     |                                      |      |      |      |       | and center of die contact                                            |
| Ciss                                | Input Capacitance                    |      | 1100 |      |       | $V_{GS} = 0V$                                                        |
| Coss                                | Output Capacitance                   |      | 170  |      | pF    | V <sub>DS</sub> = 25V                                                |
| C <sub>rss</sub>                    | Reverse Transfer Capacitance         |      | 18   |      |       | f = 1.0MHz, See Fig. 5                                               |

#### Source-Drain Ratings and Characteristics

|                 | Parameter                 | Min.                                                                            | Тур. | Max. | Units         | Conditions                                           |
|-----------------|---------------------------|---------------------------------------------------------------------------------|------|------|---------------|------------------------------------------------------|
| Is              | Continuous Source Current |                                                                                 | 8.0  | Α    | MOSFET symbol |                                                      |
|                 | (Body Diode)              |                                                                                 |      |      | showing the   |                                                      |
| I <sub>SM</sub> | Pulsed Source Current     |                                                                                 |      | 28   |               | integral reverse 🔍 🏹                                 |
|                 | (Body Diode) 🛈 🕲          |                                                                                 |      |      |               | p-n junction diode.                                  |
| $V_{\text{SD}}$ | Diode Forward Voltage     |                                                                                 |      | 2.0  | V             | $T_{J} = 25^{\circ}C, I_{S} = 8.0A, V_{GS} = 0V$ (4) |
| t <sub>rr</sub> | Reverse Recovery Time     |                                                                                 | 490  | 740  | ns            | T <sub>J</sub> = 25°C, I <sub>F</sub> = 8.0A         |
| Q <sub>rr</sub> | Reverse Recovery Charge   |                                                                                 | 3.0  | 4.5  | μC            | di/dt = 100A/µs   ⊕⑤                                 |
| t <sub>on</sub> | Forward Turn-On Time      | Intrinsic turn-on time is negligible (turn-on is dominated by $L_{\rm S}$ +L_D) |      |      |               |                                                      |

#### Notes:

① Repetitive rating; pulse width limited by max. junction temperature. (See fig. 11) ④ Pulse width  $\leq$  300µs; duty cycle  $\leq$  2%.

(3)  $I_{SD} \le 8.0A$ , di/dt  $\le 100A/\mu s$ ,  $V_{DD} \le V_{(BR)DSS}$ ,  $T_{J} \le 150^{\circ}C$ 

S Uses IRF840LC data and test conditions

\*\* When mounted on 1" square PCB (FR-4 or G-10 Material). For recommended soldering techniques refer to application note #AN-994.

Document Number: 91068





Fig 1. Typical Output Characteristics



Fig 2. Typical Output Characteristics



Fig 4. Normalized On-Resistance Vs. Temperature

Document Number: 91068

# International







Fig 6. Typical Gate Charge Vs. Gate-to-Source Voltage



Fig 7. Typical Source-Drain Diode Forward Voltage





Fig 8. Maximum Safe Operating Area

# International









Fig 10a. Switching Time Test Circuit







Fig 11. Maximum Effective Transient Thermal Impedance, Junction-to-Case

Document Number: 91068

# International



Fig 12a. Unclamped Inductive Test Circuit



Fig 12b. Unclamped Inductive Waveforms



Fig 13a. Basic Gate Charge Waveform

Document Number: 91068



Fig 12c. Maximum Avalanche Energy Vs. Drain Current



Fig 13b. Gate Charge Test Circuit

#### Peak Diode Recovery dv/dt Test Circuit



\*  $V_{GS}$  = 5V for Logic Level Devices

Fig 14. For N-Channel HEXFET® Power MOSFETs

Document Number: 91068

# International

### D<sup>2</sup>Pak Package Outline



Document Number: 91068

# International

#### TO-262 Package Outline

Dimensions are shown in millimeters (inches)



#### TO-262 Part Marking Information



Document Number: 91068

# International

#### D<sup>2</sup>Pak Tape & Reel Information

Dimensions are shown in millimeters (inches)



Data and specifications subject to change without notice.

International

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903 08/04

> www.vishay.com 10

Document Number: 91068



Vishay

### Notice

The products described herein were acquired by Vishay Intertechnology, Inc., as part of its acquisition of International Rectifier's Power Control Systems (PCS) business, which closed in April 2007. Specifications of the products displayed herein are pending review by Vishay and are subject to the terms and conditions shown below.

Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale.

International Rectifier<sup>®</sup>, IR<sup>®</sup>, the IR logo, HEXFET<sup>®</sup>, HEXSense<sup>®</sup>, HEXDIP<sup>®</sup>, DOL<sup>®</sup>, INTERO<sup>®</sup>, and POWIRTRAIN<sup>®</sup> are registered trademarks of International Rectifier Corporation in the U.S. and other countries. All other product names noted herein may be trademarks of their respective owners.