

# PDM Digital Input, Mono 2.4 W Class-D Audio Amplifier

SSM2517

#### **FEATURES**

Filterless digital Class-D amplifier Pulse density modulation (PDM) digital input interface 2.4 W into 4  $\Omega$  load and 1.38 W into 8  $\Omega$  load at 5.0 V supply with <1% total harmonic distortion plus noise (THD + N) Available in 9-ball, 1.5 mm × 1.5 mm, 0.5 mm pitch WLCSP 92% efficiency into 8  $\Omega$  at full scale Output noise: 43 µV rms at 3.6 V, A-weighted THD + N: 0.035% at 1 kHz, 100 mW output power PSRR: 85 dB at 217 Hz, input referred with dither input Quiescent power consumption: 10.4 mW  $(VDD = 1.8 \text{ V}, PVDD = 3.6 \text{ V}, 8 \Omega + 33 \mu\text{H load})$ Pop-and-click suppression Configurable with PDM pattern inputs Short-circuit and thermal protection with autorecovery Smart power-down when PDM stop condition or no clock input detected  $64 \times f_S$  or  $128 \times f_S$  operation supporting 3 MHz and 6 MHz clocks

DC blocking high-pass filter and static input dc protection

User-selectable ultralow EMI emissions mode

Minimal external passive components

APPLICATIONS

Power-on reset (POR)

**Mobile handsets** 

### **GENERAL DESCRIPTION**

The SSM2517 is a PDM digital input Class-D power amplifier that offers higher performance than existing DAC plus Class-D solutions. The SSM2517 is ideal for power sensitive applications, such as mobile phones and portable media players, where system noise can corrupt the small analog signal sent to the amplifier.

The SSM2517 combines an audio digital-to-analog converter (DAC), a power amplifier, and a PDM digital interface on a single chip. The integrated DAC plus analog  $\Sigma$ - $\Delta$  modulator architecture

enables extremely low real-world power consumption from digital audio sources with excellent audio performance. Using the SSM2517, audio can be transmitted digitally to the audio amplifier, significantly reducing the effect of noise sources such as GSM interference or other digital signals on the transmitted audio. The SSM2517 is capable of delivering 2.4 W of continuous output power with <1% THD + N driving a 4  $\Omega$  load from a 5.0 V supply.

The SSM2517 features a high efficiency, low noise modulation scheme that requires no external LC output filters. The closed-loop, three-level modulator design retains the benefits of an all-digital amplifier, yet enables very good PSRR and audio performance. The modulation continues to provide high efficiency even at low output power and has an SNR of 96 dB. Spread-spectrum pulse density modulation is used to provide lower EMI-radiated emissions compared with other Class-D architectures.

The SSM2517 has a four-state gain and sample frequency selection pin that can select two different gain settings, optimized for 3.6 V and 5 V operation. This same pin also controls the internal digital filtering and clocking, which can be set for  $64 \times f_S$  or  $128 \times f_S$  input sample rates to support both 3 MHz and 6 MHz PDM clock rates.

The SSM2517 has a micropower shutdown mode with a typical shutdown current of 1  $\mu A$  for both power supplies. Shutdown is enabled automatically by gating input clock and data signals. A standby mode can be entered by applying a designated PDM stop condition sequence. The device also includes pop-and-click suppression circuitry. This suppression circuitry minimizes voltage glitches at the output when entering or leaving the low power state, reducing audible noises on activation and deactivation.

The SSM2517 is specified over the industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C. It has built-in thermal shutdown and output short-circuit protection. It is available in a 9-ball, 1.5 mm  $\times$  1.5 mm wafer level chip scale package (WLCSP).

#### **FUNCTIONAL BLOCK DIAGRAM**



Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com
Fax: 781.461.3113 ©2010 Analog Devices, Inc. All rights reserved.

### **TABLE OF CONTENTS**

| Features                                    | . 1 |
|---------------------------------------------|-----|
| Applications                                |     |
| General Description                         | . 1 |
| Functional Block Diagram                    | . 1 |
| Revision History                            | . 2 |
| Specifications                              | . 3 |
| Digital Input Specifications                | . 4 |
| PDM Interface Digital Timing Specifications | . 5 |
| Absolute Maximum Ratings                    | . 6 |
| Thermal Resistance                          | . 6 |
| ESD Caution                                 | . 6 |
| Pin Configuration and Function Descriptions | . 7 |
| Typical Performance Characteristics         | . 8 |

| Theory of Operation               |
|-----------------------------------|
| Master Clock                      |
| Power Supplies                    |
| Power Control                     |
| Power-On Reset/Voltage Supervisor |
| System Gain/Input Frequency       |
| PDM Pattern Control14             |
| EMI Noise14                       |
| Output Modulation Description     |
| Applications Information          |
| Layout                            |
| Power Supply Decoupling15         |
| Outline Dimensions                |
| Ordering Guide16                  |

### **REVISION HISTORY**

10/10—Revision 0: Initial Version

### **SPECIFICATIONS**

 $PVDD = 5.0 \text{ V}, VDD = 1.8 \text{ V}, f_S = 128\times, T_A = 25^{\circ}\text{C}, R_L = 8 \Omega + 33 \ \mu\text{H}, unless otherwise noted. When } f_S = 128\times, PDM \ clock = 6.144 \ MHz; \\ when f_S = 64\times, PDM \ clock = 3.072 \ MHz.$ 

Table 1.

| Parameter                            | Symbol              | Test Conditions/Comments                                            | Min  | Тур   | Max  | Unit  |
|--------------------------------------|---------------------|---------------------------------------------------------------------|------|-------|------|-------|
| DEVICE CHARACTERISTICS               |                     |                                                                     |      |       |      |       |
| Output Power                         | Po                  | f = 1 kHz, BW = 20 kHz                                              |      |       |      |       |
|                                      |                     | $R_L = 4 \Omega$ , THD = 1%, PVDD = 5.0 V                           |      | 2.4   |      | W     |
|                                      |                     | $R_L = 8 \Omega$ , THD = 1%, PVDD = 5.0 V                           |      | 1.38  |      | W     |
|                                      |                     | $R_L = 4 \Omega$ , THD = 1%, PVDD = 3.6 V                           |      | 1.2   |      | W     |
|                                      |                     | $R_L = 8 \Omega$ , THD = 1%, PVDD = 3.6 V                           |      | 0.7   |      | W     |
|                                      |                     | $R_L = 4 \Omega$ , THD = 10%, PVDD = 3.6 V                          |      | 1.5   |      | W     |
|                                      |                     | $R_L = 8 \Omega$ , THD = 10%, PVDD = 3.6 V                          |      | 0.9   |      | W     |
| Total Harmonic Distortion Plus Noise | THD + N             | f = 1 kHz, BW = 20 kHz                                              |      |       |      |       |
|                                      |                     | $P_O = 100 \text{ mW into } 8 \Omega, \text{ PVDD} = 3.6 \text{ V}$ |      | 0.035 |      | %     |
|                                      |                     | $P_0 = 500 \text{ mW into } 8 \Omega, \text{ PVDD} = 3.6 \text{ V}$ |      | 0.1   |      | %     |
|                                      |                     | $P_0 = 1 \text{ W into } 8 \Omega, \text{ PVDD} = 5.0 \text{ V}$    |      | 0.12  |      | %     |
|                                      |                     | $R_L = 4 \Omega$ , $-6 \text{ dBFS input, PVDD} = 5.0 \text{ V}$    |      | 3.6   |      | %     |
|                                      |                     | $R_L = 8 \Omega$ , $-6 \text{ dBFS input, PVDD} = 5.0 \text{ V}$    |      | 1.0   |      | %     |
|                                      |                     | $R_L = 4 \Omega$ , $-6 \text{ dBFS input, PVDD} = 3.6 \text{ V}$    |      | 5.2   |      | %     |
|                                      |                     | $R_L = 8 \Omega$ , $-6 \text{ dBFS input, PVDD} = 3.6 \text{ V}$    |      | 2.3   |      | %     |
| Efficiency                           | η                   | $P_0 = 2.4 \text{ W}$ into $4 \Omega$ , $PVDD = 5.0 \text{ V}$      |      | 86    |      | %     |
| ŕ                                    |                     | $P_0$ = 1.38 W into 8 Ω, PVDD = 5.0 V                               |      | 92    |      | %     |
| Average Switching Frequency          | fsw                 | No input                                                            |      | 290   |      | kHz   |
| Closed-Loop Gain                     | Gain                | –6 dBFS PDM input, BTL output,                                      |      |       |      |       |
| ·                                    |                     | f = 1 kHz                                                           |      |       |      |       |
|                                      |                     | PVDD = 3.6 V                                                        |      | 3.5   |      | $V_P$ |
|                                      |                     | PVDD = 5.0 V                                                        |      | 4.78  |      | $V_P$ |
| Differential Output Offset Voltage   | Voos                | Gain = 6 dB                                                         |      | 0.5   |      | mV    |
| Low Power Mode Wake Time             | twake               |                                                                     |      |       | 0.5  | ms    |
| Input Sampling Frequency             | fs                  | $f_S = 64 \times$                                                   | 1.84 | 3.072 | 3.23 | MHz   |
|                                      |                     | $f_S = 128 \times$                                                  | 3.68 | 6.144 | 6.46 | MHz   |
| POWER SUPPLY                         |                     |                                                                     |      |       |      |       |
| Supply Voltage Range                 |                     |                                                                     |      |       |      |       |
| Amplifier Power Supply               | PVDD                |                                                                     | 2.5  | 3.6   | 5.5  | V     |
| Digital Power Supply                 | VDD                 |                                                                     | 1.62 | 1.8   | 3.6  | V     |
| Power Supply Rejection Ratio         | PSRR <sub>GSM</sub> | V <sub>RIPPLE</sub> = 100 mV at 217 Hz                              |      | 85    |      | dB    |
| Supply Current, H-Bridge             | I <sub>PVDD</sub>   | Dither input, 8 $\Omega$ + 33 $\mu$ H load                          |      |       |      |       |
|                                      |                     | $PVDD = 5.0 \text{ V, } f_S = 64 \times$                            |      | 3.1   |      | mA    |
|                                      |                     | $PVDD = 5.0 \text{ V, } f_S = 128 \times$                           |      | 3.2   |      | mA    |
|                                      |                     | $PVDD = 3.6 \text{ V, } f_S = 64 \times$                            |      | 2.6   |      | mA    |
|                                      |                     | $PVDD = 3.6 \text{ V}, f_S = 128 \times$                            |      | 2.7   |      | mA    |
|                                      |                     | $PVDD = 2.5 \text{ V, } f_S = 64 \times$                            |      | 2.2   |      | mA    |
|                                      |                     | $PVDD = 2.5 V, f_S = 128 \times$                                    |      | 2.3   |      | mA    |
| Standby Current                      |                     | PVDD = 5.0 V                                                        |      | 0.0   |      | mA    |
| Power-Down Current                   |                     |                                                                     |      | 100   |      | nA    |
| Supply Current, Modulator            | I <sub>VDD</sub>    | Dither input, 8 Ω + 33 μH load                                      |      |       |      |       |
|                                      |                     | $VDD = 3.3 \text{ V, } f_S = 64 \times$                             |      | 1.3   |      | mA    |
|                                      |                     | $VDD = 3.3 \text{ V}, f_S = 128 \times$                             |      | 2.4   |      | mA    |
|                                      |                     | $VDD = 1.8 \text{ V}, f_S = 64 \times$                              |      | 0.6   |      | mA    |
|                                      |                     | $VDD = 1.8 \text{ V}, f_S = 128 \times$                             |      | 1.2   |      | mA    |

| Parameter             | Symbol         | Test Conditions/Comments                                      | Min | Тур | Max | Unit |
|-----------------------|----------------|---------------------------------------------------------------|-----|-----|-----|------|
| Standby Current       |                | $VDD = 1.8 \text{ V, } f_S = 64 \times$                       |     | 57  |     | μΑ   |
|                       |                | $VDD = 1.8 \text{ V, } f_S = 128 \times$                      |     | 114 |     | μΑ   |
| Shutdown Current      |                | VDD = 3.3 V                                                   |     | 3.0 |     | μΑ   |
|                       |                | VDD = 1.8 V                                                   |     | 0.9 |     | μΑ   |
| NOISE PERFORMANCE     |                |                                                               |     |     |     |      |
| Output Voltage Noise  | e <sub>n</sub> | Dithered input, A-weighted                                    |     |     |     |      |
|                       |                | $PVDD = 3.6 \text{ V}, f_S = 64 \times$                       |     | 43  |     | μV   |
|                       |                | $PVDD = 3.6 \text{ V}, f_S = 128 \times$                      |     | 52  |     | μV   |
|                       |                | $PVDD = 5.0 \text{ V}, f_S = 64 \times$                       |     | 52  |     | μV   |
|                       |                | $PVDD = 5.0 \text{ V}, f_S = 128 \times$                      |     | 60  |     | μV   |
| Signal-to-Noise Ratio | SNR            | $P_{O}=1.38$ W, PVDD = 5.0 V, $R_{L}=8$ $\Omega$ , A-weighted |     |     |     |      |
|                       |                | $f_S = 64 \times$                                             |     | 96  |     | dB   |
|                       |                | $f_S = 128 \times$                                            |     | 95  |     | dB   |

### **DIGITAL INPUT SPECIFICATIONS**

Table 2.

| Parameter                 | Symbol          | Min       | Тур | Max              | Unit |
|---------------------------|-----------------|-----------|-----|------------------|------|
| INPUT SPECIFICATIONS      |                 |           |     |                  |      |
| Input Voltage High        | V <sub>IH</sub> |           |     |                  |      |
| PCLK, PDAT, LRSEL Pins    |                 | 0.7 × VDD |     | 3.6              | V    |
| GAIN_FS Pin               |                 | 1.35      |     | 5.5              | V    |
| Input Voltage Low         | $V_{IL}$        |           |     |                  | V    |
| PCLK, PDAT, LRSEL Pins    |                 | -0.3      |     | $0.3 \times VDD$ | V    |
| GAIN_FS Pin               |                 | -0.3      |     | +0.35            | V    |
| Input Leakage High        | I <sub>IH</sub> |           |     |                  |      |
| PDAT, LRSEL, GAIN_FS Pins |                 |           |     | 1                | μΑ   |
| PCLK Pin                  |                 |           |     | 3                | μΑ   |
| Input Leakage Low         | I <sub>IL</sub> |           |     |                  |      |
| PDAT, LRSEL, GAIN_FS Pins |                 |           |     | 1                | μΑ   |
| PCLK Pin                  |                 |           |     | 3                | μΑ   |
| Input Capacitance         |                 |           |     | 5                | pF   |

### PDM INTERFACE DIGITAL TIMING SPECIFICATIONS

Table 3.

|                        | Limit            |                  |      |                                    |
|------------------------|------------------|------------------|------|------------------------------------|
| Parameter              | t <sub>MIN</sub> | t <sub>MAX</sub> | Unit | Description                        |
| tcr                    |                  | 10               | ns   | Clock rise time                    |
| <b>t</b> <sub>CF</sub> |                  | 10               | ns   | Clock fall time                    |
| t <sub>DS</sub>        | 44               |                  | ns   | Valid data start time <sup>1</sup> |
| t <sub>DE</sub>        |                  | 7                | ns   | Valid data end time <sup>1</sup>   |

<sup>&</sup>lt;sup>1</sup> The SSM2517 was designed so that the data line can transition coincident with or close to a clock edge. It is not necessary to delay the data line transition until after the clock edge because the SSM2517 does this internally to ensure good timing margins. The data line should remain constant during the valid sample period illustrated in Figure 2; it may transition at any other time.

### **Timing Diagram**



Figure 2. PDM Interface Timing

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings apply at 25°C, unless otherwise noted.

Table 4.

| Parameter                            | Rating           |
|--------------------------------------|------------------|
| PVDD Supply Voltage                  | −0.3 V to +6 V   |
| VDD Supply Voltage                   | -0.3 V to +3.6 V |
| Input Voltage (Signal Source)        | −0.3 V to +3.6 V |
| ESD Susceptibility                   | 4 kV             |
| OUT – and OUT + Pins                 | 8 kV             |
| Storage Temperature Range            | −65°C to +150°C  |
| Operating Temperature Range          | −40°C to +85°C   |
| Junction Temperature Range           | −65°C to +165°C  |
| Lead Temperature (Soldering, 60 sec) | 300°C            |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### THERMAL RESISTANCE

Junction-to-air thermal resistance ( $\theta_{IA}$ ) is specified for the worst-case conditions, that is, a device soldered in a printed circuit board (PCB) for surface-mount packages.  $\theta_{IA}$  and  $\theta_{IB}$  (junction-to-board thermal resistance) are determined according to JEDEC JESD51-9 on a 4-layer PCB with natural convection cooling.

**Table 5. Thermal Resistance** 

| Package Type                  | PCB  | θιΑ | <b>Ө</b> лв | Unit |
|-------------------------------|------|-----|-------------|------|
| 9-Ball, 1.5 mm × 1.5 mm WLCSP | 1SOP | 162 | 39          | °C/W |
|                               | 2S0P | 76  | 21          | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

**Table 6. Pin Function Descriptions** 

| Pin No. | Mnemonic | Function | Description                                                                                  |
|---------|----------|----------|----------------------------------------------------------------------------------------------|
| A1      | OUT+     | Output   | Noninverting Output.                                                                         |
| A2      | PVDD     | Supply   | Amplifier Power, 2.5 V to 5.5 V.                                                             |
| A3      | PGND     | Ground   | Amplifier Ground.                                                                            |
| B1      | OUT-     | Output   | Inverting Output.                                                                            |
| B2      | LRSEL    | Input    | Left/Right Channel Select. Tie to ground for right channel; pull up to VDD for left channel. |
| B3      | VDD      | Supply   | Digital Power, 1.62 V to 3.6 V.                                                              |
| C1      | PCLK     | Input    | PDM Interface Master Clock.                                                                  |
| C2      | PDAT     | Input    | PDM Data Signal.                                                                             |
| C3      | GAIN_FS  | Input    | Gain and Sample Rate Selection Pin.                                                          |

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. THD + N vs. Output Power into 8  $\Omega$ , Gain = 5 V,  $f_S = 64 \times$ 



Figure 5. THD + N vs. Output Power into 8  $\Omega$ , Gain = 3.6 V,  $f_S$  = 64×



Figure 6. THD + N vs. Output Power into 4  $\Omega$ , Gain = 5 V,  $f_S = 64 \times$ 



Figure 7. THD + N vs. Output Power into 8  $\Omega$ , Gain = 5 V,  $f_S$  = 128 $\times$ 



Figure 8. THD + N vs. Output Power into 8  $\Omega$ , Gain = 3.6 V,  $f_S$  = 128 $\times$ 



Figure 9. THD + N vs. Output Power into 4  $\Omega$ , Gain = 5 V,  $f_S$  = 128 $\times$ 



Figure 10. THD + N vs. Output Power into  $4 \Omega$ , Gain = 3.6 V,  $f_S = 64 \times$ 



Figure 11. THD + N vs. Frequency, PVDD = 5 V, Gain = 5 V,  $R_L = 8 \Omega$ ,  $f_S = 64 \times$ 



Figure 12. THD + N vs. Frequency, PVDD = 3.6 V, Gain = 3.6 V,  $R_L = 8 \Omega$ ,  $f_S = 64 \times$ 



Figure 13. THD + N vs. Output Power into 4  $\Omega$ , Gain = 3.6 V,  $f_S$  = 128 $\times$ 



Figure 14. THD + N vs. Frequency, PVDD = 5 V, Gain = 5 V,  $R_L = 4 \Omega$ ,  $f_S = 64 \times$ 



Figure 15. THD + N vs. Frequency, PVDD = 3.6 V, Gain = 3.6 V,  $R_L = 4 \Omega$ ,  $f_S = 64 \times$ 



Figure 16. THD + N vs. Frequency, PVDD = 2.5 V, Gain = 3.6 V,  $R_L = 8 \Omega$ ,  $f_S = 64 \times$ 



Figure 17. Quiescent Current (H-Bridge) vs. Supply Voltage,  $Gain = 5 V, f_5 = 64 \times$ 



Figure 18. Maximum Output Power vs. Supply Voltage, Gain = 5 V,  $R_L = 8 \Omega$ ,  $f_S = 64 \times$ 



Figure 19. THD + N vs. Frequency, PVDD = 2.5 V, Gain = 3.6 V,  $R_L = 4 \Omega$ ,  $f_S = 64 \times$ 



Figure 20. Output Spectrum vs. Frequency, PVDD = 3.6 V, Gain = 3.6 V,  $R_L = 8 \Omega$ ,  $f_S = 128 \times$ 



Figure 21. Maximum Output Power vs. Supply Voltage, Gain = 5 V,  $R_L = 8 \Omega$ ,  $f_S = 128 \times$ 



Figure 22. Maximum Output Power vs. Supply Voltage, Gain = 5 V,  $R_L = 4 \Omega$ ,  $f_S = 64 \times$ 



Figure 23. Efficiency vs. Output Power into 8 Ω, Gain = 5 V,  $f_S = 64 \times$ 



Figure 24. Supply Current (H-Bridge) vs. Output Power into 8  $\Omega$ , Gain = 5 V,  $f_{\rm S}$  = 64 $\times$ 



Figure 25. Maximum Output Power vs. Supply Voltage, Gain = 5 V,  $R_L = 4 \Omega$ ,  $f_S = 128 \times$ 



Figure 26. Efficiency vs. Output Power into  $4 \Omega$ , Gain = 5 V,  $f_S = 64 \times$ 



Figure 27. Supply Current (H-Bridge) vs. Output Power into 4  $\Omega$ , Gain = 5 V,  $f_S = 64 \times$ 



Figure 28. Power Supply Rejection Ratio (PSRR) vs. Frequency



Figure 29. Turn-On Response

### THEORY OF OPERATION

#### **MASTER CLOCK**

The SSM2517 requires a clock present at the PCLK input pin. This clock must be fully synchronous with the incoming digital audio on the serial interface. The clock frequencies must fall into one of these ranges: 1.84 MHz to 3.23 MHz or 3.68 MHz to 6.46 MHz.

#### **POWER SUPPLIES**

The SSM2517 requires two power supplies: PVDD and VDD.

#### **PVDD**

The PVDD pin supplies power to the full-bridge power stage of a MOSFET and its associated drive, control, and protection circuitry. It also supplies power to the digital-to-analog converter (DAC) and to the Class-D PDM modulator. PVDD can operate from 2.5 V to 5.5 V and must be present to obtain audio output. Lowering the supply voltage of PVDD results in lower maximum output power and, therefore, lower power consumption.

### **VDD**

The VDD pin provides power to the digital logic circuitry. VDD can operate from 1.62 V to 3.6 V and must be present to obtain audio output. Lowering the supply voltage of VDD results in lower power consumption but does not affect audio performance.

#### **POWER CONTROL**

On device power-up, PVDD must first be applied to the device, which latches in the designated GAIN\_FS pin functionality.

The SSM2517 contains a smart power-down feature. When enabled, the smart power-down feature looks at the incoming digital audio and, if it receives the PDM stop condition of at least 128 repeated 0xAC bytes (1024 clock cycles), it places the SSM2517 in the standby state. In the standby state, the PCLK can be removed, resulting in a full power-down state. This state is the lowest power condition possible. When the PCLK is turned on again and a single non-stop condition input is received, the SSM2517 leaves the full power-down state and resumes normal operation.

### **POWER-ON RESET/VOLTAGE SUPERVISOR**

The SSM2517 includes an internal power-on reset and voltage supervisor circuit. This circuit provides an internal reset to all circuitry whenever PVDD or VDD is substantially below the nominal operating threshold. This circuit simplifies supply sequencing during initial power-on.

The circuit also monitors the power supplies to the SSM2517. If the supply voltages fall below the nominal operating threshold, this circuit stops the output and issues a reset. This ensures that no damage occurs due to low voltage operation and that no pops can occur under nearly any power removal condition.

#### SYSTEM GAIN/INPUT FREQUENCY

The GAIN\_FS pin is used to set the internal gain and filtering configuration for different sample rates of the SSM2517. This pin can be set to one of four states by connecting the pin to PVDD or PGND (see Table 7). The internal gain and filtering can also be set via PDM pattern control, allowing these settings to be modified during operation (see the PDM Pattern Control section).

Table 7. GAIN\_FS Function Descriptions

| Device Setting                          | GAIN Pin Configuration                          |
|-----------------------------------------|-------------------------------------------------|
| $f_S = 64 \times PCLK$ , Gain = 5 V     | Pull up to PVDD with a 47 $k\Omega$ resistor    |
| $f_S = 128 \times PCLK$ , Gain = 5 V    | Pull down to PGND with a 47 k $\Omega$ resistor |
| $f_S = 64 \times PCLK$ , $Gain = 3.6 V$ | Pull up to PVDD                                 |
| $f_S = 128 \times PCLK$ , Gain = 3.6 V  | Pull down to PGND                               |

The SSM2517 has an internal analog gain control such that when GAIN\_FS is tied to PGND or PVDD via a 47 k $\Omega$  resistor (5 V gain setting), a -6.02 dBFS PDM input signal results in an amplifier output voltage of 5 V peak. This setting should produce optimal noise performance when PVDD = 5 V.

When the GAIN\_FS pin is tied directly to PGND or PVDD, the gain is adjusted so that a -6.02 dBFS PDM input signal results in an amplifier output voltage of 3.6 V peak. This setting should produce optimal noise performance when PVDD = 3.6 V.

The SSM2517 can handle input sample rates of  $64 \times f_S$  (~3 MHz) and  $128 \times f_S$  (~6 MHz). Different internal digital filtering is used in each of these cases. Selection of the sample rate is also set via the GAIN\_FS pin (see Table 7).

Because the  $64 \times f_s$  mode provides better performance with lower power consumption, its use is recommended. The  $128 \times f_s$  mode should be used only when overall system noise performance is limited by the source modulator.

#### PDM PATTERN CONTROL

The SSM2517 has a simple control mechanism that can set the part for low power states and control functionality. This is accomplished by sending a repeating 8-bit pattern to the device. Different patterns set different functionality (see Table 8).

Any pattern must be repeated a minimum of 128 times. The part is automatically muted when a pattern is detected so that a pattern can be set while the part is operational without a pop/click due to pattern transition.

All functionality set via patterns returns to its default value after a clock-loss power-down.

**Table 8. PDM Watermarking Pattern Control Descriptions** 

| Pattern | Control Description                                                           |
|---------|-------------------------------------------------------------------------------|
| 0xAC    | Power-down. All blocks off except for PDM interface.<br>Normal start-up time. |
| 0xD8    | Gain optimized for PVDD = 5 V operation. Overrides GAIN_FS pin setting.       |
| 0xD4    | Gain optimized for PVDD = 3.6 V operation. Overrides GAIN_FS pin setting.     |
| 0xD2    | Gain optimized for PVDD = 2.5 V operation. Overrides GAIN_FS pin setting.     |
| 0xD1    | f <sub>s</sub> set to opposite value determined by GAIN_FS pin.               |
| 0xE1    | Ultralow EMI mode.                                                            |
| 0xE2    | Half clock cycle pulse mode for power savings.                                |
| 0xE4    | Special 32 kHz/128 $\times$ f <sub>s</sub> operation mode.                    |

#### **EMI NOISE**

The SSM2517 uses a proprietary modulation and spread-spectrum technology to minimize EMI emissions from the device. For applications that have difficulty passing FCC Class-B emission tests, the SSM2517 includes a modulation select mode (ultralow EMI emissions mode) that significantly reduces the radiated emissions at the Class-D outputs, particularly above 100 MHz. This mode is enabled by activating PDM Watermarking Pattern 0xE1 (see Table 8).

#### **OUTPUT MODULATION DESCRIPTION**

The SSM2517 uses three-level,  $\Sigma$ - $\Delta$  output modulation. Each output can swing from PGND to PVDD and vice versa. Ideally, when no input signal is present, the output differential voltage is 0 V because there is no need to generate a pulse. In a real-world situation, noise sources are always present.

Due to this constant presence of noise, a differential pulse is generated, when required, in response to this stimulus. A small amount of current flows into the inductive load when the differential pulse is generated.

Most of the time, however, the output differential voltage is 0 V, due to the Analog Devices, Inc., three-level,  $\Sigma$ - $\Delta$  output modulation. This feature ensures that the current flowing through the inductive load is small.

When the user wants to send an input signal, an output pulse (OUT+ and OUT–) is generated to follow the input voltage. The differential pulse density (VOUT) is increased by raising the input signal level. Figure 30 depicts three-level,  $\Sigma$ - $\Delta$  output modulation with and without input stimulus.



Figure 30. Three-Level,  $\Sigma$ - $\Delta$  Output Modulation With and Without Input Stimulus

## APPLICATIONS INFORMATION LAYOUT

As output power increases, care must be taken to lay out PCB traces and wires properly among the amplifier, load, and power supply. A good practice is to use short, wide PCB tracks to decrease voltage drops and minimize inductance. The PCB layout engineer must avoid ground loops where possible to minimize common-mode current associated with separate paths to ground. Ensure that track widths are at least 200 mil per inch of track length for lowest DCR, and use 1 oz or 2 oz copper PCB traces to further reduce IR drops and inductance. A poor layout increases voltage drops, consequently affecting efficiency. Use large traces for the power supply inputs and amplifier outputs to minimize losses due to parasitic trace resistance.

Proper grounding guidelines help to improve audio performance, minimize crosstalk between channels, and prevent switching noise from coupling into the audio signal. To maintain high output swing and high peak output power, the PCB traces that connect the output pins to the load, as well as the PCB traces to the supply pins, should be as wide as possible to maintain the minimum trace resistances. It is also recommended that a large ground plane be used for minimum impedances.

In addition, good PCB layout isolates critical analog paths from sources of high interference. High frequency circuits (analog and digital) should be separated from low frequency circuits.

Properly designed multilayer PCBs can reduce EMI emissions and increase immunity to the RF field by a factor of 10 or more, compared with double-sided boards. A multilayer board allows a complete layer to be used for the ground plane, whereas the ground plane side of a double-sided board is often disrupted by signal crossover.

### **POWER SUPPLY DECOUPLING**

To ensure high efficiency, low total harmonic distortion (THD), and high PSRR, proper power supply decoupling is necessary. Noise transients on the power supply lines are short-duration voltage spikes. These spikes can contain frequency components that extend into the hundreds of megahertz.

The power supply inputs must be decoupled with a good quality, low ESL, low ESR capacitor, with a minimum value of 4.7  $\mu F$  for the PVDD pin and 0.1  $\mu F$  for the VDD pin. This capacitor bypasses low frequency noises to the ground plane. For high frequency transient noises, use a 0.1  $\mu F$  capacitor as close as possible to the PVDD and VDD pins of the device. Placing the decoupling capacitors as close as possible to the SSM2517 helps to maintain efficient performance.

### **OUTLINE DIMENSIONS**



Figure 31. 9-Ball Wafer Level Chip Scale Package [WLCSP] (CB-9-2) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                           | Package Option |
|--------------------|-------------------|-----------------------------------------------|----------------|
| SSM2517CBZ-R7      | -40°C to +85°C    | 9-Ball Wafer Level Chip Scale Package [WLCSP] | CB-9-2         |
| SSM2517CBZ-RL      | −40°C to +85°C    | 9-Ball Wafer Level Chip Scale Package [WLCSP] | CB-9-2         |
| EVAL-SSM2517Z      |                   | Evaluation Board                              |                |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

