# **N-Channel Power MOSFET 60 V, 90 A, 5.7 m**Ω

#### Features

- Low R<sub>DS(on)</sub>
- High Current Capability
- 100% Avalanche Tested
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant

## **MAXIMUM RATINGS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)



Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol          | Value | Unit |
|---------------------------------------------|-----------------|-------|------|
| Junction-to-Case (Drain)                    | $R_{\theta JC}$ | 1.3   | °C/W |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 37    |      |

1. Limited by package to 50 A continuous.

2. Surface-mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [2 oz] including traces.



# **ON Semiconductor®**

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX |  |
|----------------------|-------------------------|--------------------|--|
| 60 V                 | 5.7 mΩ @ 10 V           | 90 A               |  |



#### MARKING DIAGRAMS **& PIN ASSIGNMENT**



## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

© Semiconductor Components Industries, LLC, 2010 August, 2010 - Rev. 0

### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Parameter                                                    | Symbol                               | Test Condition                                                     |                        | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------|------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          |                                      |                                                                    |                        |     |      |      |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                 | $V_{GS}$ = 0 V, I <sub>D</sub> = 250 $\mu$ A                       |                        | 60  |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> |                                                                    |                        |     | 47   |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 60 V                   | T <sub>J</sub> = 25°C  |     |      | 1.0  | μΑ    |
|                                                              |                                      |                                                                    | T <sub>J</sub> = 150°C |     |      | 100  |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ±20 V                     |                        |     |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 3)                                  | •                                    |                                                                    |                        |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                  | $V_{GS} = V_{DS}, I_D =$                                           | = 250 μA               | 2.0 |      | 4.0  | V     |
| Threshold Temperature Coefficient                            | V <sub>GS(TH)</sub> /T <sub>J</sub>  |                                                                    |                        |     | -9.7 |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | V <sub>GS</sub> = 10 V, I <sub>D</sub>                             | = 45 A                 |     | 4.4  | 5.7  | mΩ    |
| Forward Transconductance                                     | gFS                                  | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 10 A                      |                        |     | 18   |      | S     |
| CHARGES, CAPACITANCES AND GAT                                | TE RESISTANCE                        | S                                                                  |                        |     |      |      | -     |
| Input Capacitance                                            | C <sub>iss</sub>                     |                                                                    |                        |     | 5050 | 6000 | pF    |
| Output Capacitance                                           | C <sub>oss</sub>                     | V <sub>GS</sub> = 0 V, f = 1.0 MHz,<br>V <sub>DS</sub> = 25 V      |                        |     | 500  | 600  |       |
| Reverse Transfer Capacitance                                 | C <sub>rss</sub>                     |                                                                    |                        |     | 300  | 420  |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  | $V_{GS}$ = 10 V, $V_{DS}$ = 48 V,<br>I <sub>D</sub> = 45 A         |                        |     | 82   |      | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                   |                                                                    |                        |     | 5.2  |      |       |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                      |                                                                    |                        |     | 24   |      |       |
| Gate-to-Drain Charge                                         | Q <sub>GD</sub>                      |                                                                    |                        |     | 27   |      |       |
| Gate Resistance                                              | R <sub>G</sub>                       |                                                                    |                        |     | 0.6  |      | Ω     |
| SWITCHING CHARACTERISTICS (Not                               | e 4)                                 |                                                                    |                        |     |      |      |       |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>                   |                                                                    |                        |     | 18   |      | ns    |
| Rise Time                                                    | t <sub>r</sub>                       | V <sub>GS</sub> = 10 V, V <sub>D</sub>                             | n = 48 V,              |     | 70   |      |       |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>                  | $I_{\rm D} = 45 \text{ A}, \text{ R}_{\rm G} = 2.5 \Omega$         |                        |     | 35   |      |       |
| Fall Time                                                    | t <sub>f</sub>                       |                                                                    |                        |     | 60   |      |       |
| DRAIN-SOURCE DIODE CHARACTER                                 | RISTICS                              |                                                                    |                        |     |      |      |       |
| Forward Diode Voltage                                        | V <sub>SD</sub>                      | $V_{GS} = 0 V,$<br>$I_{S} = 45 A$                                  | $T_J = 25^{\circ}C$    |     | 0.9  | 1.2  | V     |
|                                                              |                                      |                                                                    | T <sub>J</sub> = 100°C |     | 0.75 |      | 7     |
| Reverse Recovery Time                                        | t <sub>RR</sub>                      | V <sub>GS</sub> = 0 V, dls/dt = 100 A/μs,<br>I <sub>S</sub> = 45 A |                        |     | 38   |      | ns    |
| Charge Time                                                  | ta                                   |                                                                    |                        |     | 20   |      |       |
| Discharge Time                                               | tb                                   |                                                                    |                        |     | 18   |      |       |
| Reverse Recovery Charge                                      | Q <sub>RR</sub>                      |                                                                    |                        |     | 40   |      | nC    |

4. Switching characteristics are independent of operating junction temperatures.

## **ORDERING INFORMATION**

| Order Number | Package                           | Shipping <sup>†</sup> |
|--------------|-----------------------------------|-----------------------|
| NTD5862N-1G  | DPAK (Straight Lead)<br>(Pb-Free) | 75 Units / Rail       |
| NTD5862NT4G  | DPAK<br>(Pb-Free)                 | 2500 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **TYPICAL CHARACTERISTICS**



http://onsemi.com 3

### **TYPICAL CHARACTERISTICS**



## **TYPICAL CHARACTERISTICS**



Figure 13. Thermal Response

#### PACKAGE DIMENSIONS



DPAK CASE 369C-01 ISSUE D

NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: INCHES.

- CONTROLLING DIMENSION: INCHES.
  THERMAL PAD CONTOUR OPTIONAL WITHIN DI-MENSIONS b3, L3 and Z.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.
  DIMENSIONS ON E AD ECTED MULED AT THE DIMENSION OF AND ECTED AT THE DATE.
- S. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
  6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.

|     | INCHES    |       | MILLIMETERS |       |  |
|-----|-----------|-------|-------------|-------|--|
| DIM | MIN       | MAX   | MIN         | MAX   |  |
| Α   | 0.086     | 0.094 | 2.18        | 2.38  |  |
| A1  | 0.000     | 0.005 | 0.00        | 0.13  |  |
| b   | 0.025     | 0.035 | 0.63        | 0.89  |  |
| b2  | 0.030     | 0.045 | 0.76        | 1.14  |  |
| b3  | 0.180     | 0.215 | 4.57        | 5.46  |  |
| С   | 0.018     | 0.024 | 0.46        | 0.61  |  |
| c2  | 0.018     | 0.024 | 0.46        | 0.61  |  |
| D   | 0.235     | 0.245 | 5.97        | 6.22  |  |
| Е   | 0.250     | 0.265 | 6.35        | 6.73  |  |
| е   | 0.090 BSC |       | 2.29 BSC    |       |  |
| Н   | 0.370     | 0.410 | 9.40        | 10.41 |  |
| L   | 0.055     | 0.070 | 1.40        | 1.78  |  |
| L1  | 0.108 REF |       | 2.74 REF    |       |  |
| L2  | 0.020     | BSC   | 0.51 BSC    |       |  |
| L3  | 0.035     | 0.050 | 0.89        | 1.27  |  |
| L4  |           | 0.040 |             | 1.01  |  |
| Ζ   | 0.155     |       | 3.93        |       |  |

STYLE 2: PIN 1. GATE

3.

4.

2. DRAIN SOURCE

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and

Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS



DPAK CASE 369D-01 ISSUE B

Ζ



INCHES MILLIMETERS DIM MIN MAX MIN MAX A 0.235 0.245 6.35 5.97 0.250 0.265 в 6.35 6.73 **C** 0.086 0.094 2.19 2.38 **D** 0.027 0.035 0.69 0.88 E 0.018 0.023 0.46 0.58 F 0.037 0.045 0.94 1.14 G 0.090 BSC 2.29 BSC H 0.034 0.040 0.87 1.01 0.018 0.023 0.46 0.58 J 0.350 0.380 8.89 9.65 κ **R** 0.180 0.215 4.45 5.45 **S** 0.025 0.040 0.63 1.01 ٧ 0.89 0.035 0.050 1.27 **Z** 0.155 3.93

STYLE 2: PIN 1. GATE

2. DRAIN 3. SOURCE

4. DRAIN

ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use perior is SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative