#### **Product Description** Sirenza Microdevices' SPA-1218 is a high efficiency GaAs Heterojunction Bipolar Transistor (HBT) amplifier housed in a low-cost surface-mountable plastic package. These HBT amplifiers are fabricated using molecular beam epitaxial growth technology which produces reliable and consistent performance from wafer to wafer and lot to lot. This product is specifically designed for use as a driver amplifier for infrastructure equipment in the 1960 MHz PCS band. Its high linearity makes it an ideal choice for multi-carrier and digital applications. ## **SPA-1218** ## 1960 MHz 1 Watt Power Amplifier with Active Bias ## **Product Features** - High Linearity Performance: - +21.3 dBm IS-95 Channel Power at -55 dBc ACP +48 dBm OIP3 Typ. - On-chip Active Bias Control - Patented High Reliability GaAs HBT Technology - Surface-Mountable Plastic Package ## **Applications** - PCS Systems - Multi-Carrier Applications | Symbol | Parameters: Test Conditions:<br>Z <sub>0</sub> = 50 Ohms, V <sub>cc</sub> =5V, Temp = 25°C | Units | Min. | Тур. | Max. | |-----------------------|---------------------------------------------------------------------------------------------|-------|------|-------|-------| | f <sub>o</sub> | Frequency of Operation | MHz | 1930 | | 1990 | | P <sub>1dB</sub> | Output Power at 1dB Compression [1,2] | dBm | | 29.0 | | | ACP | Adjacent Channel Power <sup>[1]</sup> IS-95 @1960MHz, ±885 KHz, P <sub>OUT</sub> = 21.3 dBm | dBc | | -55.0 | -52.0 | | S <sub>21</sub> | Small Signal Cain [1,2] | dB | 11.5 | 12.5 | 13.5 | | S <sub>11</sub> | Input VSWR [1,2] | - | | 1.5:1 | | | OIP <sub>3</sub> | Output Third Order Intercept Point [2] Power out per tone = +14 dBm | dBm | | 48.0 | | | NF | Noise Figure [1,2] | dB | | 7.0 | | | I <sub>cc</sub> | Device Current [1,2] | mA | 275 | 310 | 330 | | V <sub>cc</sub> | Device Voltage <sup>[1,2]</sup> | V | 4.75 | 5.0 | 5.25 | | R <sub>th</sub> , j-l | Thermal Resistance (junction - lead) , T <sub>L</sub> =85°C | °C/W | | 35 | | <sup>[1]</sup> Optimal ACP tune #### [2] Optimal IP3 tune The information provided herein is believed to be reliable at press time. Sirenza Microdevices assumes no responsibility for inaccuracies or omissions. Sirenza Microdevices assumes no responsibility for the use of this information, and all such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. Sirenza Microdevices does not authorize or warrant any Sirenza Microdevices product for use in life-support devices and/or systems. Copyright 2002 Sirenza Microdevices, Inc. All worldwide rights reserved. # 1960 MHz Application Circuit Data, $I_{cc}$ =320 mA, T=+25C, $V_{cc}$ =5V Note: Tuned for ACP ### 1930-1990 MHz Evaluation Board Layout | Ref. Des. | Value | Part Number | | |-----------|----------------|-----------------------|--| | C1, C7 | 22pF, 5% | Rohm MCH18 series | | | C2 | 10pF, 5% | Rohm MCH18 series | | | C3 | 10uF, 10% | AVX TAJB106K020R | | | C4 | 1000pF, 5% | Rohm MCH18 series | | | C5 | 10pF, 5% | Rohm MCH18 series | | | C6 | 2.2pF, ±0.25pF | Rohm MCH18 series | | | L1 | 22nH, 5% | Toko LL1608-FS series | | | R1 | 360 Ohm, 5% | Rohm MCR03 series | | | Pin # | Function | Description | Device Schematic | |------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | 1 | Vcc | VCC is the supply voltage for the active bias network. Bypassing in the appropriate location as shown on application schematic is required for optimum RF performance. | | | 2 | Vbias | Vbias is the bias control pin for the active bias network. Device current is set by the current into this pin. Recommended configuration is shown in the Application Schematic. Bypassing in the appropriate location as shown on application schematic is required for optimum RF performance. | 2 ACTIVE BIAS NETWORK | | 3 | RF In | RF input pin. This pin requires the use of an external DC blocking capacitor chosen for the frequency of operation. | | | 4 | N/C | No connection | | | 5, 6, 7, 8 | RF Out/Vcc | RF output and bias pin. Bias should be supplied to this pin through an external RF choke. Because DC biasing is present on this pin, a DC blocking capacitor should be used in most applications (see application schematic). The supply side of the bias network should be well bypassed. An output matching network is necessary for optimum performance. | 2 | | EPAD | Gnd | Exposed area on the bottom side of the package needs to be soldered to the ground plane of the board for thermal and RF performance. Several vias should be located under the EPAD as shown in the recommended land pattern (page 7). | | #### Caution: ESD sensitive Appropriate precautions in handling, packaging and testing devices must be observed. The Moisture Sensitivity Level rating for this device is level 1 (MSL-1) based on the JEDEC 22-A113 standard classification. No special moisture packaging/handling is required during storage, shipment, or installation of the devices. #### **Absolute Maximum Ratings** | Parameter (Ta = 25°C) | Absolute<br>Limit | | |----------------------------------------------------------------|-------------------|--| | Max. Supply Current ( $I_{cc}$ ) at $V_{cc}$ typ. | 750 mA | | | Max. Device Voltage (V <sub>cc</sub> ) at I <sub>cc</sub> typ. | 6.0 V | | | Max. RF Input Power | 29 dBm | | | Max. Junction Temp. (T <sub>J</sub> ) | +160 °C | | | Max. Storage Temp. | +150 ℃ | | Operation of this device beyond any one of these limits may cause permanent damage. For reliable continuous operation, the device voltage and current must not exceed the maximum operating values specified in the table on page one. Bias Conditions should also satisfy the following expression: $l_{_{CC}}V_{_{CC}}\ (max)<(T_{_J}-T_{_L})/R_{_{H}},j-l$ #### **Part Number Ordering Information** | Part Number | Devices Per Reel | Reel Size | |-------------|------------------|-----------| | SPA-1218 | 500 | 7" | #### Package Outline Drawing (See SMDI MPO-101644 for tolerances, available on our website)