# STM705, STM706 STM707, STM708, STM813L ### 5 V supervisor #### **Features** - 5 V operating voltage - Precision V<sub>CC</sub> monitor - STM705/707/813L - 4.50 V $\leq$ V<sub>RST</sub> $\leq$ 4.75 V - STM706/708 - 4.25 $\leq$ V<sub>RST</sub> $\leq$ 4.50 V - RST and RST outputs - 200 ms (typ) t<sub>rec</sub> - Watchdog timer 1.6 s (typ) - Manual reset input (MR) - Power-fail comparator (PFI/PFO) - Low supply current 40 µA (typ) - Guaranteed RST (RST) assertion down to V<sub>CC</sub> = 1.0 V - Operating temperature: -40 °C to 85 °C (industrial grade) - RoHS compliance - Lead-free components are compliant with the RoHS directive 1. Contact local ST sales office for availability. Table 1. Device summary | | Watchdog<br>input | Watchdog<br>output <sup>(1)</sup> | Active-low RST <sup>(1)</sup> | Active-high<br>RST <sup>(1)</sup> | Manual reset input | Power-fail<br>comparator | |---------|-------------------|-----------------------------------|-------------------------------|-----------------------------------|--------------------|--------------------------| | STM705 | ✓ | ✓ | ✓ | | ✓ | ✓ | | STM706 | ✓ <b>/</b> | ✓ | ✓ | | ✓ | <b>√</b> | | STM707 | | | ✓ | 1 | ✓ | <b>√</b> | | STM708 | | | ✓ | 1 | ✓ | ✓ | | STM813L | 1 | 1 | | ✓ | ✓ | ✓ | 1. Push-pull output August 2010 Doc ID 10520 Rev 9 1/33 # **Contents** | 1 | Desc | ription | |---|-------|--------------------------------------------------------------| | 2 | Pin d | lescriptions 8 | | | 2.1 | MR 8 | | | 2.2 | WDI 8 | | | 2.3 | WDO | | | 2.4 | RST 8 | | | 2.5 | RST 8 | | | 2.6 | PFI 8 | | | 2.7 | PFO 9 | | 3 | Oper | ation 11 | | | 3.1 | Reset output | | | 3.2 | Push-button reset input | | | 3.3 | Watchdog input (STM705/706/813L) | | | 3.4 | Watchdog output (STM705/706/813L) | | | 3.5 | Power-fail input/output 12 | | | 3.6 | Ensuring a valid reset output down to V <sub>CC</sub> = 0 V | | | 3.7 | Interfacing to microprocessors with bidirectional reset pins | | 4 | Туріс | cal operating characteristics14 | | 5 | Maxi | mum ratings | | 6 | DC a | nd AC parameters | | 7 | Pack | age mechanical data | | 8 | Part | numbering | | 9 | Revis | sion history | # List of tables | Table 1. | Device summary | 1 | |-----------|---------------------------------------------------------------------------------|----| | Table 2. | Signal names | 6 | | Table 3. | Pin description | 9 | | Table 4. | Absolute maximum ratings | 22 | | Table 5. | Operating and AC measurement conditions | 23 | | Table 6. | DC and AC characteristics | 25 | | Table 7. | SO8 - 8-lead plastic small outline, 150 mils body width, pack. mech. data | 28 | | Table 8. | TSSOP8 - 8-lead, thin shrink small outline, 3 x 3 mm body size, mechanical data | 29 | | Table 9. | Ordering information scheme | 30 | | Table 10. | Marking description | 30 | | Table 11. | Document revision history | 31 | # **List of figures** | Figure 1. | Logic diagram (STM/05/706/813L) | <br>5 | |------------|---------------------------------------------------------------------------------|----------| | Figure 2. | Logic diagram (STM707/708) | | | Figure 3. | STM705/706/813L SO8 connections | <br>6 | | Figure 4. | STM705/706/813L TSSOP8 connections | | | Figure 5. | STM707/708 SO8 connections | | | Figure 6. | STM707/708 TSSOP8 connections | | | Figure 7. | Block diagram (STM705/706/813L) | <br>9 | | Figure 8. | Block diagram (STM707/708) | <br>. 10 | | Figure 9. | Hardware hookup | | | Figure 10. | Reset output valid to ground circuit | <br>. 12 | | Figure 11. | Interfacing to microprocessors with bidirectional reset I/O | <br>. 13 | | Figure 12. | Supply current vs. temperature (no load) | | | Figure 13. | V <sub>PFI</sub> threshold vs. temperature | | | Figure 14. | Reset comparator propagation delay vs. temperature | | | Figure 15. | Power-up t <sub>rec</sub> vs. temperature | | | Figure 16. | Normalized reset threshold vs. temperature | | | Figure 17. | Watchdog time-out period vs. temperature | | | Figure 18. | PFI to PFO propagation delay vs. temperature | | | Figure 19. | Output voltage vs. load current (V <sub>CC</sub> = 5 V; T <sub>A</sub> = 25 °C) | | | Figure 20. | RST output voltage vs. supply voltage | | | Figure 21. | RST output voltage vs. supply voltage | | | Figure 22. | RST response time (assertion) | | | Figure 23. | RST response time (assertion) | | | Figure 24. | Power-fail comparator response time (assertion) | | | Figure 25. | Power-fail comparator response time (de-assertion) | | | Figure 26. | Maximum transient duration vs. reset threshold overdrive | | | Figure 27. | AC testing input/output waveforms | | | Figure 28. | Power-fail comparator waveform | | | Figure 29. | MR timing waveform | | | Figure 30. | Watchdog timing (STM705/706/813L) | | | Figure 31. | SO8 – 8-lead plastic small outline, 150 mils body width, outline | | | Figure 32. | TSSOP8 – 8-lead, thin shrink small outline, 3 x 3 mm body size, outline | <br>. 29 | 577 ### 1 Description The STM705/706/707/708/813L supervisors are self-contained devices which provide microprocessor supervisory functions. A precision voltage reference and comparator monitors the $V_{CC}$ input for an out-of-tolerance condition. When an invalid $V_{CC}$ condition occurs, the reset output ( $\overline{RST}$ ) is forced low (or high in the case of RST). These devices also offer a watchdog timer (except for STM707/708) as well as a power-fail comparator to provide the system with an early warning of impending power failure. These devices are available in a standard 8-pin SOIC package or a space-saving 8-pin TSSOP package. - 1. For STM705/706 only. - 2. For STM813L only. Figure 2. Logic diagram (STM707/708) Table 2. Signal names | MR | Push-button reset input | |--------------------|--------------------------| | WDI | Watchdog input | | WDO | Watchdog output | | RST | Active-low reset output | | RST <sup>(1)</sup> | Active-high reset output | | V <sub>CC</sub> | Supply voltage | | PFI | Power-fail input | | PFO | Power-fail output | | V <sub>SS</sub> | Ground | | NC | No connect | <sup>1.</sup> For STM813L only. Figure 3. STM705/706/813L SO8 connections 1. For STM813L, reset output is active-high. Figure 4. STM705/706/813L TSSOP8 connections 1. For STM813L, reset output is active-high. 57 Figure 5. STM707/708 SO8 connections Figure 6. STM707/708 TSSOP8 connections ### 2 Pin descriptions #### 2.1 MR A logic low on $\overline{\text{MR}}$ asserts the reset output. Reset remains asserted as long as $\overline{\text{MR}}$ is low and for $t_{\text{rec}}$ after $\overline{\text{MR}}$ returns high. This active-low input has an internal pull-up. It can be driven from a TTL or CMOS logic line, or shorted to ground with a switch. Leave open if unused. #### 2.2 WDI If WDI remains high or low for 1.6 s, the internal watchdog timer runs out and reset (or $\overline{\text{WDO}}$ ) is triggered. The internal watchdog timer clears while reset is asserted or when WDI sees a rising or falling edge. The watchdog function can be disabled by allowing the WDI pin to float. #### 2.3 WDO It goes low when a transition does not occur on WDI within 1.6 s, and remains low until a transition occurs on WDI (indicating the watchdog interrupt has been serviced). $\overline{\text{WDO}}$ also goes low when $V_{CC}$ falls below the reset threshold; however, unlike the reset output, $\overline{\text{WDO}}$ goes high as soon as $V_{CC}$ exceeds the reset threshold. Output type is push-pull. Note: For those devices with a WDO output, a watchdog timeout will not trigger reset unless WDO is connected to MR. #### 2.4 **RST** Pulses low when triggered, and stays low whenever $V_{CC}$ is below the reset threshold or when $\overline{MR}$ is a logic low. It remains low for $t_{rec}$ after either $V_{CC}$ rises above the reset threshold, or $\overline{MR}$ goes from low to high. #### 2.5 RST Goes high with triggered, and stays high whenever $V_{CC}$ is above the reset threshold or when $\overline{MR}$ is a logic high. It stays high for $t_{rec}$ after either $V_{CC}$ falls below the reset threshold, or $\overline{MR}$ goes from high to low. #### 2.6 PFI When PFI is less than $V_{PFI}$ , $\overline{PFO}$ goes low; otherwise, $\overline{PFO}$ remains high. Connect to ground if unused. **57** ### 2.7 **PFO** When PFI is less than $V_{PFI}$ , $\overline{PFO}$ goes low; otherwise, $\overline{PFO}$ remains high. Leave open if unused. Output type is push-pull. Table 3. Pin description | | Pin | | | | |---------|------------------|------------------|-----------------|-------------------------------| | STM813L | STM707<br>STM708 | STM705<br>STM706 | Name | Function | | 1 | 1 | 1 | MR | Push-button reset input | | 6 | _ | 6 | WDI | Watchdog input | | 8 | _ | 8 | WDO | Watchdog output (push-pull) | | _ | 7 | 7 | RST | Active-low reset output | | 7 | 8 | _ | RST | Active-high reset output | | 2 | 2 | 2 | V <sub>CC</sub> | Supply voltage | | 4 | 4 | 4 | PFI | Power-fail input | | 5 | 5 | 5 | PFO | Power-fail output (push-pull) | | 3 | 3 | 3 | V <sub>SS</sub> | Ground | | _ | 6 | _ | NC | No connect | Figure 7. Block diagram (STM705/706/813L) 1. For STM813L only. Figure 8. Block diagram (STM707/708) Figure 9. Hardware hookup 1. For STM705/706/813L. **Ay** ### 3 Operation #### 3.1 Reset output The STM705/706/707/708/813L supervisor asserts a reset signal to the MCU whenever $V_{CC}$ goes below the reset threshold ( $V_{RST}$ ), a watchdog time-out occurs (if $\overline{WDO}$ is tied to $\overline{MR}$ ), or when the push-button reset input ( $\overline{MR}$ ) is taken low. $\overline{RST}$ is guaranteed to be a logic low (logic high for STM707/708/813L) for $V_{CC} < V_{RST}$ down to $V_{CC} = 1$ V for $T_A = 0$ °C to 85 °C. During power-up, once $V_{CC}$ exceeds the reset threshold an internal timer keeps $\overline{RST}$ low for the reset time-out period, $t_{rec}$ . After this interval $\overline{RST}$ returns high. If $V_{CC}$ drops below the reset threshold, $\overline{RST}$ goes low. Each time $\overline{RST}$ is asserted, it stays low for at least the reset time-out period ( $t_{rec}$ ). Any time $V_{CC}$ goes below the reset threshold the internal timer clears. The reset timer starts when $V_{CC}$ returns above the reset threshold. #### 3.2 Push-button reset input A logic low on $\overline{\text{MR}}$ asserts reset. Reset remains asserted while $\overline{\text{MR}}$ is low, and for $t_{\text{rec}}$ (see *Figure 29*) after it returns high. The $\overline{\text{MR}}$ input has an internal 40 $\Omega$ pull-up resistor, allowing it to be left open if not used. This input can be driven with TTL/CMOS-logic levels or with open-drain/ collector outputs. Connect a normally open momentary switch from $\overline{\text{MR}}$ to GND to create a manual reset function; external debounce circuitry is not required. If $\overline{\text{MR}}$ is driven from long cables or the device is used in a noisy environment, connect a 0.1 $\mu$ F capacitor from $\overline{\text{MR}}$ to GND to provide additional noise immunity. $\overline{\text{MR}}$ may float, or be tied to $V_{\text{CC}}$ when not used. ### 3.3 Watchdog input (STM705/706/813L) The watchdog timer can be used to detect an out-of-control MCU. If the MCU does not toggle the Watchdog Input (WDI) within $t_{WD}$ (1.6 s), the reset is asserted. The internal 1.6s timer is cleared by either: - 1. a reset pulse, or - by toggling WDI (high-to-low or low-to-high), which can detect pulses as short as 50 ns. If WDI is tied high or low, a reset pulse is triggered every 1.8 s (t<sub>WD</sub> + t<sub>rec</sub>), if WDO is connected to MR. See Figure 30 for STM705/706/813L. The timer remains cleared and does not count for as long as reset is asserted. As soon as reset is released, the timer starts counting. Note: The watchdog function may be disabled by floating WDI or tri-stating the driver connected to WDI. When tri-stated or disconnected, the maximum allowable leakage current is 10 $\mu$ A and the maximum allowable load capacitance is 200 pF. ### 3.4 Watchdog output (STM705/706/813L) When $V_{CC}$ drops below the reset threshold, $\overline{WDO}$ will go low even if the watchdog timer has not yet timed out. However, unlike the reset output, $\overline{WDO}$ goes high as soon as $V_{CC}$ exceeds the reset threshold. $\overline{WDO}$ may be used to generate a reset pulse by connecting it to the $\overline{MR}$ input. ### 3.5 Power-fail input/output The power-fail input (PFI) is compared to an internal reference voltage (independent from the $V_{RST}$ comparator). If PFI is less than the power-fail threshold ( $V_{PFI}$ ), the power-fail output (PFO) will go low. This function is intended for use as an undervoltage detector to signal a failing power supply. Typically PFI is connected through an external voltage divider (see *Figure 9*) to either the unregulated DC input (if it is available) or the regulated output of the $V_{CC}$ regulator. The voltage divider can be set up such that the voltage at PFI falls below $V_{PFI}$ several milliseconds before the regulated $V_{CC}$ input to the STM705/706/707/708/ 813L or the microprocessor drops below the minimum operating voltage. If the comparator is unused, PFI should be connected to $V_{SS}$ and $\overline{PFO}$ left unconnected. $\overline{PFO}$ may be connected to $\overline{MR}$ on the STM703/704/818 so that a low voltage on PFI will generate a reset output. ### 3.6 Ensuring a valid reset output down to $V_{CC} = 0 \text{ V}$ When $V_{CC}$ falls below 1 V, the state of the $\overline{RST}$ output can no longer be guaranteed, and becomes essentially an open circuit. If a high value pulldown resistor is added to the $\overline{RST}$ pin, the output will be held low during this condition. A resistor value of approximately 100 k $\Omega$ will be large enough to not load the output under operating conditions, but still sufficient to pull $\overline{RST}$ to ground during this low voltage condition (see *Figure 10*). Figure 10. Reset output valid to ground circuit #### Interfacing to microprocessors with bidirectional reset pins 3.7 Microprocessors with bidirectional reset pins can contend with the STM705-708 reset output. For example, if the reset output is driven high and the micro wants to pull it low, signal contention will result. To prevent this from occurring, connect a 4.7 k $\Omega$ resistor between the reset output and the micro's reset I/O as in Figure 11. Buffered reset to other system components V<sub>CC</sub> V<sub>CC</sub> STMXXX Microprocessor RST **RST GND GND** AI08836 Figure 11. Interfacing to microprocessors with bidirectional reset I/O # 4 Typical operating characteristics Typical values are at $T_A = 25$ °C. Figure 14. Reset comparator propagation delay vs. temperature Figure 21. RST output voltage vs. supply voltage Figure 22. RST response time (assertion) 1. $V_{RST} = 4.603 \text{ V at } 25 \,^{\circ}\text{C}.$ Al09151b Figure 23. RST response time (assertion) <sup>1.</sup> $V_{RST} = 4.603 \text{ V at } 25 \,^{\circ}\text{C}$ . ## 5 Maximum ratings Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 4. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |---------------------------------|-------------------------------------------|------------------------------|------| | T <sub>STG</sub> | Storage temperature (V <sub>CC</sub> Off) | -55 to 150 | °C | | T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds | 260 | °C | | V <sub>IO</sub> | Input or output voltage | -0.3 to V <sub>CC</sub> +0.3 | V | | V <sub>CC</sub> | Supply voltage | -0.3 to 7.0 | V | | Io | Output current | 20 | mA | | $P_{D}$ | Power dissipation | 320 | mW | <sup>1.</sup> Reflow at peak temperature of 260 °C. The time above 255 °C must not exceed 30 seconds. **577** ### 6 DC and AC parameters This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables that follow, are derived from tests performed under the measurement conditions summarized in *Table 5*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 5. Operating and AC measurement conditions | Parameter | STM705/706/707/708; STM813L | Unit | |-------------------------------------------------|-----------------------------|------| | V <sub>CC</sub> supply voltage | 1.0 to 5.5 | V | | Ambient operating temperature (T <sub>A</sub> ) | -40 to 85 | °C | | Input rise and fall times | ≤ 5 | ns | | Input pulse voltages | 0.2 to 0.8 V <sub>CC</sub> | V | | Input and output timing ref. voltages | 0.3 to 0.7 V <sub>CC</sub> | V | Figure 27. AC testing input/output waveforms Figure 28. Power-fail comparator waveform Figure 29. MR timing waveform 1. RST for STM805. Figure 30. Watchdog timing (STM705/706/813L) **\_\_\_\_\_** Table 6. DC and AC characteristics | Sym | Description | Test condition <sup>(1)</sup> | Min | Тур | Max | Unit | |------------------|-----------------------------------------|------------------------------------------------------------------------------------------|---------------------|------|---------------------|------| | V <sub>CC</sub> | Operating voltage | | 1.2 <sup>(2)</sup> | | 5.5 | V | | I <sub>CC</sub> | V <sub>CC</sub> supply current | | | 25 | 60 | μΑ | | | Input leakage current (MR) | 4.5 V < V <sub>CC</sub> < 5.5 V | 75 | 125 | 300 | μΑ | | , | Input leakage current (PFI) | 0 V < V <sub>IN</sub> < V <sub>CC</sub> | -25 | 2 | +25 | nA | | l <sub>Ll</sub> | Input leakage current (WDI) | WDI = V <sub>CC</sub> , time average | | 120 | 160 | μΑ | | | input leakage current (WDI) | WDI = GND, time average | -20 | -15 | | μΑ | | V <sub>IH</sub> | Input high voltage (MR) | 4.5 V < V <sub>CC</sub> < 5.5 V | 2.0 | | | V | | V <sub>IH</sub> | Input high voltage (WDI) | V <sub>RST</sub> (max) < V <sub>CC</sub> < 5.5 V | 0.7 V <sub>CC</sub> | | | V | | V <sub>IL</sub> | Input low voltage (MR) | 4.5 V < V <sub>CC</sub> < 5.5 V | | | 0.8 | V | | V <sub>IL</sub> | Input low voltage (WDI) | V <sub>RST</sub> (max) < V <sub>CC</sub> < 5.5 V | | | 0.3 V <sub>CC</sub> | V | | V <sub>OL</sub> | Output low voltage (PFO, RST, RST, WDO) | $V_{CC} = V_{RST}$ (max), $I_{SINK} = 3.2$ mA | | | 0.3 | V | | V <sub>OL</sub> | Output low voltage (RST) | $I_{SINK} = 50 \mu A, V_{CC} = 1.0 V,$<br>$T_{A} = 0 ^{\circ}C \text{ to } 85 ^{\circ}C$ | | | 0.3 | V | | | | I <sub>SINK</sub> = 100 μA, V <sub>CC</sub> = 1.2 V | | | 0.3 | V | | V | Output high voltage (RST, RST, WDO) | I <sub>SOURCE</sub> = 1 mA,<br>V <sub>CC</sub> = V <sub>RST</sub> (max) | 2.4 | | | V | | V <sub>OH</sub> | Output high voltage (PFO) | $I_{SOURCE} = 75 \mu A,$<br>$V_{CC} = V_{RST} (max)$ | 0.8 V <sub>CC</sub> | | | ٧ | | V <sub>OH</sub> | Output high voltage (RST) | $I_{SOURCE} = 4 \mu A, V_{CC} = 1.1 V,$<br>$T_A = 0 ^{\circ}C \text{ to } 85 ^{\circ}C$ | | | 0.8 | V | | | | $I_{\text{SOURCE}} = 4 \mu\text{A}, V_{\text{CC}} = 1.2 \text{V}$ | | | 0.9 | V | | Power-f | ail comparator | | | | | | | V <sub>PFI</sub> | PFI input threshold | PFI falling (V <sub>CC</sub> = 5 V) | 1.20 | 1.25 | 1.30 | ٧ | | t <sub>PFD</sub> | PFI to PFO propagation delay | | | 2 | | μs | Table 6. DC and AC characteristics | Sym | Description | Test condition <sup>(1)</sup> | Min | Тур | Max | Unit | | | |--------------------------------------------|-------------------------------------------------|---------------------------------|------|------|------|------|--|--| | Reset th | nresholds | | | | | • | | | | V Decet threeh | Depart threehold(3) | STM705/707/813L | 4.50 | 4.65 | 4.75 | V | | | | V RST | V <sub>RST</sub> Reset threshold <sup>(3)</sup> | STM706/708 | 4.25 | 4.40 | 4.50 | V | | | | | Reset threshold hysteresis | | | 25 | | mV | | | | t <sub>rec</sub> RS | RST pulse width | Blank (see Table 9) | 140 | 200 | 280 | - ms | | | | | no i puise wiutii | A (see Table 9) | 160 | 200 | 280 | | | | | Push-bu | utton reset input | | | | | | | | | t <sub>MLMH</sub><br>(or t <sub>MR</sub> ) | MR pulse width | | 150 | | | ns | | | | t <sub>MLRL</sub> | MR to RST output delay | | | | 250 | ns | | | | Watchd | Watchdog timer (STM705/706/813L) | | | | | | | | | t <sub>WD</sub> | Watchdog timeout period | 4.5 V < V <sub>CC</sub> < 5.5 V | 1.12 | 1.60 | 2.24 | S | | | | | WDI pulse width | 4.5 V < V <sub>CC</sub> < 5.5 V | 50 | | | ns | | | <sup>1.</sup> Valid for ambient operating temperature: $T_A = -40$ to 85 °C; $V_{CC} = 4.75$ V to 5.5 V for STM705/707/813L; $V_{CC} = 4.5$ V to 5.5 V for STM706/708 (except where noted). <sup>2.</sup> $V_{CC}$ (min) = 1.0 V for $T_A$ = 0 °C to +85 °C. <sup>3.</sup> For $V_{CC}$ falling. # 7 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of $\mathsf{ECOPACK}^{\mathbb{B}}$ packages, depending on their level of environmental compliance. $\mathsf{ECOPACK}^{\mathbb{B}}$ specifications, grade definitions and product status are available at: $\mathit{www.st.com}$ . $\mathsf{ECOPACK}^{\mathbb{B}}$ is an ST trademark. 5/ Figure 31. SO8 - 8-lead plastic small outline, 150 mils body width, outline 1. Drawing is not to scale. Table 7. SO8 - 8-lead plastic small outline, 150 mils body width, pack. mech. data | Cumbal | | mm | | | inches | | |--------|------|------|------|-------|--------|-------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | _ | 1.35 | 1.75 | _ | 0.053 | 0.069 | | A1 | _ | 0.10 | 0.25 | _ | 0.004 | 0.010 | | В | _ | 0.33 | 0.51 | _ | 0.013 | 0.020 | | С | _ | 0.19 | 0.25 | _ | 0.007 | 0.010 | | D | _ | 4.80 | 5.00 | _ | 0.189 | 0.197 | | ddd | _ | _ | 0.10 | _ | | 0.004 | | Е | _ | 3.80 | 4.00 | _ | 0.150 | 0.157 | | е | 1.27 | _ | _ | 0.050 | _ | _ | | Н | _ | 5.80 | 6.20 | _ | 0.228 | 0.244 | | h | _ | 0.25 | 0.50 | _ | 0.010 | 0.020 | | L | _ | 0.40 | 0.90 | _ | 0.016 | 0.035 | | α | _ | 0° | 8° | _ | 0° | 8° | | N | | 8 | | | 8 | | Figure 32. TSSOP8 – 8-lead, thin shrink small outline, 3 x 3 mm body size, outline 1. Drawing is not to scale. Table 8. TSSOP8 - 8-lead, thin shrink small outline, 3 x 3 mm body size, mechanical data | Symbol | | mm | | | inches | | |----------|------|------|------|-------|--------|-------| | Syllibol | Тур | Min | Max | Тур | Min | Max | | А | _ | _ | 1.10 | _ | _ | 0.043 | | A1 | _ | 0.05 | 0.15 | _ | 0.002 | 0.006 | | A2 | 0.85 | 0.75 | 0.95 | 0.034 | 0.030 | 0.037 | | b | _ | 0.25 | 0.40 | | 0.010 | 0.016 | | С | _ | 0.13 | 0.23 | _ | 0.005 | 0.009 | | СР | _ | _ | 0.10 | _ | _ | 0.004 | | D | 3.00 | 2.90 | 3.10 | 0.118 | 0.114 | 0.122 | | е | 0.65 | _ | _ | 0.026 | _ | _ | | E | 4.90 | 4.65 | 5.15 | 0.193 | 0.183 | 0.203 | | E1 | 3.00 | 2.90 | 3.10 | 0.118 | 0.114 | 0.122 | | L | 0.55 | 0.40 | 0.70 | 0.022 | 0.016 | 0.030 | | L1 | 0.95 | _ | _ | 0.037 | _ | _ | | α | _ | 0° | 6° | _ | 0° | 6° | | N | 8 | 8 | | | | | **577** Doc ID 10520 Rev 9 29/33 ## 8 Part numbering E = ECOPACK® package, tubes F = ECOPACK® package, tape and reel - 1. Available for STM706/708 in SO8 (M) package only. - 2. Contact local ST sales office for availability. For other options, or for more information on any aspect of this device, please contact the ST sales office nearest you. Table 10. Marking description | Part number | Reset threshold | Package | Topside marking | |-------------|-----------------|---------|-----------------| | STM705 | 4.63 V | SO8 | 705 | | | | TSSOP8 | | | STM706 | 4.38 V | SO8 | 706 | | | | TSSOP8 | | | STM707 | 4.63 V | SO8 | 707 | | | | TSSOP8 | | | STM708 | 4.38 V | SO8 | 708 | | | | TSSOP8 | | | STM813L | 4.63 V | SO8 | - 813L | | | | TSSOP8 | | # 9 Revision history Table 11. Document revision history | Date | Revision | Changes | | |-------------|----------|-------------------------------------------------------------------------------------------------------------------|--| | Sep-2003 | 1 | Initial release. | | | 31-Oct-2003 | 1.1 | Update Table 6. | | | 12-Dec-2003 | 2 | Reformatted; update characteristics ( <i>Figure 1, 2, 3, 4, 6, 8, 9, 10, 28</i> ; 29, 30, <i>Table 7, 9, 11</i> ) | | | 16-Jan-2004 | 2.1 | Add typical characteristics (Figure 12 to 18, 20 to 26) | | | 09-Apr-2004 | 3 | Reformatted; update characteristics ( <i>Figure 14, 18, 20</i> to <i>23, 26</i> ; <i>Table 7</i> ) | | | 25-May-2004 | 4 | Update characteristics ( <i>Table 4</i> , <i>7</i> ) | | | 02-Jul-2004 | 5 | Document promoted; corrected waveform (Figure 28) | | | 21-Sep-2004 | 6 | Clarify root part numbers, pin descriptions ( <i>Figure 2, 3, 10</i> ; <i>Table 6, 7, 10</i> ) | | | 08-Mar-2005 | 7 | Update typical characteristics (Figure 12 to 26) | | | 02-Nov-2009 | 8 | Updated Table 1, 3, 4, 6, 9, Section 2.3, Section 2.7, text in Section 7. | | | 06-Aug-2010 | 9 | Updated Features, Section 4: Typical operating characteristics, Table 9. | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2010 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 577 Doc ID 10520 Rev 9 33/33