## FEATURES

## Low cost

High speed and fast settling
-3 dB bandwidth: 240 MHz ( $\mathrm{G}=+1$ )
Slew rate: 170 V/ $\mu \mathrm{s}$
Settling time to 0.1\%: 28 ns
Video specifications ( $G=+2, R_{L}=150 \Omega$ )
0.1 dB gain flatness: $\mathbf{2 5} \mathbf{~ M H z}$

Differential gain error: $\mathbf{0 . 0 5 \%}$
Differential phase error: $\mathbf{0 . 2 5}{ }^{\circ}$
Single-supply operation
Wide supply range: 2.7 V to 5.5 V
Output swings to within 50 mV of supply rails
Low distortion: $\mathbf{7 9 \text { dBc SFDR @ } 1 \text { MHz }}$
Linear output current: $150 \mathrm{~mA} @-\mathbf{5 0 ~ d B c}$
Low power of 4.4 mA per amplifier

## APPLICATIONS

## Imaging

Consumer video
Active filters
Coaxial cable drivers

## Clock buffers

Photodiode preamp
Contact image sensor and buffers

## GENERAL DESCRIPTION

The ADA4891-1 (single) and ADA4891-2 (dual) are CMOS, high speed amplifiers that offer high performance at a low cost. The amplifiers feature true single-supply capability, with an input voltage range that extends 300 mV below the negative rail.

In spite of their low cost, the ADA4891 family provides high performance and versatility. The rail-to-rail output stage enables the output to swing within 50 mV of each rail, enabling maximum dynamic range.
The ADA4891 family of amplifiers are ideal for imaging applications, such as consumer video, CCD buffers, and contact image sensor buffers. Low distortion and fast settling time also make them ideal for active filter applications.

The ADA4891-1/ADA4891-2 are available in a wide variety of packages. The ADA4891-1 is available in 8 -lead SOIC and 5-lead SOT-23 packages. The ADA4891-2 is available in 8-lead SOIC and 8-lead MSOP packages. The amplifiers are specified to operate over the extended temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## CONNECTION DIAGRAMS



Figure 1. 8-Lead SOIC (R-8)


Figure 2. 5-Lead SOT-23 (RJ-5)


Figure 3. 8-Lead SOIC (R-8) and 8-Lead MSOP (RM-8)

## ADA4891-1/ADA4891-2

## TABLE OF CONTENTS

Features1
Applications. .....  1
Connection Diagrams ..... 1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 5
Maximum Power Dissipation ..... 5
ESD Caution ..... 5
Typical Performance Characteristics ..... 6
Applications Information ..... 12
Using the ADA4891 ..... 12
Wideband, Noninverting Operation ..... 12
Wideband, Inverting Gain Operation ..... 12
REVISION HISTORY
6/10—Rev. 0 to Rev. A
Changes to Figure 26 ..... 9
Changes to Figure 33 and Figure 34 ..... 10
Updated Outline Dimensions ..... 18
Changes to Ordering Guide ..... 18
Recommended Values ..... 12
Effect of $\mathrm{R}_{\mathrm{F}}$ on 0.1 dB Gain Flatness ..... 13
Driving Capacitive Loads ..... 14
Terminating Unused Amplifiers ..... 15
Video Reconstruction Filter ..... 15
Layout, Grounding, and Bypassing ..... 16
Power Supply Bypassing ..... 16
Grounding ..... 16
Input and Output Capacitance ..... 16
Input-to-Output Coupling ..... 16
Leakage Currents ..... 16
Outline Dimensions ..... 17
Ordering Guide ..... 18

## SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to 2.5 V , unless otherwise noted.
Table 1.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate ( $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ ) <br> Large Signal Frequency Response Settling Time to 0.1\% | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{o}}=0.2 \mathrm{~V} \text { p-p, } \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=604 \Omega \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p, } \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=604 \Omega \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p, } \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 240 \\ & 90 \\ & 25 \\ & 170 / 210 \\ & 40 \\ & 28 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> MHz <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion, HD2/HD3 <br> Harmonic Distortion, HD2/HD3 <br> Input Voltage Noise <br> Differential Gain Error (NTSC) <br> Differential Phase Error (NTSC) <br> Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} p-\mathrm{p}, \mathrm{G}=+1 \\ & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, \mathrm{G}=-1 \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p } \end{aligned}$ |  | $\begin{aligned} & -79 /-93 \\ & -75 /-91 \\ & 10 \\ & 0.05 \\ & 0.25 \\ & -80 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dBc} \\ & \mathrm{dBc} \\ & \mathrm{nV} / \sqrt{\mathrm{Hz}} \\ & \% \\ & \text { Degrees } \\ & \mathrm{dB} \end{aligned}$ |
| DC PERFORMANCE Input Offset Voltage <br> Offset Drift Input Bias Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ $\mathrm{RL}=150 \Omega \text { to } 2.5 \mathrm{~V}$ | $\begin{aligned} & -50 \\ & 77 \end{aligned}$ | $\begin{aligned} & \pm 2.5 \\ & \pm 3.2 \\ & 6 \\ & +2 \\ & 83 \\ & 71 \\ & \hline \end{aligned}$ | $\pm 10$ $+50$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> pA <br> dB <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance Input Common-Mode Voltage Range <br> Common-Mode Rejection Ratio (CMRR) | $\mathrm{V}_{\text {cm }}=0 \mathrm{~V}$ to 3.0 V |  | $\begin{aligned} & 5 \\ & 3.2 \\ & -V_{s}-0.3 \text { to } \\ & +V_{s}-0.8 \\ & 71 \end{aligned}$ |  | $G \Omega$ pF <br> V <br> dB |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current Short-Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V} \end{aligned}$ <br> $1 \%$ THD with $1 \mathrm{MHz}, 2 \mathrm{~V}$ p-p output <br> Sourcing <br> Sinking $\mathrm{G}=+1,<30 \% \text { overshoot }$ |  | $\begin{aligned} & 0.005 \text { to } 4.985 \\ & 0.065 \text { to } 4.9 \\ & 150 \\ & 250 \\ & 225 \\ & 15 \\ & \hline \end{aligned}$ |  | V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current per Amplifier <br> Positive Power Supply Rejection Ratio (PSRR) Negative Power Supply Rejection Ratio (PSRR) | $\begin{aligned} & +\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V} \text { to } 5.25 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-0.25 \mathrm{~V} \text { to } 0 \mathrm{~V} \end{aligned}$ | 2.7 | $\begin{aligned} & 4.4 \\ & 65 \\ & 63 \end{aligned}$ | 5.5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

## ADA4891-1/ADA4891-2

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to 1.5 V , unless otherwise noted.
Table 2.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate ( $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ ) <br> Large Signal Frequency Response <br> Settling Time to 0.1\% | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{o}}=0.2 \mathrm{~V} \text { p-p, } \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=604 \Omega \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=604 \Omega \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p, } \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 190 \\ & 75 \\ & 18 \\ & 140 / 230 \\ & 40 \\ & 30 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> MHz <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion Input Voltage Noise Differential Gain Error (NTSC) Differential Phase Error (NTSC) Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} p-\mathrm{p}, \mathrm{G}=-1 \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 0.5 \mathrm{~V},+\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-1 \mathrm{~V} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 0.5 \mathrm{~V},+\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-1 \mathrm{~V} \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{G}=+2 \end{aligned}$ |  | $\begin{aligned} & -70 /-89 \\ & 10 \\ & 0.23 \\ & 0.77 \\ & -80 \end{aligned}$ |  | dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> Degrees <br> dB |
| DC PERFORMANCE Input Offset Voltage <br> Offset Drift Input Bias Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ $\mathrm{RL}=150 \Omega \text { to } 1.5 \mathrm{~V}$ | -50 72 | $\begin{aligned} & \pm 2.5 \\ & \pm 3.2 \\ & 6 \\ & +2 \\ & 76 \\ & 65 \\ & \hline \end{aligned}$ | $\pm 10$ $+50$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> pA <br> $d B$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance Input Common-Mode Voltage Range <br> Common-Mode Rejection Ratio (CMRR) | $\mathrm{V}_{\text {cm }}=0 \mathrm{~V}$ to 1.5 V |  | $\begin{aligned} & 5 \\ & 3.2 \\ & -V_{s}-0.3 \text { to } \\ & +V_{s}-0.8 \\ & 68 \end{aligned}$ |  | G $\Omega$ pF V dB |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current <br> Short-Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } 1.5 \mathrm{~V} \\ & \mathrm{RL}=150 \Omega \text { to } 1.5 \mathrm{~V} \\ & 1 \% \mathrm{THD} \text { with } 1 \mathrm{MHz}, 2 \mathrm{~V} \text { p-p output } \\ & \text { Sourcing } \\ & \text { Sinking } \\ & \mathrm{G}=+1 \end{aligned}$ |  | $\begin{aligned} & 0.005 \text { to } 2.985 \\ & 0.095 \text { to } 2.965 \\ & 50 \\ & 150 \\ & 95 \\ & 15 \end{aligned}$ |  | V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current per Amplifier <br> Positive Power Supply Rejection Ratio (PSRR) <br> Negative Power Supply Rejection Ratio (PSRR) | $\begin{aligned} & +\mathrm{V}_{\mathrm{s}}=3 \mathrm{~V} \text { to } 3.15 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=3 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-0.15 \mathrm{~V} \text { to } 0 \mathrm{~V} \end{aligned}$ | 2.7 | $\begin{aligned} & 3.5 \\ & 76 \\ & 72 \end{aligned}$ | 5.5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 6 V |
| Input Voltage (Common Mode) | $-\mathrm{V}_{\mathrm{s}}-0.5 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{s}}$ |
| Differential Input Voltage | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Storage Temperature Range (R) | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range (A Grade) | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the ADA4891-1/ADA4891-2 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately $150^{\circ} \mathrm{C}$. Temporarily exceeding this limit can cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period can result in device failure.
The still-air thermal properties of the package $\left(\theta_{\mathrm{JA}}\right)$, the ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$, and the total power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ can be used to determine the junction temperature of the die.

The junction temperature can be calculated as

$$
\begin{equation*}
T_{J}=T_{A}+\left(P_{D} \times \theta_{J A}\right) \tag{1}
\end{equation*}
$$

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. It can be calculated by

$$
\begin{equation*}
P_{D}=\left(V_{S} \times I_{S}\right)+\left(V_{S}-V_{\text {OUT }}\right) \times V_{\text {OUT }} / R_{L} \tag{2}
\end{equation*}
$$

where:
$V_{s}$ is the positive supply rail.
$I_{s}$ is the quiescent current.
$V_{\text {OUT }}$ is the output of the amplifier.
$R_{L}$ is the output load of the amplifier.
To ensure proper operating, it is necessary to observe the maximum power derating curve in Figure 5, where it is derived by setting $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$ in Equation 1. Figure 5 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 5-lead SOT- $23\left(146^{\circ} \mathrm{C} / \mathrm{W}\right)$, the 8 -lead SOIC $\left(115^{\circ} \mathrm{C} / \mathrm{W}\right)$, and the 8 -Lead MSOP $\left(133^{\circ} \mathrm{C} / \mathrm{W}\right)$ on a JEDEC standard 4-layer board.


Figure 5. Maximum Power Dissipation vs. Ambient Temperature

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Small Signal Frequency Response vs. Gain, $V_{S}=5 \mathrm{~V}$


Figure 7. Small Signal Frequency Response vs. Supply Voltage


Figure 8. Small Signal Frequency Response vs. Temperature, $V_{s}=5 \mathrm{~V}$


Figure 9. Small Signal Frequency Response vs. Temperature, $V_{s}=3 \mathrm{~V}$


Figure 10. 0.1 dB Gain Flatness vs. Frequency, $G=+2$


Figure 11.0.1 dB Gain Flatness vs. $R_{F}, V_{s}=5 \mathrm{~V}$


Figure 12. 0.1 dB Gain Flatness vs. $R_{F}, V_{S}=3 \mathrm{~V}$


Figure 13. Large Signal Frequency Response vs. Gain, $V_{s}=5 \mathrm{~V}$


Figure 14. Large Signal Frequency Response vs. Gain, $V_{s}=3$ V


Figure 15. Harmonic Distortion (HD2, HD3) vs. Frequency, $V_{s}=5 \mathrm{~V}$


Figure 16. Harmonic Distortion (HD2, HD3) vs. Frequency, $V_{s}=3 \mathrm{~V}$


Figure 17. Harmonic Distortion vs. Output Voltage, $V_{s}=5 \mathrm{~V}$

## ADA4891-1/ADA4891-2



Figure 18. Harmonic Distortion vs. Output Voltage, $V_{s}=3 \mathrm{~V}$


Figure 19. Harmonic Distortion vs. Output Voltage, $G=+2$


Figure 20. Open-Loop Gain and Phase vs. Frequency


Figure 21. Small Signal Frequency Response vs. $C_{\text {LOAD }}\left(C_{L}\right)$


Figure 22. Differential Gain and Phase Errors


Figure 23. Input Voltage Noise vs. Frequency


Figure 24. Closed-Loop Output Impedance vs. Frequency


Figure 25. Small Signal Step Response, $G=+1$


Figure 26. Large Signal Step Response, $G=+2$


Figure 27. Large Signal Step Response, $V_{s}=5 \mathrm{~V}$


Figure 28. Large Signal Step Response, $V_{s}=3 \mathrm{~V}$


Figure 29. Short-Term Settling Time to 0.1\%

## ADA4891-1/ADA4891-2



Figure 30. Slew Rate vs. Output Step


Figure 31. Input Overdrive Recovery From Positive Rail


Figure 32. Input Overdrive Recovery from Negative Rail


Figure 33. Output Overdrive Recovery from Positive Rail


Figure 34. Output Overdrive Recovery from Negative Rail


Figure 35. CMRR vs. Frequency


Figure 36. PSRR vs. Frequency


Figure 37. ADA4891-2 (SOIC) Crosstalk (Output-to-Output) vs. Frequency


Figure 39. Supply Current per Amplifier vs. Temperature


Figure 40. Supply Current per Amplifier vs. Supply Voltage


Figure 38. Output Saturation Voltage vs. Load Current vs. Temperature

## ADA4891-1/ADA4891-2

## APPLICATIONS INFORMATION

## USING THE ADA4891

Understanding the subtleties of the ADA4891 family gives users insight into how to exact its peak performance. In this section, how the gain, component values, and parasitics affect the performance of the ADA4891 are discussed. The wideband, noninverting configuration of the ADA4891 is shown in Figure 41, while the wideband, inverting configuration of the ADA4891 is shown in Figure 42.

## WIDEBAND, NONINVERTING OPERATION



Figure 41. Noninverting Configuration
In Figure $41, \mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$ denote the feedback and the gain resistor, respectively. Together, $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$ determine the noise gain of the amplifier, and the value of $\mathrm{R}_{\mathrm{F}}$ defines the 0.1 dB bandwidth. The effect of $\mathrm{R}_{\mathrm{F}}$ on the 0.1 dB gain flatness is discussed in the Effect of $\mathrm{R}_{\mathrm{F}}$ on 0.1 dB Gain Flatness section. Typical $\mathrm{R}_{\mathrm{F}}$ values range from $549 \Omega$ to $698 \Omega$.

In a controlled impedance signal path, $\mathrm{R}_{\mathrm{T}}$ is used as the input termination resistor designed to match that of the input source impedance. Note that it is not required for normal operation. $R_{T}$ is generally set to match the input source impedance.

## WIDEBAND, INVERTING GAIN OPERATION



Figure 42. Inverting Configuration
Figure 42 shows the inverting gain configuration. To match the input source impedance for the inverting gain configuration, set the parallel combination of $\mathrm{R}_{\mathrm{T}} / / \mathrm{R}_{\mathrm{G}}$ to match that of the input source impedance.

Note that a bias current cancellation resistor is not required in the noninverting input of the amplifier because the input bias current of the ADA4891 is very low (less than 10 pA ). Therefore, the dc errors caused by the bias current are negligible.

For both configurations, it is often useful to increase the $R_{F}$ value to decrease the loading on the output. Increasing the $R_{F}$ value improves the harmonic distortion at the expense of reducing the 0.1 dB bandwidth of the amplifier. This effect is discussed further in the Effect of $\mathrm{R}_{\mathrm{F}}$ on 0.1 dB Gain Flatness section.

## RECOMMENDED VALUES

Table 4 provides a handy reference for various configurations and shows the effect of gain on the -3 dB small signal bandwidth, slew rate, and peaking of the ADA4891-1/ADA4891-2. Note that as the gain increases, the small signal bandwidth decreases as is expected from the gain bandwidth product relationship. In addition, the phase margin improves with higher gains, and the amplifier becomes more stable. As a result, the peaking in the frequency response is reduced (see Figure 6).

Table 4. Recommended Values for the ADA4891-1/ADA4891-2 Performance

| Gain | Feedback Network Values |  | $\begin{aligned} & \hline-3 \mathrm{~dB} \text { Small Signal Bandwidth (MHz) } \\ & \hline \mathrm{V}_{\text {out }}=200 \mathrm{mV} \text { p-p } \\ & \hline \end{aligned}$ | Slew Rate ( $\mathrm{V} / \mu \mathrm{s}$ ) |  | Peaking (dB) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RF | RG |  | $\mathbf{t r}_{\text {R }}$ | $\mathbf{t}_{\mathrm{F}}$ |  |
| -1 | 604 | 604 | 118 | 188 | 192 | 1.3 |
| +1 | 0 | 0 | 236 | 154 | 263 | 2.6 |
| +2 | 604 | 604 | 120 | 178 | 204 | 1.4 |
| +5 | 604 | 151 | 32.5 | 149 | 154 | 0 |
| +10 | 604 | 67.1 | 12.7 | 71 | 72 | 0 |

## ADA4891-1/ADA4891-2

## EFFECT OF R $\mathbf{R}$ ON 0.1 dB GAIN FLATNESS

Gain flatness is an important specification in video applications. It represents the maximum allowable deviation in the signal amplitude within the pass band. Tests have revealed that the human eye is unable to distinguish brightness variations of less than $1 \%$, which translates into a 0.1 dB signal drop within the pass band, or put simply, 0.1 dB gain flatness.

The PCB layout configuration and bond pads of the chip often contribute to stray capacitance. The stray capacitance at the inverting input forms a pole with the feedback and gain resistor. This additional pole adds phase shift and reduces phase margin in the closed-loop phase response, causing instability in the amplifier and peaking in the frequency response.
Figure 43 shows the effect of using various values of Feedback Resistor $\mathrm{R}_{\mathrm{F}}$ on the 0.1 dB gain flatness. Note that a larger $\mathrm{R}_{\mathrm{F}}$ value causes more peaking because the additional pole formed by $\mathrm{R}_{\mathrm{F}}$, and the input stray capacitance, shifts down in frequency and interacts significantly with the internal poles of the amplifier.


Figure 43. Noninverting Configuration
To get the desired 0.1 dB bandwidth, adjust the feedback resistor, $\mathrm{R}_{\mathrm{F}}$, as shown in Figure 43. If $\mathrm{R}_{\mathrm{F}}$ cannot be adjusted, a small capacitor can be placed in parallel with $\mathrm{R}_{\mathrm{F}}$ to reduce peaking.

The feedback capacitor, $\mathrm{C}_{\mathrm{F}}$, forms a zero with the feedback resistor, which cancels out the pole formed by the input stray capacitance and the gain and feedback resistor. For a first pass in determining the $C_{F}$ value, use the equation $R_{G} \times C_{S}=R_{F} \times C_{F}$, where $R_{G}$ is the gain resistor, $\mathrm{C}_{\mathrm{S}}$ is the input stray capacitance, $\mathrm{R}_{\mathrm{F}}$ is the feedback resistor, and $\mathrm{C}_{\mathrm{F}}$ is the feedback capacitor. This is the condition where the original closed-loop frequency response of the amplifier is restored as if there is no stray input capacitance. Most often, however, the value of $C_{F}$ is determined empirically.

Figure 44 shows the effect of using various values for the feedback capacitors to reduce peaking. In this case, $\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=604 \Omega$. The input stray capacitance, together with the board parasitics, is approximately 2 pF .


Figure 44. 0.1 dB Gain Flatness vs. $C_{F}, V_{S}=5 \mathrm{~V}$

## ADA4891-1/ADA4891-2

## DRIVING CAPACITIVE LOADS

A highly capacitive load reacts with the output impedance of the amplifiers, causing a loss of phase margin and subsequent peaking or even oscillation, as is shown in Figure 45 and Figure 46. Four methods that minimize the output capacitive loading effect include:

- Reducing the output resistive load. This pushes the pole further away and, hence, improves the phase margin.
- Increase the phase margin with higher noise gains. As the closed-loop gain is increased, the larger phase margin allows for large capacitor loads with less peaking.
- Adding a parallel capacitor, $\mathrm{C}_{\mathrm{F}}$ with $\mathrm{R}_{\mathrm{F}}$, from -IN to the output. This adds a zero in the closed-loop frequency response, which tends to cancel out the pole formed by the capacitive load and output impedance of the amplifier. Refer to the Effect of $\mathrm{R}_{\mathrm{F}}$ on 0.1 dB Gain Flatness section for more details.
- Putting a small value resistor, $\mathrm{R}_{\mathrm{s}}$, in series with the output to isolate the load capacitor from the output stage of the amplifier.


Figure 45. Closed-Loop Frequency Response, $C_{L}=6.8 \mathrm{pF}$
Figure 47 shows the effect of using a snub resistor ( $\mathrm{R}_{\mathrm{s}}$ ) on reducing the peaking in the worst-case frequency response (gain of +1 ). Using $\mathrm{R}_{s}=100 \Omega$ reduces the peaking by 3 dB , with the tradeoff that the closed-loop gain is reduced by 0.9 dB due to attenuation at the output. Rs can be adjusted from $0 \Omega$ to $100 \Omega$ to maintain an acceptable level of peaking and closed-loop gain, as shown in Figure 48.

Figure 48 shows that the transient response is also much improved by the snub resistor $\mathrm{R}_{\mathrm{s}}=100 \Omega$, compared to that of Figure 46.


Figure 47. Capacitive Load Drive vs. Closed-Loop Gain


Figure 48. 200 mV Step Response, $C_{L}=50 \mathrm{pF}$

## TERMINATING UNUSED AMPLIFIERS

Terminating unused amplifiers in a multiamplifier package is an important step to ensuring proper operation of the functional amplifier. Unterminated amplifiers can oscillate and draw excessive power if left unattended. The recommended procedure for terminating unused amplifiers is to connect any unused amplifiers in a unity-gain configuration and connect the noninverting input to midsupply voltage. With symmetrical bipolar power supplies, this means connecting the noninverting input to ground, as shown in Figure 49. In single power supply applications, a synthetic midsupply source must be created. This can be accomplished with a simple resistive voltage divider. Figure 50 shows the proper connection for terminating an unused amplifier in a single-supply configuration.


Figure 49. Terminating Unused Amplifier with Symmetrical Bipolar Power Supplies


Figure 50. Terminating Unused Amplifier with Single Power Supply

## VIDEO RECONSTRUCTION FILTER

A common application for active filters is at the output of video digital-to-analog converters (DACs)/encoders. The filter, or more appropriately, the video reconstruction filter, is used at the output of a video DAC/encoder to eliminate the multiple images that are created during the sampling process within the DAC. For portable video applications, the ADA4891 is an ideal choice due to its lower power requirements and high performance.
For active filters, a good rule of thumb is that the amplifiers -3 dB bandwidth be at least 10 times higher than the corner frequency of the filter. This ensures that no initial roll-off is introduced by the amplifier and that the pass band is flat until the cutoff frequency.

An example of a 15 MHz , 3-pole Sallen-Key, low-pass, video reconstruction filter is shown in Figure 51. This circuit features a gain of 2 , has a 0.1 dB bandwidth of 7.3 MHz , and over 17 dB attenuation at 29.7 MHz (see Figure 52). The filter has three poles; two are active with a third passive pole ( R 6 and C 4 ) placed at the output. C3 improves the filter roll-off. R6, R7, and R8 comprise the video load of $150 \Omega$. Components R6, C4, R7, R8, and the input termination of the network analyzer form a 6 dB attenuator; therefore, the reference level is roughly 0 dB , as shown in Figure 52.


Figure 51. 13 MHz Video Reconstruction Filter Schematic


Figure 52. Video Reconstruction Filter Frequency Performance

## ADA4891-1/ADA4891-2

## LAYOUT, GROUNDING, AND BYPASSING POWER SUPPLY BYPASSING

Power supply pins are additional op amp inputs, and care must be taken so that a noise-free stable dc voltage is applied. The purpose of bypass capacitors is to create a low impedance path from the supply to ground over a range of frequencies, thereby shunting or filtering the majority of the noise to ground. Bypassing is also critical for stability, frequency response, distortion, and PSRR performance.
Chip capacitors of $0.1 \mu \mathrm{~F}$ (X7R or NPO) are critical and should be as close as possible to the amplifier package. The 0508 case size for such a capacitor is recommended because it offers low series inductance and excellent high frequency performance. Larger chip capacitors, such as $0.1 \mu \mathrm{~F}$ capacitors, can be shared among a few closely spaced active components in the same signal path. A $10 \mu \mathrm{~F}$ tantalum capacitor is less critical for high frequency bypassing, but does provide additional bypassing for lower frequencies.

## GROUNDING

When possible, ground and power planes should be used. Ground and power planes reduce the resistance and inductance of the power supply feeds and ground returns. If multiple planes are used, they should be stitched together with multiple vias. The returns for the input, output terminations, bypass capacitors, and $\mathrm{R}_{\mathrm{G}}$ should all be kept as close to the ADA4891 as possible. Ground vias should be placed at the very end of the component mounting pads to provide a solid ground return. The output load ground and the bypass capacitor grounds should be returned to a common point on the ground plane to minimize parasitic inductance that can help improve distortion performance.

## INPUT AND OUTPUT CAPACITANCE

Parasitic capacitance can cause peaking and instability and, therefore, should be minimized to ensure stable operation.
High speed amplifiers are sensitive to parasitic capacitance between the inputs and ground. A few picofarads of capacitance reduces the input impedance at high frequencies, in turn increasing the gain of the amplifier and causing peaking of the frequency response or even oscillations, if severe enough. It is recommended that the external passive components, which are connected to the input pins, be placed as close as possible to the inputs to avoid parasitic capacitance.
In addition, all ground and power planes under the pins of the ADA4891 should be cleared of copper to prevent parasitic capacitance between the input and output pins to ground. This is because a single mounting pad on a SOIC footprint can add as much as 0.2 pF of capacitance to ground if the ground or power plane is not cleared under the ADA4891 pins. In fact, the ground and power planes should be kept at a distance of at least 0.05 mm from the input pins on all layers of the board.

## INPUT-TO-OUTPUT COUPLING

To minimize capacitive coupling between the inputs and output and to avoid any positive feedback, the input and output signal traces should not be parallel. In addition, the input traces should not be close to each other. A minimum of 7 mils between the two inputs is recommended.

## LEAKAGE CURRENTS

In extremely low input bias current amplifier applications, stray leakage current paths must be kept to a minimum. Any voltage differential between the amplifier inputs and nearby traces sets up a leakage path through the PCB. Consider a 1 V signal and $100 \mathrm{G} \Omega$ to ground present at the input of the amplifier. The resultant leakage current is 10 pA ; this is $5 \times$ the typical input bias current of the amplifier. Poor PCB layout, contamination, and the board material can create large leakage currents. Common contaminants on boards are skin oils, moisture, solder flux, and cleaning agents. Therefore, it is imperative that the board be thoroughly cleaned and the board surface be free of contaminants to take full advantage of the low input bias currents of the ADA4891.
To significantly reduce leakage paths, a guard-ring/shield should be used around the inputs. The guard-ring circles the input pins and is driven to the same potential as the input signal, thereby reducing the potential difference between pins. For the guard ring to be completely effective, it must be driven by a relatively low impedance source and should completely surround the input leads on all sides, above, and below, using a multilayer board (see Figure 53). The SOT-23-5 package presents a challenge in keeping the leakage paths to a minimum. The pin spacing is very tight, so extra care must be used when constructing the guard ring (see Figure 54 for recommended guard-ring construction).


Figure 54. Guard-Ring Layout SOT-23-5

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 55. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body ( $R-8$ )
Dimensions shown in millimeters and (inches)


Figure 56. 5-Lead Small Outline Transistor Package [SOT-23]

## ADA4891-1/ADA4891-2



COMPLIANT TO JEDEC STANDARDS MO-187-AA

## o o of

Figure 57. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: |
| ADA4891-1ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADA4891-1ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13"Tape and Reel | R-8 |  |
| ADA4891-1ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7"Tape and Reel | R-8 |  |
| ADA4891-1ARJZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 7"Tape and Reel | RJ-5 | H1W |
| ADA4891-1ARJZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 13 " Tape and Reel | RJ-5 | H1W |
| ADA4891-2ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADA4891-2ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13"Tape and Reel | R-8 |  |
| ADA4891-2ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7"Tape and Reel | R-8 |  |
| ADA4891-2ARMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | H1U |
| ADA4891-2ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP, 13" Tape and Reel | RM-8 | H1U |
| ADA4891-2ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Tape and Reel | RM-8 | H1U |

[^0]NOTES

## ADA4891-1/ADA4891-2

## NOTES


[^0]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

