#### TOWER SYSTEM



# 8-bit Microcontrollers

# MC9S08LL64/36

# **Target Applications**

- Battery-operated hand-held devices
- · Portable health care devices
- Thermostats •
- Alarms/clocks •
- Exercise equipment
- · Personal diagnostics
- Low-end utility metering
- · Scrolling text displays
- Small appliances

#### **Overview**

Freescale expands the industry's best-in-class ultra-low-power MCU with LCD driver. The MC9S08LL64/36 helps you reach your target performance levels while minimizing power consumption in your design, demonstrating extreme energy efficiency for ultra-long operation in battery-powered applications.

### 9S08LL64/36 Block Diagram

| S08 Core<br>w/MMU  | LVD                        | 2 x SCI                  |  |  |  |  |
|--------------------|----------------------------|--------------------------|--|--|--|--|
| WINNO              | КВІ                        | ICS                      |  |  |  |  |
| 32K Flash<br>Array | СОР                        | 2C                       |  |  |  |  |
|                    | SPI                        |                          |  |  |  |  |
| 32K Flash<br>Array | LCD Driver<br>8 x 36 = 288 | 10-ch., 12-bit<br>ADC    |  |  |  |  |
| 4K RAM             | TOD                        | 2 x 2-ch., 16-bit<br>TPM |  |  |  |  |
| BDM                | ACMP                       | VREF                     |  |  |  |  |
| \$08               |                            |                          |  |  |  |  |

#### Features S08 Central Pr Up to 40 MHz CPL Up to 20 MHz CPL

-40°C to +85°C

HCS08 instruction

### Enablement an

- Low-cost, reconfig platform
- Breakpoint capabi .
- ICE debug module . modes. Eight deep and event-only da breakpoints.
- Migration path fro .

#### Power-Saving

- Two ultra-low-pov use of peripherals
- . New low-power ru
- . 6 µs typical wake
- Internal clock sour locked loop (FLL)
- Ultra-low-power o
- Clock gating disat

#### LCD Driver and

- Integrated LCD driv
- · Configurable displ
- Low-power blinkir
- · Internal charge pu
- Front plane (FP) and black plane (BP) re-assignments





| rocessor Unit (CPU)                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| U at 3.6V to 2.1V<br>U at 2.1V to 1.8V across temperature range of                                                                               | <ul> <li>Offers high performance, even at low voltage levels for battery-<br/>operated applications</li> <li>Provides bus speed operation of 10 MHz from 1.8V to 3.6V</li> </ul>                                                                                                                                                                   |
| n set with added BGND instruction                                                                                                                | <ul> <li>Easy to learn and use</li> <li>Backward object code compatibility with 68HC08 and 68HC05 for reuse of existing libraries</li> <li>Allows for efficient, compact module coding in assembly or C compiler</li> <li>BGND allows user to enter background debug mode that takes advantage of the on-chip in-circuit emulator (ICE)</li> </ul> |
| nd Development Support                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                    |
| igurable Tower evaluation and demonstration                                                                                                      | <ul> <li>Speeds time to market and enables advanced development<br/>through rapid prototyping</li> </ul>                                                                                                                                                                                                                                           |
| bility                                                                                                                                           | <ul> <li>Allows single breakpoint setting during in-circuit debugging (plus<br/>two more breakpoints in on-chip debug module)</li> </ul>                                                                                                                                                                                                           |
| le containing three comparators and nine trigger<br>pp FIFO for storing change-of-flow addresses<br>ata—debug module supports both tag and force | <ul> <li>Provides built-in full emulation without expense of<br/>traditional simulator</li> </ul>                                                                                                                                                                                                                                                  |
| om smaller flash size devices (LL16)                                                                                                             | Speeds time to market with pin to pin compatibility and shared<br>software drivers                                                                                                                                                                                                                                                                 |
| Features                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                    |
| wer stop modes, one of which allows limited<br>s                                                                                                 | <ul> <li>Allows continued application sampling in a reduced power state,<br/>which extends battery life</li> </ul>                                                                                                                                                                                                                                 |
| run and wait modes                                                                                                                               | Allows use of all chip peripherals in a low-power state                                                                                                                                                                                                                                                                                            |
| e-up time from stop mode                                                                                                                         | Enables faster execution out of stop modes                                                                                                                                                                                                                                                                                                         |
| urce (ICS)—module containing a frequency-<br>controlled by internal or external reference                                                        | <ul> <li>Provides choice of frequencies on the fly</li> <li>Reducing frequency saves current</li> </ul>                                                                                                                                                                                                                                            |
| oscillator (OSC)                                                                                                                                 | Accurate timebase in low-power modes                                                                                                                                                                                                                                                                                                               |
| ables clocks to unused peripherals                                                                                                               | <ul> <li>Provides flexibility to turn off individual modules</li> <li>Reduces power consumption</li> </ul>                                                                                                                                                                                                                                         |
| d Internal Charge Pump                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                    |
| river supports both standard 3V and 5V LCD glass                                                                                                 | <ul> <li>Gives you flexibility when selecting the ideal glass for your application with respect to display quality, cost and power</li> <li>Does not require expensive "chip-on-glass" display</li> </ul>                                                                                                                                          |
| play for 8 x 36 or 4 x 40 segment display                                                                                                        | <ul> <li>Up to eighteen-character alphanumeric display (sixteen segment based), perfect for scrolling text with simple display</li> <li>Allows high mix of numbers, text and icons</li> </ul>                                                                                                                                                      |
| ing mode                                                                                                                                         | <ul> <li>Low-power blinking mode does not require CPU intervention</li> <li>Can be activated and CPU can go to sleep, but segments will<br/>remain blinking at the pre-set frequency. Plus, an alternate display<br/>feature can be activated to display alternate data (i.e., to blink<br/>temperature and time).</li> </ul>                      |
| ump                                                                                                                                              | Provides option to run off a single supply, a dual supply for sustained contrast or a customized implementation of contrast control                                                                                                                                                                                                                |
| and block along (DD) as assigned and                                                                                                             | - ED and DD and he arthur calestable melting laws the ancientable                                                                                                                                                                                                                                                                                  |

**Benefits** 

• FP and BP can be software selectable, making layout an easier task and very flexible for design changes



# **TOWER SYSTEM**

The S08LL64 solution speeds development time by providing an easy migration path with pin-to-pin compatibility from 8K to 64K and a reusable and expandable Tower System.

The LL family provides design flexibility with a large segment-based 8 x 36 driver and an integrated charge pump to provide a true system-on-chip solution.

# Cost-Effective Development Tools TWR-S08LL64 (\$69USD) TWR-S08LL64-KIT (\$99USD)

The MC9S08LL64 evaluation and demonstration board can be purchased individually or as part of a complete kit for quick and easy development.

 TWR-S08LL64 features the MC9S08LL64 MCU in a 80-pin LQFP package

## TWR-S08LL64-KIT includes:

- TWR-S08LL64 standalone development board
- TWR-PROTO prototyping module provides access to all signals on the tower system, allowing for easy signal probing and circuit prototyping
- TWR-ELEV elevator modules that connect the MCU board and prototyping module, USB and Ethernet cables
- Interactive DVD complete with tools, software, lab supplements and other helpful resources

# CodeWarrior Development Studio for Microcontrollers v6.3

Complimentary\*\* Special Edition

CodeWarrior Development Studio for Microcontrollers is a suite of tools that supports software development for Freescale's 8-bit MCUs and 32-bit V1 ColdFire devices. Designers can further accelerate application development with the help of Processor Expert, an award-winning rapid application development tool integrated into the CodeWarrior tool suite.

\* Prices indicated are MSRP. \*\* Subject to license agreement

| F              | eatures, cont.                                                                                                                                                                                                                              | B | Benefits, cont.                                                                                                                                                                                                                                     |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •              | Capable of running in STOP3 and STOP2 mode                                                                                                                                                                                                  | • | Enables driving the display while the CPU sleeps, lowering overall system power consumption                                                                                                                                                         |
| •              | LCD driver pins are muxed with GPIO and other functions                                                                                                                                                                                     | • | Any LCD pin can be FP (segment) or BP (common), based on software configuration                                                                                                                                                                     |
| On-Chip Memory |                                                                                                                                                                                                                                             |   |                                                                                                                                                                                                                                                     |
| •              | Up to 64K flash comprised of two separate arrays to facilitate read/program/erase over full operating voltage and temperature                                                                                                               | • | Allows you to take full advantage of operating voltage and temperature in-application reprogrammability benefits in virtually any environment                                                                                                       |
| •              | 1.8V to 3.6V RAM                                                                                                                                                                                                                            | • | Security circuitry prevents unauthorized access to RAM and flash contents                                                                                                                                                                           |
| Pe             | eripherals                                                                                                                                                                                                                                  |   |                                                                                                                                                                                                                                                     |
| •              | Analog-to-digital converter (ADC)—10-channel, 12-bit resolution,<br>2.5 µs conversion time, automatic compare function, internal<br>temperature sensor, internal bandgap reference channel,<br>operation in stop mode                       | • | Having ten channels allows up to ten analog devices to be<br>sampled at extremely high speeds<br>Accuracy and full functionality guaranteed across 1.8V to 3.6V<br>operating voltage of the MCU                                                     |
| •              | Timer—two 2-channel (TPM1 and TPM2), selectable input<br>capture, output compare, buffered-edge or center-aligned PWM<br>on each channel                                                                                                    | • | Two TPMs allow for two different time bases, with a total of eight timer channels                                                                                                                                                                   |
| •              | Two serial communications interface (SCI)—modules offering<br>asynchronous communications, 13-bit break option, flexible baud<br>rate generator, double buffered transmit and receive and optional<br>HW parity checking and generation     | • | Provides standard UART communications peripheral<br>Allows full-duplex, asynchronous NRZ serial communication<br>between MCU and remote devices<br>Edge interrupt can wake up MCU from low-power mode                                               |
| •              | Analog comparator with selectable interrupt on rising, falling or<br>either edge of comparator output, compare option to fixed internal<br>bandgap reference voltage, outputs can be optionally routed to<br>TPM module, operation in STOP3 | • | Requires only single pin for input signal, freeing additional pins for<br>other use<br>Allows other components in system to see result of comparator<br>with minimal delay<br>Can be used for single-slope ADC and RC time-constant<br>measurements |
| •              | TOD — (Time-of-day) 8-bit, quarter second counter with match register, external clock source for precise time base, time-of-day, calendar, or task scheduling functions                                                                     | • | Allows MCU to keep accurate track of time in all low-power modes<br>Also cyclical wakeup from low-power modes without external<br>components                                                                                                        |
| •              | Serial peripheral interface (SPI)—one module with full-duplex or<br>single-wire bidirectional, double-buffered transmit and receive,<br>master or slave mode, MSB-first or LSB-first shifting                                               | • | Allows high-speed (up to 5 Mbps) communications to other MCU<br>or peripherals, such as MC1319x RF transceivers                                                                                                                                     |
| •              | I <sup>2</sup> C with up to 100 kbps with maximum bus loading, multi-master operation, programmable slave address, interrupt-driven byte-by-byte data transfer, supports broadcast mode and 10-bit addressing                               | • | I <sup>2</sup> C port enables increased system memory by using an additiona<br>I <sup>2</sup> C EEPROM. This also creates an opportunity to add an additiona<br>I <sup>2</sup> C device.                                                            |
| •              | Internal Voltage Reference (VREF) intended to supply an<br>accurate voltage output that is trimmable by an 8-bit register<br>in 0.5 mV steps                                                                                                | • | Provides an internal voltage reference to analog peripherals such<br>as the ADC, or analog comparator. This reduces component coun                                                                                                                  |
| In             | put/Output                                                                                                                                                                                                                                  |   |                                                                                                                                                                                                                                                     |
| •              | 39 general purpose input/output (GPIO), two output-only pins                                                                                                                                                                                | • | Results in large number of flexible I/O pins that allow developers<br>easily interface devices into their own designs                                                                                                                               |
| •              | Eight keyboard interrupt (KBI) pins with selectable polarity                                                                                                                                                                                | • | Can be used for reading input from a keypad or used as general pin interrupts                                                                                                                                                                       |
| Sy             | stem Protection                                                                                                                                                                                                                             |   |                                                                                                                                                                                                                                                     |
| •              | Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock                                                                                                                 | • | Allows device to recognize runaway code (infinite loops) and resprocessor to avoid lock-up states                                                                                                                                                   |
| •              | Low-voltage detection with reset or interrupt, selectable trip points                                                                                                                                                                       | • | Warns the developer of voltage drops outside of the typical operating range                                                                                                                                                                         |
| •              | Illegal op code and illegal address detection with reset                                                                                                                                                                                    | • | Allows the device to recognize erroneous code and resets the processor to avoid lock-up states                                                                                                                                                      |
| •              | Flash block protection                                                                                                                                                                                                                      | • | Prevents unintentional programming of protected flash memory,<br>which greatly reduces the chance of losing vital system code for<br>vendor applications                                                                                            |

| Package Options |         |                |  |  |  |  |
|-----------------|---------|----------------|--|--|--|--|
| Part Number     | Package | Temp. Range    |  |  |  |  |
| MC9S08LL64CLK   | 80 LQFP | -40°C to +85°C |  |  |  |  |
| MC9S08LL64CLH   | 64 LQFP | -40°C to +85°C |  |  |  |  |
| MC9S08LL36CLH   | 64 LQFP | -40°C to +85°C |  |  |  |  |
| MC9S08LL36CLK   | 80 LQFP | -40°C to +85°C |  |  |  |  |

Learn More: For current information about Freescale products and documentation, please visit www.freescale.com/lcd and www.freescale.com/tower.

Freescale, the Freescale lot, CodeWarrior, ColdFire and Porcessor Expert are trademarks or registered trademarks of Freescale Semiconductor, Inc. in the U.S. and other countries. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2010. Document Number: DEMO9S08LL6436FS / REV 1

