

### PIC18F87J11 Family Silicon Errata and Data Sheet Clarification

The PIC18F87J11 family devices that you have received conform functionally to the current Device Data Sheet (DS39778**D**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC18F87J11 family silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A6).

Data Sheet clarifications and corrections start on page 5, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with MPLAB ICD 2 or PICkit<sup>TM</sup> 3:

- Using the appropriate interface, connect the device to the MPLAB ICD 2 programmer/ debugger or PICkit<sup>™</sup> 3.
- From the main menu in MPLAB IDE, select <u>Configure>Select Device</u>, and then select the target part number in the dialog box.
- 3. Select the MPLAB hardware tool (<u>Debugger>Select Tool</u>).
- Perform a "Connect" operation to the device (<u>Debugger>Connect</u>). Depending on the development tool used, the part number and Device Revision ID value appear in the **Output** window.

Note: If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC18F87J11 family silicon revisions are shown in Table 1.

| Dort Number | Device ID <sup>(1)</sup> |    | Revision ID for Silicon Revision <sup>(2)</sup> |    |     |     |     |  |  |
|-------------|--------------------------|----|-------------------------------------------------|----|-----|-----|-----|--|--|
| Part Number | Device ID. 7             | A1 | A2                                              | A4 | A5  | A6  | C1  |  |  |
| PIC18F66J11 | 444h                     |    |                                                 |    |     |     |     |  |  |
| PIC18F66J16 | 446h                     |    |                                                 |    |     |     | 10h |  |  |
| PIC18F67J11 | 448h                     | 16 | <b>2</b> h                                      | 46 | Eb  | Ch  |     |  |  |
| PIC18F86J11 | 44Eh                     |    | 211                                             | 40 | IIC | 011 |     |  |  |
| PIC18F86J16 | 450h                     |    |                                                 |    |     |     |     |  |  |
| PIC18F87J11 | 452h                     |    |                                                 |    |     |     |     |  |  |

#### TABLE 1: SILICON DEVREV VALUES

**Note 1:** The Device IDs (DEVID and DEVREV) are located at the last two implemented addresses of configuration memory space. They are shown in hexadecimal in the format "DEVID DEVREV".

2: Refer to the "PIC18F6XJXX/8XJXX Flash Microcontroller Programming Specification" (DS39644) for detailed information on Device and Revision IDs for your specific device.

| Madula                      | Facture                              | Item |                                                                                                                                                                                                               |   | Affec | ted R | evisi | ons <sup>(1)</sup> | )          |
|-----------------------------|--------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|-------|-------|--------------------|------------|
| wodule                      | Feature                              | Num  | 1 Issue Summary                                                                                                                                                                                               |   | A2    | A4    | A5    | A6                 | <b>C</b> 1 |
| MSSPx                       | I <sup>2</sup> C™ Slave<br>Reception | 1.   | When configured for I <sup>2</sup> C slave reception, the MSSPx module may not receive the correct data if the SSPxBUF register is not read within a window after an SSPxIF interrupt occurs.                 | х | x     | x     | x     | х                  | x          |
| Oscillator<br>Configuration | PLL                                  | 2.   | When Phase Lock Loop (PLL) is enabled, if the PLL input frequency is higher than 8 MHz, there may be problems accessing the RAM.                                                                              | х | x     |       |       |                    |            |
| Voltage<br>Regulator        | VDDCORE                              | 3.   | If VDDCORE drops below approximately 2.45V<br>while the on-chip core voltage regulator is<br>enabled and operating in Voltage Tracking<br>mode, the REGSLP bit (WDTCON <7>) will be<br>automatically cleared. | х |       |       |       |                    |            |
| SRAM                        | Read/Write                           | 4.   | Any read or write access to SRAM will increase<br>the current consumption of the device – varying<br>with how often the SRAM is accessed.                                                                     | х |       |       |       |                    |            |
| Low-Voltage<br>Detect       | LVDSTAT                              | 5.   | The LVDSTAT VDDCORE status bit is not implemented in the cited revision of silicon.                                                                                                                           | х |       |       |       |                    |            |
| MSSPx                       | I <sup>2</sup> C™ Master<br>mode     | 6.   | n Master mode, the first clock may become<br>harrower than the configuration width if the<br>slave performs a clock stretch and release.                                                                      |   | x     | x     | x     | х                  | х          |
| EUSART                      | Synchronous<br>Mode                  | 7.   | The TRMT bit may not indicate when the TSR egister is empty.                                                                                                                                                  |   | х     | х     | х     | Х                  | х          |

#### TABLE 2: SILICON ISSUE SUMMARY

| Note 1: | Only those | issues indicated | d in the last | column apply to | o the current | silicon revision. |
|---------|------------|------------------|---------------|-----------------|---------------|-------------------|
|---------|------------|------------------|---------------|-----------------|---------------|-------------------|

#### Silicon Errata Issues

**Note:** This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (**A6**).

#### 1. Module: Master Synchronous Serial Port (MSSPx)

When configured for I<sup>2</sup>C<sup>™</sup> slave reception, the MSSPx module may not receive the correct data, in extremely rare cases. This occurs only if the Serial Receive/Transmit Buffer Register (SSPxBUF) is not read within a window after the SSPxIF interrupt (PIRx<3>) has occurred.

#### Work around

The issue can be resolved in either of these ways:

• Prior to the I<sup>2</sup>C slave reception, enable the clock stretching feature.

This is done by setting the SEN bit (SSPxCON2<0>).

• Each time the SSPxIF is set, read the SSPxBUF before the first rising clock edge of the next byte being received.

#### Affected Silicon Revisions

| A1 | A2 | A4 | A5 | A6 | C1 |  |
|----|----|----|----|----|----|--|
| Х  | Х  | Х  | Х  | Х  | Х  |  |

#### 2. Module: Oscillator Configurations (PLL)

When Phase Lock Loop (PLL) is enabled, if the PLL input frequency is higher than 8 MHz, there may be problems accessing the RAM.

#### Work around

Limit the PLL input frequency from 4 MHz to 8 MHz. This will cause the system clock to operate from 16 MHz to 32 MHz.

If it is necessary to run the device above 32 MHz, do not enable PLL and use the EC mode.

#### Affected Silicon Revisions

| A1 | A2 | A4 | A5 | A6 | C1 |  |
|----|----|----|----|----|----|--|
| Х  | Х  |    |    |    |    |  |

#### 3. Module: Voltage Regulator

If VDDCORE drops below approximately 2.45V while the on-chip core voltage regulator is enabled, and operating in Voltage Tracking mode, the REGSLP bit (WDTCON <7>) will be automatically cleared. The REGSLP bit cannot be set again by firmware until VDDCORE rises back above the 2.45V approximate threshold.

Additionally, the REGSLP bit retains its previous state upon all Resets except POR.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A2 | A4 | A5 | A6 | C1 |  |
|----|----|----|----|----|----|--|
| Х  |    |    |    |    |    |  |

#### 4. Module: SRAM

Any access to SRAM, either in the form of read or write operations, will increase the current consumption of the device, depending on how often the SRAM is accessed. A small current increase is normal, but in this cited silicon revision, the difference may be significant and of particular concern for low-power applications.

For further details, see Table 3.

### TABLE 3:TYPICAL CURRENT<br/>CONSUMPTION

| Case 1:                                                                                            |                                  |            |                |  |  |  |  |
|----------------------------------------------------------------------------------------------------|----------------------------------|------------|----------------|--|--|--|--|
| Voltage Regulator Enable<br>Temperature = 25°C<br>SEC_RUN mode using 32                            | d<br>2 kHz Time                  | er1 Crys   | stal           |  |  |  |  |
| Condition                                                                                          | <b>IDD (</b> μ <b>A)</b>         | Vc         | od (V)         |  |  |  |  |
| No RAM access <sup>(1)</sup>                                                                       | 59                               |            | 3.3            |  |  |  |  |
| Typ RAM access <sup>(2)</sup> 201 3.3                                                              |                                  |            |                |  |  |  |  |
| Extreme RAM access <sup>(3)</sup> 906 3.3                                                          |                                  |            |                |  |  |  |  |
|                                                                                                    |                                  |            |                |  |  |  |  |
| Ca                                                                                                 | se 2:                            |            |                |  |  |  |  |
| Voltage Regulator Disable<br>VDDCORE is tied to VDD<br>Temperature = 25°C<br>SEC_RUN mode using 32 | ed<br>2 kHz Time                 | er1 Crys   | stal           |  |  |  |  |
| Condition                                                                                          | <b>Ι</b> DD <b>(</b> μ <b>Α)</b> | Vdd<br>(V) | VDDCORE<br>(V) |  |  |  |  |
| No RAM access <sup>(1)</sup>                                                                       | 20                               | 2.5        | 2.5            |  |  |  |  |
| Typ RAM access <sup>(2)</sup> 132 2.5 2.5                                                          |                                  |            |                |  |  |  |  |
| Extreme RAM access <sup>(3)</sup>                                                                  | 723                              | 25         | 2.5            |  |  |  |  |

**Note 1:** Code execution patterns where no instructions access SRAM.

- 2: Code execution that accesses SRAM, once every seven instruction cycles.
- **3:** Code execution where every instruction cycle executes an instruction that accesses SRAM.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A2 | A4 | A5 | A6 | C1 |  |
|----|----|----|----|----|----|--|
| Х  |    |    |    |    |    |  |

#### 5. Module: Low-Voltage Detect

The LVDSTAT, VDDCORE status bit (WDTCON<6>), is not implemented in this revision of silicon.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A2 | A4 | A5 | A6 | C1 |  |
|----|----|----|----|----|----|--|
| Х  |    |    |    |    |    |  |

#### 6. Module: MSSPx (I<sup>2</sup>C<sup>™</sup> Master)

If the module is in  $I^2C$  Master mode, and the slave performs clock stretching, the first clock pulse after the slave releases the SCLx line may be narrower than the configured clock width. This may result in the slave missing the first clock in the next transmission/reception.

#### Work around

If the module is in I<sup>2</sup>C Master mode, do not allow the slave to perform clock stretching. Alternately, the master can slow down the SCLx clock frequency to a level where the slave can detect the narrowed clock pulse.

#### Affected Silicon Revisions

| A1 | A2 | A4 | A5 | A6 | C1 |  |
|----|----|----|----|----|----|--|
| Х  | Х  | Х  | Х  | Х  | Х  |  |

#### 7. Module: Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART)

In Synchronous Slave Transmission mode, the TRMT bit (TXSTA<1>) may not indicate when the TSR register is empty.

#### Work around

Instead of polling the TRMT bit to determine the status of the EUSART, poll the TXIF flag (PIR1<4>) to determine when new data can be written to the TXREG register.

#### Affected Silicon Revisions

| A1 | A2 | A4 | A5 | A6 | C1 |  |
|----|----|----|----|----|----|--|
| Х  | Х  | Х  | Х  | Х  | Х  |  |

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS39778**D**):

| Note: | Corrections are shown in <b>bold</b> . Where |  |  |  |  |  |
|-------|----------------------------------------------|--|--|--|--|--|
|       | possible, the original bold text formatting  |  |  |  |  |  |
|       | has been removed for clarity.                |  |  |  |  |  |

#### 1. Module: Table 27-1: Memory Programming Requirements

On page 398, the parameter, D132, which provides the minimum and maximum voltage levels of the Self-Timed Erase or Write for VDD and VDDCORE, are included. A new parameter (D133B) is added. The TWE parameter number and conditions column are changed. The changed/ appended values are indicated in bold text in the following table:

| DC CHARACTERISTICS |       |                                       |      | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature -40°C $\leq$ TA $\leq$ +85°C for industrial |     |       |                                               |  |  |
|--------------------|-------|---------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----------------------------------------------|--|--|
| Param<br>No.       | Sym   | Characteristic                        | Min  | Тур†                                                                                                                         | Max | Units | Conditions                                    |  |  |
|                    |       | Program Flash Memory                  |      |                                                                                                                              |     |       |                                               |  |  |
| D130               | Eр    | Cell Endurance                        | 10K  | —                                                                                                                            | —   | E/W   | -40°C to +85°C                                |  |  |
| D131               | Vpr   | VDD for Read                          | VMIN | —                                                                                                                            | 3.6 | V     | VMIN = Minimum operating<br>voltage           |  |  |
| D132B              | Vpew  | Voltage for Self-Timed Erase or Write |      |                                                                                                                              |     |       |                                               |  |  |
|                    |       | VDD                                   | 2.35 | —                                                                                                                            | 3.6 | V     | ENVREG tied to VDD                            |  |  |
|                    |       | VDDCORE                               | 2.25 | —                                                                                                                            | 2.7 | V     | ENVREG tied to Vss                            |  |  |
| D133A              | Tiw   | Self-Timed Write Cycle Time           | —    | 2.8                                                                                                                          | —   | ms    |                                               |  |  |
| D133B              | TIE   | Self-Timed Page Erase Cycle<br>Time   | -    | 33.0                                                                                                                         | —   | ms    |                                               |  |  |
| D134               | TRETD | Characteristic Retention              | 20   | —                                                                                                                            | —   | Year  | Provided no other specifications are violated |  |  |
| D135               | IDDP  | Supply Current during<br>Programming  | -    | 3                                                                                                                            | 14  | mA    |                                               |  |  |
| D140               | TWE   | Writes per Erase Cycle                | —    | —                                                                                                                            | 1   | —     | For each physical address                     |  |  |

#### TABLE 27-1: MEMORY PROGRAMMING REQUIREMENTS

† Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

### 2. Module: Table 27-2: Comparator Specifications

On page 399, the maximum Input Offset Voltage (Parameter No. D300) is changed to ±25 mV.

The parameter numbers for TRESP and TMC2OV are changed to D303 and D304, respectively.

A new parameter, D305, for VIRV is added.

The changed/appended values are indicated in bold text in the following table:

#### TABLE 27-2: COMPARATOR SPECIFICATIONS

| <b>Operating Conditions:</b> 3.0V < VDD < 3.6V, -40°C < TA < +85°C (unless otherwise stated) |        |                                        |     |      |            |       |          |  |  |
|----------------------------------------------------------------------------------------------|--------|----------------------------------------|-----|------|------------|-------|----------|--|--|
| Param<br>No.                                                                                 | Sym    | Characteristics                        | Min | Тур  | Мах        | Units | Comments |  |  |
| D300                                                                                         | VIOFF  | Input Offset Voltage                   |     | ±5.0 | ±25        | mV    |          |  |  |
| D301                                                                                         | VICM   | Input Common Mode Voltage              | 0   | —    | AVDD – 1.5 | V     |          |  |  |
| D302                                                                                         | CMRR   | Common Mode Rejection Ratio            | 55  | —    | —          | dB    |          |  |  |
| D303                                                                                         | TRESP  | Response Time <sup>(1)</sup>           | _   | 150  | 400        | ns    |          |  |  |
| D304                                                                                         | Тмс2оv | COMParator Mode Change to Output Valid |     | _    | 10         | μS    |          |  |  |
| D305                                                                                         | VIRV   | Internal Reference Voltage             | _   | 1.2  | _          | v     |          |  |  |

Note 1: Response time measured with one comparator input at (VDD - 1.5)/2, while the other input transitions from Vss to VDD.

#### 3. Module: Table 27-4: Internal Voltage Regulator Specifications

On page 399, the comments column for the CF is changed. The note which states "These parameters are characterized but not tested" is removed. The changed content is indicated in bold text in the following table:

#### TABLE 27-4: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS

| <b>Operating Conditions:</b> -40°C < TA < +85°C (unless otherwise stated) |                                              |                                  |     |     |   |    |                                                   |  |
|---------------------------------------------------------------------------|----------------------------------------------|----------------------------------|-----|-----|---|----|---------------------------------------------------|--|
| Param<br>No.                                                              | Param<br>No.SymCharacteristicsMinTypMaxUnits |                                  |     |     |   |    |                                                   |  |
| -                                                                         | Vrgout                                       | Regulator Output Voltage*        | —   | 2.5 | — | V  |                                                   |  |
|                                                                           | Cf                                           | External Filter Capacitor Value* | 4.7 | 10  | — | μF | Capacitor must be low series resistance (<5 Ohms) |  |

#### 4. Module: Section 27.3 "DC Characteristics: PIC18F87J11 Family (Industrial)"

On page 396, the characteristics and conditions of the Input Leakage Current are updated for the Analog (D060) and included for the Digital (D060A) I/O ports. The changed values are indicated in bold text in the following table:

| DC CHA       | ARACTE | RISTICS                                              | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |          |       |                                                    |  |  |
|--------------|--------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------------------------------------------------|--|--|
| Param<br>No. | Symbol | Characteristic                                       | Min Max                                                                                                                                |          | Units | Conditions                                         |  |  |
|              | VIL    | Input Low Voltage                                    |                                                                                                                                        |          |       |                                                    |  |  |
|              |        | All I/O Ports:                                       |                                                                                                                                        |          |       |                                                    |  |  |
| D030         |        | with TTL Buffer                                      | Vss                                                                                                                                    | 0.15 Vdd | V     | VDD < 3.3V                                         |  |  |
| D030A        |        |                                                      | —                                                                                                                                      | 0.8      | V     | $3.3V \leq V\text{DD} \leq 3.6V$                   |  |  |
| D031         |        | with Schmitt Trigger Buffer                          | Vss                                                                                                                                    | 0.2 Vdd  | V     |                                                    |  |  |
| D032         |        | MCLR                                                 | Vss                                                                                                                                    | 0.2 VDD  | V     |                                                    |  |  |
| D033         |        | OSC1                                                 | Vss                                                                                                                                    | 0.3 Vdd  | V     | HS, HSPLL modes                                    |  |  |
| D033A        |        | OSC1                                                 | Vss                                                                                                                                    | 0.2 Vdd  | V     | EC, ECPLL modes                                    |  |  |
| D034         |        | Т1СКІ                                                | Vss                                                                                                                                    | 0.3      | V     |                                                    |  |  |
|              | Vih    | Input High Voltage                                   |                                                                                                                                        |          |       |                                                    |  |  |
|              |        | I/O Ports with Non<br>5.5V Tolerance: <sup>(2)</sup> |                                                                                                                                        |          |       |                                                    |  |  |
| D040         |        | with TTL Buffer                                      | 0.25 VDD + 0.8V                                                                                                                        | Vdd      | V     | Vdd < 3.3V                                         |  |  |
| D040A        |        |                                                      | 2.0                                                                                                                                    | Vdd      | V     | $3.3V \leq V\text{DD} \leq 3.6V$                   |  |  |
| D041         |        | with Schmitt Trigger Buffer                          | 0.8 Vdd                                                                                                                                | Vdd      | V     |                                                    |  |  |
|              |        | I/O Ports with<br>5.5V Tolerance: <sup>(2)</sup>     |                                                                                                                                        |          |       |                                                    |  |  |
| Dxxx         |        | with TTL Buffer                                      | 0.25 VDD + 0.8V                                                                                                                        | 5.5      | V     | Vdd < 3.3V                                         |  |  |
| DxxxA        |        |                                                      | 2.0                                                                                                                                    | 5.5      | V     | $3.3V \leq V\text{DD} \leq 3.6V$                   |  |  |
| Dxxx         |        | with Schmitt Trigger Buffer                          | 0.8 Vdd                                                                                                                                | 5.5      | V     |                                                    |  |  |
| D042         |        | MCLR                                                 | 0.8 Vdd                                                                                                                                | Vdd      | V     |                                                    |  |  |
| D043         |        | OSC1                                                 | 0.7 Vdd                                                                                                                                | Vdd      | V     | HS, HSPLL modes                                    |  |  |
| D043A        |        | OSC1                                                 | 0.8 Vdd                                                                                                                                | Vdd      | V     | EC, ECPLL modes                                    |  |  |
| D044         |        | T1CKI                                                | 1.6                                                                                                                                    | Vdd      | V     |                                                    |  |  |
|              | lı∟    | Input Leakage Current <sup>(1)</sup>                 |                                                                                                                                        |          |       |                                                    |  |  |
| D060         |        | I/O Ports with Non<br>5.5V Tolerance <sup>(2)</sup>  | —                                                                                                                                      | ±1       | μA    | $Vss \le VPIN \le VDD,$<br>Pin at high-impedance   |  |  |
| D060A        |        | I/O Ports with<br>5.5V Tolerance <sup>(2)</sup>      | _                                                                                                                                      | ±1       | μΑ    | Vss $\leq$ VPIN $\leq$ 5.5V, Pin at high-impedance |  |  |
| D061         |        | MCLR                                                 | —                                                                                                                                      | ±1       | μA    | $Vss \leq V PIN \leq V DD$                         |  |  |
| D063         |        | OSC1                                                 | —                                                                                                                                      | ±5       | μA    | $Vss \leq V PIN \leq V DD$                         |  |  |

Note 1: Negative current is defined as current sourced by the pin.

2: Refer to Table 10-1 for the pins that have corresponding tolerance limits.

#### 5. Module: Example 6-2: Erasing a Flash Program Memory Row

On page 94, an instruction to enable the write process to memory for erasing the Flash programming memory row is missing in the example. The changed content is indicated in bold text in the following example:

#### EXAMPLE 6-2: ERASING A FLASH PROGRAM MEMORY ROW

|          | MOVLW CODE_ADDR_UPPER | ; | load TBLPTR with the base   |
|----------|-----------------------|---|-----------------------------|
|          | MOVWF TBLPTRU         | ; | address of the memory block |
|          | MOVLW CODE_ADDR_HIGH  |   |                             |
|          | MOVWF TBLPTRH         |   |                             |
|          | MOVLW CODE_ADDR_LOW   |   |                             |
|          | MOVWF TBLPTRL         |   |                             |
| ERASE_F  | ROW                   |   |                             |
|          | BSF EECON1, WREN      | ; | enable write to memory      |
|          | BSF EECON1, FREE      | ; | enable Row Erase operation  |
|          | BCF INTCON, GIE       | ; | disable interrupts          |
| Required | MOVLW 55h             |   |                             |
| Sequence | MOVWF EECON2          | ; | write 55h                   |
|          | MOVLW 0AAh            |   |                             |
|          | MOVWF EECON2          | ; | write OAAh                  |
|          | BSF EECON1, WR        | ; | start erase (CPU stall)     |
|          | BSF INTCON, GIE       | ; | re-enable interrupts        |
|          |                       |   |                             |

#### Module: Section 19.3 "SPI Mode" and Section 19.4 "I<sup>2</sup>C<sup>™</sup> Mode"

In Section 19.3 "SPI Mode" on page 223 and Section 19.4 " $l^2C^{TM}$  Mode" on page 233, the following new note is included to describe the procedure to disable the MSSPx module:

Note: Disabling the MSSPx module by clearing the SSPEN (SSPxCON1<5>) bit may not reset the module. It is recommended to clear the SSPxSTAT, SSPxCON1 and SSPxCON2 registers and select the mode prior to setting the SSPEN bit to enable the MSSPx module.

#### 7. Module: Figure 19-10: I<sup>2</sup>C<sup>™</sup> Slave Mode Timing (Transmission, 7-Bit Address)

On page 244, the figure is replaced with the new timing diagram provided in Figure 19-10.



#### Module: Figure 19-24: I<sup>2</sup>C<sup>™</sup> Master Mode Waveform (Reception, 7-Bit Address)

On page 261, the condition  $(R/\overline{W})$  when the Acknowledge signal (ACK) is received from the slave, after transmitting the address to the slave, is changed to '1'. The changed value is indicated in bold text in Figure 19-24.



#### 9. Module: Table 1-3: PIC18F6XJ1X Pinout I/O Descriptions

On page 20, the pin type for the RF3, RF4 and RF5 pins is changed from I (Input) to I/O (Input/Output). The changed content is indicated in bold text in the following table.

| Din Marra                                                                                                   | Pin Number | Pin                       | Buffer                           | Decerictica                                                                                                          |
|-------------------------------------------------------------------------------------------------------------|------------|---------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Pin Name                                                                                                    | 64-TQFP    | Туре                      | Туре                             | Description                                                                                                          |
|                                                                                                             |            |                           |                                  | PORTF is a bidirectional I/O port.                                                                                   |
| RF1/AN6/C2OUT<br>RF1<br>AN6<br>C2OUT                                                                        | 17         | I/O<br>I<br>O             | ST<br>Analog<br>—                | Digital I/O.<br>Analog input 6.<br>Comparator 2 output.                                                              |
| RF2/PMA5/AN7/C1OUT<br>RF2<br>PMA5<br>AN7<br>C1OUT                                                           | 16         | I/O<br>O<br>I<br>O        | ST<br>—<br>Analog<br>—           | Digital I/O.<br>Parallel Master Port address.<br>Analog input 7.<br>Comparator 1 output.                             |
| RF3/AN8/C2INB<br>RF3<br>AN8<br>C2INB                                                                        | 15         | <b>I/O</b><br> <br>       | ST<br>Analog<br>Analog           | Digital <b>I/O</b> .<br>Analog input 8.<br>Comparator 2 input B.                                                     |
| RF4/AN9/C2INA<br>RF4<br>AN9<br>C2INA                                                                        | 14         | <b>I/O</b><br> <br>       | ST<br>Analog<br>Analog           | Digital <b>I/O</b> .<br>Analog input 8.<br>Comparator 2 input A.                                                     |
| RF5/AN10/C1INB/CVREF<br>RF5<br>AN10<br>C1INB<br>CVREF                                                       | 13         | <b>I/O</b><br> <br> <br>0 | ST<br>Analog<br>Analog<br>Analog | Digital <b>I/O</b> .<br>Analog input 10.<br>Comparator 1 input B.<br>Comparator reference voltage output.            |
| RF6/AN11/C1INA<br>RF6<br>AN11<br>C1INA                                                                      | 12         | I/O<br>I<br>I             | ST<br>Analog<br>Analog           | Digital I/O.<br>Analog input 11.<br>Comparator 1 input A.                                                            |
| RF7/SS1<br>RF7<br>SS1                                                                                       | 11         | I/O<br>I                  | ST<br>TTL                        | Digital I/O.<br>SPI slave select input.                                                                              |
| Legend: TTL = TTL compatible input<br>ST = Schmitt Trigger input with CMOS levels<br>I = Input<br>P = Power |            |                           |                                  | CMOS = CMOS compatible input or output<br>Analog = Analog input<br>O = Output<br>OD = Open-Drain (no P diode to VDD) |

**Note 1:** Default assignment for ECCP2/P2A when Configuration bit, CCP2MX, is set.

2: Alternate assignment for ECCP2/P2A when Configuration bit, CCP2MX, is cleared.

#### 10. Module: Memory Organization

On page 75, the note at the end of **Section 5.3.4** "**Special Function Registers**" has been amended. The new information is indicated in bold text.

Note: Addresses, F5Ah through F5Fh, are not part of the Access Bank. These registers must always be accessed using the Bank Select Register. Addresses, F40h to F59h, are not implemented and not accessible to the user.

#### 11. Module: Memory Organization

On page 73, in Figure 5-7, Note 2 has been added. The additional note is indicated in bold text in Figure 5-7.

#### FIGURE 5-7: DATA MEMORY MAP FOR PIC18F87J11 FAMILY DEVICES



#### 12. Module: Guidelines for Getting Started with PIC18FJ Microcontrollers

Section 2.4 "Voltage Regulator Pins (ENVREG and VCAP/VDDCORE)" has been replaced with a new and more detailed section. The entire text follows:

### 2.4 Voltage Regulator Pins (ENVREG and VCAP/VDDCORE)

The on-chip voltage regulator enable pin, ENVREG, must always be connected directly to either a supply voltage or to ground. Tying ENVREG to VDD enables the regulator, while tying it to ground disables the regulator. Refer to **Section 23.3.2 "On-Chip Voltage Regulator"** for details on connecting and using the on-chip regulator.

When the regulator is enabled, a low-ESR (< 5 $\Omega$ ) capacitor is required on the VCAP/VDDCORE pin to stabilize the voltage regulator output voltage. The VCAP/VDDCORE pin must not be connected to VDD and must use a capacitor of 10  $\mu$ F connected to ground. The type can be ceramic or tantalum. Suitable examples of capacitors are shown in Table 2-1 Capacitors with equivalent specification can be used.

Designers may use Figure 2-3 to evaluate ESR equivalence of candidate devices.

It is recommended that the trace length not exceed 0.25 inch (6 mm). Refer to **Section 26.0 "Electrical Characteristics"** for additional information.

When the regulator is disabled, the VCAP/VDDCORE pin must be tied to a voltage supply at the VDDCORE level. Refer to **Section 26.0** "**Electrical Characteristics**" for information on VDD and VDDCORE.

Note that the "LF" versions of some low pin count PIC18FJ parts (e.g., the PIC18LF45J10) do not have the ENVREG pin. These devices are provided with the voltage regulator permanently disabled; they must always be provided with a supply voltage on the VDDCORE pin.

FIGURE 2-3

#### FREQUENCY vs. ESR PERFORMANCE FOR SUGGESTED VCAP



| TABLE 2-1 | SUITABLE CAPACITOR | EQUIVALENTS |  |
|-----------|--------------------|-------------|--|
|           |                    |             |  |

| Make      | Part #             | Nominal<br>Capacitance | Base Tolerance | Rated Voltage | Temp. Range  |
|-----------|--------------------|------------------------|----------------|---------------|--------------|
| TDK       | C3216X7R1C106K     | 10 µF                  | ±10%           | 16V           | -55 to 125°C |
| TDK       | C3216X5R1C106K     | 10 µF                  | ±10%           | 16V           | -55 to 85°C  |
| Panasonic | ECJ-3YX1C106K      | 10 µF                  | ±10%           | 16V           | -55 to 125°C |
| Panasonic | ECJ-4YB1C106K      | 10 µF                  | ±10%           | 16V           | -55 to 85°C  |
| Murata    | GRM32DR71C106KA01L | 10 µF                  | ±10%           | 16V           | -55 to 125°C |
| Murata    | GRM31CR61C106KC31L | 10 µF                  | ±10%           | 16V           | -55 to 85°C  |

### 2.4.1 CONSIDERATIONS FOR CERAMIC CAPACITORS

In recent years, large value, low-voltage, surface mount ceramic capacitors have become very cost effective in sizes up to a few tens of microfarad. The low-ESR, small physical size and other properties make ceramic capacitors very attractive in many types of applications.

Ceramic capacitors are suitable for use with the VDDCORE voltage regulator of this microcontroller. However, some care is needed in selecting the capacitor to ensure that it maintains sufficient capacitance over the intended operating range of the application.

Typical low cost, 10  $\mu$ F ceramic capacitors are available in X5R, X7R and Y5V dielectric ratings (other types are also available, but are less common). The initial tolerance specifications for these types of capacitors are often specified as ±10% to ±20% (X5R and X7R), or -20%/+80% (Y5V). However, the effective capacitance that these capacitors provide in an application circuit will also vary based on additional factors, such as the applied DC bias voltage and the temperature. The total in-circuit tolerance is, therefore, much wider than the initial tolerance specification.

The X5R and X7R capacitors typically exhibit satisfactory temperature stability (ex:  $\pm$ 15% over a wide temperature range, but consult the manufacturer's data sheets for exact specifications). However, Y5V capacitors typically have extreme temperature tolerance specifications of +22%/-82%. Due to the extreme temperature tolerance, a 10 µF nominal rated Y5V type capacitor may not deliver enough total capacitance to meet minimum VDDCORE voltage regulator stability and transient response requirements. Therefore, Y5V capacitors are not recommended for use with the Vddcore regulator if the application must operate over a wide temperature range.

In addition to temperature tolerance, the effective capacitance of large value ceramic capacitors can vary substantially, based on the amount of DC voltage applied to the capacitor. This effect can be very significant, but is often overlooked or is not always documented.

A typical DC bias voltage vs. capacitance graph for X7R type and Y5V type capacitors is shown in Figure 2-4.



When selecting a ceramic capacitor to be used with the VDDCORE voltage regulator, it is suggested to select a high-voltage rating, so that the operating voltage is a small percentage of the maximum rated capacitor voltage. For example, choose a ceramic capacitor rated at 16V for the 2.5V VDDCORE voltage. Suggested capacitors are shown in Table 2-1.

#### **DOCUMENT REVISION HISTORY**

#### Rev A Document (2/2010)

Combined existing silicon and data sheet errata documents into the new, single document format. Added the A6 silicon revision, but no issues or clarifications.

This document replaces these errata documents:

- DS80418A, "PIC18F87J11 Family Rev. A5 Silicon Errata"
- DS80417A, "PIC18F87J11 Family Rev. A4 Silicon Errata"
- DS80344A, "PIC18F87J11 Family Rev. A2 Silicon Errata"
- DS80305B, "PIC18F87J11 Family Rev. A1 Silicon Errata"
- DS80408B, "PIC18F87J11 Family Data Sheet Errata"

Rev B Document (7/2010)

Added silicon issue 6 (MSSPx I<sup>2</sup>C<sup>™</sup> Master).

Added data sheet clarifications 10 and 11 (Memory Organization).

#### Rev C Document (8/2010)

Added silicon revision B0; includes existing silicon issues 1 (Master Synchronous Serial Port – MSSPx) and 6 (MSSPx –  $I^2C$  Master).

No new data sheet clarifications added.

#### Rev D Document (2/2011)

Replaced silicon revision B0 with revision C1 for lower pin count devices. Added silicon issue 12 (Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART). Removed data sheet clarification 12 (Electrical Characteristics). NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2011, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-60932-921-1

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIO<sup>®</sup> MCUs and dsPIO<sup>®</sup> DSCs, KEELOQ<sup>®</sup> code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049 ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

**Taiwan - Kaohsiung** Tel: 886-7-213-7830 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

02/18/11