# PIC18F1XK50/PIC18LF1XK50 Silicon Errata and Data Sheet Clarification

The PIC18F1XK50/PIC18LF1XK50 family devices that you have received conform functionally to the current Device Data Sheet (DS41350**D**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC18F1XK50/PIC18LF1XK50 silicon

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A8).

Data Sheet clarifications and corrections start on page 6, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with MPLAB ICD 2 or PICkit™ 3:

- Using the appropriate interface, connect the device to the MPLAB ICD 2 programmer/ debugger or PICkit™ 3.
- 2. From the main menu in MPLAB IDE, select <u>Configure>Select Device</u>, and then select the target part number in the dialog box.
- Select the MPLAB hardware tool (*Debugger*>Select Tool).
- Perform a "Connect" operation to the device (<u>Debugger>Connect</u>). Depending on the development tool used, the part number and Device Revision ID value appear in the **Output** window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC18F1XK50/PIC18LF1XK50 silicon revisions are shown in Table 1.

TABLE 1: SILICON DEVREV VALUES

| Part Number  | Device ID <sup>(1)</sup> | s   | Silicon Revision ID |     |  |  |  |
|--------------|--------------------------|-----|---------------------|-----|--|--|--|
| Part Number  | Device ID.               | A6  | A7                  | A8  |  |  |  |
| PIC18LF13K50 | 4700h                    | 06h | 07h                 | 08h |  |  |  |
| PIC18LF14K50 | 4720h                    | 06h | 07h                 | 08h |  |  |  |
| PIC18F13K50  | 4740h                    | 06h | 07h                 | 08h |  |  |  |
| PIC18F14K50  | 4760h                    | 06h | 07h                 | 08h |  |  |  |

**Note 1:** The Device IDs (DEVID and DEVREV) are located at the last two implemented addresses of configuration memory space. They are shown in hexadecimal in the format "DEVID DEVREV".

TABLE 2: SILICON ISSUE SUMMARY

|                                       | <b>F</b>          | Item   |                                                 | Affecte | ed Revis   | sions <sup>(1)</sup> |
|---------------------------------------|-------------------|--------|-------------------------------------------------|---------|------------|----------------------|
| Module                                | Feature           | Number | Issue Summary                                   | A6      | <b>A</b> 7 | <b>A</b> 8           |
| ADC (Analog-to-Digital Converter)     | Conversions       | 1.1    | INL error and acquisition time.                 | Х       | Х          |                      |
| ADC (Analog-to-Digital Converter)     | Conversions       | 1.2    | May fail in RUN mode.                           | Х       |            |                      |
| ADC (Analog-to-Digital Converter)     | Conversions       | 1.3    | High pin leakage.                               | Х       | Х          | Х                    |
| ADC (Analog-to-Digital Converter)     | Conversions       | 1.4    | Offset error.                                   | Х       | Х          |                      |
| ADC (Analog-to-Digital Converter)     | Conversions       | 1.5    | ADC conversion does not complete.               | Х       | Х          |                      |
| MSSP (Master Synchronous Serial Port) | _                 | 2.     | SPI and I <sup>2</sup> C™ clock and bit issues. | Х       | Х          | Х                    |
| System Clocks                         | HFINTOSC          | 3.1    | Frequency instability.                          | Х       | Х          |                      |
| System Clocks                         | HFINTOSC          | 3.2    | Frequency shift on Reset.                       | Х       |            |                      |
| Timer1                                | _                 | 4.     | Operational temperature.                        | Х       | Х          | Х                    |
| EUSART                                | Receive mode      | 5.1    | RCIDL bit issue.                                | Х       |            |                      |
| EUSART                                | OERR flag         | 5.2    | Cannot clear the OERR flag.                     | Χ       | Х          |                      |
| EUSART                                | Asynchronous mode | 5.3    | TX/CK improperly driven.                        | Х       | Х          | Х                    |
| CPU                                   | Sleep             | 6.     | Reset on Wake-up.                               | Χ       | Х          |                      |
| Timer1 Oscillator                     | Operations        | 7.     | Fails to operate above 90°C.                    | Х       | Х          | Х                    |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

#### Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A8).

# 1. Module: ADC (Analog-to-Digital Converter)

1.1 Offset error is 3 LSb typical, 7 LSb maximum, including an acquisition time dependent component (~2 LSb).

#### Work around

The time dependent error is insignificant when the time between conversions is less than 100 ms. When the time since the previous conversion is greater than 100 ms, take two ADC conversions and discard the first.

#### **Affected Silicon Revisions**

| A6 | <b>A</b> 7 | <b>A8</b> |  |  |  |
|----|------------|-----------|--|--|--|
| Χ  | Χ          |           |  |  |  |

1.2 When the ADC is configured to operate with the internal FRC oscillator (ADCON2<2:0> = X11) and the device is not in Sleep, then the ADC may fail to complete the conversion which is indicated by the GO/DONE bit of the ADCON0 register remaining in the GO state indefinitely. This condition can be cleared by a device Reset or by clearing the ADON bit of the ADCON0 register.

#### Work around

- 1. Select a clock source that is not FRC.
- Set the ADIE bit of the PIE1 register and clear the ADIF bit of the PIR1 register, then put the part to Sleep immediately after setting the GO/DONE bit of the ADCON0 register. The device will perform the conversion during Sleep and Wake at the completion.

#### Affected Silicon Revisions

| <b>A6</b> | A7 | <b>A8</b> |  |  |  |
|-----------|----|-----------|--|--|--|
| Х         |    |           |  |  |  |

1.3 ADC conversion on AN3/OSC2 will have large INL error up to approximately 8 LSb.

#### Work around

None for the AN3 pin. For better accuracy, use another analog pin.

#### **Affected Silicon Revisions**

| <b>A6</b> | <b>A</b> 7 | A8 |  |  |  |
|-----------|------------|----|--|--|--|
| Х         | Х          | Χ  |  |  |  |

.4 The offset error incorrectly exceeds the data sheet specifications if time between conversions is longer than 10 ms. If the time between conversions is greater than 10 ms, the offset error is 1 LSB typical and 3.3 LSB maximum.

#### Work around

The time dependent error is insignificant when the time between conversions is less than 10 ms. When the time between conversions is greater than 10 ms, take two back-to-back ADC conversions and discard the results of the first conversion.

#### **Affected Silicon Revisions**

|   | A6 | <b>A</b> 7 | A8 |  |  |  |
|---|----|------------|----|--|--|--|
| ĺ | Χ  | Χ          |    |  |  |  |

1.5 Under certain device operating conditions, the ADC conversion may not complete properly. When this occurs, the ADC Interrupt Flag (ADIF) does not get set, the ADGO/DONE bit does not get cleared, and the conversion result does not get loaded into the ADRESH and ADRESL result registers.

#### Work around

Select the dedicated RC oscillator as the ADC conversion clock source and perform all conversions with the device in Sleep.

#### Affected Silicon Revisions

| A6 | <b>A7</b> | <b>A8</b> |  |  |  |
|----|-----------|-----------|--|--|--|
| Χ  | Χ         |           |  |  |  |

# 2. Module: MSSP (Master Synchronous Serial Port)

When the SPI clock is configured for Timer2/2 (SSPCON1<3:0> = 0011), the first SPI high time may be short.

#### Work around

Option 1: Ensure TMR2 value rolls over to zero immediately before writing to

SSPBUF.

Option 2: Turn Timer2 off and clear TMR2 before writing SSPBUF. Enable

TMR2 after SSPBUF is written.

#### **Affected Silicon Revisions**

| A6 | <b>A</b> 7 | A8 |  |  |  |
|----|------------|----|--|--|--|
| Χ  | Х          | Х  |  |  |  |

#### 3. Module: System Clocks

#### 3.1 Frequency Instability

HFINTOSC output frequency may have up to 1% short term frequency instability.

#### Work around

Use the HS, XT or EC clock modes.

#### Affected Silicon Revisions

| A6 | <b>A</b> 7 | A8 |  |  |  |
|----|------------|----|--|--|--|
| Χ  | Χ          |    |  |  |  |

#### 3.2 Frequency Shift on Reset

The internal oscillator module may experience a  $\pm 1\%$  frequency shift after a Reset. The frequency shift is not consistent and could cause the oscillator to operate outside of the 2% specification.

#### Work around

To minimize the chances of experiencing the frequency shift, the following steps should be taken:

- Operate the internal oscillator at 8 MHz or 2 MHz.
- 2. <u>Use an external pull-up on MCLR</u> or use internal MCLR mode.
- 3. Disable the Power Reset Timer (PWRT).
- The bypass capacitor and Voltage Regulator Capacitor (VCAP) should be used appropriately to minimize noise in the device.

#### **Affected Silicon Revisions**

| <b>A6</b> | <b>A</b> 7 | A8 |  |  |  |
|-----------|------------|----|--|--|--|
| Χ         |            |    |  |  |  |

#### 4. Module: Timer1

At minimum VDD (1.8V) Timer1 will work, but only up to 100°C, not above.

#### Work around

None.

#### **Affected Silicon Revisions**

| A6 | <b>A</b> 7 | A8 |  |  |  |
|----|------------|----|--|--|--|
| Х  | Х          | Х  |  |  |  |

#### 5. Module: EUSART

#### 5.1 RCIDL Bit

In Asynchronous Receive mode, the RCIDL bit of the BAUDCON register will properly go low when the RX input goes low at the leading edge of a Start bit. If the RX input stays low for less than 1/8<sup>th</sup> of a bit time, then the Start bit is invalid and the RCIDL should go high. However, the RCIDL bit will stay low improperly until a valid Start bit is received.

#### Work around

When monitoring the RCIDL bit, measure the length of time between the RCIDL going low and the RCIF flag going high. If this time is greater than one character time, then restore the RCIDL bit by resetting the EUSART module. The EUSART module is reset when the SPEN bit of the RCSTA register is cleared.

#### **Affected Silicon Revisions**

| A6 | <b>A</b> 7 | <b>A8</b> |  |  |  |
|----|------------|-----------|--|--|--|
| Χ  |            |           |  |  |  |

#### 5.2 OERR Bit

The OERR flag of the RCSTA register is reset only by clearing the CREN bit of the RCSTA register or by a device Reset. Clearing the SPEN bit of the RCSTA register does not clear the OERR flag.

#### Work around

Clear the OERR flag by clearing the CREN bit instead of clearing the SPEN bit.

#### **Affected Silicon Revisions**

| A6 | <b>A</b> 7 | A8 |  |  |  |
|----|------------|----|--|--|--|
| Χ  | Χ          |    |  |  |  |

#### 5.3 Asynchronous Mode

In Asynchronous mode when TXEN = 0, the TX/CK output is improperly driven. All mid-range parts tri-state the TX/CK pin when TXEN = 0 in Asynchronous mode.

#### Work around

None.

#### **Affected Silicon Revisions**

| A6 | <b>A</b> 7 | A8 |  |  |  |
|----|------------|----|--|--|--|
| Χ  | Χ          | Χ  |  |  |  |

#### 6. Module: CPU

#### 6.1 Reset on Wake-up

If a wake from Sleep event occurs during the execution of a Sleep command, the device may reset. This Reset will be seen as a Power-on Reset to the device.

#### Work around

- Disable all asynchronous interrupt before going to Sleep.
- Make sure the timing of an asynchronous interrupt will not happen during the execution of the SLEEP instruction.

#### Affected Silicon Revisions

| A6 | <b>A</b> 7 | <b>A8</b> |  |  |  |
|----|------------|-----------|--|--|--|
| Х  | Х          |           |  |  |  |

#### 7. Module: Timer1 Oscillator

#### 7.1 Operation above 90°C

The Timer1 oscillator does not operate above 90°C.

#### Work around

None.

#### **Affected Silicon Revisions**

| A6 | <b>A7</b> | <b>A8</b> |  |  |  |
|----|-----------|-----------|--|--|--|
| Χ  | Х         | Х         |  |  |  |

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS41350 $\mathbf{D}$ ):

None.

# APPENDIX A: DOCUMENT REVISION HISTORY

Rev A Document (10/2008)

Initial release of this document

Rev B Document (8/2009)

Updated Errata to new format; minor edits.

Data Sheet Clarifications:

Added Modules 1-8 to add QFN package information to data sheet.

Rev C Document (05/2010)

Removed 'Rev. A6' from the title; Added A7 and A8 silicon revisions to Table 1 and Table 2; Removed Note 2 from Table 1; Updated Module 1.4; Added Module 1.5; Removed Table 3; Removed Modules 2.2, 2.3, 2.4, 2.5, 2.6; Added Modules 3.1 and 3.2; Updated Module 4; Added Modules 5.1, 5.2, 5.3, 6 and 7; Updated the Affected Silicon Revision section adding A7 and A8.

Data Sheet Clarifications:

Removed Modules 1 to 8. Data Sheet updated.

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-60932-215-1

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

Corporate Office

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca. IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario, Canada

Callaua

Tel: 905-673-0699 Fax: 905-673-6509 **ASIA/PACIFIC** 

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040

Fax: 86-756-3210049

ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065

Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-6578-300 Fax: 886-3-6578-370

Taiwan - Kaohsiung Tel: 886-7-536-4818

Fax: 886-7-536-4803

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350 EUROPE

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** 

Tel: 44-118-921-5869 Fax: 44-118-921-5820

01/05/10