### PIC16F/LF1933 Silicon Errata and Data Sheet Clarification

The PIC16F/LF1933 devices that you have received conform functionally to the current Device Data Sheet (DS41364**D**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC16F/I F1933 silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A4).

Data Sheet clarifications and corrections start on page 9, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with MPLAB ICD 3 or PICkit $^{\text{TM}}$  3:

- Using the appropriate interface, connect the device to the MPLAB ICD 3 programmer/ debugger or PICkit<sup>TM</sup> 3.
- 2. From the main menu in MPLAB IDE, select <u>Configure>Select Device</u>, and then select the target part number in the dialog box.
- 3. Select the MPLAB hardware tool (*Debugger>Select Tool*).
- Perform a "Connect" operation to the device (<u>Debugger>Connect</u>). Depending on the development tool used, the part number and Device Revision ID value appear in the **Output** window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC16F/LF1933 silicon revisions are shown in Table 1.

### TABLE 1: SILICON DEVREY VALUES

| Part Number | Device ID <sup>(1)</sup> | Revision ID for Silicon Revision <sup>(2)</sup> |    |    |    |  |
|-------------|--------------------------|-------------------------------------------------|----|----|----|--|
| Part Number | Device ID.               | A1                                              | A2 | А3 | A4 |  |
| PIC16F1933  | 10 0011 001x xxxx        | 1                                               | 2  | 3  | 4  |  |
| PIC16LF1933 | 10 0100 001x xxxx        | 1                                               | 2  | 3  | 4  |  |

**Note 1:** The Device ID is located in the last configuration memory space.

2: Refer to the "PIC16F193X/LF193X and PIC16F194X/LF194X Memory Programming Specification" (DS41397) for detailed information on Device and Revision IDs for your specific device.

TABLE 2: PIC16F1933 SILICON ISSUE SUMMARY

|                                              | _ ,                                    | Item   |                                                                | Affec | cted R | evisio | ons <sup>(1)</sup> |
|----------------------------------------------|----------------------------------------|--------|----------------------------------------------------------------|-------|--------|--------|--------------------|
| Module                                       | Feature                                | Number | Issue Summary                                                  | A1    | A2     | А3     | A4                 |
| Data EE Memory                               | Memory Endurance                       | 1.1    | Erase/Write endurance limited.                                 | Х     |        |        |                    |
| Data EE Memory                               | Writes                                 | 1.2    | Min. VDD for writes.                                           | Х     | Х      | Х      | Χ                  |
| Program Flash<br>Memory (PFM)                |                                        |        | Х                                                              |       |        |        |                    |
| Program Flash<br>Memory (PFM)                | Writes                                 | 2.2    | Min. VDD for writes.                                           | Х     | Х      | Х      | Χ                  |
| Timer1                                       | Timer0 Gate Source                     | 3.1    | Toggle mode works improperly.                                  | Х     | Х      |        |                    |
| Timer1                                       | Timer1 Gate Toggle mode                | 3.2    | T1 Gate flip-flop does not clear.                              | Х     | Х      | Х      |                    |
| Electrical Specifications                    | RA6/OSC2 Pin Input<br>Leakage Current  | 4.1    | Input leakage current ranges.                                  | Х     | Х      | Х      |                    |
| EUSART                                       | 16-Bit High-Speed<br>Asynchronous mode | 5.1    | Works improperly at maximum rate.                              | Х     | Х      | Х      | Χ                  |
| Resets                                       | Power-on Reset (POR)                   | 6.1    | Reset under low power conditions.                              | Х     | Х      |        |                    |
| ADC                                          | ADC Conversion                         | 7.1    | ADC conversion may not complete.                               | Х     | Х      | Х      |                    |
| Enhanced Capture Compare PWM (ECCP)          | Enhanced PWM                           | 8.1    | PWM 0% duty cycle direction change.                            | Х     | Х      | Х      | Х                  |
| Enhanced Capture Compare PWM (ECCP)          | Enhanced PWM                           | 8.2    | PWM 0% duty cycle port steering.                               | Х     | Х      | Х      | Х                  |
| In-Circuit Serial<br>Programming™<br>(ICSP™) | Low-Voltage<br>Programming             | 9.1    | Bulk Erase not available with LVP.                             | Х     | Х      | Х      |                    |
| LDO                                          | Minimum VDD above<br>85°C              | 10.1   | Minimum operating VDD for the PIC16F1933 devices at TA > 85°C. | Х     | Х      | Х      | Χ                  |

Note 1: Only those issues indicated in the last column apply to the current silicon revision.

TABLE 3: PIC16LF1933 SILICON ISSUE SUMMARY

| No dele                                   | F4                                     | Item   |                                     | Affec | ted R | evisio | ns <sup>(1)</sup> |
|-------------------------------------------|----------------------------------------|--------|-------------------------------------|-------|-------|--------|-------------------|
| Module                                    | Feature                                | Number | Issue Summary                       | A1    | A2    | А3     | A4                |
| Data EE Memory                            | Memory Endurance                       | 1.1    | Erase/Write endurance limited.      | Х     |       |        |                   |
| Data EE Memory                            | Writes                                 | 1.2    | Min. VDD for writes.                | Х     | Х     | Х      | Х                 |
| Program Flash Memory (PFM)                | Endurance                              | 2.1    | Erase/Write endurance limited.      | Х     |       |        |                   |
| Program Flash Memory (PFM)                | Writes                                 | 2.2    | Min. VDD for writes.                | Х     | Х     | Х      | Х                 |
| Timer1                                    | Timer0 Gate Source                     | 3.1    | Toggle mode works improperly.       | Х     | Х     |        |                   |
| Timer1                                    | Timer1 Gate Toggle mode                | 3.2    | T1 Gate flip-flop does not clear.   | Х     | Х     | Х      |                   |
| Electrical Specifications                 | RA6/OSC2 Pin Input<br>Leakage Current  | 4.1    | Input leakage current ranges.       | Х     | Х     | Х      |                   |
| EUSART                                    | 16-Bit High-Speed<br>Asynchronous mode | 5.1    | Works improperly at maximum rate.   | Х     | Х     | Х      | Х                 |
| ADC                                       | ADC Conversion                         | 7.1    | ADC conversion may not complete.    | Х     | Х     | Х      |                   |
| Enhanced Capture<br>Compare PWM<br>(ECCP) | Enhanced PWM                           | 8.1    | PWM 0% duty cycle direction change. | Х     | Х     | Х      | Х                 |
| Enhanced Capture<br>Compare PWM<br>(ECCP) | Enhanced PWM                           | 8.2    | PWM 0% duty cycle port steering.    | Х     | Х     | Х      | Х                 |
| In-Circuit Serial Programming™ (ICSP™)    | Low-Voltage<br>Programming             | 9.1    | Bulk Erase not available with LVP.  | Х     | Х     | Х      |                   |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

### Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A4).

### 1. Module: Data EE Memory

### 1.1 Data EE Memory Endurance

The typical write/erase endurance of the Data EE Memory is limited to 10k cycles.

### Work around

Use error correction method that stores data in multiple locations.

### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 | А3 | A4 |  |  |
|------------|----|----|----|--|--|
| Χ          |    |    |    |  |  |

### 1.2 Data EE Write at Min. VDD

The minimum voltage required for a Data EE write operation is 2.0 volts.

### Work around

None.

### Affected Silicon Revisions

| <b>A1</b> | A2 | А3 | A4 |  |  |
|-----------|----|----|----|--|--|
| Χ         | Χ  | Χ  | Χ  |  |  |

### 2. Module: Program Flash Memory (PFM)

### 2.1 Program Flash Memory Endurance

The typical write/erase endurance of the PFM is limited to 1k cycles when VDD is above 3.0 volts.

### Work around

Use an error correction method that stores data in multiple locations.

### Affected Silicon Revisions

| <b>A</b> 1 | A2 | А3 | A4 |  |  |
|------------|----|----|----|--|--|
| Х          |    |    |    |  |  |

### 2.2 Program Flash Memory writes at Min. VDD

The minimum voltage required for a PFM write operation is 2.0V.

### Work around

None

### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 | А3 | A4 |  |  |
|------------|----|----|----|--|--|
| Χ          | Χ  | Χ  | Χ  |  |  |

### 3. Module: Timer1

## 3.1 Timer1 Gate Toggle mode with Timer0 as Gate Source

Timer1 Gate Toggle mode provides unexpected results when Timer0 overflow is selected as the Timer1 gate source. We do not recommend using Timer0 overflow as the Timer1 gate source while in Timer1 Gate Toggle mode or when Toggle mode is used in conjunction with Timer1 Gate Single-Pulse mode.

### Work around

None.

### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 | А3 | A4 |  |  |
|------------|----|----|----|--|--|
| X          | Χ  |    |    |  |  |

### 3.2 Timer1 Gate Toggle mode

When Timer1 Gate Toggle mode is enabled, it is possible to measure the full-cycle length of a Timer1 gate signal. To perform this function, the Timer1 gate source is routed through a flip-flop that changes state on every incrementing edge of the gate signal. Timer1 Gate Toggle mode is enabled by setting the T1GTM bit of the T1GCON register. When working properly, clearing either the T1GTM bit or the TMR1ON bit would also clear the output value of this flip-flop, and hold it clear. This is done in order to control which edge is being measured. The issue that exists is that clearing the TMR1ON bit does not clear the output value of the flip-flop and hold it clear.

### Work around

Clear the T1GTM bit in the T1GCON register to clear and hold clear the output value of the flip-flop.

| <b>A</b> 1 | A2 | А3 | A4 |  |  |
|------------|----|----|----|--|--|
| Χ          | Х  | Х  |    |  |  |

### 4. Module: Electrical Specifications

### 4.1 RA6/OSC2 Pin Leakage Range

The Input Leakage Currents on the RA6/OSC2 pin are as follows:

| Characteristic                    | Min. | Typ† | Max. | Units | Conditions                                                                                                                              | Operating Temperature |
|-----------------------------------|------|------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| RA6/OSC2 Input Leakage<br>Current | _    | ±5   | 1500 | nA    | Vss ≤ VPIN ≤ VDD, Pin at<br>High-Impedance                                                                                              | -40°C ≤ TA ≤ +85°C    |
| RA6/OSC2 Input Leakage<br>Current | _    | ±5   | 5000 | nA    | $\label{eq:Vss} \begin{aligned} & \text{Vss} \leq \text{Vpin} \leq \text{Vdd},  \text{Pin at} \\ & \text{High-Impedance} \end{aligned}$ | -40°C ≤ TA ≤ +125°C   |

### Work around

None.

### **Affected Silicon Revisions**

| A1 | A2 | А3 | A4 |  |  |
|----|----|----|----|--|--|
| Χ  | Х  | Х  |    |  |  |

### 5. Module: EUSART

### 5.1 16-Bit High-Speed Asynchronous Mode

The EUSART provides unexpected operation when the 16-Bit High-Speed Asynchronous mode is selected and the Baud Rate Generator Data Register values are loaded with zero (0). We do not recommend using this configuration for EUSART communication. The configuration is shown below in the following table:

|      | Configuration Bits | BRG Data | Registers    |              |
|------|--------------------|----------|--------------|--------------|
| SYNC | BRG16              | BRGH     | SPBRGH Value | SPBRGL Value |
| 0    | 1                  | 1        | 0000000      | 0000000      |

### Work around

Ensure that the SPBRGH or the SPBRGL register is loaded with a non-zero value.

| <b>A</b> 1 | A2 | А3 | A4 |  |  |
|------------|----|----|----|--|--|
| Χ          | Χ  | Χ  | Χ  |  |  |

### 6. Module: Resets

### 6.1 Reset under Low-Power Conditions

This issue pertains to the PIC16F1933 product only. The PIC16LF1933 product is not affected by this issue in any way.

When employing any one of the low-power oscillators, (ECL mode, LP Mode, LFINTOSC, or Timer1 Oscillator) while, at the same time, the source voltage supplied to the VDD pin drops below 2.7 volts, the device will experience a Power-on Reset (POR).

Also, when the source voltage supplied to the VDD pin is below 2.7 volts and a SLEEP instruction is executed, the device will experience a Power-on Reset (POR) upon entering Sleep mode, regardless of the type of clock source being used or which power-managed mode is being employed.

### Work around

There are three separate work-arounds available to avoid this Reset condition. Employing any one of these work-arounds will avoid this Reset condition.

- · Enabling the Brown-out Reset (BOR) circuitry.
- Enabling the Fixed Voltage Reference (FVR) module.
- Maintaining a source voltage (VDD) to the device above 2.7 volts.

The 'Affected Silicon Revisions' below refers only to PIC16F1933.

### **Affected Silicon Revisions**

| <b>A1</b> | A2 | А3 | A4 |  |  |
|-----------|----|----|----|--|--|
| Χ         | Χ  |    |    |  |  |

### 7. Module: ADC

### 7.1 Analog-to-Digital Conversion

An ADC conversion may not complete under these conditions:

- When Fosc is greater than 8 MHz and it is the clock source used for the ADC converter.
- The ADC is operating from its dedicated internal FRC oscillator and the device is not in Sleep mode (any Fosc frequency).

When this occurs, the ADC Interrupt Flag (ADIF) does not get set, the GO/DONE bit does not get cleared, and the conversion result does not get loaded into the ADRESH and ADRESL result registers.

### Work around

- Method 1: Select the system clock, Fosc, as the ADC clock source and reduce the Fosc frequency to 8 MHz or less when performing ADC conversions.
- Method 2: Select the dedicated FRC oscillator as the ADC conversion clock source and perform all conversions with the device in Sleep.
- Method 3: This method is provided if the application cannot use Sleep mode and requires continuous operation at frequencies above 8 MHz. This method requires early termination of an ADC conversion. Provide a fixed time delay in software to stop the A-to-D conversion manually, after all 10 bits are converted, but before the conversion would complete automatically. The conversion is stopped by clearing the GO/ DONE bit in software. The GO/ DONE bit must be cleared during the last ½ TAD cycle, before the conversion would completed automatically. Refer to Figure 1 for details.

### FIGURE 1: INSTRUCTION CYCLE DELAY CALCULATION EXAMPLE



see the ADC Clock Period (IAD) vs. Device Operating Frequencies table, in the Analog-to-Digital Converted section of the device data sheet.

In Figure 1, 88 instruction cycles (TcY) will be required to complete the full conversion. Each TAD cycle consists of 8 TcY periods. A fixed delay is provided to stop the A/D conversion after 86 instruction cycles and terminate the conversion at the correct time as shown in the figure above.

Note: The exact delay time will depend on the TAD divisor (ADCS) selection. The TCY counts shown in the timing diagram above apply to this example only. Refer to Table 4 for the required delay counts for other configurations.

EXAMPLE 1: CODE EXAMPLE OF INSTRUCTION CYCLE DELAY

|      |         |      | - |                      |
|------|---------|------|---|----------------------|
| BSF  | ADCON0, | ADGO | ; | Start ADC conversion |
|      |         |      | ; | Provide 86           |
|      |         |      |   | instruction cycle    |
|      |         |      |   | delay here           |
| BCF  | ADCON0, | ADGO | ; | Terminate the        |
|      |         |      |   | conversion manually  |
| MOVF | ADRESH, | W    | ; | Read conversion      |
|      |         |      |   | result               |

For other combinations of FOSC, TAD values and Instruction cycle delay counts, refer to Table 4.

TABLE 4: INSTRUCTION CYCLE DELAY COUNTS BY TAD SELECTION

| TAD     | Instruction Cycle Delay Counts |
|---------|--------------------------------|
| Fosc/64 | 172                            |
| Fosc/32 | 86                             |
| Fosc/16 | 43                             |

| <b>A</b> 1 | A2 | А3 | A4 |  |  |
|------------|----|----|----|--|--|
| Х          | Χ  | Χ  |    |  |  |

# 8. Module: Enhanced Capture Compare PWM (ECCP)

### 8.1 Enhanced PWM

When the PWM is configured for Full-Bridge mode and the duty cycle is set to 0%, writing the PxM<1:0> bits to change the direction has no effect on PxA and PxC outputs.

On the A4 revision products only, ECCP1 no longer exhibits this problem.

### Work around

Increase the duty cycle to a value greater than 0% before changing directions.

### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 | А3 | A4 |  |  |
|------------|----|----|----|--|--|
| Х          | Х  | Χ  | Х  |  |  |

### 8.2 Enhanced PWM

In PWM mode, when the duty cycle is set to 0% and the STRxSYNC bit is set, writing the STRxA, STRxB, STRxC and the STRxD bits to enable/ disable steering to port pins has no effect on the outputs.

#### Work around

Increase the duty cycle to a value greater than 0% before enabling/disabling steering to port pins.

#### **Affected Silicon Revisions**

| Α | 1 | A2 | А3 | A4 |  |  |
|---|---|----|----|----|--|--|
| Х |   | Х  | Х  | Х  |  |  |

# Module: In-Circuit Serial Programming™ (ICSP™)

### 9.1 Bulk Erase Feature not available with Low-Voltage Programming mode

A bulk erase of the program Flash memory or data memory cannot be executed in Low-Voltage Programming mode.

### Work around

Method 1: If ICSP Low-Voltage Programming mode is required, use row erases to erase the programmemory, as described in the Program/Verify mode section of the Programming Specification. Data memory must be over-written with the desired values.

Method 2: Use ICSP High-Voltage Programming mode if a bulk erase is required.

**Note:** Only the bulk erase feature will erase program or data memory if code or data protection is enabled. Method 2 must be used if code or data protection is enabled.

### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 | А3 | A4 |  |  |
|------------|----|----|----|--|--|
| Χ          | Χ  | Χ  |    |  |  |

### 10. Module: LDO

### 10.1 Minimum VDD above 85°C

The minimum voltage required for the PIC16F1933 devices is 3.5 volts for temperatures above 85°C.

Note: This issue only applies to the PIC16F1933 devices operating in the Extended temperature range. The PIC16LF1933 devices are not affected.

### Work around

None.

| <b>A</b> 1 | A2 | А3 | A4 |  |  |
|------------|----|----|----|--|--|
| Χ          | Х  | Х  | Х  |  |  |

### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS41364**D**):

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

### 1. Module: Oscillator Module

In Section 5.2.2.6, 32 MHz Internal Oscillator Frequency Selection, the following entry should be added to the existing bullet list, describing the necessary selections for using the 32 MHz clock source:

 The SCS bits in the OSCCON register must be cleared to the clock determined by FOSC<2:0> in Configuration Word 1 selection (SCS<1:0> = 00).

### 2. Module: EUSART Module

In Register 24-3, BAUDCON: Baud Rate Control Register, the pin descriptions for the Asynchronous mode of the SCKP Synchronous Clock Parity Select bit should have the RB7 port pin designator removed for both bit states. The statement should only refer to the TX/CK pin.

### 3. Module: Electrical Specifications

In Table 29-2, Oscillator Parameters, the HFINTOSC and MFINTOSC internal calibrated oscillator frequency tolerances should be +/- 3.0% when VDD is equal to, and above 2.5V and when temperatures are equal to, and above 60°C, yet still equal to, or below 85°C, as shown below.

### **TABLE 29-2: OSCILLATOR PARAMETERS**

|              | d Operations | ng Conditions (unless otherwise stature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | tated)              |             |                          |             |                          |                                                                                                                                                                                                                                                  |
|--------------|--------------|------------------------------------------------------------------------------------------------------|---------------------|-------------|--------------------------|-------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Param<br>No. | Sym.         | Characteristic                                                                                       | Freq.<br>Tolerance  | Min.        | Тур†                     | Max.        | Units                    | Conditions                                                                                                                                                                                                                                       |
| OS08         | HFosc        | Internal Calibrated HFINTOSC Frequency <sup>(2)</sup>                                                | ±2%<br>±3.0%        |             | 16.0<br><b>16.0</b>      |             | MHz<br><b>MHz</b>        | $0^{\circ}\text{C} \le \text{TA} \le +60^{\circ}\text{C}, \text{ VDD} \ge 2.5\text{V}$<br>$60^{\circ}\text{C} \le \text{TA} \le 85^{\circ}\text{C}, \text{ VDD} \ge 2.5\text{V}$                                                                 |
|              |              |                                                                                                      | ±5%                 | _           | 16.0                     | _           | MHz                      | -40°C ≤ TA ≤ +125°C                                                                                                                                                                                                                              |
| OS08A        | MFosc        | Internal Calibrated MFINTOSC Frequency <sup>(2)</sup>                                                | ±2%<br>±3.0%<br>±5% | _<br>_<br>_ | 500<br><b>500</b><br>500 | _<br>_<br>_ | kHz<br><b>kHz</b><br>kHz | $0^{\circ}\text{C} \le \text{TA} \le +60^{\circ}\text{C}, \text{ VDD} \ge 2.5\text{V}$<br>$60^{\circ}\text{C} \le \text{TA} \le 85^{\circ}\text{C}, \text{ VDD} \ge 2.5\text{V}$<br>$-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ |
| OS10*        | Tiosc st     | HFINTOSC Wake-up from Sleep Start-up Time MFINTOSC Wake-up from Sleep Start-up Time                  | _                   | _<br>_      | 5<br>20                  | 8           | μs<br>μs                 |                                                                                                                                                                                                                                                  |

- \* These parameters are characterized but not tested.
- † Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
- Note 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to the OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
  - 2: To ensure these oscillator frequency tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1  $\mu$ F and 0.01  $\mu$ F values in parallel are recommended.
  - 3: By design.

### 4. Module: Electrical Specifications

In Figure 29-3, HFINTOSC Frequency Accuracy Over Device VDD and Temperature, the oscillator accuracy should be +/- 3.0% when VDD is equal to, and above 2.5V and when temperatures are equal to, and above 60°C, yet still equal to, or below 85°C, as shown below.

FIGURE 29-3: HFINTOSC FREQUENCY ACCURACY OVER DEVICE VDD AND TEMPERATURE



# APPENDIX A: DOCUMENT REVISION HISTORY

### Rev A Document (10/2009)

Initial release of this document.

### Rev B Document (02/2010)

Added PIC16F1933 device to this errata; Added Rev. A2 for PIC16F/LF1933 (Table 2); Added Table 3.

Added Module 6 to Silicon Errata Issues section.

Data Sheet Clarifications: Added Modules 1 and 2.

### Rev C Document (05/2010)

Added Revision A3 to Tables 1, 2 and 3; Added Modules 7, 8.

Data Sheet Clarifications: Added Modules 3 and 4.

### Rev D Document (07/2010)

Added Module 3.2; Revised Module 7.1; Added Module 9.1; Other minor corrections.

### Rev E Document (08/2010)

Updated errata to the new format; Revised Table below Module 4.1, changing the Max. values; Updated Table 4; Revised Note above Example 1; Other minor corrections.

### Rev F Document (10/2010)

Added Silicon Revision A4; Added Module 10: LDO, to Table 2.

**NOTES:** 

### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-60932-600-5

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support: http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614

Fax: 678-957-1455

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca. IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2401-1200

Fax: 852-2401-3431

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongging

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai Tel: 86-756-3210040

Fax: 86-756-3210049

### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-6578-300 Fax: 886-3-6578-370

Taiwan - Kaohsiung Tel: 886-7-213-7830

Fax: 886-7-330-9305

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

08/04/10