

# AS5145H/AS5145A/AS5145B

# 12-Bit Programmable Magnetic Rotary Encoder

# 1 General Description

The AS5145 is a contact less magnetic rotary encoder for accurate angular measurement over a full turn of 360 degrees.

It is a system-on-chip, combining integrated Hall elements, analog front end and digital signal processing in a single device.

To measure the angle, only a simple two-pole magnet, rotating over the center of the chip, is required. The magnet may be placed above or below the IC.

The absolute angle measurement provides instant indication of the magnet's angular position with a resolution of 0.0879° = 4096 positions per revolution. This digital data is available as a serial bit stream and as a PWM signal.

An internal voltage regulator allows the AS5145 to operate at either 3.3V or 5V supplies.

# 2 Key Features

- Contact less high resolution rotational position encoding over a full turn of 360 degrees
- Two digital 12 bit absolute outputs:
  - Serial interface
  - Pulse width modulated (PWM) output

Three incremental outputs

- Quadrature A/B (10 or 12 bit) and Index output signal (preprogrammed versions available AS5145A for 10 bit and AS5145B for 12 bit)
- User programmable zero position
- Failure detection mode for magnet placement, monitoring, and loss of power supply
- Red-Yellow-Green indicators display placement of magnet in Z-
- Serial read-out of multiple interconnected AS5145 devices using Daisy Chain mode
- Tolerant to magnet misalignment and gap variations
- Wide temperature range: 40°C to +150°C
- Fully automotive qualified to AEC-Q100, grade 0
- Small Pb-free package: SSOP 16 (5.3mm x 6.2mm)

# **Applications**

The device is ideal for industrial applications like contactless rotary position sensing and robotics; automotive applications like steering wheel position sensing, transmission gearbox encoder, head light position control, torque sensing, valve position sensing and replacement of high end potentiometers.

Figure 1. AS5145 Automotive Rotary Encoder IC





# Contents

| 1 | General Description                         | 1  |
|---|---------------------------------------------|----|
| 2 | Key Features                                | 1  |
| 3 | Applications                                | 1  |
| 4 | Pin Assignments                             | 4  |
|   | 4.1 Pin Descriptions                        |    |
| 5 | Absolute Maximum Ratings                    |    |
|   | Electrical Characteristics                  |    |
| Ü | 6.1 Magnetic Input Specification            |    |
|   | 6.2 System Specifications                   |    |
| 7 |                                             |    |
|   | Timing Characteristics                      |    |
| 8 | Detailed Description                        |    |
|   | 8.1 Mode_Index Pin                          |    |
|   | 8.1.1 Synchronous Serial Interface (SSI)    |    |
|   | 8.1.2 Incremental Mode                      |    |
|   | 8.1.3 Sync Mode                             |    |
|   | 8.1.4 Sin/Cosine Mode                       |    |
|   | 8.1.5 Daisy Chain Mode                      |    |
|   | 8.2 Pulse Width Modulation (PWM) Output     |    |
|   | 8.2.1 Changing the PWM Frequency            |    |
| _ | 8.3 Analog Output.                          |    |
| 9 | Application Information                     |    |
|   | 9.1 Programming the AS5145                  |    |
|   | 9.1.1 Zero Position Programming             |    |
|   | 9.1.2 OTP Memory Assignment                 |    |
|   | 9.1.3 User Selectable Settings              |    |
|   | 9.1.4 OTP Default Setting                   |    |
|   | 9.1.5 Redundancy                            |    |
|   | 9.1.6 Redundant Programming Option          |    |
|   | 9.1.7 OTP Register Entry and Exit Condition |    |
|   | 9.2 Alignment Mode                          |    |
|   | 9.3 3.3V / 5V Operation                     |    |
|   | 9.4 Selecting Proper Magnet                 |    |
|   | 9.4.1 Physical Placement of the Magnet      |    |
|   | 9.4.2 Magnet Placement                      |    |
|   | 9.5 Simulation Modeling                     |    |
|   | 9.6 Failure Diagnostics                     |    |
|   | 9.6.1 Magnetic Field Strength Diagnosis     |    |
|   | 9.6.2 Power Supply Failure Detection        |    |
|   | 9.7 Angular Output Tolerances               |    |
|   | 9.7.1 Accuracy                              |    |
|   | 9.7.2 Transition Noise                      |    |
|   | 9.7.3 High Speed Operation                  |    |
|   | 9.7.4 Propagation Delays                    |    |
|   | 9.7.5 Internal Timing Tolerance             |    |
|   | 9.7.6 Temperature                           | JU |

#### AS5145

#### Data Sheet - Contents



|    | 9.7.7 Accuracy over Temperature  | . 30 |
|----|----------------------------------|------|
|    | 9.8 AS5145 Differences to AS5045 | 30   |
| 10 | Package Drawings and Markings    | 32   |
|    | 10.1 Recommended PCB Footprint   | 33   |
| 11 | Ordering Information             | 35   |



# 4 Pin Assignments

Figure 2. Pin Assignments (Top View)



## 4.1 Pin Descriptions

The following SSOP16 shows the description of each pin of the standard SSOP16 package (Shrink Small Outline Package, 16 leads, body size: 5.3mm x 6.2mmm; (see Figure 2).

Table 1. Pin Descriptions

| Pin Number | Pin Name   | Description                                                                                                                          |
|------------|------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 1          | MagINCn    | Magnet Field Magnitude INCrease; active low, indicates a distance reduction between the magnet and the device surface. (see Table 9) |
| 2          | MagDECn    | Magnet Field Magnitude DECrease; active low, indicates a distance increase between the device and the magnet. (see Table 9)          |
| 3          | DTest1_A   | Test output in default mode                                                                                                          |
| 4          | DTest2_B   | Test output in default mode                                                                                                          |
| 5          | NC         | Must be left unconnected                                                                                                             |
| 6          | Mode_Index | Select between slow (open, low: Vss) and fast (high) mode. Internal pull-down resistor (10k $\Omega$ ).                              |
| 7          | Vss        | Negative Supply Voltage (GND)                                                                                                        |
| 8          | PDIO       | OTP Programming Input and Data Input for Daisy Chain mode. Internal pull-down resistor (74k $\Omega$ ). Connect to VSS if not used   |
| 9          | DO         | Data Output of<br>Synchronous Serial Interface                                                                                       |
| 10         | CLK        | Clock Input of<br>Synchronous Serial Interface; Schmitt-Trigger input                                                                |
| 11         | CSn        | Chip Select, active low; Schmitt-Trigger input, internal pull-up resistor (50kΩ)                                                     |
| 12         | PWM        | Pulse Width Modulation                                                                                                               |
| 13         | NC         | Must be left unconnected                                                                                                             |



Table 1. Pin Descriptions

| Pin Number | Pin Name | Description                                                                                                           |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------|
| 14         | NC       | Must be left unconnected                                                                                              |
| 15         | VDD3V3   | 3V-Regulator Output, internally regulated from VDD5V. Connect to VDD5V for 3V supply voltage. Do not load externally. |
| 16         | VDD5V    | Positive Supply Voltage, 3.0 to 5.5 V                                                                                 |

Pin 1 and 2 are the magnetic field change indicators, MagINCn and MagDECn (magnetic field strength increase or decrease through variation of the distance between the magnet and the device). These outputs can be used to detect the valid magnetic field range. Furthermore those indicators can also be used for contact-less push-button functionality.

Pin 3 and 4 are multi function pins for sync mode, sin/cosine mode and incremental mode.

Pin 6 Mode\_Index allows switching between filtered (slow) and unfiltered (fast mode). In incremental mode, the pin changes from input to output and provides the index pulse information. A change of the Mode during operation is not allowed. The setup must be constant during power up and during operation.

Pins 7, 15, and 16 are supply pins, pins 5, 13, and 14 are for internal use and must not be connected.

Pin 8 (PDIO) is used to program the zero-position into the OTP(see page 19). This pin is also used as digital input to shift serial data through the device in Daisy Chain configuration, (see page 14).

Pin 11 Chip Select (CSn; active low) selects a device within a network of AS5145 encoders and initiates serial data transfer. A logic high at CSn puts the data output pin (DO) to tri-state and terminates serial data transfer. This pin is also used for alignment mode (see Alignment Mode on page 23) and programming mode (see Programming the AS5145 on page 19).

Pin 12 allows a single wire output of the 12-bit absolute position value. The value is encoded into a pulse width modulated signal with 1µs pulse width per step (1µs to 4096µs over a full turn). By using an external low pass filter, the digital PWM signal is converted into an analog voltage, e.g. for making a direct replacement of potentiometers possible.



# 5 Absolute Maximum Ratings

Stresses beyond those listed in Table 2 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Section 6 Electrical Characteristics on page 7 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 2. Absolute Maximum Ratings

| Parameter                        | Min  | Max           | Units | Comments                                                                                                                                                                                                                                                                            |
|----------------------------------|------|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC supply voltage at pin VDD5V   | -0.3 | 7             | V     |                                                                                                                                                                                                                                                                                     |
| DC supply voltage at pin VDD3V3  |      | 5             | V     |                                                                                                                                                                                                                                                                                     |
| Input pin voltage                | -0.3 | VDD5V<br>+0.3 | V     | Except VDD3V3                                                                                                                                                                                                                                                                       |
| Input current (latchup immunity) | -100 | 100           | mA    | Norm: EIA/JESD78 Class II Level A                                                                                                                                                                                                                                                   |
| Electrostatic discharge          |      | ± 2           | kV    | Norm: JESD22-A114E                                                                                                                                                                                                                                                                  |
| Storage temperature              | -55  | 125           | °C    | Min -67°F; Max +257°F                                                                                                                                                                                                                                                               |
| Package Body temperature         |      | 260           | °C    | The reflow peak soldering temperature (body temperature) specified is in accordance with IPC/JEDEC J-STD-020C "Moisture/Reflow Sensitivity Classification for Non-Hermetic Solid State Surface Mount Devices".  The lead finish for Pb-free leaded packages is matte tin (100% Sn). |
| Humidity non-condensing          | 5    | 85            | %     |                                                                                                                                                                                                                                                                                     |



# 6 Electrical Characteristics

TAMB = -40 to +150°C, VDD5V = 3.0-3.6V (3V operation) VDD5V = 4.5-5.5V (5V operation) unless otherwise noted.

Table 3. Electrical Characteristics

| Symbol                        | Parameter                                                       | Condition                             | Min            | Тур | Max            | Unit |
|-------------------------------|-----------------------------------------------------------------|---------------------------------------|----------------|-----|----------------|------|
| Operating (                   | Conditions                                                      |                                       |                |     |                |      |
| Тамв                          | Ambient temperature                                             |                                       | -40            |     | +150           | °C   |
| I <sub>supp</sub>             | Supply current                                                  |                                       |                | 16  | 21             | mA   |
| VDD5V                         | Supply voltage at pin VDD5V                                     |                                       | 4.5            | 5.0 | 5.5            |      |
| VDD3V3                        | Voltage regulator output voltage at pin VDD3V3                  | 5V Operation                          | 3.0            | 3.3 | 3.6            | V    |
| VDD5V                         | Supply voltage at pin VDD5V                                     | 3.3V Operation                        | 3.0            | 3.3 | 3.6            | V    |
| VDD3V3                        | Supply voltage at pin VDD3V3                                    | (pin VDD5V and VDD3V3 connected)      | 3.0            | 3.3 | 3.6            |      |
| Von                           | Power-on reset thresholds<br>On voltage; 300mV typ. hysteresis  | DC supply voltage 3.3V (VDD3V3)       | 1,37           | 2.2 | 2.9            | V    |
| $V_{\text{off}}$              | Power-on reset thresholds<br>Off voltage; 300mV typ. hysteresis | DC supply vollage 3.3v (VDD3v3)       | 1.08           | 1.9 | 2.6            |      |
| Programmi                     | ng Conditions                                                   |                                       |                |     |                |      |
| $V_{PROG}$                    | Programming voltage                                             | Voltage applied during programming    | 3.3            |     | 3.6            | V    |
| $V_{ProgOff}$                 | Programming voltage off level                                   | Line must be discharged to this level | 0              |     | 1              | V    |
| I <sub>PROG</sub>             | Programming current                                             | Current during programming            |                |     | 100            | mA   |
| R <sub>programme</sub>        | Programmed fuse resistance (log 1)                              | 10μA max. current @ 100mV             | 100k           |     | × ×            | Ω    |
| R <sub>unprogram</sub><br>med | Unprogrammed fuse resistance (log 0)                            | 2mA max. current @ 100mV              | 50             |     | 100            | Ω    |
| DC Charac                     | teristics CMOS Schmitt-Trigger Inputs                           | s: CLK, CSn (CSn = Internal Pull-up)  |                |     |                |      |
| VIH                           | High level input voltage                                        | Normal operation                      | 0.7 *<br>VDD5V |     |                | V    |
| VIL                           | Low level input voltage                                         |                                       |                |     | 0.3 *<br>VDD5V | V    |
| $V_{lon\text{-}}V_{loff}$     | Schmitt Trigger hysteresis                                      |                                       | 1              |     |                | V    |
| ILEAK                         | Input leakage current                                           | CLK only                              | -1             |     | 1              | ^    |
| l <sub>iL</sub>               | Pull-up low level input current                                 | CSn only, VDD5V: 5.0V                 | -30            |     | -100           | μΑ   |
| DC Charac                     | teristics CMOS / Program Input: PDIO                            |                                       |                |     |                |      |
| VIH                           | High level input voltage                                        |                                       | 0.7 *<br>VDD5V |     | VDD5V          | V    |
| $V_{PROG}^{1}$                | High level input voltage                                        | During programming                    | 3.3            |     | 3.6            | V    |
| VIL                           | Low level input voltage                                         |                                       |                |     | 0.3 *<br>VDD5V | V    |
| I <sub>iL</sub>               | High level input current                                        | VDD5V: 5.5V                           | 30             |     | 100            | μΑ   |
| DC Charac                     | teristics CMOS Output Open Drain: N                             | MagINCn, MagDECn                      |                |     |                |      |
| I <sub>OZ</sub>               | Open drain leakage current                                      |                                       |                |     | 1              | μΑ   |
| V <sub>OL</sub>               | Low level output voltage                                        |                                       |                |     | VSS + 0.4      | V    |



Table 3. Electrical Characteristics

| Symbol          | Parameter                           | Condition   | Min            | Тур | Max         | Unit |
|-----------------|-------------------------------------|-------------|----------------|-----|-------------|------|
|                 | Output current –                    | VDD5V: 4.5V |                |     | 4           | - mA |
| I <sub>O</sub>  | Output current                      | Vdd5V: 3V   |                |     | 2           | IIIA |
| DC Charac       | teristics CMOS Output: PWM          |             |                |     |             |      |
| Voн             | High level output voltage           |             | VDD5V –<br>0.5 |     |             | V    |
| V <sub>OL</sub> | Low level output voltage            |             |                |     | VSS<br>+0.4 | V    |
| I.              | Output ourrent                      | Vdd5V: 4.5V |                |     | 4           | т Л  |
| I <sub>O</sub>  | Output current                      | Vdd5V: 3V   |                |     | 2           | mA   |
| DC Charact      | teristics CMOS Output: A, B, Index  |             |                |     |             |      |
| Voн             | High level output voltage           |             | VDD5V –<br>0.5 |     |             | V    |
| V <sub>OL</sub> | Low level output voltage            |             |                |     | VSS<br>+0.4 | V    |
| la              | Outside summed                      | VDD5V: 4.5V |                |     | 4           | mA   |
| I <sub>0</sub>  | Output current                      | VDD5V: 3V   |                |     | 2           |      |
| DC Charac       | teristics Tri-state CMOS Output: DO |             |                |     |             |      |
| Voн             | High level output voltage           |             | VDD5V –<br>0.5 |     |             | V    |
| V <sub>OL</sub> | Low level output voltage            |             |                |     | VSS<br>+0.4 | V    |
| la              | Output current                      | VDD5V: 4.5V |                |     | 4           | - mA |
| I <sub>0</sub>  | Output current —                    | VDD5V: 3V   |                |     | 2           | IIIA |
| I <sub>OZ</sub> | Tri-state leakage current           |             |                |     | 1           | μA   |

<sup>1.</sup> Either with 3.3V or 5V supply.

# 6.1 Magnetic Input Specification

 $\mathsf{TAMB} = -40 \text{ to } +150 ^{\circ}\text{C}, \ \mathsf{VDD5V} = 3.0 \text{ to } 3.6 \text{V (3V operation)} \ \mathsf{VDD5V} = 4.5 \text{ to } 5.5 \text{V (5V operation)} \ \mathsf{unless otherwise noted}.$ 

Two-pole cylindrical diametrically magnetized source:

Table 4. Magnetic Input Specification

| Symbol               | Parameter                                       | Condition                                                                                                                                  | Min | Тур | Max  | Unit |
|----------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| d <sub>mag</sub>     | Diameter                                        | Recommended magnet: Ø 6mm x 2.5mm for                                                                                                      | 4   | 6   |      | mm   |
| t <sub>mag</sub>     | Thickness                                       | cylindrical magnets                                                                                                                        | 2.5 |     |      | mm   |
| B <sub>pk</sub>      | Magnetic input field amplitude                  | Required vertical component of the magnetic field strength on the die's surface, measured along a concentric circle with a radius of 1.1mm | 45  |     | 75   | mT   |
| B <sub>off</sub>     | Magnetic offset                                 | Constant magnetic stray field                                                                                                              |     |     | ± 10 | mT   |
|                      | Field non-linearity                             | Including offset gradient                                                                                                                  |     |     | 5    | %    |
| f <sub>maq_abs</sub> | Input frequency<br>(rotational speed of magnet) | 153 rpm @ 4096 positions/rev;<br>fast mode                                                                                                 |     |     | 2.54 | Hz   |
| 3-                   |                                                 | 38 rpm @ 4096 positions/rev; slow mode                                                                                                     |     |     | 0.63 |      |



Table 4. Magnetic Input Specification

| Symbol | Parameter                       | Condition                                                                 | Min | Тур    | Max  | Unit  |
|--------|---------------------------------|---------------------------------------------------------------------------|-----|--------|------|-------|
| Disp   | Displacement radius             | Max. offset between defined device center and magnet axis (see Figure 19) |     |        | 0.25 | mm    |
| Ecc    | Eccentricity                    | Eccentricity of magnet center to rotational axis                          |     |        | 100  | μm    |
|        | Recommended magnet material and | NdFeB (Neodymium Iron Boron)                                              |     | -0.12  |      | %/K   |
|        | temperature drift               | SmCo (Samarium Cobalt)                                                    |     | -0.035 |      | 70/ N |

# 6.2 System Specifications

TAMB = -40 to +150°C, VDD5V = 3.0 to 3.6V (3V operation) VDD5V = 4.5 to 5.5V (5V operation) unless otherwise noted.

Table 5. Input Specification

| Symbol              | Parameter                                                  | Condition                                                                                                                                                               | Min  | Тур   | Max     | Unit       |
|---------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|---------|------------|
| RES                 | Resolution                                                 | 0.088 deg                                                                                                                                                               |      |       | 12      | bit        |
| INL <sub>opt</sub>  | Integral non-linearity (optimum)                           | Maximum error with respect to the best line fit.<br>Centered magnet without calibration, TAMB<br>=25 °C.                                                                |      |       | ± 0.5   | deg        |
| INL <sub>temp</sub> | Integral non-linearity (optimum)                           | Maximum error with respect to the best line fit.<br>Centered magnet without calibration,<br>TAMB = -40 to +150°C                                                        |      |       | ± 0.9   | deg        |
| INL                 | Integral non-linearity                                     | Best line fit = (Err <sub>max</sub> – Err <sub>min</sub> ) / 2<br>Over displacement tolerance with 6mm<br>diameter magnet, without calibration, TAMB =<br>-40 to +150°C |      |       | ± 1.4   | deg        |
| DNL                 | Differential non-linearity                                 | 12bit, no missing codes                                                                                                                                                 |      |       | ± 0.044 | deg        |
|                     | Transition noise                                           | 1 sigma, fast mode (MODE = 1)                                                                                                                                           |      |       | 0.06    | Deg<br>RMS |
| TN                  |                                                            | 1 sigma, slow mode<br>(MODE = 0 or open)                                                                                                                                |      |       | 0.03    |            |
| <b>+</b>            | Power-up time                                              | Fast mode (Mode = 1);<br>Until status bit OCF = 1                                                                                                                       |      |       | 20      | mo         |
| t <sub>PwrUp</sub>  |                                                            | Slow mode (Mode = 0 or open);<br>Until OCF = 1                                                                                                                          |      |       | 80      | ms         |
|                     | System propagation delay                                   | Fast mode (MODE = 1)                                                                                                                                                    |      |       | 96      |            |
| t <sub>delay</sub>  | absolute output : delay of ADC, DSP and absolute interface | Slow mode (MODE = 0 or open)                                                                                                                                            |      |       | 384     | μs         |
| fs                  | Internal sampling rate for absolute                        | TAMB = 25°C, slow mode<br>(MODE=0 or open)                                                                                                                              | 2.48 | 2.61  | 2.74    | kHz        |
| 12                  | output:                                                    | TAMB = -40 to +150°C, slow mode (MODE=0 or open)                                                                                                                        | 2.35 | 2.61  | 2.87    | NI IZ      |
| fs                  | Internal sampling rate for absolute output                 | TAMB = 25°C, fast mode<br>(MODE = 1)                                                                                                                                    | 9.90 | 10.42 | 10.94   | - kHz      |
| 12                  |                                                            | TAMB = -40 to +150°C, fast mode<br>(MODE=1)                                                                                                                             | 9.38 | 10.42 | 11.46   | NI IZ      |
| CLK/SEL             | Read-out frequency                                         | Max. clock frequency to read out serial data                                                                                                                            |      |       | 1       | MHz        |



Figure 3. Integral and Differential Non-Linearity Example



Integral Non-Linearity (INL) is the maximum deviation between actual position and indicated position.

Differential Non-Linearity (DNL) is the maximum deviation of the step length from one position to the next. Transition Noise (TN) is the repeatability of an indicated position.



# 7 Timing Characteristics

 $TAMB = -40 \text{ to } +150 \text{ } ^{\circ}\text{C}, \text{ VDD5V} = 3.0 \text{ to } 3.6 \text{V (3V operation)} \text{ VDD5V} = 4.5 \text{ to } 5.5 \text{V (5V operation)}, \text{ unless otherwise noted.}$ 

Table 6. Timing Characteristics

| Symbol                  | Parameter                             | Conditions                                                     | Min  | Тур  | Max  | Units |
|-------------------------|---------------------------------------|----------------------------------------------------------------|------|------|------|-------|
| Synchronous Se          | erial Interface (SSI)                 |                                                                |      | •    |      |       |
| t <sub>DOactive</sub>   | Data output activated (logic high)    | Time between falling edge of CSn and data output activated     |      |      | 100  | ns    |
| tclkfe                  | First data shifted to output register | Time between falling edge of CSn and first falling edge of CLK | 500  |      |      | ns    |
| T <sub>CLK/2</sub>      | Start of data output                  | Rising edge of CLK shifts out one bit at a time                | 500  |      |      | ns    |
| t <sub>DOvalid</sub>    | Data output valid                     | Time between rising edge of CLK and data output valid          |      |      | 413  | ns    |
| t <sub>DOtristate</sub> | Data output tri-state                 | After the last bit DO changes back to "tri-<br>state"          |      |      | 100  | ns    |
| t <sub>CSn</sub>        | Pulse width of CSn                    | CSn =high; To initiate read-out of next angular position       | 500  |      |      | ns    |
| f <sub>CLK</sub>        | Read-out frequency                    | Clock frequency to read out serial data                        | >0   |      | 1    | MHz   |
| Pulse Width Mod         | dulation Output                       |                                                                |      |      |      |       |
| f <sub>PWM</sub>        | PWM frequency                         | Signal period = 4098µs ±10% at TAMB<br>= -40 to +150°C         | 220  | 244  | 268  | Hz    |
| PW <sub>MIN</sub>       | Minimum pulse width                   | Position 0d; angle 0 degree                                    | 0.90 | 1    | 1.10 | μs    |
| PW <sub>MAX</sub>       | Maximum pulse width                   | Position 4098d; angle 359.91 degrees                           | 3686 | 4096 | 4506 | μs    |
| Programming Co          | onditions                             |                                                                |      |      |      |       |
| tprog                   | Programming time per bit              | Time to prog. a singe fuse bit                                 | 10   |      | 20   | μs    |
| t <sub>CHARGE</sub>     | Refresh time per bit                  | Time to charge the cap after t <sub>PROG</sub>                 | 1    |      |      | μs    |
| f <sub>LOAD</sub>       | LOAD frequency                        | Data can be loaded at n x 2µs                                  |      |      | 500  | kHz   |
| f <sub>READ</sub>       | READ frequency                        | Read the data from the latch                                   |      |      | 2.5  | MHz   |
| f <sub>WRITE</sub>      | WRITE frequency                       | Write the data to the latch                                    |      |      | 2.5  | MHz   |



# 8 Detailed Description

The AS5145 is manufactured in a CMOS standard process and uses a spinning current Hall technology for sensing the magnetic field distribution across the surface of the chip. The integrated Hall elements are placed around the center of the device and deliver a voltage representation of the magnetic field at the surface of the IC.

Through Sigma-Delta Analog / Digital Conversion and Digital Signal-Processing (DSP) algorithms, the AS5145 provides accurate high-resolution absolute angular position information. For this purpose a Coordinate Rotation Digital Computer (CORDIC) calculates the angle and the magnitude of the Hall array signals.

The DSP is also used to provide digital information at the outputs MagINCn and MagDECn that indicate movements of the used magnet towards or away from the device's surface. A small low cost diametrically magnetized (two-pole) standard magnet provides the angular position information (see Figure 18).

The AS5145 senses the orientation of the magnetic field and calculates a 12-bit binary code. This code can be accessed via a Synchronous Serial Interface (SSI). In addition, an absolute angular representation is given by a Pulse Width Modulated signal at pin 12 (PWM). This PWM signal output also allows the generation of a direct proportional analog voltage, by using an external Low-Pass-Filter. The AS5145 is tolerant to magnet misalignment and magnetic stray fields due to differential measurement technique and Hall sensor conditioning circuitry.





#### 8.1 Mode\_Index Pin

The Mode\_Index pin activates or deactivates an internal filter, that is used to reduce the analog output noise.

Activating the filter (Mode pin = LOW or open) provides a reduced output noise of 0.03° rms. At the same time, the output delay is increased to 384µs. This mode is recommended for high precision, low speed applications.

Deactivating the filter (Mode pin = HIGH) reduces the output delay to  $96\mu s$  and provides an output noise of  $0.06^{\circ}$  rms. This mode is recommended for higher speed applications.

Setup the Mode pin affects the following parameters:

Table 7. Slow and fast mode parameters

| Parameter                        | Slow Mode (mode= low or open) | Fast Mode (mode=high, VDD= 5V) |
|----------------------------------|-------------------------------|--------------------------------|
| Sampling rate                    | 2.61 kHz (384 µs)             | 10.42 kHz (96µs)               |
| Transition noise (1 sigma)       | ≤ 0.03° rms                   | ≤ 0.06° rms                    |
| Output delay                     | 384µs                         | 96µs                           |
| Maximum speed @ 4096 samples/rev | 38 rpm                        | 153 rpm                        |
| Maximum speed @ 1024 samples/rev | 153 rpm                       | 610 rpm                        |
| Maximum speed @ 256 samples/rev  | 610 rpm                       | 2441 rpm                       |
| Maximum speed @ 64 samples/rev   | 2441 rpm                      | 9766 rpm                       |

Note: A change of the Mode during operation is not allowed. The setup must be constant during power up and during operation.



#### 8.1.1 Synchronous Serial Interface (SSI)

Figure 5. Synchronous Serial Interface with Absolute Angular Position Data



If CSn changes to logic low, Data Out (DO) will change from high impedance (tri-state) to logic high and the read-out will be initiated.

- After a minimum time t<sub>CLK FE</sub>, data is latched into the output shift register with the first falling edge of CLK.
- Each subsequent rising CLK edge shifts out one bit of data.
- The serial word contains 18 bits, the first 12 bits are the angular information D[11:0], the subsequent 6 bits contain system information, about the validity of data such as OCF, COF, LIN, Parity and Magnetic Field status (increase/decrease).
- A subsequent measurement is initiated by a "high" pulse at CSn with a minimum duration of tCSn.

#### **Data Content**

D11:D0 absolute angular position data (MSB is clocked out first)

OCF (Offset Compensation Finished), logic high indicates the finished Offset Compensation Algorithm

COF (Cordic Overflow), logic high indicates an out of range error in the CORDIC part. When this bit is set, the data at D11:D0 is invalid. The absolute output maintains the last valid angular value.

This alarm may be resolved by bringing the magnet within the X-Y-Z tolerance limits.

LIN (Linearity Alarm), logic high indicates that the input field generates a critical output linearity.

When this bit is set, the data at D11:D0 may still be used, but can contain invalid data. This warning may be resolved by bringing the magnet within the X-Y-Z tolerance limits.

Even Parity bit for transmission error detection of bits 1...17 (D11...D0, OCF, COF, LIN, MagINC, MagDEC)

Placing the magnet above the chip, angular values increase in clockwise direction by default.

Data D11:D0 is valid, when the status bits have the following configurations:

Table 8. Status Bit Outputs

| OCF | COF | LIN | Mag INC | Mag DEC | Parity                |
|-----|-----|-----|---------|---------|-----------------------|
|     |     |     | 0       | 0       |                       |
| 1   | 1 0 | 0   | 0       | 1       | Even checksum of bits |
| 1   | U   | U   | 1       | 0       | 1:15                  |
|     |     |     | 1       | 1       |                       |

Note: MagInc=MagDec=1 is only recommended in YELLOW mode (see Table 9)



**Z-axis Range Indication (Push Button Feature, Red/Yellow/Green Indicator).** The AS5145 provides several options of detecting movement and distance of the magnet in the Z-direction. Signal indicators MagINCn and MagDECn are available both as hardware pins (pins #1 and 2) and as status bits in the serial data stream (see Figure 5).

In the default state, the status bits MagINC, MagDec and pins MagINCn, MagDECn have the following function:

Table 9. Magnetic Field Strength Red-Yellow-Green Indicator

| Status Bits |               |       | Hardwa            | are Pins | OPT: Mag CompEn = 1 (Red-Yellow-Green)                                                                                                    |  |  |
|-------------|---------------|-------|-------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Mac<br>INC  | Mag DEC       | LIN   | Mac INCn Mag DECn |          | Description                                                                                                                               |  |  |
| 0           | 0             | 0     | Off               | Off      | No distance change<br>Magnetic input field OK (GREEN range, ~4575mT)                                                                      |  |  |
| 1           | 1             | 0     | On                | Off      | YELLOW range: magnetic field is ~ 2545mT or ~75135mT. The AS5145 may still be operated in this range, but with slightly reduced accuracy. |  |  |
| 1           | 1             | 1     | On                | On       | RED range: magnetic field is ~<25mT or >~135mT. It is still possible to operate the AS5145 in the red range, but not recommended.         |  |  |
| All c       | ther combinat | tions | n/a               | n/a      | Not available                                                                                                                             |  |  |

**Note:** Pin 1 (MagINCn) and pin 2 (MagDECn) are active low via open drain output and require an external pull-up resistor. If the magnetic field is in range, both outputs are turned off.

The two pins may also be combined with a single pull-up resistor. In this case, the signal is high when the magnetic field is in range. It is low in all other cases (see Table 9).

#### 8.1.2 Incremental Mode

The AS5145 has an internal interpolator block. This function is used if the input magnetic field is to fast and a code position is missing. In this case an interpolation is done.

With the OTP bits OutputMd0 and OutputMd1 a specific mode can be selected. For the available pre-programmed incremental versions (10bit and 12bit), these bits are set during test at austriamicrosystems. These settings are permanent and can not be recovered.

A change of the incremental mode (WRITE command) during operation could cause problems. A power-on-reset in between is recommended. During operation in incremental mode it is recommended setting CSn = High, to disable the SSI-Interface.

Table 10. Incremental Resolution

| Mode                                        | Description                                                                                                                                 | Output<br>Md1 | Output<br>Md0 | Resolution | DTest1_A<br>and<br>DTest2_B<br>Pulses | Index Width |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------------|---------------------------------------|-------------|
| Default mode                                | AS5145 function DTEST1_A and DTEST2_B are not used. The Mode_Index pin is used for selection of the decimation rate (low speed/high speed). | 0             | 0             |            |                                       |             |
| 10 bit<br>Incremental<br>mode<br>(low DNL)  | DTEST1_A and DTEST2_B are used as A and B signal. In this mode the Mode_Index Pin is switched from input                                    | 0             | 1             | 10         | 256                                   | 1/3         |
| 12 bit<br>Incremental<br>mode (high<br>DNL) | to output and will be the <b>Index</b> Pin. The decimation rate is set to 64 (fast mode) and cannot be changed from external.               | 1             | 0             | 12         | 1024                                  | LSB         |
| Sync mode                                   | In this mode a control signal is switched to DTEST1_A and DTEST2_B.                                                                         | 1             | 1             |            |                                       |             |



*Incremental Power-up Lock Option.* After power-up, the incremental outputs can optionally be locked or unlocked, depending on the status of the CSn pin:

- CSn = low at power-up: CSn has an internal pull-up resistor and must be externally pulled low (R<sub>ext</sub> ≤ 5kΩ). If Csn is low at power-up, the incremental outputs (A, B, Index) will be high until the internal offset compensation is finished. This unique state (A=B=Index = high) may be used as an indicator for the external controller to shorten the waiting time at power-up. Instead of waiting for the specified maximum power up-time (0), the controller can start requesting data from the AS5145 as soon as the state (A=B=Index = high) is cleared.
- CSn = high or open at power-up: In this mode, the incremental outputs (A, B, Index) will remain at logic high state, until CSn goes low or a low pulse is applied at CSn. This mode allows intentional disabling of the incremental outputs until, for example the system microcontroller is ready to receive data.

Figure 6. Incremental Output



The hysteresis trimming is done at the final test (factory trimming) and set to 4 LSB, related to a 12 bit number.

*Incremental Output Hysteresis.* To avoid flickering incremental outputs at a stationary magnet position, a hysteresis is introduced. In case of a rotational direction change, the incremental outputs have a hysteresis of 4 LSB. Regardless of the programmed incremental resolution, the hysteresis of 4 LSB always corresponds to the highest resolution of 12 bit. In absolute terms, the hysteresis is set to 0.35 degrees for all resolutions. For constant rotational directions, every magnet position change is indicated at the incremental outputs (see Figure 7). For example, if the magnet turns clockwise from position "x+3" to "x+4", the incremental output would also indicate this position accordingly. A change of the magnet's rotational direction back to position "x+3" means that the incremental output still remains unchanged for the duration of 4 LSB, until position "x+2" is reached. Following this direction, the incremental outputs will again be updated with every change of the magnet position.







Incremental Output Validity. During power on the incremental output is kept stable high until the offset compensation is finished and the CSn is low (internal Pull Up) the first time. In quadrature mode A = B = Index = high indicates an invalid output. If the interpolator recognizes a difference larger than 128 steps between two samples it holds the last valid state. The interpolator synchronizes up again with the next valid difference. This avoids undefined output burst, e.g. if no magnet is present.

#### 8.1.3 Sync Mode

This mode is used to synchronize the external electronic with the AS5145. In this mode two signals are provided at the pins DTEST1\_A and DTEST2\_B. By setting of Md0=1 and Md1=1 in the OTP register, the Sync Mode will be activated.

Figure 8. DTest1\_A and DTest2\_B



Every rising edge at DTEST1\_A indicates that new data in the device is available. With this signal it is possible to trigger an external customer Microcontroller (interrupt) and start the SSI readout. DTEST2\_B indicates the phase of available data.

#### 8.1.4 Sin/Cosine Mode

This mode can be enabled by setting the OTP Factory-bit FS2. If this mode is activated the 16 bit sinus and 16 bit cosines digital data of both channels will be switched out. Due to the high resolution of 16 bits of the data stream an accurate calculation can be done externally. In this mode the open drain outputs of DTEST1\_A and DTEST2\_B are switched to push-pull mode. At Pin MagDECn the clock impulse, at Pin MagINCn the Enable pulse will be switched out. The Pin PWM indicates, which phase of signal is being presented. The mode isn't available in the default mode.

#### 8.1.5 Daisy Chain Mode

The Daisy Chain mode allows connection of several AS5145s in series, while still keeping just one digital input for data transfer (see "Data IN" in Figure 9). This mode is accomplished by connecting the data output (DO; pin 9) to the data input (PDIO; pin 8) of the subsequent device. The serial data of all connected devices is read from the DO pin of the first device in the chain. The length of the serial bit stream increases with every connected device, it is n \* (18+1) bits: n= number of devices. e.g. 38 bit for two devices, 57 bit for three devices, etc.

The last data bit of the first device (Parity) is followed by a dummy bit and the first data bit of the second device (D11), etc. (see Figure 10).

Figure 9. Daisy Chain Hardware Configuration





Figure 10. Daisy Chain Mode Data Transfer



### 8.2 Pulse Width Modulation (PWM) Output

The AS5145 provides a pulse width modulated output (PWM), whose duty cycle is proportional to the measured angle. For angle position 0 to 4094

$$Position = \frac{t_{on} \cdot 4098}{(t_{on} + t_{off})} - 1$$
 (EQ 1)

#### **Examples:**

- 1. An angle position of 180° will generate a pulse width ton =  $2049\mu s$  and a pause toff of  $2049 \mu s$  resulting in Position = 2048 after the calculation: 2049 \* 4098 / (2049 + 2049) -1 = 2048
- 2. An angle position of 359.8° will generate a pulse width ton = 4095μs and a pause toff of 3 μs resulting in Position = 4094 after the calculation: 4095 \* 4098 / (4095 + 3) -1 = 4094

#### Exception:

1. An angle position of 359.9° will generate a pulse width ton = 4097µs and a pause toff of 1 µs resulting in Position = 4096 after the calculation: 4097 \* 4098 / (4097 + 1) -1 = 4096

The PWM frequency is internally trimmed to an accuracy of  $\pm 5\%$  ( $\pm 10\%$  over full temperature range). This tolerance can be cancelled by measuring the complete duty cycle as shown above.

Figure 11. PWM Output Signal





#### 8.2.1 Changing the PWM Frequency

The PWM frequency of the AS5145 can be divided by two by setting a bit (PWMhalfEN) in the OTP register (see Programming the AS5145 on page 19). With PWMhalfEN = 0 the PWM timing is as shown in Table 11:

Table 11. PWM Signal Parameters (Default mode)

| Symbol            | Parameter       | Тур  | Unit | Note                                   |
|-------------------|-----------------|------|------|----------------------------------------|
| f <sub>PWM</sub>  | PWM frequency   | 244  | Hz   | Signal period: 4097µs                  |
| PW <sub>MIN</sub> | MIN pulse width | 1    | μs   | - Position 0d<br>- Angle 0 deg         |
| PW <sub>MAX</sub> | MAX pulse width | 4097 | μs   | - Position 4095d<br>- Angle 359.91 deg |

When PWMhalfEN = 1, the PWM timing is as shown in Table 12:

Table 12. PWM Signal Parameters with Half Frequency (OTP option)

| Symbol            | Parameter       | Тур  | Unit | Note                                   |
|-------------------|-----------------|------|------|----------------------------------------|
| f <sub>PWM</sub>  | PWM frequency   | 122  | Hz   | Signal period: 8194µs                  |
| PW <sub>MIN</sub> | MIN pulse width | 2    | μs   | - Position 0d<br>- Angle 0 deg         |
| PW <sub>MAX</sub> | MAX pulse width | 8194 | μs   | - Position 4095d<br>- Angle 359.91 deg |

## 8.3 Analog Output

An analog output can be generated by averaging the PWM signal, using an external active or passive low pass filter. The analog output voltage is proportional to the angle:  $0^\circ = 0V$ ;  $360^\circ = VDD5V$ .

Using this method, the AS5145 can be used as direct replacement of potentiometers.

Figure 12. Figure 11: Simple 2nd Order Passive RC Low Pass Filter



Figure 11 shows an example of a simple passive low pass filter to generate the analog output.

$$R1,R2 \ge 10k\Omega$$
  $C1,C2 \ge 2.2\mu F/6V$  (EQ 2)

R1 should be greater than or equal to 4k7 to avoid loading of the PWM output. Larger values of Rx and Cx will provide better filtering and less ripple, but will also slow down the response time.



# 9 Application Information

The benefits of AS5145 are as follows:

- Complete system-on-chip
- Flexible system solution provides absolute and PWM outputs simultaneously
- Ideal for applications in harsh environments due to contactless position sensing
- No calibration required
- No temperature compensation necessary

### 9.1 Programming the AS5145

After power-on, programming the AS5145 is enabled with the rising edge of CSn with PDIO = high and CLK = low.

The AS5145 programming is a one-time-programming (OTP) method, based on poly silicon fuses. The advantage of this method is that a programming voltage of only 3.3V to 3.6V is required for programming (either with 3.3V or 5V supply).

The OTP consists of 52 bits, of which 21 bits are available for user programming. The remaining 31 bits contain factory settings and a unique chip identifier (Chip-ID).

A single OTP cell can be programmed only once. Per default, the cell is "0"; a programmed cell will contain a "1". While it is not possible to reset a programmed bit from "1" to "0", multiple OTP writes are possible, as long as only unprogrammed "0"-bits are programmed to "1".

Independent of the OTP programming, it is possible to overwrite the OTP register temporarily with an OTP write command at any time. This setting will be cleared and overwritten with the hard programmed OTP settings at each power-up sequence or by a LOAD operation. Use application note AN514X\_10 to get more information about the programming options.

The OTP memory can be accessed in the following ways:

- Load Operation: The Load operation reads the OTP fuses and loads the contents into the OTP register. A Load operation is automatically executed after each power-on-reset.
- Write Operation: The Write operation allows a temporary modification of the OTP register. It does not program the OTP. This operation can be invoked multiple times and will remain set while the chip is supplied with power and while the OTP register is not modified with another Write or Load operation.
- Read Operation: The Read operation reads the contents of the OTP register, for example to verify a Write command or to read the OTP memory after a Load command.
- Program Operation: The Program operation writes the contents of the OTP register permanently into the OTP ROM.
- Analog Readback Operation: The Analog Readback operation allows a quantifiable verification of the programming. For each programmed or unprogrammed bit, there is a representative analog value (in essence, a resistor value) that is read to verify whether a bit has been successfully programmed or not.

#### 9.1.1 Zero Position Programming

Zero position programming is an OTP option that simplifies assembly of a system, as the magnet does not need to be manually adjusted to the mechanical zero position. Once the assembly is completed, the mechanical and electrical zero positions can be matched by software. Any position within a full turn can be defined as the permanent new zero position.

For zero position programming, the magnet is turned to the mechanical zero position (e.g. the "off"-position of a rotary switch) and the actual angular value is read.

This value is written into the OTP register bits Z35:Z46 (see Figure 13).

**Note:** The zero position value may also be modified before programming, e.g. to program an electrical zero position that is 180° (half turn) from the mechanical zero position, just add 2048 to the value read at the mechanical zero position and program the new value into the OTP register.



## 9.1.2 OTP Memory Assignment

Table 13. OTP Bit Assignment

| Bit | Symbol                | Function                                            |                  |
|-----|-----------------------|-----------------------------------------------------|------------------|
|     | mbit1                 | Factory Bit 1                                       |                  |
| 51  | PWMhalfEN_Index width | PMW frequency Index pulse width                     |                  |
| 50  | MagCompEn             | Alarm mode (programmed by austriamicrosystems to 1) |                  |
| 49  | pwmDIS                | Disable PWM                                         | _                |
| 48  | Output Md0            | Default, 10 bit inc, 12 bit inc                     | _                |
| 47  | Output Md1            | Sync mode                                           | ectio            |
| 46  | ZO                    |                                                     | Customer Section |
| :   | :                     | 12 bit Zero Position                                | stom             |
| 35  | Z11                   |                                                     | Cin              |
| 34  | CCW                   | Direction                                           |                  |
| 33  | RA0                   |                                                     |                  |
| :   | :                     | Redundancy Address                                  |                  |
| 29  | RA4                   |                                                     |                  |
| 28  | FS 0                  |                                                     |                  |
| 27  | FS1                   |                                                     |                  |
| 26  | FS 2                  |                                                     |                  |
| 25  | FS 3                  |                                                     | ion              |
| 24  | FS 4                  | Factory Bit                                         | Sect             |
| 23  | FS 5                  |                                                     | Factory Section  |
| :   | :                     |                                                     | Fac              |
| 20  | FS 8                  |                                                     |                  |
| 19  | FS 9                  |                                                     |                  |
| 18  | FS 10                 |                                                     |                  |
| 17  | ChipID0               |                                                     | _                |
| 16  | ChipID1               | 18 bit Chip ID                                      | ID Section       |
| :   | :                     | 10 DIL CHIP ID                                      | D Se             |
| 0   | ChipID17              |                                                     |                  |
|     | mbit0                 | Factory Bit 0                                       |                  |

## 9.1.3 User Selectable Settings

The AS5145 allows programming of the following user selectable options:

- **PWMhalfEN\_Indexwidth**: Setting this bit, the PWM pulse will be divided by 2, in case of quadrature incremental mode A/B/Index setting of Index impulse width from 1 LSB to 3LSB
- Output Md0: Setting this bit enables sync- or 10bit incrememantal mode (see Table 10).
- Output Md1: Setting this bit enables sync- or 12bit incrememantal mode (see Table 10).
- Z [11:0]: Programmable Zero / Index Position



- CCW: Counter Clockwise Bit ccw=0 – angular value increases in clockwise direction ccw=1 – angular value increases in counterclockwise direction
- RA [4:0]: Redundant Address: an OTP bit location addressed by this address is always set to "1" independent of the corresponding original OTP bit setting

## 9.1.4 OTP Default Setting

The AS5145 can also be operated without programming. The default, un-programmed setting is:

- Output Md0, Output MD1: 00= Default mode
- **Z0 to Z11**: 00 = no programmed zero position
- CCW: 0 = clockwise operation
- RA4 to RA0:0 = no OTP bit is selected
- MagCompEN: 1 = The green/yellow Mode is enabled

#### 9.1.5 Redundancy

For a better programming reliability a redundancy is implemented. In case when the programming of one bit failed this function can be used. With an address RA(4:0) one bit can be selected and programmed.

Table 14. Redundancy Addressing

| Address | PWMhalfEN_Indexwidth | MagCompEN | SIQuwd | Output Md0 | Output Md1 | ZO | <b>Z</b> 1 | <b>Z</b> 2 | <b>Z</b> 3 | <b>Z</b> 4 | <b>Z</b> 5 | <b>Z</b> 6 | <b>Z</b> 7 | Z8 | <b>Z</b> 9 | Z10 | Z11 | CCW |
|---------|----------------------|-----------|--------|------------|------------|----|------------|------------|------------|------------|------------|------------|------------|----|------------|-----|-----|-----|
| 00000   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 00001   | 1                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 00010   | 0                    | 1         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 00011   | 0                    | 0         | 1      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 00100   | 0                    | 0         | 0      | 1          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 00101   | 0                    | 0         | 0      | 0          | 1          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 00110   | 0                    | 0         | 0      | 0          | 0          | 1  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 00111   | 0                    | 0         | 0      | 0          | 0          | 0  | 1          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 01000   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 1          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 01001   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 1          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 01010   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 1          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 01011   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 1          | 0          | 0          | 0  | 0          | 0   | 0   | 0   |
| 01100   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 1          | 0          | 0  | 0          | 0   | 0   | 0   |
| 01101   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 1          | 0  | 0          | 0   | 0   | 0   |
| 01110   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 1  | 0          | 0   | 0   | 0   |
| 01111   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 1          | 0   | 0   | 0   |
| 10000   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 1   | 0   | 0   |
| 10001   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 1   | 0   |
| 10010   | 0                    | 0         | 0      | 0          | 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0          | 0   | 0   | 1   |
| 10101   | 1                    | 1         | 1      | 1          | 1          | 1  | 1          | 1          | 1          | 1          | 1          | 1          | 1          | 1  | 1          | 1   | 1   | 1   |



#### 9.1.6 Redundant Programming Option

In addition to the regular programming, a redundant programming option is available. This option allows that one selectable OTP bit can be set to "1" (programmed state) by writing the location of that bit into a 5-bit address decoder. This address can be stored in bits RA4..RA0 in the OTP user settings.

Example: setting RA4...0 to "00001" will select bit 51 = PWhalfEN\_Indexwidth, "00010" selects bit 50 = MagCompEN, "10010" selects bit 34 = CCW, etc.

#### 9.1.7 OTP Register Entry and Exit Condition

Figure 13. OTP Access Timing Diagram



To avoid accidental modification of the OTP during normal operation, each OTP access (Load, Write, Read, Program) requires a defined entry and exit procedure, using the CSn, PDIO and CLK signals as shown in Figure 13.

Figure 14. OTP Programming Connection





## 9.2 Alignment Mode

The alignment mode simplifies centering the magnet over the center of the chip to gain maximum accuracy.

Alignment mode can be enabled with the falling edge of CSn while PDIO = logic high (see Figure 15). The Data bits D11-D0 of the SSI change to a 12-bit displacement amplitude output. A high value indicates large X or Y displacement, but also higher absolute magnetic field strength. The magnet is properly aligned, when the difference between highest and lowest value over one full turn is at a minimum.

Under normal conditions, a properly aligned magnet will result in a reading of less than 128 over a full turn.

The MagINCn and MagDECn indicators will be = 1 when the alignment mode reading is < 128. At the same time, both hardware pins MagINCn (#1) and MagDECn (#2) will be pulled to VSS. A properly aligned magnet will therefore produce a MagINCn = MagDECn = 1 signal throughout a full 360° turn of the magnet.

Stronger magnets or short gaps between magnet and IC may show values larger than 128. These magnets are still properly aligned as long as the difference between highest and lowest value over one full turn is at a minimum.

The Alignment mode can be reset to normal operation by a power-on-reset (disconnect / re-connect power supply) or by a falling edge on CSn with PDIO = low.

Figure 15. Enabling the Alignment Mode



Figure 16. Exiting Alignment Mode



#### 9.3 3.3V / 5V Operation

The AS5145 operates either at  $3.3V \pm 10\%$  or at  $5V \pm 10\%$ . This is made possible by an internal 3.3V Low-Dropout (LDO) Voltage regulator. The internal supply voltage is always taken from the output of the LDO, meaning that the internal blocks are always operating at 3.3V.

For 3.3V operation, the LDO must be bypassed by connecting VDD3V3 with VDD5V (see Figure 17).

For 5V operation, the 5V supply is connected to pin VDD5V, while VDD3V3 (LDO output) must be buffered by a 1...10µF capacitor, which is supposed to be placed close to the supply pin (see Figure 17) with recommended 2.2µF).

Note: The VDD3V3 output is intended for internal use only It must not be loaded with an external load.

The output voltage of the digital interface I/O's corresponds to the voltage at pin VDD5V, as the I/O buffers are supplied from this pin.



Figure 17. Connections for 5V / 3.3V Supply Voltages



A buffer capacitor of 100nF is recommended in both cases close to pin VDD 5V. Note that pin VDD 3V3 must always be buffered by a capacitor. It must not be left floating, as this may cause an instable internal 3.3V supply voltage which may lead to larger than normal jitter of the measured angle.

## 9.4 Selecting Proper Magnet

Typically the magnet should be 6mm in diameter and 2.5mm in height. Magnetic materials such as rare earth AlNiCo/SmCo5 or NdFeB are recommended. The magnetic field strength perpendicular to the die surface has to be in the range of ±45mT...±75mT (peak).

The magnet's field strength should be verified using a gauss-meter. The magnetic field Bv at a given distance, along a concentric circle with a radius of 1.1 mm (R1), should be in the range of  $\pm 45 \text{mT}...\pm 75 \text{mT}$  (see Figure 18).



Figure 18. Typical Magnet (6x3mm) and Magnetic Field Distribution



#### 9.4.1 Physical Placement of the Magnet

The best linearity can be achieved by placing the center of the magnet exactly over the defined center of the chip as shown in the drawing below:

Figure 19. Defined Chip Center and Magnet Displacement Radius





#### 9.4.2 Magnet Placement

The magnet's center axis should be aligned within a displacement radius Rd of 0.25mm from the defined center of the IC. The magnet may be placed below or above the device. The distance should be chosen such that the magnetic field on the die surface is within the specified limits (see Figure 19). The typical distance "z" between the magnet and the package surface is 0.5mm to 1.5mm, provided the use of the recommended magnet material and dimensions (6mm x 3mm). Larger distances are possible, as long as the required magnetic field strength stays within the defined limits.

However, a magnetic field outside the specified range may still produce usable results, but the out-of-range condition will be indicated by MagINCn (pin 1) and MagDECn (pin 2), (see Table 1).

Figure 20. Vertical Placement of the Magnet



## 9.5 Simulation Modeling

Figure 21. Arrangement of Hall Sensor Array on Chip (principle)



A diametrically magnetized permanent magnet is placed above or below the surface of the AS5145. The chip uses an array of Hall sensors to sample the vertical vector of a magnetic field distributed across the device package surface. The area of magnetic sensitivity is a circular locus of 1.1mm radius with respect to the center of the die. The Hall sensors in the area of magnetic sensitivity are grouped and configured such that orthogonally related components of the magnetic fields are sampled differentially.

The differential signal Y1-Y2 will give a sine vector of the magnetic field. The differential signal X1-X2 will give an orthogonally related cosine vector of the magnetic field.



The angular displacement (Q) of the magnetic source with reference to the Hall sensor array may then be modelled by:

$$\Theta = \arctan \frac{(Y1 - Y2)}{(X1 - X2)} \pm 0.5^{\circ}$$
 (EQ 3)

The  $\pm 0.5^{\circ}$  angular error assumes a magnet optimally aligned over the center of the die and is a result of gain mismatch errors of the AS5145. Placement tolerances of the die within the package are  $\pm 0.235$ mm in X and Y direction, using a reference point of the edge of pin #1 (see Figure 21).

In order to neglect the influence of external disturbing magnetic fields, a robust differential sampling and ratio metric calculation algorithm has been implemented. The differential sampling of the sine and cosine vectors removes any common mode error due to DC components introduced by the magnetic source itself or external disturbing magnetic fields. A ratio metric division of the sine and cosine vectors removes the need for an accurate absolute magnitude of the magnetic field and thus accurate Z-axis alignment of the magnetic source.

The recommended differential input range of the magnetic field strength (B(X1-X2), B(Y1-Y2)) is ±75mT at the surface of the die. In addition to this range, an additional offset of ±5mT, caused by unwanted external stray fields is allowed. The chip will continue to operate, but with degraded output linearity, if the signal field strength is outside the recommended range. Too strong magnetic fields will introduce errors due to saturation effects in the internal preamplifiers. Too weak magnetic fields will introduce errors due to noise becoming more dominant.

#### 9.6 Failure Diagnostics

The AS5145 also offers several diagnostic and failure detection features:

#### 9.6.1 Magnetic Field Strength Diagnosis

By software: the MagINC and MagDEC status bits will both be high when the magnetic field is out of range

By hardware: Pins #1 (MagINCn) and #2 (MagDECn) are open-drain outputs and will both be turned on (= low with external pull-up resistor) when the magnetic field is out of range. If only one of the outputs are low, the magnet is either moving towards the chip (MagINCn) or away from the chip (MagDECn).

#### 9.6.2 Power Supply Failure Detection

By software: If the power supply to the AS5145 is interrupted, the digital data read by the SSI will be all "0"s. Data is only valid, when bit OCF is high, hence a data stream with all "0"s is invalid. To ensure adequate low levels in the failure case, a pull-down resistor ( $\sim$ 10k $\Omega$ ) should be added between pin DIO and VSS at the receiving side.

By hardware: The MagINCn and MagDECn pins are open drain outputs and require external pull-up resistors. In normal operation, these pins are high ohmic and the outputs are high (see Table 9). In a failure case, either when the magnetic field is out of range of the power supply is missing, these outputs will become low. To ensure adequate low levels in case of a broken power supply to the AS5145, the pull-up resistors ( $\sim$ 10k $\Omega$ ) from each pin must be connected to the positive supply at pin 16 (VDD5V).

**By hardware**: PWM output: The PWM output is a constant stream of pulses with 1kHz repetition frequency. In case of power loss, these pulses are missing.

## 9.7 Angular Output Tolerances

#### 9.7.1 Accuracy

Accuracy is defined as the error between measured angle and actual angle. It is influenced by several factors:

- The non-linearity of the analog-digital converters
- Internal gain and mismatch errors
- Non-linearity due to misalignment of the magnet

As a sum of all these errors, the accuracy with centered magnet = (Errmax – Errmin)/2 is specified as better than  $\pm 0.5$  degrees @ 25°C (see Figure 23).

Misalignment of the magnet further reduces the accuracy. Figure 22 shows an example of a 3D-graph displaying non-linearity over XY-misalignment. The center of the square XY-area corresponds to a centered magnet (see dot in the center of the graph). The X- and Y- axis extends to a misalignment of ±1mm in both directions. The total misalignment area of the graph covers a square of 2x2mm (79x79mil) with a step size of 100µm.

For each misalignment step, the measurement as shown in Figure 23 is repeated and the accuracy (Errmax – Errmin)/2 (e.g. 0.25° in Figure 23) is entered as the Z-axis in the 3D-graph.



Figure 22. Example of Linearity Error Over XY Misalignment



The maximum non-linearity error on this example is better than  $\pm 1$  degree (inner circle) over a misalignment radius of  $\sim 0.7$ mm. For volume production, the placement tolerance of the IC within the package ( $\pm 0.235$ mm) must also be taken into account.

The total nonlinearity error over process tolerances, temperature and a misalignment circle radius of 0.25mm is specified better than ±1.4 degrees. The magnet used for this measurement was a cylindrical NdFeB (Bomatec® BMN-35H) magnet with 6mm diameter and 2.5mm in height.

Figure 23. Example of Linearity Error Over 360°





#### 9.7.2 Transition Noise

Transition noise is defined as the jitter in the transition between two steps. Due to the nature of the measurement principle (Hall sensors + Preamplifier + ADC), there is always a certain degree of noise involved. This transition noise voltage results in an angular transition noise at the outputs. It is specified as 0.06 degrees rms (1 sigma)x1 in fast mode (pin MODE = high) and 0.03 degrees rms (1 sigma)x1 in slow mode (pin MODE = low or open).

This is the repeatability of an indicated angle at a given mechanical position. The transition noise has different implications on the type of output that is used:

- **Absolute output**; **SSI interface**: The transition noise of the absolute output can be reduced by the user by implementing averaging of readings. An averaging of 4 readings will reduce the transition noise by 6dB or 50%, e.g. from 0.03°rms to 0.015°rms (1 sigma) in slow mode.
- PWM interface: If the PWM interface is used as an analog output by adding a low pass filter, the transition noise can be reduced by lowering the cutoff frequency of the filter. If the PWM interface is used as a digital interface with a counter at the receiving side, the transition noise may again be reduced by averaging of readings.
- Incremental mode: In incremental mode, the transition noise influences the period, width and phase shift of the output signals A, B and Index. However, the algorithm used to generate the incremental outputs guarantees no missing or additional pulses even at high speeds (up to 30.000 rpm and higher).

**Note:** Statistically, 1 sigma represents 68.27% of readings and 3 sigma represents 99.73% of readings.

#### 9.7.3 High Speed Operation

- Sampling Rate: The AS5145 samples the angular value at a rate of 2.61k (slow mode) or 10.42k (fast mode, selectable by pin MODE) samples per second. Consequently, the absolute outputs are updated each 384μs (96μs in fast mode). At a stationary position of the magnet, the sampling rate creates no additional error.
- Absolute Mode: At a sampling rate of 2.6kHz/10.4kHz, the number of samples (n) per turn for a magnet rotating at high speed can be calculated by

$$n_{Slowmode} = \frac{60}{rpm \cdot (384)\mu s}$$
 (EQ 4)

$$n_{fastmode} = \frac{60}{rmp \cdot 96\mu s}$$
 (EQ 5)

The upper speed limit in slow mode is ~6.000rpm and ~30.000rpm in fast mode. The only restriction at high speed is that there will be fewer samples per revolution as the speed increases (see Table 7). Regardless of the rotational speed, the absolute angular value is always sampled at the highest resolution of 12 bit.

■ Incremental Mode: Incremental encoders are usually required to produce no missing pulses up to several thousand rpm's. Therefore, the AS5145 has a built-in interpolator, which ensures that there are no missing pulses at the incremental outputs for rotational speeds of up to 30,000 rpm, even at the highest resolution of 12 bits (4096 pulses per revolution).

#### 9.7.4 Propagation Delays

The propagation delay is the delay between the time that the sample is taken until it is converted and available as angular data. This delay is 96µs in fast mode and 384µs in slow mode.

Using the SSI interface for absolute data transmission, an additional delay must be considered, caused by the asynchronous sampling (0 ... 1/ fsample) and the time it takes the external control unit to read and process the angular data from the chip (maximum clock rate = 1MHz, number of bits per reading = 18).

Angular Error Caused by Propagation Delay. A rotating magnet will cause an angular error caused by the output propagation delay. This error increases linearly with speed:

$$e_{sampling} = rpm * 6 * prop.delay$$
 (EQ 6)

#### Where:

esampling = angular error [°] rpm = rotating speed [rpm] prop.delay = propagation delay [seconds]

Note: Since the propagation delay is known, it can be automatically compensated by the control unit processing the data from the AS5145.



#### 9.7.5 Internal Timing Tolerance

The AS5145 does not require an external ceramic resonator or quartz. All internal clock timings for the AS5145 are generated by an on-chip RC oscillator. This oscillator is factory trimmed to  $\pm 5\%$  accuracy at room temperature ( $\pm 10\%$  over full temperature range). This tolerance influences the ADC sampling rate and the pulse width of the PWM output:

- Absolute output; SSI interface: A new angular value is updated every 96µs (typ) in fast mode and every 384µs (typ) in slow mode.
- PWM output: A new angular value is updated every 384µs (typ). The PWM pulse timings T<sub>on</sub> and T<sub>off</sub> also have the same tolerance as the internal oscillator. If only the PWM pulse width Ton is used to measure the angle, the resulting value also has this timing tolerance. However, this tolerance can be cancelled by measuring both Ton and T<sub>off</sub> and calculating the angle from the duty cycle (see Pulse Width Modulation (PWM) Output on page 17)

$$Position = \frac{t_{on} \cdot 4097}{(t_{on} + t_{off})} - 1$$
 (EQ 7)

#### 9.7.6 Temperature

**Magnetic Temperature Coefficient.** One of the major benefits of the AS5145 compared to linear Hall sensors is that it is much less sensitive to temperature. While linear Hall sensors require a compensation of the magnet's temperature coefficients, the AS5145 automatically compensates for the varying magnetic field strength over temperature. The magnet's temperature drift does not need to be considered, as the AS5145 operates with magnetic field strengths from ±45...±75mT.

Example: A NdFeB magnet has a field strength of 75mT @ -40°C and a temperature coefficient of -0.12% per Kelvin. The temperature change is from -40° to +125° = 165K. The magnetic field change is: 165 x -0.12% = -19.8%, which corresponds to 75mT at -40°C and 60mT at 125°C.

The AS5145 can compensate for this temperature related field strength change automatically, no user adjustment is required.

#### 9.7.7 Accuracy over Temperature

The influence of temperature in the absolute accuracy is very low. While the accuracy is less than or equal to  $\pm 0.5^{\circ}$  at room temperature, it may increase to less then or equal to  $\pm 0.9^{\circ}$  due to increasing noise at high temperatures.

Timing Tolerance over Temperature. The internal RC oscillator is factory trimmed to  $\pm 5\%$ . Over temperature, this tolerance may increase to  $\pm 10\%$ . Generally, the timing tolerance has no influence in the accuracy or resolution of the system, as it is used mainly for internal clock generation.

The only concern to the user is the width of the PWM output pulse, which relates directly to the timing tolerance of the internal oscillator. This influence however can be cancelled by measuring the complete PWM duty cycle instead of just the PWM pulse.

#### 9.8 AS5145 Differences to AS5045

All parameters are according to AS5045 data sheet except for the parameters shown below:

Table 15. Difference Between AS5145 and AS5045

| Building Block            | AS5145                                                                                                                                    | AS5045                                                                                                                 |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Resolution                | 12bits, 0.088°/step                                                                                                                       | 12bits, 0.088°/step                                                                                                    |
| Ambient temperature range | -40°C to +150°C                                                                                                                           | -40°C to +125°C                                                                                                        |
| Data length               | read: 18bits<br>(12bits data + 6 bits status)<br>OTP write: 18 bits<br>(12 bits zero position + 6 bits mode selection)                    | read: 18bits<br>(12bits data + 6 bits status)<br>OTP write: 18 bits<br>(12 bits zero position + 6 bits mode selection) |
| Pins 1 and 2              | MagINCn, MagDECn: same feature as AS5045, indicator red-yellow-green magnetic range                                                       | MagINCn, MagDECn                                                                                                       |
| Incremental encoder       | Pin3 (DTest1_A); Pin 4 (DTest2_B); Pin 6<br>(Mode_Index)<br>2x1024 ppr (12-bit)<br>2x256 ppr low-jitter (10-bit)                          | Not used<br>Pin 3: not used<br>Pin 4: not used                                                                         |
| Pin 6                     | MODE_Index pin, switch between fast and slow mode. In case of incremental mode is this pin an output the fast mode is setup in this case. | MODE pin, switch between fast and slow mode                                                                            |



*Table 15. Difference Between* AS5145 *and AS5045* 

| Building Block          | AS5145                                                                                                                                      | AS5045                                                                                                                                       |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Pin 12                  | PWM output: frequency selectable by OTP:<br>1µs / step, 4096 steps per revolution, f=244Hz 2µs/<br>step, 4096 steps per revolution, f=122Hz | PWM output: frequency selectable by OTP:<br>1µs / step, 4096 steps per revolution, f=244Hz<br>2µs / step, 4096 steps per revolution, f=122Hz |
| Sampling frequency      | selectable by MODE input pin:<br>2.5kHz, 10,4kHz                                                                                            | selectable by MODE input pin:<br>2.5kHz, 10,4kHz                                                                                             |
| Dranagation dalay       | 384µs (slow mode)                                                                                                                           | 384µs (slow mode)                                                                                                                            |
| Propagation delay       | 96µs (fast mode)                                                                                                                            | 96µs (fast mode)                                                                                                                             |
| Transition noise        | 0.03 degrees max. (slow mode)                                                                                                               | 0.03 degrees max. (slow mode)                                                                                                                |
| (rms; 1sigma)           | 0.06 degrees max. (fast mode)                                                                                                               | 0.06 degrees max. (fast mode)                                                                                                                |
| OTP programming options | PPTRIM; programming voltage 3.3V – 3.6V <70°C;<br>3.5V – 3.6V >70°C;<br>52-bit serial data protocol; CSn, PDIO and CLK                      | EasyZap; programming voltage 7.3V – 7.5V; Csn; Prog and CLK; 16-bit (32-bit) serial data protocol;                                           |



# 10 Package Drawings and Markings

The device is available in SSOP 16 (5.3mm x 6.2mm).

Figure 24. Package Drawings







Table 16. Package Dimensions

| Symbol | mm   |       |      |  |  |  |  |  |
|--------|------|-------|------|--|--|--|--|--|
| Symbol | Min  | Тур   | Max  |  |  |  |  |  |
| А      | 1.73 | 1.86  | 1.99 |  |  |  |  |  |
| A1     | 0.05 | 0.13  | 0.21 |  |  |  |  |  |
| A2     | 1.68 | 1.73  | 1.78 |  |  |  |  |  |
| b      | 0.25 | 0.315 | 0.38 |  |  |  |  |  |
| С      | 0.09 | -     | 0.20 |  |  |  |  |  |
| D      | 6.07 | 6.20  | 6.33 |  |  |  |  |  |
| E      | 7.65 | 7.8   | 7.9  |  |  |  |  |  |
| E1     | 5.2  | 5.3   | 5.38 |  |  |  |  |  |
| е      |      | 0.65  |      |  |  |  |  |  |
| K      | 0°   | -     | 8°   |  |  |  |  |  |
| L      | 0.63 | 0.75  | 0.95 |  |  |  |  |  |



# 10.1 Recommended PCB Footprint

Figure 25. PCB Footprint



Table 17. Recommended Footprint Data

| Symbol | mm   |
|--------|------|
| А      | 9.02 |
| В      | 6.16 |
| С      | 0.46 |
| D      | 0.65 |
| E      | 5.01 |



# **Revision History**

Table 18. Revision History

| May 30, 2008   apg                                                                                                                                                                                                                                                                                                                | ed to AEC-Q100, grade 0 d 12 bit incremental mode Table 1 s in Table 4 de on page 14. Figure 6. on page 15 and Figure . In Table 11. In 2 (page 18) |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Jul 25, 2008  Changed the values in Table 10 for 10bit and Inserted 10kΩ for pin 6 in changed values for fmag_abs  Made changes to Incremental Mo  1.2  Aug 24, 2008  rfu  Removed quadrature from Inserted Incremental Output Hysteresis of Modified the typ value of all in changed the values in equation Modified Application | d 12 bit incremental mode Table 1 s in Table 4 de on page 14. Figure 6. on page 15 and Figure . in Table 11. in 2 (page 18)                         |
| Inserted 10kΩ for pin 6 in changed values for fmag_abs  Made changes to Incremental Mo  1.2 Aug 24, 2008 rfu Removed quadrature from Inserted Incremental Output Hysteresis of Modified the typ value of all in changed the values in equation Modified Application                                                               | Table 1 s in Table 4 de on page 14. Figure 6. on page 15 and Figure . on Table 11. on 2 (page 18)                                                   |
| changed values for fmag_abs  Made changes to Incremental Mo  Removed quadrature from Inserted Incremental Output Hysteresis of Modified the typ value of all in changed the values in equation  Modified Application                                                                                                              | de on page 14. Figure 6. In page 15 and Figure . In Table 11. In 2 (page 18)                                                                        |
| 1.2 Aug 24, 2008 rfu Removed quadrature from Inserted Incremental Output Hysteresis of Modified the typ value of all incremental Output Hysteresis of Modified the values in equation Modified Application                                                                                                                        | de on page 14. Figure 6. on page 15 and Figure . on Table 11. on 2 (page 18)                                                                        |
| 1.2 Aug 24, 2008 rfu Removed quadrature from Inserted Incremental Output Hysteresis of Modified the typ value of all in changed the values in equation Modified Application                                                                                                                                                       | Figure 6. on page 15 and Figure . on Table 11. on 2 (page 18)                                                                                       |
| Inserted Incremental Output Hysteresis of Modified the typ value of all in changed the values in equation Modified Application                                                                                                                                                                                                    | on page 15 and Figure .<br>n Table 11.<br>n2 (page 18)                                                                                              |
| Modified the typ value of all in changed the values in equation  Modified Application                                                                                                                                                                                                                                             | n Table 11.<br>n2 (page 18)                                                                                                                         |
| changed the values in equation  Modified Application                                                                                                                                                                                                                                                                              | n2 (page 18)                                                                                                                                        |
| Modified Application                                                                                                                                                                                                                                                                                                              | , , ,                                                                                                                                               |
| 10 1 27 2000                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                     |
| 1.3 Aug 27 2008 rfu                                                                                                                                                                                                                                                                                                               | ns .                                                                                                                                                |
| 1.3 Aug 27, 2008 Iffu Removed table Magnetic field strength varial Table 9 cell heading                                                                                                                                                                                                                                           | tion indicator and modified<br>js                                                                                                                   |
| Sep 29, 2008 Changed angle position values in Pulse Width on page 17 and also update Table                                                                                                                                                                                                                                        | Modulation (PWM) Output 6 for the same.                                                                                                             |
| Feb 13, 2009 Changed the value of tDOvalin                                                                                                                                                                                                                                                                                        | d in Table 6                                                                                                                                        |
| apg Changed the value of PW <sub>MIN</sub> , PW                                                                                                                                                                                                                                                                                   | V <sub>MAX</sub> in Table 6                                                                                                                         |
| Feb 16, 2009 Updated Figure 14 with 2.2µF capac                                                                                                                                                                                                                                                                                   | itor without polarity                                                                                                                               |
| 1.4 Updated Figure 17 with 2.2µF instea                                                                                                                                                                                                                                                                                           | d of 2.2µF10µF                                                                                                                                      |
| Changed key feature: Added pre-program                                                                                                                                                                                                                                                                                            | nmed versions available                                                                                                                             |
| Removed 10 bit from pin descriptions                                                                                                                                                                                                                                                                                              | for pin 12 on page 4                                                                                                                                |
| Feb 18, 2009 mub Deleted Min value for tDovalid                                                                                                                                                                                                                                                                                   | d in Table 6                                                                                                                                        |
| updated ordering inform                                                                                                                                                                                                                                                                                                           | nation                                                                                                                                              |
| Feb 22, 2009 apg Changed the Max value of tDOvalid                                                                                                                                                                                                                                                                                | in Table 6 to 413                                                                                                                                   |
| Added "AS5145-I10/AS5145-I12"                                                                                                                                                                                                                                                                                                     | " to the header                                                                                                                                     |
| 1.5 Jul 15, 2009 rfu Made some sentence corrections and                                                                                                                                                                                                                                                                           | d spelling mistakes                                                                                                                                 |
| 1.6 Updated Incremental Mode on page 14                                                                                                                                                                                                                                                                                           | with new information.                                                                                                                               |
| 1.7 Aug 12, 2009 apg Added a note to the ordering                                                                                                                                                                                                                                                                                 | information                                                                                                                                         |
| 1.8 Sep 29, 2009 rfu Updated Figure 13 Added Incremental Power-up Lock 0                                                                                                                                                                                                                                                          |                                                                                                                                                     |
| 1.9 Nov 05, 2009 Timing Characteristics (page 11) - Update Frequency' (f <sub>PWM</sub> )                                                                                                                                                                                                                                         | ed the parameter 'PWM                                                                                                                               |
| 1.10 Dec 04, 2009 Updated section Internal Timing Tol                                                                                                                                                                                                                                                                             | erance (page 30)                                                                                                                                    |
| Jun 16, 2010 mub Updated Table 1, Table 3,                                                                                                                                                                                                                                                                                        | Table 6                                                                                                                                             |
| 1.11 Jun 25, 2010 apg Updated device header and Ordering II                                                                                                                                                                                                                                                                       | 5 11 ( 27)                                                                                                                                          |



# 11 Ordering Information

The devices are available as the standard products shown in Table 19.

Table 19. Ordering Information

| Ordering Code | Description                                 | Delivery Form | Package                 |
|---------------|---------------------------------------------|---------------|-------------------------|
| AS5145H-HSSU  | 12-Bit Programmable Magnetic Rotary Encoder | Tubes         | SSOP 16 (5.3mm x 6.2mm) |
| AS5145H-HSST  | 12-Bit Programmable Magnetic Rotary Encoder | Tape & Reel   | SSOP 16 (5.3mm x 6.2mm) |
| AS5145A-HSSU  | Pre-programmed 10 bit incremental           | Tubes         | SSOP 16 (5.3mm x 6.2mm) |
| AS5145B-HSSU  | Pre-programmed 12 bit incremental           | Tubes         | SSOP 16 (5.3mm x 6.2mm) |

<sup>1.</sup> The pre-programmed devices AS5145A-HSSU and AS5145B-HSSU are available on request.

Note: All products are RoHS compliant and Pb-free.

Buy our products or get free samples online at ICdirect: http://www.austriamicrosystems.com/ICdirect

For further information and requests, please contact us mailto:sales@austriamicrosystems.com or find your local distributor at http://www.austriamicrosystems.com/distributor



## Copyrights

Copyright © 1997-2010, austriamicrosystems AG, Tobelbaderstrasse 30, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

#### Disclaimer

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.



#### **Contact Information**

#### Headquarters

austriamicrosystems AG Tobelbaderstrasse 30 A-8141 Unterpremstaetten, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

http://www.austriamicrosystems.com/contact