# **Evaluation Board User's Guide for ADC14155: 14-Bit, 155 MSPS Analog to Digital Converter**







Figure 1. ADC14155 Evaluation Board Connector and Jumper Locations



# 1.0 Introduction

The ADC14155 Evaluation Board is designed to support the ADC14155 14-bit 155 Mega Sample Per Second (MSPS) Analog to Digital Converter.

The ADC14155 Evaluation Board comes in two versions:

- ADC14155HFEB (high frequency version) for input frequencies greater than 150 MHz.
- ADC14155LFEB (low frequency version) for input frequencies less than 150 MHz.

The digital data from the ADC14155 evaluation board can be captured with a suitable instrument, such as a logic analyzer, or with National Semiconductor's WaveVision data acquisition hardware and software platform. The ADC14155 evaluation board can be connected to the data acquisition hardware through the FutureBus connector (schematic reference designator FB).

The ADC14155 evaluation board is compatible with National Semiconductor's WaveVision 4.4 and higher Digital Interface Board and associated WaveVision software. Please note that the ADC14155 evaluation board is not compatible with the WaveVision 4.0 or 4.1 Digital Interface Boards.

The WaveVision hardware and software package allows fast and easy data acquisition and analysis. The WaveVision hardware connects to a host PC via a USB cable and is fully configured and controlled by the latest WaveVision software. The latest WaveVision software is provided with the ADC14155 evaluation kit. The WaveVision data acquisition hardware is available through the National Semiconductor website (http://www.national.com/appinfo/adc/wv4.html).

# 2.0 Board Assembly

Each evaluation board from the factory is configured for single-ended clock operation and is populated with an analog input network which has been optimized for one of two analog input frequencies ranges:

- 1. **ADC14155HFEB** (high frequency version) for input frequencies greater than 150 MHz.
- 2. **ADC14155LFEB** (low frequency version) for input frequencies less than 150 MHz.

Please refer to the input circuit configurations described in the Analog Input Section (4.2) of this guide.

The location and description of the components on the ADC14155 evaluation board can be found in Figure 1

as well as Section 5.0 (Schematic) and Section 7.0 (Bill of Materials) of this user's guide.

# 3.0 Quick Start

The ADC14155 evaluation board enables easy set up for evaluating the performance of the ADC14155.

If the WaveVision data acquisition and data analysis system is to be used for capturing data, please follow the Quick Start Guide in the WaveVision User's Guide to install the required software and to connect the WaveVision Digital Interface Board to the PC. Please note that the ADC14155 evaluation board is only compatible with National Semiconductor's WaveVision 4.4 and higher Digital Interface boards.

#### 3.1 Evaluation Board Jumper Positions

The ADC14155 evaluation board jumpers should be configured as follows. Please refer to Figure 1 for the exact jumper locations.

- 1. J1 on the reverse of the board should be shorted.
- The MODE jumper on the front of the board should be shorted and the INV jumper should be left open.
   See Section 4.4 for more detailed information regarding the function of the MODE and INV jumpers.
- 3. The PD jumper places the ADC14155 into either power-down or sleep mode. Table 1 below shows how to select between the power-down modes.

| PD Jumper | Mode             |
|-----------|------------------|
| Setting   |                  |
| Open      | Normal Operation |
| 1-2       | Power-down       |
| 3-4       | Sleep            |

Table 1. PD/Sleep Selection Table

4. CLK\_SEL/DF pin jumpers select the output data format (2's complement or offset binary) and clock mode (single-ended or differential). Table 2 below shows how to select between the clock modes and output data formats. Please note that the ADC14155 evaluation board is delivered with the ADC14155 clock input configured for single-ended operation and Offset Binary output data format (Jumper 7-8).

| CLK SEL/DF | Clock Mode   | Output Data    |
|------------|--------------|----------------|
| Jumper     | Olock Mode   | Format         |
| Setting    |              |                |
| 1-2        | Differential | 2's Complement |
| 3-4        | Differential | Offset Binary  |
| 5-6        | Single-Ended | 2's Complement |
| 7-8*       | Single-Ended | Offset Binary  |

<sup>\*</sup> As assembled from factory.

Table 2. CLK\_SEL/DF Selection Table



## 3.2 Connecting Power and Signal Sources

- To power the ADC14155 evaluation board, connect a 5.0V power supply capable of supplying up to 500mA to the green power connector labeled "+5V" which is located along the bottom edge of the ADC14155 evaluation board.
- 2. Use the FutureBus connector (FB) to connect the ADC14155 evaluation board to the instrument being used to capture the data from the evaluation board. If the WaveVision Digital Interface Board is being used for data capture, please consult the WaveVision User's Guide for details on installing and operating the WaveVision hardware and software system.
- Connect the clock and signal inputs to the SMA connectors labeled CLK\_IN\_SE (for clock) and AIN\_LF (for the ADC14155LFEB) or AIN\_HF (for the ADC14155HFEB).

# 4.0 Functional Description

# 4.1 Clock Input

The clock used to sample the analog input should be applied to the CLK\_IN\_SE SMA connector (if using the single-ended clock mode as provided from the factory).

To achieve the best noise performance (best SNR), a low jitter clock source with total additive jitter less than 150 fs should be used. A low jitter crystal oscillator is recommended, but a sinusoidal signal generator with low phase noise, such as the SMA100A from Rohde & Schwarz or the HP8644B (discontinued) from Agilent / HP, can also be used with a slight degradation in the noise performance. The SNR is primarily degraded by the broadband noise of the signal generator. The clock signal generator amplitude is typically set to +19.9 dBm to produce the highest possible slew rate, but the SNR performance will be impacted minimally by slightly lowering the signal generator amplitude. Placing a bandpass filter between the clock source and the CLK IN SE SMA connector will further improve the noise performance of the ADC by filtering out the

broadband noise of the clock source. All results in the ADC14155 datasheet are obtained with a tunable bandpass filter made by Trilithic, Inc. (Indianapolis, IN) in the clock signal path.

The noise performance of the ADC14155 can be improved further by making the edge transitions of the clock signal entering the ADC clock input (pin 11, CLK+) very sharp. The ADC14155 evaluation board is assembled with a high speed buffer gate (NC7WV125K8X, schematic reference designator U2) in the clock input path to provide a sharp clock edge to the clock inputs and improve the noise performance of the ADC. The amplitude of the clock signal from the NC7WV125K8X high speed buffer is 3.3V.

#### 4.2 Analog Input

To obtain the best distortion results (best SFDR), the analog input network on the evaluation board must be optimized for the signal frequency being applied.

For analog input frequencies up to 150 MHz, the circuit in Figure 2 is recommended. This is the configuration of the assembled ADC14155LFEB as it is delivered from the factory. For input frequencies above 150 MHz, the circuit in Figure 3 is recommended. This is the configuration of the assembled ADC14155HFEB as it is delivered from the factory.

A low noise signal generator such as the SMA100A from Rohde & Schwarz or the HP8644B (discontinued) from Agilent / HP is recommended to drive the signal input of the ADC14155 evaluation board. The output of the signal generator must be filtered to suppress the harmonic distortion produced by the signal generator and to allow accurate measurement of the ADC14155 distortion performance. A low pass or a bandpass filter is recommended to filter the analog input signal. In some cases, a second low pass filter may be necessary. The bandpass filter on the analog input will further improve the noise performance of the ADC by filtering the broadband noise of the signal generator. Data shown in the ADC14155 datasheet was taken with a tunable bandpass filter made by Trilithic (Indianapolis, IN) in the analog signal path.





Figure 2. Analog Input Network of ADC14155LFEB:  $F_{IN}$  < 150 MHz



Figure 3. Analog Input Network of ADC14155HFEB:  $F_{IN} > 150 \text{ MHz}$ 

#### 4.3 ADC Reference and Input Common Mode

The internal 1.0V reference on the ADC14155 is used to acquire all of the results in the ADC14155 datasheet. It is recommended to use the internal reference on the ADC14155. However, if an external reference is required, the ADC14155 is capable of accepting an external reference voltage between 0.9V and 1.1V (1.0V recommended). The input impedance of the ADC14155  $V_{\text{REF}}$  pin (pin 46) is 9 k $\Omega$ . Therefore, to overdrive this pin, the output impedance of the exernal reference source should be << 9 k $\Omega$ .

It is recommended to use the voltage at the  $V_{\text{RM}}$  pin (pin 45) of the ADC14155 to provide the 1.5V common mode voltage required for the differential analog inputs  $V_{\text{IN+}}$  and  $V_{\text{IN-}}$ . The ADC14155 evaluation board is factory-assembled with  $V_{\text{RM}}$  connected to the transformer center-tap through a 49.9 $\Omega$  resistor to provide the necessary common mode voltage to the differential analog input.

#### **4.4 Board Outputs**

The digitized 14-bit output word from the ADC14155 evaluation board is available at pins B4 (MSB) through B17 (LSB) on the FutureBus connector (schematic reference designator FB). The rising edge of the data ready (DRDY) signal should be used to capture the output data. The DRDY signal is available at pin D2 of the FutureBus connector and the over-range (OVR) bit which indicates that the input signal to the ADC has exceeded the maximum digitizable signal amplitude is available at pin B18 on the FutureBus connector. See the Evaluation Board schematic in Section 5.0 for details.

The ADC14155 evaluation board uses a PLD device from Lattice Semiconductor (LC4032V-25TN48C, schematic reference designator U5) to translate the ADC output from 1.8V CMOS to 3.3V CMOS, which is compatible with the WaveVision Digital Interface Board and other data capture instruments which the user may choose.



The ADC14155 evaluation board has been designed to give the user the flexibility to choose between passing the data from the ADC to the capture instrument either with or without latching the data in the PLD. Tables 3 and 4 show how to configure the PLD device through the MODE and INV jumpers on the evaluation board to enable the latching function. The ADC14155 evaluation board is factory assembled with the MODE jumper shorted and the INV jumper open.

| MODE<br>Jumper | Data Transfer<br>Through PLD                   |
|----------------|------------------------------------------------|
| Short*         | Latch data with DRDY signal                    |
| Open           | Pass data<br>transparently<br>without latching |

<sup>\*</sup> As assembled from factory.

Table 3. PLD Data Transfer Selection Table

The data from the ADC14155 in the PLD can be latched either on the rising or falling edge of DRDY.

Table 4 shows how to choose which edge of DRDY will be used to latch the ADC data into the PLD.

| INV<br>Jumper | DRDY Latching<br>Edge |
|---------------|-----------------------|
| Short         | Falling               |
| Open*         | Rising                |

<sup>\*</sup> As assembled from factory.

Table 4. PLD Latch Edge Selection Table

## 4.5 Power requirements.

Power to the ADC14155 evaluation board is supplied through the green power connector labeled "+5V" which is located along the bottom edge of the board. Voltage and current requirements are:

 +5V capable of delivering up to 500mA (ADC14155 evaluation board only)



# **5.0 Evaluation Board Schematic**



rigure 4. Sign



# 5.0 Schematic (cont.)



Figure 5. Power Distribution



# **6.0 Evaluation Board Layout**



Figure 6. Layer 1 - Signal



# 6.0 Evaluation Board Layout (cont.)



Figure 7. Layer 2 - Ground



# 6.0 Evaluation Board Layout (cont.)



Figure 8. Layer 3 - Power



# **6.0 Evaluation Board Layout (cont.)**



Figure 9. Layer 4 - Signal



ADC14155 Evaluation Board User's Guid

7.1 ADC14155HFEB (For Fin > 150 MHz)



#### Part Name 24C02 ADC14155 ETC1-1-13 Item Quantity Schematic Reference Description 2K SERIAL EEPROM 1.8V 14-Bit, 155 MSPS Analog/Digital Convert BALUN TRANSFORMER PCB Footprint Manufacturer AMP 5223 Z-PACK 2mm FB (Futurebus+) RIGHT ANGL sm/c\_0201 sm/c\_1206 Panasonic - ECG Panasonic - ECG 0.1uF 0.1uF 0.1uF SMD CAP CERAMIC 6.3V X5R 10% 0.1uF SMD CAP CERAMIC 25V X7R 10% C75 C2, C14, C20, C22, C2, C14, C20, C22, C24, C61, C66, C83 C9, C15-18, C26-27, C29, C31, C33, C35, C37, C39, C41, C43, C45, C47, C49-51, C53, C59, C71, C72, C73, C76 C10, C12, C28, C30, C32, C34, C36, C38, C40, C42 0.1uF SMD CAP CERAMIC 10V X5R 10% sm/c\_0402 0.01uF SMD CAP CERAMIC 16V X7R 10% sm/c\_0402 AVX Corporation C44, C46, C55-58, C77 10uF SMD CAP CERAMIC 10V X5R 209 11 C4, C6, C63-64 C1, C3, C8, C19, C21, C23, 1uF 10uF sm/c\_1206 sm/c\_3216 Panasonic - ECG Kemet C48, C52, C54, C60, C65, C8 2.2uF SMD CAP TANTALUM 16V 10% 68uF SMD CAP TANTALUM 6.3V 10% 22 OHM SMD 8 RES ARRAY 5% SMD FERRITE BEAD CORE 4.5X3.2X1 sm/c\_3216 sm/c\_7343 sm/r\_0402 68uF 8x22 oh Kemet Panasonic -ECG L1, L2 Ferrite Bead JUMPER BLOCK USING 8 PIN SIP HEADER 2X2 JUMPER BLOCK HEADER CUT TO SIZE FROM 2X6 HEADER 2X4 JUMPER BLOCK HEADER CUT TO SIZE FROM 2X6 HEADER 2X4 JUMPER BLOCK HEADER CUT TO SIZE FROM 2X6 HEADER 2X4 JUMPER BLOCK HEADER CUT TO SIZE FROM 2X6 HEADER Samtec Samtec Samtec FCI Electronic Jumper 1x8 Jumper 2X2 PLACE SHUNT ACROSS PINS 7-8 ON CLK\_SEL/DF JUMPER ispMACH PLD, 3.3V core 1A LOW DROPOUT REGULATOR FOR 5V TO 3.3 V CONVERSION Shunt U5 PLD 3.3V Regulator 48-TQFF SOT-223 U1. U4 Power Connector Terminal B Phoenix Contact MT1-4 U2 PLACE BUMP ONS AT THE 4 CORNERS, ON BOTTOM OF BOARD TINYLOGIC ULP-A BUFFER WITH 3-STATE OUTPUT Bump-on Rubber Feet Tinylogic Buffer Fairchild Semiconductor 8-LEAD US8, JEDEC MO-187, CA 3.1 mm WIDE Z1-6 J1, MODE SOLDER SHORT ACROSS THE PADS OF "J1" AND ACROSS PADS OF "MODE" O OHM SMD RESISTOR 1806 Murata Electronics 30 R17, R19 sm/r\_0402 Vishay Dale 0 ohms 1 KOHM SMD RESISTOR 1/16W 1% 24.9 OHM SMD RESISTOR 1/16W 1% 33.2 OHM SMD RESISTOR 1/16W 1% sm/r\_0402 sm/r\_0402 sm/r\_0402 R1-7, R12-13, R18, R2 1 kOHM 32 33 34 35 24.9 ohms 33.2 ohms Yageo Corporation Vishay Dale 49.9 ohms SMA Input 49.9 OHM SMD RESISTOR 1/16W 1% PCB MOUNTABLE SMA CONNECTOR sm/r\_0402 Yageo Corporation Emerson Network Power Connectivity CLK IN SE

ADC14155 Evaluation Board User's Guid



# 7.2 ADC14155LFEB (For Fin < 150 MHz)

#### Part Name 24C02 ADC14155 ADT1-1WT PCB Footprint Manufacturer Item Quantity Schematic Reference Description 2K SERIAL EEPROM 1.8V 2K SERIAL EEPROM 1.8V 14-Bit, 155 MSPS Analog/Digital Converter WIDEBAND RF TRANSFORMER 0.4MHz - 800 MHz AMP 5223 Z-PACK 2mm FB (Futurebus+) RIGHT ANGLE HEADER CON sm/c\_0201 sm/c\_1206 0.1uF 0.1uF 0.1uF SMD CAP CERAMIC 6.3V X5R 10% 0.1uF SMD CAP CERAMIC 25V X7R 10% C75 C2, C14, C20, C22, C24, C61, C66, C83 C7, C9, C15-18, C25, C26-27, C29, C31, C33, C35, C37, C39, C41, 0.1uF SMD CAP CERAMIC 10V X5R 10% sm/c\_0402 C35, C37, C39, C41, C43, C45, C47, C49-51, C53, C59, C73, C76 C10, C12, C28, C30, C32, C34, C36, C38, C40, C42 0.01uF SMD CAP CERAMIC 16V X7R 10% sm/c\_0402 AVX Corporation C44, C46, C55-58, C77 Panasonic - ECG Kemet 11 C4, C6, C63-64 C1, C3, C8, C19, C21, C23, 1uF 10uF sm/c\_1206 sm/c\_3216 C48, C52, C54, C60, C65, C8 2.2uF SMD CAP TANTALUM 16V 10% 68uF SMD CAP TANTALUM 6.3V 10% 22 OHM SMD 8 RES ARRAY 5% SMD FERRITE BEAD CORE 4.5X3.2X1 sm/c\_3216 sm/c\_7343 sm/r\_0402 68uF 8x22 oh Kemet Panasonic -ECG Ferrite Bead JUMPER BLOCK USING 8 PIN SIP HEADER 2X2 JUMPER BLOCK HEADER CUT TO SIZE FROM 2X6 HEADER 2X4 JUMPER BLOCK HEADER CUT TO SIZE FROM 2X6 HEADER 2X4 JUMPER BLOCK HEADER CUT TO SIZE FROM 2X6 HEADER 2X4 JUMPER BLOCK HEADER CUT TO SIZE FROM 2X6 HEADER Samtec Samtec Samtec FCI Electronic Jumper 1x8 Jumper 2X2 JTAG PD PLACE SHUNT ACROSS PINS 7-8 ON CLK\_SEL/DF JUMPER ispMACH PLD, 3.3V core 1A LOW DROPOUT REGULATOR FOR 5V TO 3.3 V CONVERSION Shunt U5 PLD 3.3V Regulator 48-TQFF SOT-223 U1. U4 Power Connector Terminal Bl Power Connector Plug Phoenix Contact MT1-4 U2 PLACE BUMP ONS AT THE 4 CORNERS, ON BOTTOM OF BOARD TINYLOGIC ULP-A BUFFER WITH 3-STATE OUTPUT Bump-on Rubber Feet Tinylogic Buffer Fairchild Semiconductor 8-LEAD US8, JEDEC MO-187, CA 3.1 mm WIDE Z1-6 J1, MODE SOLDER SHORT ACROSS THE PADS OF "J1" AND ACROSS PADS OF "MODE" O OHM SMD RESISTOR 1806 Murata Electronics 30 R17, R19 sm/r\_0402 Vishay Dale 0 ohms 1 KOHM SMD RESISTOR 1/16W 1% 24.9 OHM SMD RESISTOR 1/16W 1% 33.2 OHM SMD RESISTOR 1/16W 1% sm/r\_0402 sm/r\_0402 sm/r\_0402 R1-7, R12-13, R18, R2 1 kOHM 32 33 34 35 24.9 ohms 33.2 ohms R14-15, R24-25 R26-27 Yageo Corporation Vishay Dale R10 AIN\_LF 49.9 ohms SMA Input 49.9 OHM SMD RESISTOR 1/16W 1% PCB MOUNTABLE SMA CONNECTOR sm/r\_0402 Yageo Corporation Emerson Network Power Connectivity

CLK IN SE

The ADC14155 Evaluation Board is intended for product evaluation purposes only and is not intended for resale to end consumers, is not authorized for such use and is not designed for compliance with European EMC Directive 89/336/EEC.

Wave Vision is a trademark of National Semiconductor Corporation. National does not assume any responsibility for use of any circuitry or software supplied or described. No circuit patent licenses are implied.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation Americas

Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com National Semiconductor Europe

Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80 532 78 32 National Semiconductor Asia Pacific Customer Response Group

Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd.

Tel: 81-3-5639-7560 Fax: 81-3-5639-7507

National does not assume any responsibility for any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

