

# **Evaluation Board User's Guide**

ADC122S706 Dual 12-Bit, 500 kSPS to 1 MSPS, Simultaneous Sampling A/D Converter



| 1.0 Introduction                                            |  |
|-------------------------------------------------------------|--|
| 2.0 Board Assembly4                                         |  |
| 3.0 Quick Start4                                            |  |
| 3.1 Stand-Alone Mode4                                       |  |
| 3.2 Computer Mode5                                          |  |
| 4.0 Functional Description6                                 |  |
| 4.1 Analog Input Signal6                                    |  |
| 4.2 ADC Reference Circuitry6                                |  |
| 4.3 SPI Interface6                                          |  |
| 4.4 Power Supply Connections7                               |  |
| 5.0 Software Operation and Settings7                        |  |
| 6.0 Evaluation Board Specifications9                        |  |
| 7.0 Summary Tables of Test Points, Jumpers, and Connectors9 |  |
| 8.0 Hardware Schematic10                                    |  |
| 9.0 Board Layouts11                                         |  |
| 10.0 Evaluation Board Bill of Materials12                   |  |

# Table of Contents

#### **1.0 Introduction**

The ADC122S706EB/RoHS Design Kit (consisting of the ADC122S706 Evaluation Board and this User's Guide) is designed to ease evaluation and design-in of the National Semiconductor ADC122S706 12-bit Analog-to-Digital Converter. This ADC has two analog input channels that are sampled simultaneously and can operate at speeds up to 1 MSPS. The converter's digital outputs are available on single or dual data ouput pins.

The evaluation board can be used in either of two modes. In Stand Alone, suitable test equipment such as a logic analyzer can be used with the board to evaluate the ADC122S706's performance.

In the Computer mode, data capture and evaluation is simplified by connecting the evaluation board to National Semiconductor's Data Capture Board (order number WAVEVSN BRD 4.1 or higher) which connects to a personal computer through a USB port and runs WaveVision 4 software revision 4.4 or higher. The latest version of the WaveVision 4 software should be downloaded from the web at <u>http://www.national.com/adc</u>.

Note: WaveVision software version 4.4 or higher is required to evaluate this part with the WV4 Evaluation System.

The WaveVision 4 software operates under Microsoft Windows. The signal at the analog input is digitized, captured, and displayed on a PC monitor in the time and frequency domains.

The software will perform an FFT on the captured data upon command. This FFT plot shows the dynamic performance in the form of SNR, SINAD, THD, SFDR, and ENOB. A software histogram of the captured data is also available.

The signals at analog input J1 are digitized by U2, the ADC122S706. The ADC122S706 either uses a crystal oscillator (Y1) which is provided on this board or an externally supplied clock at TP9.



**Figure 1 Component and Test Point Locations** 

#### 2.0 Board Assembly

The ADC122S706EB evaluation board comes fully assembled and ready for use. The provided shorting jumpers are in their recommended locations and suit the needs of most users. The evaluation board also includes a crystal oscillator (Y1). Refer to the Bill of Materials for a description of components, to *Figure 1* for major component placement, and to *Figure 10* for the evaluation board schematic.

While the board has been populated in a manner that is most advantageous for typical usage, the board can be customized by adding components to meet the user's specific needs. The board comes ready to use with a DC coupled input signal (*Figure 2*). However, by adding capacitors C6, C7, C10, C11 (value 1µF), adding DC bias resistors R1, R2, R3, R4, R5, R9, R12, R14 (value 4.99k $\Omega$ ), and removing R6, R11, R13, R17 (value 20 $\Omega$ ), the board can be used with an AC coupled input signal (*Figure 3*).



Figure 2: DC Coupled Input Configuration



Figure 3: AC Coupled Input Configuration

The board was tested with several different capacitor configurations, and the best performance was found to occur when capacitors C33, C34, C35, C36 were not populated and only differential capacitors C9 and C8 were left in place. If your analog input signal has a great deal of common-mode noise, the user can populate C33, C34, C35, C36 with 470pF capacitors.

## 3.0 Quick Start

The ADC122S706EB evaluation board may be used in the Stand-Alone mode to capture data with a logic analyzer or third party equipment, or it may be used in the Computer Mode with a WaveVision 4 Data Capture Board, referenced throughout the remainder of this document as WV4. In both cases, the data may be analyzed with the WaveVision 4 software.

## 3.1 Stand Alone Mode

Refer to *Figure 1* for locations of test points and major components.

- 1. Remove the jumper from JP7 and the oscillator Y1 from its socket. The SPI interface signals (CSB and SCLK) may be driven directly at J2 or with wires soldered to VIA1 and VIA2 (step 7). DOUTA and DOUTB may also be monitored at J2 or with wires at VIA3 and VIA4. Please note that the schematic and PCB silkscreen refers to DOUTA and DOUTB as DOUT1 and DOUT2. Frequently, a Logic Analyzer with a built-in pattern generator is used to drive CSB and SCLK while monitoring the data outputs. It is necessary to remove Y1 because the presence of a second clock source could add noise to the conversion process.
- Connect a clean analog (not switching) +5.0V power source with a 300mA current limit to the external power connector TP6. Ground TP7.
- 3. Place a shorting jumper across **pins 1 & 2 of JP6** and turn on the power supply.
- 4. To analyze the performance of channel A, connect a differential signal across pins 1 & 3 of J1 (pin 2 is ground). Please note the evaluation board is assembled for a DC-coupled input source. To analyze channel B, connect your signal across pins 4 & 6 of J1 (pin 5 is ground). If the source has a 50 ohm output impedance, install a 51 ohm resistor at R7 or R15, depending on which channel you are using (match the source impedance with resistors R7 or R15). To accurately evaluate the performance of the ADC122S706, the source must be better than 90dB THD.
- 5. Select the 2.5V voltage reference as  $V_{REF}$  by placing a shorting jumper across **pins 2 & 3** of JP1.
- 6. If it is desirable to provide an external reference voltage, the jumper must be removed from JP1 and TP1 (VREF) may be

driven directly. Refer to the datasheet for acceptable common mode voltage ranges for specific reference voltages.

7. Apply the signals to control the SPI interface at J2 or VIA1 to VIA4. See the evaluation board schematic (*Figure 10*) or the J2 header pin out (*Figure 5*) for more details.

## 3.2 Computer Mode

Refer to *Figure 1* for locations of test points and major components.

- 1. Run the WaveVision 4 program, version 4.4 or higher is required to interface to the WV4 board. While the program is loading, continue below.
- Connect a USB cable between the WV4 board and the PC running the WaveVision 4 software.
- Connect the J2 header on the ADC122S706 evaluation board to the J7 WV4 serial connector on the WV4 board. Refer to *Figure* 4 for the serial connection and *Figure 5* for the J2 header pin out.



Figure 4: WV4 to ADC122S706 Connection



Figure 5: J2 (WV4S) Header Pin Out

- Connect a clean analog (not switching) +5.0V power source with a 300mA current limit to power connector J1 on the WV4 board. Ground the GND connector and turn on the power.
- Connect a clean analog (not switching) +5.0V power source with a 300mA current limit to power connector **TP6** on the ADC board. Ground pin **TP7** and turn on the power. Place a shorting jumper between **pins 1 & 2 of JP6** to power the board. LED D1 should be ON.

Note: The evaluation board can also be powered directly from the WV4 board by placing a shorting jumper between pins 2 & 3 and removing the external supply.

- Place a 16 MHz crystal oscillator into the socket at Y1 and place a shorting jumper between pins 1 & 2 of JP7. Alternatively, connect a signal generator to TP9 (CLK\_IN) and place a shorting jumper between pins 2 & 3 of JP7 to use an external clock.
- 7. Make the following required jumper connections, see *table 1* for more details:
  - JP1 pins 2 & 3
  - JP2 pins 1 & 2
  - JP5 pins 1 & 2
- 8. Perform step 4 of section 3.1 to drive the analog inputs. For information on changing the configuration of the analog input section, read section 2.0 Board Assembly for details. The board comes ready for a DC coupled differential input signal.
- 9. Perform step 5 or 6 of section 3.1 to select the reference voltage.
- 10. Refer to section 5.0 on Software Operation and Settings to setup WaveVision 4.

## 4.0 Functional Description

*Table 1* describes the function of the various jumpers on the ADC122S706 evaluation board. The evaluation board schematic is shown in *Figure 10*.

|        | Pins 1 & 2                                                                                | Pins 2 & 3                                                                                            |  |
|--------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|
| Jumper |                                                                                           |                                                                                                       |  |
| JP1    | Select $V_{\text{A}}$ as $V_{\text{REF}}$                                                 | Select +2.5V reg.<br>as V <sub>REF</sub>                                                              |  |
| JP2    | Provides power to<br>the digital supply<br>input (required)                               | NA                                                                                                    |  |
| JP5    | The conversion of<br>Ch. A is outputted<br>on DOUTA and Ch.<br>B is outputted on<br>DOUTB | Conversion of Ch.<br>A and B outputted<br>on DOUTA, with A<br>being first, DOUTB<br>is high impedance |  |
| JP6    | Select +5.0V<br>external supply                                                           | Select +5.0V from<br>J2 (WV4S)                                                                        |  |
| JP7    | Select on-board<br>clock OSC Y1                                                           | Select external<br>clock from TP9                                                                     |  |
| JP13   | Enable OSC (not required)                                                                 |                                                                                                       |  |

Table 1: Jumper Configurations

#### 4.1 Analog Input Signal

The input signal to be digitized can be a differential voltage or a single-ended signal. A differential signal can have a maximum value of +/-VREF and is applied across pins 1 & 3 of J1 for channel A and pins 4 & 6 of J1 for channel B. Pins 2 and 5 are grounds. A single-ended signal can have a maximum value of  $2V_{REF}$  and a minimum value of 0V. The signal may be applied to either the non-inverting or inverting input. The opposing input pin must be driven by a maximum voltage of  $V_{REF}$  where  $V_{REF} \leq V_A / 2$ .

R7 and R15 are terminating resistors for the input source. Since all sources do not have the same output impedance, those resistors are not populated. However, those resistors should be added by the user with the appropriate value that matches the source.

When using an AC coupled input signal, DC biasing is required. DC biasing is available for inputs applied to J1 but is currently not populated on the board. Add 4.99 k $\Omega$  resistors to R3, R4, R5, R9 to achieve a V<sub>A</sub>/2 DC bias on channel A and add 4.99k $\Omega$  resistors to R1, R2, R12, R14 to achieve a V<sub>A</sub>/2 DC bias on channel B. Proper DC biasing will allow each input to swing the full range (-V<sub>REF</sub>/2 to +V<sub>REF</sub>/2) where V<sub>REF</sub>  $\leq$  V<sub>A</sub>.

Dynamic input signals should be applied through a bandpass filter to eliminate the noise and harmonics commonly associated with signal sources. To accurately evaluate the performance of the ADC122S706, the source must be better than -90dBc THD.

## 4.2 ADC Reference Circuitry

This evaluation board includes the option of selecting a fixed 2.5V reference voltage,  $V_A$ , or an external voltage as the reference voltage. Select the 2.5V reference as  $V_{REF}$  by shorting pins 2 & 3 of JP1 or select  $V_A$  as  $V_{REF}$  by shorting pins 1 & 2 of JP1. If it is desirable to provide an external reference voltage, the jumper must be removed from JP1 and TP1 may be driven directly. The recommended range for  $V_{REF}$  is 1.0V to  $V_A$ .

## 4.3 SPI Interface

## 4.3.1 ADC Clock (SCLK)

The clock frequency can range from 8MHz to 16MHz. The 16MHz crystal-based oscillator provided on the evaluation board is selected by shorting pins 1 & 2 of JP7. It is best to remove any external signal generator when using this oscillator to reduce any unnecessary noise.

This board will also accept a clock signal from an external source by connecting that source to TP9 (CLK\_IN) and shorting pins 2 & 3 of JP7. The input at TP9 is terminated by R22 (value 51 $\Omega$ ). To reduce any unnecessary noise, it is best to remove the oscillator at Y1 when using an external clock source.

Regardless of the clock source selected by JP7, the clock signal is designed to be routed off the ADC122S706 evaluation board to the WV4 board. This assumes computer mode operation of the evaluation board. For applications utilizing the evaluation board in manual mode, the clock is applied directly at J2 or VIA2.

## 4.3.2 Digital Data Outputs (DOUTA & DOUTB)

The ADC122S706 enables system designers two options for receiving converted data. Data can be received from separate data output pins (DOUTA and DOUTB) or from a single data output pin. These options are controlled by the digital input pin DUAL. In either case, the output format is 2's compliment.

The digital output configuration is controlled by JP5. Placing a shorting jumper across pins 1 & 2 of JP5 will cause the conversion result of channel A to be output on DOUTA and the conversion

result of channel B to be output on DOUTB. Placing a shorting jumper across pins 2 & 3 of JP5 will cause the conversion result of channel A and channel B to be outputted on the same line (DOUTA) with channel A being output first; DOUTB will be at a high impedance state.

The output on DOUTA can be monitored at VIA3 or pin 5 of J2, while the output on DOUTB can be monitored at VIA4 or pin 7 of J2. Please note that these pins are labeled DOUT1 and DOUT2 respectively on the schematic and PCB silkscreen. In computer mode, the DOUTA and DOUTB are monitored by the WV4 board and WaveVision 4 software. See the Evaluation Board schematic (*Figure 10*) and Section 5.0 for more details.

#### 4.3.3 Chip Select Bar (CSB)

The CSB pin may be monitored at VIA1 or pin 1 of J2. In computer mode, the CSB is provided by the WV4 board. In manual mode, the CSB should be driven directly at J2. The signal level for CSB needs to be CMOS compatible. See the ADC122S706 datasheet for logic threshold limits.

#### 4.4 Power Supply Connections

In both the computer and manual modes, the analog supply voltage ( $V_A$ ) can range between +4.5V and +5.5V. Typical supply currents when applying an external supply to TP6, 5P0V\_REM are as follows:

- for +4.5V I = 10mA
- for +5.5V I = 13mA

Note: A majority of this current is for powering devices external to the ADC122S706. When operating in the computer mode, the supply voltage for V<sub>A</sub> can be applied externally or supplied directly by the WV4 board through J2. The external supply voltage is selected by placing a shorting jumper across pins 1 & 2 of JP6 and applying a +5.0V power source with a 300mA current limit to TP6 and grounding TP7. To use the supply directly from the WV4 board, place a shorting jumper across pins 2 & 3 of JP6. For the best performance, use an external supply. The  $+3.3\dot{V}$  required to power the EEPROM is obtained through J2 from the WV4 board. LED D2 on the evaluation board will be lit red indicating the EEPROM is powered.

When operating in manual mode, always use an external supply. Apply a +5.0V power source with a current limit of 300mA to TP6 and ground TP7. Place a shorting jumper across pins 1 & 2 of JP6.

## 5.0 Software Operation and Settings

The WaveVision 4 software is included with the WV4 board and the latest version can be downloaded for free from National's web site at <u>http://www.national.com/adc</u>. WaveVision software version 4.4 or later is required to evaluate this device with the WaveVision system.

To install this software, follow the procedure in the WV4 Board User's Guide. Once the software is installed, run and set it up as follows:

- 1. Connect the WV4 board to the host computer with a USB cable.
- 2. From the WaveVision main menu, go to Settings and then Board Settings to open the System Settings window (*Figure 6*) and select the following:
  - WaveVision 4.0 (USB)
  - Number of Samples: 2K to 32K, as desired
  - Data Format: Two's Complement

| Board Type                                                                  | Board Properties                                                                                                                                                                                                                                     |
|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Board type WaveVision 4 (USB) Communication Reset Communication successful. | bard Properties  Data Capture Board:  Data Capture Board:  Description: WaveVision 4.4  Memory Depth: 128 kilosamples  Max Memory Speed: 200 MHz  Evaluation Board:  Description: ADC122S706 Eval Board  Firmware Version: 4.3.27 Beta-CC-Test3 (Oct |
|                                                                             | Features: <u>samples.serial</u> Currently running at: 799.99 kHz     Xiinx Image Settings Debug  Data Acquisition Number of Samples: 4K                                                                                                              |
|                                                                             | Hardware Histogram<br>Number of Samples: Stop on first full bin                                                                                                                                                                                      |
|                                                                             | Data Format: Binary 💌 Help                                                                                                                                                                                                                           |

Figure 6: System Settings window

- 3. Apply power as specified in Section 4.4, click on the **"Test"** button and await the firmware to download.
- 4. Click on the **"Accept"** button to close the System Settings window.

- 5. Select the channel to collect data from, either channel A, B, or A & B (see *Figure 7*).
- 6. Select DUAL data output mode or SINGLE data output mode (see *Figure 7*).

| 👙 ADC122 🗖 🔲 🗖 🗖 🔀 |               |  |  |  |  |
|--------------------|---------------|--|--|--|--|
| Channel            | B 💌           |  |  |  |  |
| SPI Mode           | Dual DOUT 🛛 🔽 |  |  |  |  |
|                    | Close         |  |  |  |  |

Figure 7: Channel Select

 After the steps outlined in Section 3.2 are completed, click on <u>'A</u>cquire' then <u>'S</u>amples' from the Main Menu (you can also press the *F1* shortcut key). If a dialog box opens, select <u>'D</u>iscard' or press the *Escape (Esc)* key to start collecting new samples.

WaveVision main menu will display an output plot. Make sure there is no clipping of data samples. Click on the software histogram tab and ensure data does not exceed the limit of the device. The samples may be further analyzed by clicking on the magnifying glass icon, then clicking and dragging across a specific area of the plot for better data inspection (*Figure 8*). See the WaveVision 4 Board User's Guide for more details.



Figure 8: Software Histogram

To view an FFT of the data captured, click on the 'FFT' tab. This plot may be zoomed in on the data plot. A display of dynamic performance parameters in the form of SINAD, SNR, THD, SFDR and ENOB will be displayed at the top right hand corner of the FFT plot (*Figure 9*). Typical values using a  $V_{REF}$  = 2.5V and a  $V_{in}$  = 4.9  $V_{pp}$  are:

- **SINAD**: 72.099
- **SNR**: 72.486
- **THD**: -82.791
- SFDR: 83.755
- ENOB: 11.7



Figure 9: FFT

Acquired data may be saved to a file. Plots may also be exported as graphics. See the Data Capture Board User's Guide for details.

# 6.0 Evaluation Board Specifications

| Board Size:                | 3.1" x 1.95" (7.9 cm x 5 cm) |                     |  |
|----------------------------|------------------------------|---------------------|--|
| Power Requirements:        | Min: +4.5V,<br>10mA          | Max: +5.5V,<br>13mA |  |
| Clock Frequency Range:     | 8 MHz to 16 MHz              |                     |  |
| Differential Analog Input: | +/- VREF                     |                     |  |

## 7.0 Test Points, Connectors, and Jumpers

#### Test Points on the ADC122S706 Evaluation Board

| TP1: VREF    | V <sub>REF</sub> test point. Located at the top middle of the board.   |
|--------------|------------------------------------------------------------------------|
| TP2: VIO     | $V_{i\prime o}$ test point. Locate at the center of the board.         |
| TP3: AGND    | Ground. Located at the top middle of the board.                        |
| TP4: AGND    | Ground. Located at the center of the board.                            |
| TP5: AGND    | Ground. Located at the middle left area of the board.                  |
| TP6: 5P0_REM | 5.0V remote test point. Located at the lower left corner of the board. |
| TP7: AGND    | Ground. Located at the lower left corner of the board.                 |
| TP8: 3P3V    | 3.3V test point. Located at the middle right area of the board.        |
| TP9: CLK_IN  | Input Clock Signal. Located at the bottom right of the board.          |
| TP10: AGND   | Ground. Located at the bottom right of the board.                      |

#### Connectors on the ADC122S706 Evaluation Board

| J1: A-VIN and B-VIN | 6 pin male header: Differential input for A and B.              |
|---------------------|-----------------------------------------------------------------|
| J2: WV4S            | 14 pin dual row right angle male header: Connects to WV4 board. |

#### Selection Jumpers on the ADC122S706 Evaluation Board (Refer to table 1 in Section 4.0 for configuration details)

| JP1: VREF SELECT | Selects reference source for V <sub>REF</sub> .                              |
|------------------|------------------------------------------------------------------------------|
| JP2: VA=VIO      | Provides power to the digital power supply input.                            |
| JP5: DUAL SELECT | Selects either to output A and B on different outputs channels, or the same. |
| JP6: VA SELECT   | Selects $V_A$ (externally or from the WV4 board).                            |
| JP7: CLK SELECT  | Selects clock source (on-board oscillator or external source).               |

# 8.0 Hardware Schematic



Figure 10: ADC122S706 Evaluation Board Schematic

# 9.0 Evaluation Board Layers







Figure 12: ADC122S706 Evaluation Board: Top Layer



Figure 13: ADC122S706 Evaluation Board: Bottom Layer

# 10.0 Evaluation Board Bill of Materials

| Qty. | Reference                                                                               | PCB Footprint               | Source  | Source Part # | Rating | Value                     |
|------|-----------------------------------------------------------------------------------------|-----------------------------|---------|---------------|--------|---------------------------|
| 4    | C1,C3,C4,C12                                                                            | sm/ct_3216_12               |         |               |        | 10uF                      |
| 5    | C2,C5,C13,C14,C17                                                                       | sm/c_0603                   |         |               | 50V    | 0.1uF                     |
| 21   | R1,R2,R3,R4,R5,R7,C6,<br>C7,R9,C10,C11,R12,<br>JP13,R14,R15,R19,R20<br>C33, C34,C35,C36 |                             |         |               |        | NS                        |
| 2    | C8,C9                                                                                   | sm/c_0603                   |         |               | 50V    | 470pF                     |
| 1    | C15                                                                                     | sm/c_1206                   |         |               | 50V    | 0                         |
| 2    | D1,D2                                                                                   | sm/led_21                   | Digikey | 516-1440-1-ND |        | RED LED                   |
| 1    | JP1                                                                                     | blkcon.100/vh/tm1sq/w.100/3 | Digikey | S1011E-36-ND  |        | VREF SELECT               |
| 1    | JP2                                                                                     | blkcon.100/vh/tm1sq/w.100/2 | Digikey | S1011E-36-ND  |        | VIO=VA                    |
| 1    | JP5                                                                                     | blkcon.100/vh/tm1sq/w.100/3 | Digikey | S1011E-36-ND  |        | DUAL SELECT               |
| 1    | JP6                                                                                     | blkcon.100/vh/tm1sq/w.100/3 | Digikey | S1011E-36-ND  |        | VA SELECTION              |
| 1    | JP7                                                                                     | blkcon.100/vh/tm1sq/w.100/3 | Digikey | S1011E-36-ND  |        | CLK SELECT                |
| 1    | J1                                                                                      | blkcon.100/vh/tm1sq/w.100/6 | Digikey | S1011E-36-ND  |        | HEADER 6                  |
| 1    | J2                                                                                      | blkcon/2mm/ra/tm2oe/w2mm/14 | Digikey | S5803-21-ND   |        | WV4S                      |
| 4    | R6,R11,R13,R17                                                                          | sm/r_0805                   |         |               |        | 20                        |
| 4    | R8,R10,R18,R22                                                                          | sm/r_0805                   |         |               |        | 51                        |
| 1    | R16                                                                                     | sm/r_0805                   |         |               |        | 510                       |
| 1    | R24                                                                                     | sm/r_0805                   |         |               |        | 200                       |
| 1    | TP1                                                                                     | TP_500X/40/W_CASE           | Digikey | 5003K-ND      |        | VREF                      |
| 1    | TP2                                                                                     | TP_500X/40/W_CASE           | Digikey | 5003K-ND      |        | VIO                       |
| 5    | TP3,TP4,TP5,TP7,TP10                                                                    | TP_500X/40/W_CASE           | Digikey | 5011K-ND      |        | AGND                      |
| 1    | TP6                                                                                     | TP_500X/40/W_CASE           | Digikey | 5003K-ND      |        | 5P0V_REM                  |
| 1    | TP8                                                                                     | TP_500X/40/W_CASE           | Digikey | 5003K-ND      |        | 3P3V                      |
| 1    | TP9                                                                                     | TP_500X/40/W_CASE           | Digikey | 5003K-ND      |        | CLK_IN                    |
| 1    | U1                                                                                      | sm/sot23-5                  |         |               |        | LM4132-2.5                |
| 1    | U2                                                                                      | SOG.65M/14/WG6.40/L5.00     |         |               |        | ADC122S705-<br>TSSOP14    |
| 1    | U3                                                                                      | sog.050/8/wg.244/I.200      |         |               |        | 24C02                     |
| 1    | VIA1                                                                                    | tp_37/60                    | Digikey | NS            |        | CSB                       |
| 1    | VIA2                                                                                    | tp_37/60                    | Digikey | NS            |        | SCLK                      |
| 1    | VIA3                                                                                    | tp_37/60                    | Digikey | NS            |        | DOUT1                     |
| 1    | VIA4                                                                                    | tp_37/60                    | Digikey | NS            |        | DOUT2                     |
| 1    | Y1                                                                                      | crystal_socket              | Digikey | A400-ND       |        | OSC<br>(THROUGH-<br>HOLE) |

BY USING THIS PRODUCT, YOU ARE AGREEING TO BE BOUND BY THE TERMS AND CONDITIONS OF NATIONAL SEMICONDUCTOR'S END USER LICENSE AGREEMENT. DO NOT USE THIS PRODUCT UNTIL YOU HAVE READ AND AGREED TO THE TERMS AND CONDITIONS OF THAT AGREEMENT. IF YOU DO NOT AGREE WITH THEM, CONTACT THE VENDOR WITHIN TEN (10) DAYS OF RECEIPT FOR INSTRUCTIONS ON RETURN OF THE UNUSED PRODUCT FOR A REFUND OF THE PURCHASE PRICE PAID, IF ANY.

The ADC122S706 Evaluation Board is intended for product evaluation purposes only and is not intended for resale to end consumers, is not authorized for such use and is not designed for compliance with European EMC Directive 89/336/EEC, or for compliance with any other electromagnetic compatibility requirements.

National Semiconductor Corporation does not assume any responsibility for use of any circuitry or software supplied or described. No circuit patent licenses are implied.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| National Semiconductor CorporatioAmericasTel:1-800-272-9959Fax:1-800-737-7018Email:support@nsc.com | n National Semiconductor Europe<br>Fax: +49 (0) 1 80-530 85 86<br>Email: europe.support@nsc.com<br>Deutsch Tel: +49 (0) 699508 6208<br>English Tel: +49 (0) 870 24 0 2171<br>French Tel: +49 (0) 141 91 8790 | National Semiconductor<br>Asia Pacific Customer<br>Response Group<br>Tel: 65-2544466<br>Fax: 65-2504466<br>Email:sea.support@nsc.com | National           Semiconductor           Japan Ltd.           Tel:         81-3-5639-7560           Fax:         81-3-5639-7507 |
|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| www.national.com                                                                                   | · · · · · ·                                                                                                                                                                                                  |                                                                                                                                      |                                                                                                                                   |

National does not assume any responsibility for any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.