

# Isolated RS422/RS485 Interface

# **Functional Diagram**



| IL422 Receiver |   |                       |  |  |  |  |
|----------------|---|-----------------------|--|--|--|--|
| RE             | R | V <sub>(A-B)</sub>    |  |  |  |  |
| Н              | Z | Х                     |  |  |  |  |
| L              | Н | $\geq 200 \text{ mV}$ |  |  |  |  |
| L              | L | ≤-200 mV              |  |  |  |  |
| L              | Ι | Open                  |  |  |  |  |

| IL422 Driver |   |                       |  |  |  |  |
|--------------|---|-----------------------|--|--|--|--|
| DE           | D | $V_{(Y-Z)}$           |  |  |  |  |
| L            | Х | Z                     |  |  |  |  |
| Н            | Н | $\geq 200 \text{ mV}$ |  |  |  |  |
| Н            | L | ≤–200 mV              |  |  |  |  |
|              |   | -                     |  |  |  |  |

H = High Level, L = Low Level I = Indeterminate, X = Irrelevant, Z = High Impedance

### Features

- 3.3 V Input Supply Compatible
- 2500 V<sub>rms</sub> Isolation (1 min.)
- 25 ns Maximum Propagation Delay
- 25 Mbps Data Rate
- 1 ns Pulse Skew (typ.)
- ±60 mA Driver Output Capability
- Thermal Shutdown Protection
- Meets or Exceeds ANSI 422-B, EIA 485-A and ITU Recommended V11
- Low EMC Footprint
- -40°C to +85°C Temperature Range
- PROFIBUS International Component Recognition
- 16-pin SOIC Package
- UL1577 and IEC 61010-2001 Approved

#### **Applications**

Multi-point or multi-drop transmission on long bus lines in noisy environments.

# **Description**

The IL422 is a galvanically isolated, high-speed differential bus transceiver, designed for bidirectional data communication on balanced transmission lines. The devices use NVE's patented\* IsoLoop spintronic Giant Magnetoresistance (GMR) technology. The IL422 is the first isolated RS-422 interface in a standard 16-pin SOIC package that meets the ANSI Standards EIA/TIA-422-B and RS-485 and is compatible with 3.3V input supplies.

The IL422 has current limiting and thermal shutdown features to protect against output short circuits and bus contention situations that could cause excessive power dissipation.

Isoloop is a registered trademark of NVE Corporation. \*U.S. Patent number 5,831,426; 6,300,617 and others.



# Absolute Maximum Ratings<sup>(11)</sup>

| Parameters                         | Symbol             | Min. | Тур. | Max.         | Units | Test Conditions |
|------------------------------------|--------------------|------|------|--------------|-------|-----------------|
| Storage Temperature                | Ts                 | -65  |      | 150          | °C    |                 |
| Ambient Operating Temperature      | T <sub>A</sub>     | -40  |      | 100          | °C    |                 |
| Voltage Range at A or B Bus Pins   |                    | -7   |      | 12           | V     |                 |
| Supply Voltage <sup>(1)</sup>      | $V_{DD1}, V_{DD2}$ | -0.5 |      | 7            | V     |                 |
| Digital Input Voltage              |                    | -0.5 |      | 5.5          | V     |                 |
| Digital Output Voltage             |                    | -0.5 |      | $V_{DD} + 1$ | V     |                 |
| Continuous Total Power Dissipation |                    |      |      | 725<br>377   | mW    | 25°C<br>85°C    |
| Maximum Output Current             | Io                 |      |      | 95           | mA    |                 |
| Lead Solder Temperature            |                    |      |      | 260          | °C    | 10 sec.         |
| ESD                                |                    |      | 2    |              | kV    | HBM             |

# **Recommended Operating Conditions**

| Parameters                                                    | Symbol                            | Min.       | Тур. | Max.             | Units | Test Conditions                        |
|---------------------------------------------------------------|-----------------------------------|------------|------|------------------|-------|----------------------------------------|
| Supply Voltage                                                | $V_{DD1}$<br>$V_{DD2}$            | 3.0<br>4.5 |      | 5.5<br>5.5       | v     |                                        |
| Input Voltage at any Bus Terminal (separately or common mode) | V <sub>I</sub><br>V <sub>IC</sub> |            |      | 12<br>-7         | v     |                                        |
| High-Level Digital Input Voltage                              | V <sub>IH</sub>                   | 2.4<br>3.0 |      | V <sub>DD1</sub> | v     | $V_{DD1} = 3.3 V$<br>$V_{DD1} = 5.0 V$ |
| Low-Level Digital Input Voltage                               | V <sub>IL</sub>                   | 0          |      | 0.8              | V     |                                        |
| Differential Input Voltage <sup>(2)</sup>                     | V <sub>ID</sub>                   |            |      | ±12              | V     |                                        |
| High-Level Output Current (Driver)                            | I <sub>OH</sub>                   |            |      | 60               | mA    |                                        |
| High-Level Digital Output Current (Receiver)                  | I <sub>OH</sub>                   |            |      | 8                | mA    |                                        |
| Low-Level Output Current (Driver)                             | I <sub>OL</sub>                   | -60        |      |                  | mA    |                                        |
| Low-Level Digital Output Current (Receiver)                   | I <sub>OL</sub>                   | -8         |      |                  | mA    |                                        |
| Ambient Operating Temperature                                 | T <sub>A</sub>                    | -40        |      | 85               | °C    |                                        |
| Transient Immunity                                            |                                   | 20         |      |                  | kV/μs |                                        |
| Digital Input Signal<br>Rise and Fall Times                   | $t_{IR}, t_{IF}$                  | DC Stable  |      |                  |       |                                        |

#### Insulation Specifications

| Parameters        | Symbol | Min. | Тур.           | Max. | Units | Test Conditions              |
|-------------------|--------|------|----------------|------|-------|------------------------------|
| Creepage Distance |        | 8.08 |                |      |       | mm                           |
| Barrier Impedance |        |      | $>10^{14}$   7 |      |       | $\Omega \parallel pF$        |
| Leakage Current   |        |      | 0.2            |      | μΑ    | 240 V <sub>RMS</sub> , 60 Hz |

# **Safety and Approvals**

#### IEC61010-1

TUV Certificate Numbers:

N1502812, N1502812-101

#### **Classification: Reinforced Insulation**

| Model | Package   | Pollution Degree | Material Group | Max. Working Voltage |
|-------|-----------|------------------|----------------|----------------------|
| IL422 | 0.3" SOIC | II               | III            | 300 V <sub>RMS</sub> |

# <u>UL 1577</u>

Component Recognition Pprogram File Number: E207481 Rated  $2500V_{RMS}$  for 1 minute

#### Soldering Profile

Per JEDEC J-STD-020C, MSL=2



# **IL422 Pin Connections**

| 1  | $V_{DD1}$        | Input Power Supply                                                                                                                |
|----|------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 2  | GND <sub>1</sub> | Input Power Supply Ground Return                                                                                                  |
| 3  | R                | Output Data from Bus                                                                                                              |
| 4  | RE               | Read Data Enable<br>(if $\overline{RE}$ is high, R = high impedance)                                                              |
| 5  | DE               | Drive Enable                                                                                                                      |
| 6  | D                | Data Input to Bus                                                                                                                 |
| 7  | NC               | No Internal Connection                                                                                                            |
| 8  | $GND_1$          | Input Power Supply Ground Return                                                                                                  |
| 9  | GND <sub>2</sub> | Output Power Supply Ground Return                                                                                                 |
| 10 | ISODE            | Isolated DE Output for use in Profibus<br>applications where the state of the isolated<br>drive enable node needs to be monitored |
| 11 | Y                | Y Bus (Drive – True)                                                                                                              |
| 12 | Z                | Z Bus (Drive – Inverse)                                                                                                           |
| 13 | В                | B Bus (Receive – Inverse)                                                                                                         |
| 14 | А                | A Bus (Receive – True)                                                                                                            |
| 15 | $GND_2$          | Output Power Supply Ground Return                                                                                                 |
| 16 | V <sub>DD2</sub> | Output Power Supply                                                                                                               |





#### **Driver Section**

Electrical specifications are  $T_{min}$  to  $T_{max}$  and  $V_{DD} = 4.5$  V to 5.5 V unless otherwise stated.

| Parameters                                                           | Symbol                   | Min.          | <b>Typ.</b> <sup>(5)</sup> | Max.        | Units | Test Conditions                                           |
|----------------------------------------------------------------------|--------------------------|---------------|----------------------------|-------------|-------|-----------------------------------------------------------|
| Input Clamp Voltage                                                  | V <sub>IK</sub>          |               |                            | -1.5        | V     | $I_{L} = -18 \text{ mA}$                                  |
| Output voltage                                                       | Vo                       | 0             |                            | 6           | V     | $I_0 = 0$                                                 |
| Differential Output Voltage <sup>(2)</sup>                           | V <sub>OD1</sub>         | 1.5           |                            | 6           | V     | $I_0 = 0$                                                 |
| Differential Output Voltage <sup>(2)</sup>                           | $ V_{OD2} $              | 1.5           | 2.5                        | 5           | V     | $R_L = 54 \Omega$ , $V_{DD} = 5 V$                        |
| Differential Output Voltage <sup>(2)(6)</sup>                        | V <sub>OD3</sub>         | 1.5           |                            | 5           | V     | $R_{\rm L} = 54 \ \Omega, \ V_{\rm DD} = 4.5 \ V$         |
| Change in Magnitude of Differential<br>Output Voltage <sup>(7)</sup> | $\Delta  V_{\text{OD}} $ |               |                            | ±0.2        | V     | $R_L = 54 \ \Omega \text{ or } 100 \ \Omega$              |
| Common Mode Output Voltage                                           | V <sub>oc</sub>          |               |                            | 3<br>-1     | v     | $R_L = 54 \ \Omega \text{ or } 100 \ \Omega$              |
| Change in Magnitude of Common<br>Mode Output Voltage <sup>(7)</sup>  | $\Delta  V_{\text{OC}} $ |               |                            | ±0.2        | V     | $R_L = 54 \ \Omega \text{ or } 100 \ \Omega$              |
| Output Current <sup>(4)</sup> Output Disabled                        | Io                       |               |                            | $1 \\ -0.8$ | mA    | $V_{o} = 12 V$ $V_{o} = -7 V$                             |
| High Level Input Current                                             | $I_{IH}$                 |               |                            | 10          | μΑ    | $V_{I} = 3.5 V$                                           |
| Low Level Input Current                                              | $I_{IL}$                 |               |                            | -10         | μΑ    | $V_{I} = 0.4 V$                                           |
|                                                                      |                          |               |                            | 250         |       | $V_0 = -6 V$                                              |
| Short-circuit Output Current                                         | I <sub>os</sub>          |               |                            | -150        | mA    | $V_0 = 0 V$                                               |
|                                                                      |                          |               |                            | -250        |       | $V_0 = 8 V$                                               |
| Supply Current $V_{DD1} = +5 V$                                      | $I_{DD1}$                |               | 4                          | 6           | mA    | No Load                                                   |
| Supply current $V_{DD1} = +3.3 \text{ V}$                            | I <sub>DD1</sub>         |               | 3                          | 3           |       | (Outputs Enabled)                                         |
|                                                                      |                          | Switching Spe |                            | r           | 1     |                                                           |
| Parameters                                                           | Symbol                   | Min.          | <b>Typ.</b> <sup>(5)</sup> | Max.        | Units | Test Conditions                                           |
| Maximum Data Rate                                                    |                          | 25            |                            |             | Mbps  | $R_{\rm L} = 54 \ \Omega, \ C_{\rm L} = 50 \ \mathrm{pF}$ |
| Differential Output Prop Delay                                       | $t_{D}(OD)$              |               | 16                         | 25          | ns    | $R_{\rm L} = 54 \ \Omega, \ C_{\rm L} = 50 \ pF$          |
| Pulse Skew <sup>(10)</sup>                                           | t <sub>s</sub> (P)       |               | 1                          | 6           | ns    | $R_L = 54 \Omega, C_L = 50 pF$                            |
| Differential Output Rise & Fall Time                                 | t <sub>T</sub> (OD)      |               | 8                          | 10          | ns    | $R_L = 54 \Omega$ , $C_L = 50 pF$                         |
| Output Enable Time to High Level                                     | t <sub>PZH</sub>         |               | 31                         | 65          | ns    | $R_{L} = 54 \Omega, C_{L} = 50 pF$                        |
| Output Enable Time to Low Level                                      | t <sub>PZL</sub>         |               | 22                         | 35          | ns    | $R_{L} = 54 \Omega, C_{L} = 50 pF$                        |
| Output Disable Time from High Level                                  | t <sub>PHZ</sub>         |               | 28                         | 50          | ns    | $R_{L} = 54 \Omega, C_{L} = 50 pF$                        |
| Output Disable Time from Low Level                                   | t <sub>PLZ</sub>         |               | 16                         | 32          | ns    | $R_{\rm L} = 54 \ \Omega, \ C_{\rm L} = 50 \ pF$          |
| Skew Limit <sup>(3)</sup>                                            | t <sub>sk</sub> (LIM)    |               | 2                          | 8           | ns    | $R_{\rm L} = 54 \ \Omega, \ C_{\rm L} = 50 \ pF$          |

#### Notes (apply to both driver and receiver sections):

- 1. All voltage values are with respect to network ground except differential I/O bus voltages.
- 2. Differential input/output voltage is measured at the noninverting terminal A with respect to the inverting terminal B.
- 3. Skew limit is the maximum propagation delay difference between any two devices at 25°C.
- 4. The power-off measurement in ANSI Standard EIA/TIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.
- 5. All typical values are at  $V_{DD1}$ ,  $V_{DD2} = 5$  V or  $V_{DD1} = 3.3$  V and  $T_A = 25^{\circ}$ C.
- 6. The minimum  $V_{OD2}$  with a 100  $\Omega$  load is either  $\frac{1}{2} V_{OD1}$  or 2 V, whichever is greater.
- 7.  $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed form one logic state to the other.
- 8. This applies for both power on and power off, refer to ANSI standard RS-485 for exact condition. The EIA/TIA-422-B limit does not apply for a combined driver and receiver terminal.
- 9. Includes 8 ns read enable time. Maximum propagation delay is 25 ns after read assertion.
- 10. Pulse skew is defined as  $|t_{PLH} t_{PHL}|$  of each channel.
- 11. The relevant test and measurement methods are given in the Electromagnetic Compatibility section on p. 6.
- 12. External magnetic field immunity is improved by this factor if the field direction is "end-to-end" rather than to "pin-to-pin" (see diagram on p. 6).



#### **Receiver Section**

Electrical specifications are  $T_{min}$  to  $T_{max}$  and  $V_{DD} = 4.5$  V to 5.5 V unless otherwise stated.

| Electrical specifications are $T_{min}$ to $T_{max}$ an <b>Parameters</b> | $\frac{\mathbf{d} \mathbf{v}_{DD} - 4.3 \mathbf{v}_{10}}{\mathbf{Symbol}}$ | Min.                  | Typ. <sup>(5)</sup>        | Max.    | Unita | Test Conditions                                                    |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------|----------------------------|---------|-------|--------------------------------------------------------------------|
|                                                                           | Symbol                                                                     | NIIN.                 | Typ.                       | Iviax.  | Units |                                                                    |
| Positive-going Input                                                      | $V_{IT+}$                                                                  |                       |                            | 0.2     | V     | $V_0 = 2.7 V,$                                                     |
| Threshold Voltage<br>Negative-going Input                                 |                                                                            |                       |                            |         |       | $I_0 = -0.4 \text{ mA}$<br>$V_0 = 0.5 \text{ V},$                  |
| Threshold Voltage                                                         | V <sub>IT-</sub>                                                           | -0.2                  |                            |         | V     | $V_0 = 0.5 V,$<br>$I_0 = 8 mA$                                     |
| Hysteresis Voltage $(V_{IT+} - V_{IT-})$                                  | V <sub>HYS</sub>                                                           |                       | 60                         |         | mV    | $I_0 = \delta IIIA$                                                |
|                                                                           | V HYS                                                                      |                       | 00                         |         | 111 V | $V_{ID} = 200 \text{ mV}$                                          |
| High Level Digital Output Voltage                                         | V <sub>OH</sub>                                                            | V <sub>DD</sub> - 0.2 |                            |         | V     | $I_{OH} = -20 \ \mu A$                                             |
| Low Level Digital Output Voltage                                          | V <sub>OL</sub>                                                            |                       |                            | 0.2     | v     | $V_{ID} = -200 \text{ mV}$<br>$I_{OH} = 20 \mu \text{A}$           |
| High-impedance-state output current                                       | I <sub>oz</sub>                                                            |                       |                            | ±10     | μΑ    | $V_0 = 0.4$ to $(V_{DD2}-0.5)$ V                                   |
|                                                                           |                                                                            |                       |                            | 1       |       | $V_{I} = 12 V$                                                     |
| Line Input Current <sup>(8)</sup>                                         | $I_{I}$                                                                    |                       |                            | 1 - 0.8 | mA    | $V_{I} = -7 V$                                                     |
|                                                                           |                                                                            |                       |                            | -0.8    |       | Other $\text{Input}^{(11)} = 0 \text{ V}$                          |
| Input Resistance                                                          | r <sub>I</sub>                                                             | 12                    | 20                         |         | kΩ    |                                                                    |
| Supply Current                                                            | I <sub>DD2</sub>                                                           |                       | 27                         | 34      | mA    | No load                                                            |
| Supply Current                                                            |                                                                            |                       |                            | _       | IIIA  | Outputs Enabled                                                    |
|                                                                           |                                                                            | tching Charact        |                            |         |       |                                                                    |
| Parameters                                                                | Symbol                                                                     | Min.                  | <b>Typ.</b> <sup>(5)</sup> | Max.    | Units | Test Conditions                                                    |
| Maximum Data Rate                                                         |                                                                            | 25                    |                            |         | Mbps  | $R_L = 54 \Omega, C_L = 50 pF$                                     |
| Propagation Delay <sup>(9)</sup>                                          | $t_{PD}$                                                                   |                       | 24                         | 32      | ns    | $V_0 = -1.5 \text{ V to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |
| Pulse Skew <sup>(10)</sup>                                                | t <sub>sk</sub> (P)                                                        |                       | 1                          | 6       | ns    | $V_0 = -1.5 V$ to 1.5 V,<br>$C_L = 15 pF$                          |
| Skew Limit <sup>(3)</sup>                                                 | t <sub>sk</sub> (LIM)                                                      |                       | 2                          | 8       | ns    | $R_{\rm L} = 54 \ \Omega, C_{\rm L} = 50 \ \text{pF}$              |
| Output Enable Time To High Level                                          | t <sub>PZH</sub>                                                           |                       | 17                         | 24      | ns    | $C_{\rm L} = 15 \text{ pF}$                                        |
| Output Enable Time To Low Level                                           | t <sub>PZL</sub>                                                           |                       | 30                         | 45      | ns    | $C_{\rm L} = 15  \rm pF$                                           |
| Output Disable Time From High Level                                       | t <sub>PHZ</sub>                                                           |                       | 30                         | 45      | ns    | $C_L = 15 \text{ pF}$                                              |
| Output Disable Time From Low Level                                        | t <sub>PLZ</sub>                                                           |                       | 18                         | 27      | ns    | $C_{\rm L} = 15  \rm pF$                                           |
|                                                                           |                                                                            | ching Characte        | ristics at 3.3 V           | V       | •     |                                                                    |
| Parameters                                                                | Symbol                                                                     | Min.                  | Typ. <sup>(5)</sup>        | Max.    | Units | Test Conditions                                                    |
| Maximum Data Rate                                                         |                                                                            | 25                    |                            |         | Mbps  | $R_{L} = 54 \Omega, C_{L} = 50 pF$                                 |
| Propagation Delay <sup>(9)</sup>                                          | t <sub>PD</sub>                                                            |                       | 27                         | 32      | ns    | $V_0 = -1.5 \text{ V to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |
| Pulse Skew <sup>(10)</sup>                                                | t <sub>sk</sub> (P)                                                        |                       | 2                          | 6       | ns    | $V_0 = -1.5 \text{ V to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |
| Skew Limit <sup>(3)</sup>                                                 | t <sub>sk</sub> (LIM)                                                      |                       | 4                          | 8       | ns    | $R_L = 54 \Omega, C_L = 50 pF$                                     |
| Output Enable Time To High Level                                          | t <sub>PZH</sub>                                                           |                       | 20                         | 24      | ns    | $C_{\rm L} = 15  \rm pF$                                           |
| Output Enable Time To Low Level                                           | t <sub>PZL</sub>                                                           |                       | 33                         | 45      | ns    | $C_L = 15 \text{ pF}$                                              |
| Output Disable Time From High Level                                       | t <sub>PHZ</sub>                                                           |                       | 33                         | 45      | ns    | $C_{\rm L} = 15 \text{ pF}$                                        |
| Output Disable Time From Low Level                                        | t <sub>PLZ</sub>                                                           |                       | 20                         | 27      | ns    | $C_{\rm L} = 15 \text{ pF}$                                        |

# Magnetic Field Immunity<sup>(11)</sup>

| Magnetic Field Immunity at 5 V                 |                  |                |                 |   |     |                 |
|------------------------------------------------|------------------|----------------|-----------------|---|-----|-----------------|
| Power Frequency Magnetic Immunity              | $H_{PF}$         | 2800           | 3500            |   | A/m | 50Hz/60Hz       |
| Pulse Magnetic Field Immunity                  | $H_{PM}$         | 4000           | 4500            |   | A/m | $t_p = 8\mu s$  |
| Damped Oscillatory Magnetic Field              | H <sub>OSC</sub> | 4000           | 4500            |   | A/m | 0.1Hz $- 1$ MHz |
| Cross-axis Immunity Multiplier <sup>(12)</sup> | K <sub>X</sub>   |                | 2.5             |   |     |                 |
|                                                | Magn             | etic Field Imr | nunity at 3.3 V | 7 |     |                 |
| Power Frequency Magnetic Immunity              | $H_{PF}$         | 1000           | 1500            |   | A/m | 50Hz/60Hz       |
| Pulse Magnetic Field Immunity                  | $H_{PM}$         | 1800           | 2000            |   | A/m | $t_p = 8\mu s$  |
| Damped Oscillatory Magnetic Field              | H <sub>OSC</sub> | 1800           | 2000            |   | A/m | 0.1Hz $- 1$ MHz |
| Cross-axis Immunity Multiplier <sup>(12)</sup> | K <sub>X</sub>   |                | 2.5             |   |     |                 |



# **Application Information**

#### **Electrostatic Discharge Sensitivity**

This product has been tested for electrostatic sensitivity to the limits stated in the specifications. However, NVE recommends that all integrated circuits be handled with appropriate care to avoid damage. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure.

#### **Electromagnetic Compatibility**

The IL422 is fully compliant with generic EMC standards EN50081, EN50082-1 and the umbrella line-voltage standard for Information Technology Equipment (ITE) EN61000. The IsoLoop Isolator's Wheatstone bridge configuration and differential magnetic field signaling ensure excellent EMC performance against all relevant standards. NVE conducted compliance tests in the categories below:

#### EN50081-1

Residential, Commercial & Light Industrial Methods EN55022, EN55014

EN50082-2: Industrial Environment

Methods EN61000-4-2 (ESD), EN61000-4-3 (Electromagnetic Field Immunity), EN61000-4-4 (Electrical Transient Immunity), EN61000-4-6 (RFI Immunity), EN61000-4-8 (Power Frequency Magnetic Field Immunity), EN61000-4-9 (Pulsed Magnetic Field), EN61000-4-10 (Damped Oscillatory Magnetic Field) ENV50204

Radiated Field from Digital Telephones (Immunity Test)

Immunity to external magnetic fields is even higher if the field direction is "end-to-end" rather than to "pin-to-pin" as shown in the diagram below:



#### **Dynamic Power Consumption**

IsoLoop Isolators achieve their low power consumption from the way they transmit data across the isolation barrier. By detecting the edge transitions of the input logic signal and converting these to narrow current pulses, a magnetic field is created around the GMR Wheatstone bridge. Depending on the direction of the magnetic field, the bridge causes the output comparator to switch following the input logic signal. Since the current pulses are narrow, about 2.5 ns, the power consumption is independent of mark-to-space ratio and solely dependent on frequency. This has obvious advantages over optocouplers, which have power consumption heavily dependent on frequency and time.

The approximate power supply current per channel is:

$$I_{\rm IN} = 40~x \, \frac{f}{f_{\rm MAX}} ~x ~\frac{1}{4} ~mA \label{eq:IN}$$

Where f = operating frequency

 $f_{MAX} = 50 \text{ MHz}$ 

# **Power Supply Decoupling**

Low ESR capacitors such as ceramic are required to decouple the supplies. Both  $V_{DD1}$  and  $V_{DD2}$  must be bypassed with 47 nF capacitors. These should be placed as close as possible to  $V_{DD}$  pins for proper operation. Additionally,  $V_{DD2}$  should have a 10  $\mu$ F tantalum capacitor connected in parallel with the 47 nF capacitor.



IL422

# 0.3" 16-pin SOIC Package



# Ordering Information and Valid Part Numbers







IL422

| ISB-DS-001-IL422-O | Changes                                                                                                           |
|--------------------|-------------------------------------------------------------------------------------------------------------------|
| January 2009       | Added low EMC footprint.                                                                                          |
| ISB-DS-001-IL422-N | <ul><li>Changes</li><li>Added magnetic field immunity and electromagnetic compatibility specifications.</li></ul> |
|                    | • Added note on package drawing that pin-spacing tolerances are non-accumulating.                                 |
| ISB-DS-001-IL422-M | Changes                                                                                                           |
|                    | • Changed ordering information to reflect that devices are now fully RoHS compliant with no exemptions.           |
| ISB-DS-001-IL422-L | Changes                                                                                                           |
|                    | • Reorganized supply current specifications; misc. minor changes                                                  |
| ISB-DS-001-IL422-K | <ul><li>Changes</li><li>Eliminated soldering profile chart</li></ul>                                              |
| ISB-DS-001-IL422-J | Changes                                                                                                           |
|                    | • Updated open input state in truth table                                                                         |
| ISB-DS-001-IL422-I | Changes                                                                                                           |
|                    | • Updated package drawing; misc.                                                                                  |
| ISB-DS-001-IL422-H | Changes                                                                                                           |
|                    | Updated UL and IEC approvals                                                                                      |
| ISB-DS-001-IL422-G | Changes                                                                                                           |
|                    | Revision letter added.                                                                                            |
|                    | Ordering Information Removed.                                                                                     |
|                    | • IEC 61010-1 Classification: "Reinforced Insulation" added.                                                      |
|                    | • Notes added.                                                                                                    |
|                    | IR Soldering Profile added                                                                                        |
|                    | • Ordering Information added.                                                                                     |
|                    |                                                                                                                   |



**IL422** 

# About NVE

An ISO 9001 Certified Company

NVE Corporation manufactures innovative products based on unique spintronic Giant Magnetoresistive (GMR) technology. Products include Magnetic Field Sensors, Magnetic Field Gradient Sensors (Gradiometers), Digital Magnetic Field Sensors, Digital Signal Isolators, and Isolated Bus Transceivers.

NVE pioneered spintronics and in 1994 introduced the world's first products using GMR material, a line of ultra-precise magnetic sensors for position, magnetic media, gear speed and current sensing.

NVE Corporation 11409 Valley View Road Eden Prairie, MN 55344-3617 USA Telephone: (952) 829-9217 Fax: (952) 829-9189 Internet: www.nve.com e-mail: <u>isoinfo@nve.com</u>

The information provided by NVE Corporation is believed to be accurate. However, no responsibility is assumed by NVE Corporation for its use, nor for any infringement of patents, nor rights or licenses granted to third parties, which may result from its use. No license is granted by implication, or otherwise, under any patent or patent rights of NVE Corporation. NVE Corporation does not authorize, nor warrant, any NVE Corporation product for use in life support devices or systems or other critical applications, without the express written approval of the President of NVE Corporation.

Specifications shown are subject to change without notice.

ISB-DS-001-IL422-O

January 2009