# 400 mA Sync-Rect PFM Step-Up DC-DC Converter with True-Cutoff and Ring-Killer 

NCP1423 is a monolithic micropower high frequency step-up switching converter IC specially designed for battery operated hand-held electronic products. It integrates Synchronous Rectifier for improving efficiency as well as eliminating the external Schottky Diode. High switching frequency (up to 600 kHz ) allows low profile inductor and output capacitor being used. When the IC is disabled, internal conduction path from LX or BAT to OUT is blocked, OUT pin is isolated from the battery. This achieves True-Cutoff. Ring-Killer is also integrated to eliminate the high frequency ringing in discontinuous conduction mode. Low-Battery Detector, Cycle-by-Cycle Current Limit, Overvoltage Protection and Thermal Shutdown provide value-added features for various battery operated application. With all of these functions ON , the quiescent supply current is only $9.0 \mu \mathrm{~A}$. This device is available in compact Micro10 package.

## Features

- High Efficiency: $92 \%$ for 3.3 V Output@ 400 mA from 2.5 V Input $87 \%$ for 1.8 V Output @ 70 mA from 1.2 V Input
- High Switching Frequency, up to 600 kHz (not hitting current limit)
- Low Quiescent Current of $9.0 \mu \mathrm{~A}$
- Low Battery Detector
- 0.8 V Startup
- External Adjustable Output Voltage
- $\pm 1.5 \%$ Output Voltage Accuracy
- Ring-Killer for Discontinuous Conduction Mode
- Thermal Shutdown
- 1.2 A Cycle-by-Cycle Current Limit
- Output Current up to 400 mA @ $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}$, $200 \mathrm{~mA} @ \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V}$
- Overvoltage Protection
- Low Profile and Minimum External Part
- Open Drain Low-Battery Detector Output
- Compact Micro10 Package
- Pb -Free Package is Available


## Typical Applications

- Wireless Optical Mouse
- Wireless Headsets
- Internet Audio Players
- Personal Digital Assistants (PDAs)
- Hand-held Instruments
- Conversion from one/two NiMH or NiCd cells to $1.8 \mathrm{~V} / 3.3 \mathrm{~V}$

ON Semiconductor ${ }^{\circledR}$
http://onsemi.com


DAR = Device Code
A = Assembly Location
Y = Year
W = Work Week

- = Pb-Free Package
(Note: Microdot may be in either location)

PIN CONNECTIONS


ORDERING INFORMATION

| Device | Package | Shipping $^{\dagger}$ |
| :--- | :---: | :---: |
| NCP1423DMR2 | Micro10 | 4000 Tape \& Reel |
| NCP1423DMR2G | Micro10 <br> (Pb-Free) | 4000 Tape \& Reel |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.


Figure 1. Typical Operation Circuit

## PIN DESCRIPTION

| Pin No. | Symbol | Description |
| :---: | :---: | :---: |
| 1 | EN | Low-Battery Detector Input and Enable. With this pin pulled down below 0.5 V , the device will be disabled and will enter shutdown mode |
| 2 | REF | 1.195 V Reference Voltage Output, bypass with $0.1 \mu \mathrm{~F}$ capacitor if this pin is not loaded, with a $1.0 \mu \mathrm{~F}$ bypassing capacitor, this pin can be loaded up to $2.5 \mathrm{~mA} @ \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$. |
| 3 | FB | Output Voltage Feedback Input |
| 4 | GND | Ground |
| 5 | OUT | Power Output. OUT provides bootstrap power to the IC |
| 6 | BAT | Battery supply input pin and connection for internal Ring-Killer |
| 7 | LX | N-Channel and P-Channel Power MOSFET Drain |
| 8 | ADEN | Auto Discharge Input |
| 9 | LBI | Low-Battery Detector Input |
| 10 | LBO | Open-Drain Low-Battery Detector Output. Output is Low when $\mathrm{V}_{\mathrm{LBI}}$ is $<500 \mathrm{mV}$. LBO is high impedance shutdown |

## MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Power Supply (Pin 6) | $\mathrm{V}_{\mathrm{OUT}}$ | $-0.3,6.0$ | V |
| Input / Output Pins (Pins 1-3,5,7-10) | $\mathrm{V}_{\mathrm{IO}}$ | $-0.3,6.0$ | V |
| Thermal Characteristics |  |  |  |
| Micro10 Plastic Package, Case 846B, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{P}_{\mathrm{D}}$ | 480 | mW |
| Thermal Resistance Junction-to-Air | $\mathrm{R}_{\theta \mathrm{JA}}$ | 250 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Operating Junction Temperature Range | $\mathrm{T}_{\mathrm{J}}$ | -40 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Ambient Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {stg }}$ | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.
NOTE: ESD data available upon request.

1. This device contains ESD protection and exceeds the following tests:

Human Body Model (HBM) $\pm 2.0 \mathrm{kV}$ per JEDEC standard: JESD22-A114.
Machine Model (MM) $\pm 200$ V per JEDEC standard: JESD22-A115.
2. The maximum package power dissipation limit must not be exceeded.

$$
P_{D}=\frac{T_{J}(\max )-T_{A}}{R_{\theta J A}}
$$

3. Latchup Current Maximum Rating: $\pm 150 \mathrm{~mA}$ per JEDEC standard: JESD78.
4. Moisture Sensitivity Level: MSL 1 per IPC/JEDEC standard: J-STD-020A.
5. Measured on approximately 1 in sq of 1 oz Cu .

## ELECTRICAL CHARACTERISTICS

( $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical value, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$ for min/max values unless otherwise noted.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage | $\mathrm{V}_{\text {IN }}$ | 0.8 | - | V ${ }_{\text {OUT }}$ | V |
| Output Voltage Range | $\mathrm{V}_{\text {OUT }}$ | 1.8 | - | 3.3 | V |
| Minimum Input Voltage for Startup | VIN_MIN | - | 0.85 | 0.90 | V |
| Reference Voltage (LLOAD $=0 \mathrm{~mA}, \mathrm{Cref}=100 \mathrm{nF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) | $\mathrm{V}_{\text {REF }}$ | 1.177 | 1.195 | 1.213 | V |
| Reference Voltage Temperature Coefficient | TC VREF | - | 0.05 | - | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| FB Input Threshold ( $\mathrm{LOAD}=0 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ) | $\mathrm{V}_{\mathrm{FB}}$ | 0.489 | 0.500 | 0.512 | V |
| FB Input Threshold ( ${ }_{\text {LOAD }}=0 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) | $\mathrm{V}_{\mathrm{FB}}$ | 0.493 | 0.500 | 0.508 | V |
| FB Input Current | $\mathrm{I}_{\text {FB }}$ | - | 1.0 | - | nA |
| Internal NFET ON-Resistance ( $\mathrm{ILx}^{\text {l }} 100 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) (Note 7) | $\mathrm{R}_{\text {DS(ON)_N }}$ | - | 0.3 | 0.45 | $\Omega$ |
| Internal PFET ON-Resistance ( $\mathrm{L}_{\text {LX }}=100 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) (Note 7) | R $\mathrm{DS}_{(O N) \text { _P }}$ | - | 0.6 | 0.8 | $\Omega$ |
| LX Switch Current Limit (NFET) (Note 7) | lıIM | - | 1.2 | - | A |
| Operating Current into OUT ( $\left.\mathrm{V}_{\mathrm{FB}}=0.7 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ | $\mathrm{I}_{\mathrm{Q}}$ | - | 9.0 | 12 | $\mu \mathrm{A}$ |
| Operating Current into BAT $\left(\mathrm{V}_{\mathrm{BAT}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=0.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{LX}}=1.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ | $\mathrm{l}_{\text {QBAT }}$ | - | 2.0 | 3.0 | $\mu \mathrm{A}$ |
| Shutdown Current into BAT $\left(\mathrm{LBI} / \mathrm{EN}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BAT}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ | $\mathrm{I}_{\text {BAT_SD }}$ | - | 0.5 | 1.5 | $\mu \mathrm{A}$ |
| LX Switch MAX. ON-Time ( $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$ ) | ton | 1.15 | 1.4 | 2.8 | $\mu \mathrm{s}$ |
| LX Switch MIN. OFF-Time ( $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$ ) | toff | 80 | 200 | 350 | ns |
| BAT to LX Resistance ( $\mathrm{V}_{\mathrm{FB}}=0.7 \mathrm{~V}$ ) | $\mathrm{R}_{\text {BAT_LX }}$ | - | 100 | - | $\Omega$ |
| LBI Input Threshold | $\mathrm{V}_{\text {LBI }}$ | 0.475 | 0.500 | 0.525 | V |
| LBI Input Hysteresis | VLBI_HYS | - | 15 | - | mV |
| LBI Input Current | $\mathrm{I}_{\text {LBI }}$ | - | 1.5 | - | nA |
| LBO Low Output Voltage ( $\left.\mathrm{V}_{\mathrm{LBI}}=0 \mathrm{~V}, \mathrm{I}_{\text {SINK }}=1.0 \mathrm{~mA}\right)$ | VLBo_L | - | - | 0.2 | V |
| Maximum Continuous Output Current ( $\left.\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}\right)($ Note 7) | Iout | 200 | - | - | mA |
| Maximum Continuous Output Current ( $\left.\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}\right)($ Note 7) | Iout | 100 | - | - | mA |
| Soft Start Time $\left(\mathrm{V}_{\text {IN }}=1.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\text {REF }}=100 \mathrm{nF}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}\right)(\text { Note } 6)$ | $\mathrm{T}_{\text {SS }}$ | - | 2.0 | 8.0 | ms |
| EN Shutdown Threshold ( $\mathrm{V}_{\text {BAT }}=1.2 \mathrm{~V}$ ) | $\mathrm{V}_{\text {SHDN }}$ | 0.34 | 0.50 | 0.68 | V |
| EN Input Current | $\mathrm{I}_{\mathrm{EN}}$ | - | 150 | - | nA |
| ADEN Threshold ( $\mathrm{V}_{\text {BAT }}=0.9 \mathrm{~V}$ to 3.3 V ) | $\mathrm{V}_{\text {ADEN }}$ |  | $0.5 * V_{\text {BAT }}$ |  | V |
| ADEN Input Current | $\mathrm{I}_{\text {ADEN }}$ | - | 100 | - | nA |
| ADEN Switch Resistance | $\mathrm{R}_{\text {ADEN }}$ |  | 100 |  | $\Omega$ |
| Thermal Shutdown Temperature (Note 7) | $\mathrm{T}_{\text {SHDN }}$ | - | - | 145 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Hysteresis (Note 7) | $\mathrm{T}_{\text {SDHYS }}$ | - | 30 | - | ${ }^{\circ} \mathrm{C}$ |

6. Value depends on voltage at $\mathrm{V}_{\text {OUT }}$.
7. Values are guaranteed by design.


Figure 2. Detailed Block Diagram

## TYPICAL OPERATING CHARACTERISTICS



Figure 3. Reference Voltage vs. Output Current


Figure 5. Reference Voltage vs. Temperature


Figure 7. Low Battery Detect Voltage vs. Temperature


Figure 4. Reference Voltage vs. Voltage at OUT Pin


Figure 6. Switch ON Resistance vs. Temperature


Figure 8. Operation Current vs. Temperature

## TYPICAL OPERATING CHARACTERISTICS



Figure 9. LBI Input Current vs. Temperature


Figure 11. ADEN Pin Input Current vs. Temperature


Figure 13. $\mathrm{L}_{\mathrm{x}}$ Switch Maximum ON Time vs. Temperature


Figure 10. Shutdown Current vs. Temperature


Figure 12. Feedback Threshold Voltage vs. Temperature


Figure 14. $L_{x}$ Switch Minimum OFF Time vs. Temperature

## TYPICAL OPERATING CHARACTERISTICS



Figure 15. EN Input Current vs. Temperature


Figure 17. Output Voltage Change vs. Load Current


Figure 19. Efficiency vs. Load Current


Figure 16. Minimum Startup Battery Voltage vs. Loading Current


Figure 18. Output Voltage Change vs. Load Current


Figure 20. Efficiency vs. Load Current

## TYPICAL OPERATING CHARACTERISTICS



Figure 21. Output Ripple Voltage vs. Battery Input Voltage


Upper Trace: Voltage at LBI Pin, 0.5 V/Division Lower Trace: Voltage at LBO Pin, 1.0 V/Division

Figure 23. Low Battery Detect


Upper Trace: Output Voltage Ripple, $100 \mathrm{mV} /$ Division Middle Trace: Voltage at Lx pin, 2.0 V/Division Lower Trace: Inductor Current, $500 \mathrm{~mA} /$ Division $\left(\mathrm{V}_{\text {IN }}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=50 \mathrm{~mA} ; \mathrm{L}=5.6 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}\right)$
Figure 25. Discontinuous Conduction Mode Switching Waveform


Figure 22. No Load Operating Current vs. Input Voltage at OUT Pin


Upper Trace: Output Voltage Waveform, 2.0 V/Division Middle Trace: Input Voltage Waveform, 1.0 V/Division Lower Trace: Inductor Current Waveform, $500 \mathrm{~mA} /$ Division $\left(\mathrm{V}_{\mathrm{IN}}=1.8 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{~L}=5.6 \mu \mathrm{H}, \mathrm{I}_{\text {LOAD }}=60 \mathrm{~mA}\right)$

Figure 24. Startup Transient Response


Upper Trace: Output Voltage Ripple, 100 mV /Division Middle Trace: Voltage at LX pin, 2.0 V/Division
Lower Trace: Inductor Current, $500 \mathrm{~mA} /$ Division
$\left(\mathrm{V}_{\text {IN }}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=200 \mathrm{~mA} ; \mathrm{L}=5.6 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}\right)$
Figure 26. Continuous Conduction Mode Switching Waveform

## TYPICAL OPERATING CHARACTERISTICS



Upper Trace: Output Voltage Ripple, $50 \mathrm{mV} /$ Division
Lower Trace: Battery Voltage, $\mathrm{V}_{\mathrm{IN}}, 1.0 \mathrm{~V} /$ Division
$\left(\mathrm{V}_{\mathrm{IN}}=1.2 \mathrm{~V}\right.$ to $\left.2.0 \mathrm{~V} ; \mathrm{L}=5.6 \mu \mathrm{H}, \mathrm{C}_{\mathrm{OUT}}=22 \mu \mathrm{~F}, \mathrm{I}_{\text {LOAD }}=50 \mathrm{~mA}\right)$
Figure 27. Line Transient Response for $\mathrm{V}_{\text {OUt }}=3.3 \mathrm{~V}$


Upper Trace: Output Voltage Ripple, 100 mV/Division
Lower Trace: Load Current, I LOAD, $100 \mathrm{~mA} /$ Division
( $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=10 \mathrm{~mA}$ to $200 \mathrm{~mA} ; \mathrm{L}=5.6 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}$ )
Figure 29. Load Transient Response For $\mathrm{V}_{\mathrm{IN}}=1.5 \mathrm{~V}$


Upper Trace: Output Voltage, 2.0 V/Division
Lower Trace: Output Current, $50 \mathrm{~mA} /$ Division
Middle Trace: Enable Pin Waveform, 1.0 V/Division
$\left(\mathrm{V}_{\text {IN }}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{~L}=5.6 \mu \mathrm{H}, \mathrm{C}_{\text {IN }}=10 \mu \mathrm{~F}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}\right)$
Figure 31. Startup Waveform (ADEN Disabled)


Upper Trace: Output Voltage Ripple, $50 \mathrm{mV} /$ Division
Lower Trace: Battery Voltage, $\mathrm{V}_{\mathrm{IN}}, 1.0 \mathrm{~V} /$ Division $\left(\mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}\right.$ to $\left.1.6 \mathrm{~V} ; \mathrm{L}=5.6 \mu \mathrm{H}, \mathrm{C}_{\mathrm{OUT}}=22 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{LOAD}}=50 \mathrm{~mA}\right)$

Figure 28. Line Transient Response For Vout = 1.8 V


Upper Trace: Output Voltage Ripple, $100 \mathrm{mV} /$ Division Lower Trace: Load Current, lload, $100 \mathrm{~mA} /$ Division $\left(\mathrm{V}_{\text {OUT }}=1.8 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=10 \mathrm{~mA}\right.$ to $\left.100 \mathrm{~mA} ; \mathrm{L}=5.6 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}\right)$
Figure 30. Load Transient Response For $\mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}$


Upper Trace: Output Voltage, $2.0 \mathrm{~V} /$ Division
Lower Trace: Output Current, $50 \mathrm{~mA} /$ Division
Middle Trace: Enable Pin Waveform, 1.0 V/Division
$\left(\mathrm{V}_{\text {IN }}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{~L}=5.6 \mu \mathrm{H}, \mathrm{C}_{\text {IN }}=10 \mu \mathrm{~F}, \mathrm{C}_{\text {OUT }}=22 \mu \mathrm{~F}\right)$
Figure 32. Startup Waveform (ADEN Enabled)

## DETAILED OPERATION DESCRIPTION

NCP1423 is a monolithic micropower high-frequency step-up voltage switching converter IC specially designed for battery operated hand-held electronic products up to 200 mA loading. It integrates a Synchronous Rectifier to improving efficiency as well as to eliminate the external Schottky diode. High switching frequency (up to 600 kHz ) allows for a low profile inductor and output capacitor to be used. Low-Battery Detector, Logic-Controlled Shutdown and Cycle-by-Cycle Current Limit provide value-added features for various battery-operated applications. With all these functions ON, the quiescent supply current is typical only $9 \mu \mathrm{~A}$ typical. This device is available in compact Micro10 package.

## PFM Regulation Scheme

From the detailed block diagram (Figure 2), the output voltage is divided down and fed back to Pin 3 (FB). This voltage goes to the non-inverting input of the PFM comparator whereas the comparator's inverting input is connected to the internal voltage reference, REF. A switching cycle is initiated by the falling edge of the comparator, at the moment the main switch (M1) is turned ON. After the maximum ON-time (typical $1.4 \mu \mathrm{~S}$ ) elapses or the current limit is reached, M1 is turned OFF, and the synchronous switch (M2) is turned ON. The M1 OFF time is not less than the minimum OFF-time (typically $0.20 \mu \mathrm{~S}$ ), which ensure complete energy transfer from the inductor to the output capacitor. If the regulator is operating in continuous conduction mode (CCM), M2 is turned OFF just before M1 is supposed to be ON again. If the regulator is operating in discontinuous conduction mode (DCM), which means the coil current will decrease to zero before the new cycle start, M1 is turned OFF as the coil current is almost reaching zero. The comparator (ZLC) with fixed offset is dedicated to sense the voltage drop across M2 as it is conducting, when the voltage drop is below the offset, the ZLC comparator output goes HIGH, and M2 is turned OFF. Negative feedback of closed loop operation regulates voltage at Pin 3 (FB) equal to the internal divide down reference voltage times $(0.5 \mathrm{~V})$.

## Synchronous Rectification

The Synchronous Rectifier is used to replace the Schottky Diode to reduce the conduction loss contributed by the forward voltage of the Schottky Diode. The Synchronous Rectifier is normally realized by PowerFET with gate control circuitry that incorporates relatively complicated timing concerns.

As the main switch (M1) is being turned OFF and the synchronous switch M2 is just turned ON with M1 not being completely turned OFF, current is shunt from the output bulk capacitor through M2 and M1 to ground. This power loss lowers overall efficiency and possibly damage the switching FETs. As a general practice, certain amount of dead time is
introduced to make sure M1 is completely turned OFF before M2 is being turned ON.
The previously mentioned situation occurs when the regulator is operating in CCM, M2 is being turned OFF, M1 is just turned ON , and M2 is not being completely turned OFF, A dead time is also needed to make sure M2 is completely turned OFF before M1 is being turned ON.
As coil current is dropped to zero when the regulator is operating in DCM, M2 should be OFF. If this does not occur, the reverse current flows from the output bulk capacitor through M2 and the inductor to the battery input, causing damage to the battery. The ZLC comparator comes with fixed offset voltage to switch M2 OFF before any reverse current builds up. However, if M2 switch OFF too early, large residue coil current flows through the body diode of M2 and increases conduction loss. Therefore, determination on the offset voltage is essential for optimum performance. With the implementation of synchronous rectification scheme, efficiency can be as high as $90 \%$ with this device.

## Cycle-by-Cycle Current Limit

In Figure 2, SENSEFET is used to sample the coil current as M1 is ON. With that sample current flowing through a sense resistor, a sense-voltage is developed. Threshold detector ( $\mathrm{I}_{\mathrm{LIM}}$ ) detects whether the sense-voltage is higher than the preset level. If the sense voltage is higher than the present level, the detector output notifies the Control Logic to switch OFF M1, and M1 can only be switched ON when the next cycle starts after the minimum OFF-time (typically $0.20 \mu \mathrm{~S})$. With proper sizing of SENSEFET and sense resistor, the peak coil current limit is typically set at 1.2 A .

## Voltage Reference

The voltage at REF is typically set at 1.2 V and can output up to 2.5 mA with load regulation $\pm 2.0 \%$, at $\mathrm{V}_{\text {OUT }}$ equal to 3.3 V. If V ${ }_{\text {OUT }}$ is increased, the REF load capability can also be increased. A bypass capacitor of 200 nF is required for proper operation when REF is not loaded. If REF is loaded, $1.0 \mu \mathrm{~F}$ capacitor at REF pin is needed.

## True-Cutoff

The NCP1423 has a True-Cutoff function controlled by the EN pin (Pin 1). Internal circuitry can isolate the current through the body diode of switch M2 to load. Thus, it can eliminate leakage current from the battery to load in shutdown mode and significantly reduces battery current consumption during shutdown. The shutdown function is controlled by the voltage at Pin 1 (EN). When Pin 1 is pulled to lower than 0.5 V , the controller enters shutdown mode. In shutdown mode, when the switches M1 and M2 are both switched OFF, the internal reference voltage of the controller is disable and the controller typically consumes only 600 nA of current. If the Pin 1 voltage is raised to higher than 0.5 V , for example, by a resistor connected to $\mathrm{V}_{\mathrm{IN}}$, the

IC is enabled again, and the internal circuit typically consumes $9 \mu \mathrm{~A}$ of current from the OUT pin during normal operation.

## Low-Battery Detection

A comparator with 15 mV hysteresis is applied to perform the low-battery detection function. When Pin 9 (LBI) is at a voltage (defined by a resistor divider from the battery voltage) lower than the internal reference voltage of 0.5 V , the comparator output turns on a $50 \Omega$ low side switch. It pulls down the voltage at Pin 10 (LBO) which has hundreds of $\mathrm{k} \Omega$ of pull-high resistance. If the Pin 9 voltage is higher than $0.5 \mathrm{~V}+15 \mathrm{mV}$, the comparator output turns off the $50 \Omega$
low side switch. When this occurs, Pin 10 becomes high impedance and its voltage is pulled high again.

## Auto Discharge

Auto discharge function is using for ensure the output voltage status after the power down occur. This function is using for communication with a digital signal. When auto discharge function is enabled, the ADEN is set high; the output capacitor will be discharged after the device is shutdown. The capacitors connected to the output are discharged by an integrated switch of $100 \Omega$. The residual voltage on $\mathrm{V}_{\text {OUT }}$ will be less than 0.4 V after auto discharge.

## APPLICATIONS INFORMATION

## Output Voltage Setting

A typical application circuit is shown in Figure 1, The output voltage of the converter is determined by the external feedback network comprised of R1 and R2 and the relationship is given by:

$$
\mathrm{V}_{\mathrm{OUT}}=0.5 \mathrm{~V} \times\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right)
$$

where R1 and R2 are the upper and lower feedback resistors, respectively.

## Low Battery Detect Level Setting

The Low Battery Detect Voltage of the converter is determined by the external divider network comprised of R3 and R4 and the relationship is given by:

$$
\mathrm{V} \mathrm{LBI}=0.5 \mathrm{~V} \times\left(1+\frac{\mathrm{R} 3}{\mathrm{R} 4}\right)
$$

where R3 and R4 are the upper and lower divider resistors respectively.

## Inductor Selection

The NCP1423 is tested to produce optimum performance with a $5.6 \mu \mathrm{H}$ inductor at $\mathrm{V}_{\mathrm{IN}}=1.3 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$, supplying an output current up to 200 mA . For other input / output requirements, inductance in the range $3 \mu \mathrm{H}$ to $10 \mu \mathrm{H}$ can be used according to end application specifications. Selecting an inductor is a compromise between output current capability, inductor saturation limit and tolerable output voltage ripple. Low inductance values can supply higher output current but also increase the ripple at output and decrease efficiency. On the other hand, high inductance values can improve output ripple and efficiency; however, it also limited the output current capability at the same time.

Another parameter of the inductor is its DC resistance. This resistance can introduce unwanted power loss and reduce overall efficiency. The basic rule is to select an inductor with lowest DC resistance within the board space limitation of the end application.

## Capacitors Selection

In all switching mode boost converter applications, both the input and output terminals see impulsive voltage / current waveforms. The currents flowing into and out of the capacitors multiply with the Equivalent Series Resistance (ESR) of the capacitor to produce ripple voltage at the terminals. During the Syn-Rect switch-off cycle, the charges stored in the output capacitor are used to sustain the output load current. Load current at this period and the ESR combined and reflect as ripple at the output terminals. For all cases, the lower the capacitor ESR, the lower the ripple voltage at output. As a general guideline, low ESR capacitors should be used.

## PCB Layout Recommendations

Good PCB layout plays an important role in switching mode power conversion. Careful PCB layout can help to minimize ground bounce, EMI noise, and unwanted feedback that can affect the performance of the converter. Hints suggested below can be used as a guideline in most situations.

## Grounding

A star-ground connection should be used to connect the output power return ground, the input power return ground, and the device power ground together at one point. All high-current paths must be as short as possible and thick enough to allow current to flow through and produce insignificant voltage drop along the path. The feedback signal path must be separated from the main current path and sense directly at the anode of the output capacitor.

## Components Placement

Power components (i.e. input capacitor, inductor and output capacitor) must be placed as close together as possible. All connecting traces must be short, direct and thick. High current flowing and switching paths must be kept away from the feedback (FB, Pin 3) terminal to avoid unwanted injection of noise into the feedback path.

## General Design Procedures

Switching mode converter design is important. Suitable choice an inductor and capacitor value can make the converter has an optimum performance. Below a simple method base on the most basic first order equations to estimate the inductor and capacitor values for NCP1423 operate in Continuous Conduction Mode (CCM) is introduced. The component value set can be used as a starting point to fine-tune the circuit operation. By all means, detail bench testing is needed to get the best performance out of the circuit.

## Design Parameters:

For one cells supply application

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{IN}}=1.1 \mathrm{~V} \text { to } 1.5 \mathrm{~V} \text {, Typical } 1.3 \mathrm{~V} \\
& \mathrm{~V}_{\mathrm{OUT}}=3.3 \mathrm{~V} \\
& \mathrm{I}_{\mathrm{OUT}}=150 \mathrm{~mA}(200 \mathrm{~mA} \max ) \\
& \mathrm{V}_{\mathrm{LB}}=1.0 \mathrm{~V} \\
& \mathrm{~V}_{\text {OUT-RIPPLE }}=30 \mathrm{mV}_{\mathrm{p}-\mathrm{p}} \text { at } \mathrm{I}_{\text {OUT }}=150 \mathrm{~mA}
\end{aligned}
$$

Calculate the feedback network:
Select R2 $=100 \mathrm{k}$

$$
\begin{aligned}
& \mathrm{R} 1=\mathrm{R} 2\left(\frac{\mathrm{~V} \text { OUT }}{\mathrm{V} F B}-1\right) \\
& \mathrm{R} 1=100 \mathrm{k}\left(\frac{3.3 \mathrm{~V}}{0.5 \mathrm{~V}}-1\right)=560 \mathrm{k}
\end{aligned}
$$

Calculate the Low Battery Detect divider:

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{LB} 0}=1.0 \mathrm{~V} \\
& \text { Select } \mathrm{R} 4=100 \mathrm{k} \\
& \mathrm{R} 3=\mathrm{R} 4\left(\frac{\mathrm{~V}_{\mathrm{LB} 0}}{\mathrm{~V}_{\mathrm{LB} 1}}-1\right) \\
& \mathrm{R} 3=100 \mathrm{k}\left(\frac{1.0 \mathrm{~V}}{0.5 \mathrm{~V}}-1\right)=100 \mathrm{k}
\end{aligned}
$$

Determine the steady state duty ratio, D for typical $\mathrm{V}_{\mathrm{IN}}$, operation will be optimized around this point:

$$
\begin{gathered}
\frac{V_{\mathrm{OUT}}}{\mathrm{VIN}^{2}}=\frac{1}{1-\mathrm{D}} \\
\mathrm{D}=1-\frac{\mathrm{V}_{\text {IN }}}{\mathrm{V}_{\mathrm{OUT}}}=1-\frac{1.3 \mathrm{~V}}{3.3 \mathrm{~V}}=0.606
\end{gathered}
$$

Determine the average inductor current, $\mathrm{I}_{\text {LAVG }}$ at maximum IOUT:

$$
\text { ILAVG }=\frac{\text { IOUT }}{1-D}=\frac{150 \mathrm{~mA}}{1-0.606}=381 \mathrm{~mA}
$$

Assume the efficiency $\eta=85 \%$
Determine the peak inductor ripple current, $\mathrm{I}_{\text {RIPPLE-P }}$ and calculate the inductor value:

Assume $\mathrm{I}_{\text {RIPPLE-P }}$ is $40 \%$ of $\mathrm{I}_{\text {LAVG }}$, the inductance of the power inductor can be calculated as in below:

$$
\begin{aligned}
& \mathrm{I}_{\text {RIPPLE-P }}=0.40 \times 381 \mathrm{~mA} / \eta=179 \mathrm{~mA} \\
& \quad L=\frac{\mathrm{V} \text { IN } \times \mathrm{tON}}{2 \mathrm{I}_{\mathrm{RIPPLE}-P}}=\frac{1.3 \mathrm{~V} \times 1.4 \mu \mathrm{~S}}{2(179 \mathrm{~mA})}=5.0 \mu \mathrm{H}
\end{aligned}
$$

A standard value of $5.6 \mu \mathrm{H}$ is selected for initial trial.
Determine the output voltage ripple, $\mathrm{V}_{\text {OUT-RIPPLE }}$ and calculate the output capacitor value:

$$
\begin{aligned}
& \text { V OUT-RIPPLE }=30 \mathrm{mV}_{\mathrm{P}-\mathrm{P}} \text { at } \mathrm{I}_{\mathrm{OUT}}=150 \mathrm{~mA} \\
& \quad \text { COUT }>\frac{\text { IOUT } \times \mathrm{tON}}{\mathrm{~V}_{\text {OUT }}-\text { RIPPLE }- \text { IOUT } \times \text { ESRCOUT }}
\end{aligned}
$$

where $\mathrm{t}_{\mathrm{ON}}=1.4 \mu \mathrm{~S}$ and $\mathrm{ESR}_{\mathrm{COUT}}=0.1 \Omega$,
From above calculation, you need at least $14 \mu \mathrm{~F}$ in order to achieve the specified ripple level at conditions stated. Practically, a one level larger capacitor will be used to accommodate factors not taken into account in the calculations. Therefore, a capacitor value of $22 \mu \mathrm{~F}$ is selected. The NCP1423 is internal compensated for most applications. But in case additional compensation is required, the capacitor C 1 can be used as external compensation adjustment to improve system dynamics.

## PACKAGE DIMENSIONS

Micro10
CASE 846B-03
ISSUE D
NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION "A" DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
4. DIMENSION "B" DOES NOT INCLUDE NTERLEAD FLASH OR PROTRUSION INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
5. 846B-01 OBSOLETE. NEW STANDARD 846B-02

|  | MILLIMETERS |  | INCHES |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | 2.90 | 3.10 | 0.114 | 0.122 |
| B | 2.90 | 3.10 | 0.114 | 0.122 |
| C | 0.95 | 1.10 | 0.037 | 0.043 |
| D | 0.20 | 0.30 | 0.008 | 0.012 |
| G | 0.50 BSC |  | 0.020 BSC |  |
| H | 0.05 | 0.15 | 0.002 | 0.006 |
| J | 0.10 | 0.21 | 0.004 | 0.008 |
| K | 4.75 | 5.05 | 0.187 | 0.199 |
| L | 0.40 | 0.70 | 0.016 | 0.028 |



## SOLDERING FOOTPRINT*


*For additional information on our $\mathrm{Pb}-$ Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

SENSEFET is a trademark of Semiconductor Components Industries, LLC.
ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free

USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910
Japan Customer Focus Center
Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local Sales Representative

