

### 3 Phase controller for DC/DC converters

### **Features**

- 2A integrated gate drivers
- 0.8V reference
- 1% output voltage accuracy
- Adjustable reference offset
- Precise current sharing and OCP across LS **MOSFETS**
- Constant over current protection
- Feedback disconnection
- LSLESS allows managing pre-bias startup
- Preliminary of protection
- Oscillator internally fixed at 100kHz, externally adjustable
- Power good
- Integrated remote sense buffer
- VFQFPN36 package with exposed pad

# **Applications**

- Memory supply for server and workstation MBs
- High density DC / DC converters iete Produl



### **Description**

L6722 implements a three-phase step-down controller with 120° phase-shift bet veen each phase with integrated high-cu: rent drivers in a compact VFQFPN36 package with exposed pad.

L6722 manages ou voltages down to 0.8V with ±1% output voltage accuracy over line and temperature valuations. Additional programmable offset can be added to the reference voltage with a single external resistor in order to perform rnargining tests.

The controller assures fast protection against load over current and over / under voltage. In case of over-current the system works in Constant Current mode until UVP. Preliminary OVP allows full load protection in case of startup with failed HS. Feedback-disconnection protection prevents from damaging the load in case of misconnections in the remote sense. Pre-bias start-up is also managed thanks to LSLESS.

Combined use of DCR and RdsON current sensing assures precision in voltage positioning (by reading droop current across inductors DCR) and safe current sharing and OCP per each phase (by reading the current across LS RdsON). Droop function can be anyway disabled to perform precise and load-insensitive regulation.

### Order codes

| Part number | Package  | Packing     |
|-------------|----------|-------------|
| L6722       | VFQFPN36 | Tube        |
| L6722TR     | VFQFPN36 | Tape & Reel |

May 2006 Rev 1 1/34

www.st.com

# **Contents**

| 1   | Typi | cal application circuit and block diagram | 4    |
|-----|------|-------------------------------------------|------|
|     | 1.1  | Application circuit                       | 4    |
|     | 1.2  | Block diagram                             | 6    |
| 2   | Pins | description and connection diagrams       | 7    |
|     | 2.1  | Pin description                           | 7    |
|     | 2.2  | Thermal data                              | . 10 |
| 3   | Elec | trical specifications                     | . 11 |
|     | 3.1  | Absolute maximum ratings                  | . 11 |
|     | 3.2  | Electrical characteristics                |      |
| 4   |      | ice description                           |      |
| 5   | Driv | er section                                | . 14 |
|     | 5.1  | Power dissipation                         | . 14 |
| 6   | Curr | rent sharing loop and current reading     | . 16 |
| _   | •    | Ob                                        | 4-   |
| 7   | _    | out voltage positioning                   |      |
|     | 7.1  | Offset and margining-mode (optional)      |      |
|     | 7.2  | Droop function (optional)                 |      |
|     | 7.3  | Maximum duty cycle limitation             | . 20 |
| 8   | Soft | start                                     | . 21 |
|     | 8.1  | Low-side-less startup for pre-bias output | . 21 |
| 9 5 | Outp | out voltage monitor and protections       | . 22 |
|     | 9.1  | Under voltage                             | . 22 |
|     | 9.2  | Over voltage                              | . 22 |
|     | 9.3  | Preliminary over voltage                  | . 22 |
|     | 9.4  | Feedback disconnection                    | . 23 |
|     | 9.5  | PGOOD                                     | . 24 |
|     |      |                                           |      |

|     | 9.6 Over-current protection                  | 24 |
|-----|----------------------------------------------|----|
| 10  | Oscillator                                   | 26 |
| 11  | System control loop compensation             |    |
|     | 11.1 Compensation network guidelines         | 28 |
| 12  | Layout guidelines                            |    |
|     | 12.1 Power components and connections        |    |
|     | 12.2 Small signal components and connections | 30 |
| 13  | Revision history                             | 33 |
| 005 | Revision history                             |    |

**5**//

# 1 Typical application circuit and block diagram

# 1.1 Application circuit

Figure 1. Typical application circuit





Figure 2. Typical application circuit - droop enabled

#### 1.2 **Block diagram**

Figure 3. **Block diagram** 



# 2 Pins description and connection diagrams

**VSEN** N.C. FΒ **REF\_OUT** 26 COMP REF\_IN 25 SGND N.C. 24 VCC 23 OSC / INH / FLT N.C. N.C. 22 LGATE1 **PGOOD** 21 **PGND** 20 N.C. LGATE2 PHASE3 BOOT2 UGATE2 PHASE2 BOOT1 UGATE1 PHASE1

Figure 4. Pins connection (top view)

# 2.1 Pin description

Table 1. Pins description

| Pin# | Name   | Function                                                                                                                   |
|------|--------|----------------------------------------------------------------------------------------------------------------------------|
| 1    | VSEN   | Remote Buffer Output. It manages OVP and UVP protections and PGOOD. See Section 9 for details.                             |
| 2    | FB     | Error Amplifier Inverting Input. Connect with a resistor $R_{FB}$ vs. VSEN and with an $R_{F}$ - $C_{F}$ vs. COMP.         |
| 3    | COMP   | Error Amplifier Output. Connect with an $R_F$ - $C_F$ vs. FB. The device cannot be disabled by pulling down this pin.      |
| 4    | SGND   | All the internal references are referred to this pin. Connect to the PCB Signal Ground.                                    |
| 5    | VCC    | Device Power Supply as well as LS driver supply.  Operative voltage is 12V ±15%. Filter with at least 1µF MLCC vs. ground. |
| 6    | N.C.   | Not Internally Bonded.                                                                                                     |
| 7    | LGATE1 | Channel 1 LS Driver Output. A small series resistor helps in reducing device-dissipated power.                             |
| 8    | PGND   | LS Driver return path. Connect to Power ground Plane.                                                                      |

Table 1. Pins description (continued)

| Table I. P | ins description | on (continued)                                                                                                                                                                                                     |
|------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin#       | Name            | Function                                                                                                                                                                                                           |
| 9          | LGATE2          | Channel 2 LS Driver Output. A small series resistor helps in reducing device-dissipated power.                                                                                                                     |
| 10         | LGATE3          | Channel 3 LS Driver Output. A small series resistor helps in reducing device-dissipated power.                                                                                                                     |
| 11         | BOOT1           | Channel 1 HS driver supply.  Connect through a capacitor (100nF typ.) to PHASE1 and provide necessary Bootstrap diode.  A small series resistor before the boot diode helps in reducing Boot capacitor overcharge. |
| 12         | UGATE1          | Channel 1 HS driver output. A small series resistors helps in reducing device-dissipated power.                                                                                                                    |
| 13         | PHASE1          | Channel 1 HS driver return path. It must be connected to the HS1 mosfet source and provides return path for the HS driver of channel 1.                                                                            |
| 14         | BOOT2           | Channel 2 HS driver supply.  Connect through a capacitor (100nF typ.) to PHASE2 and provide necessary Bootstrap diode.  A small series resistor before the boot diode helps in reducing Boot capacitor overcharge. |
| 15         | UGATE2          | Channel 2 HS driver output. A small series resistors helps in reducing device-dissipated power.                                                                                                                    |
| 16         | PHASE2          | Channel 2 HS driver return path. It must be connected to the HS2 mosfet source and provides return path for the HS driver of channel 2.                                                                            |
| 17         | воотз           | Channel 3 HS driver supply.  Connect through a capacitor (100nF typ.) to PHASE3 and provide necessary Bootstrap diode.  A small series resistor before the boot diode helps in reducing Boot capacitor overcharge. |
| 18         | UGATE3          | Channel 3 HS driver output. A small series resistors helps in reducing device-dissipated power.                                                                                                                    |
| 19         | PHASE3          | Channel 3 HS driver return path. It must be connected to the HS3 mosfet source and provides return path for the HS driver of channel 3.                                                                            |
| 20         | N.C.            | Not Internally Bonded.                                                                                                                                                                                             |
| 21         | PGOOD           | Open Drain Output set free after SS has finished and pulled low when VSEN is lower than the relative threshold. Pull up to a voltage lower than 5V (typ), if not used it can be left floating.                     |
| 22 N.C.    |                 | Not Internally Bonded.                                                                                                                                                                                             |

Table 1. Pins description (continued)

| Table 1. Pi     | ins description      | on (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin#            | Name                 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 23              | OSC / INH /<br>FLT   | Three functional pin:  OSC: It allows programming the switching frequency F <sub>SW</sub> of each channel: the equivalent switching frequency at the load side results in being tripled.  Frequency is programmed according to the resistor connected from the pin vs. SGND or VCC with a gain of 4kHz/µA (see relevant section for details). Leaving the pin floating programs a switching frequency of 100kHz per phase (300kHz on the load).  INH: Forced low, the device stops operations with all mosfets OFF: all the protections are disabled except for Preliminary over voltage. It resets the device from any latching condition.  FLT: The pin is forced high (5V) to signal an OVP FAULT: to recover from this condition, cycle VCC or the OSC pin. See Section 10 for details. |
| 24              | N.C.                 | Not Internally Bonded.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 25              | REF_IN               | REFrence INput for the regulation. Connect directly or through a resistor to the REF_OUT pin. See Section 7.1 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 26              | REF_OUT              | REFrence OUTput. Connect directly or through a resistor to the REF_IN pin. See Section 7.1 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 27, 28          | N.C.                 | Not Internally Bonded.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 29              | SGND                 | All the internal references are referred to this pin. Connect to the PCB Signal Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 30              | FBR                  | Remote Buffer Non Inverting Input.  Connect to the positive side of the load to perform remote sense.  See Section 12 for proper layout of this connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 31              | FBG                  | Remote Buffer Inverting Input.  Connect to the negative side of the load to perform remote sense.  See Section 12 for proper layout of this connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 32 to 34        | ISEN3<br>to<br>ISEN1 | LS Current Sense Pins.  These pins are used for current balance phase-to-phase as well as for the system OCP. Connect through a resistor Rg to the relative PHASEx pin. See Section 6 and Section 9.6 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 35              | CS+                  | Droop Current Sense non-inverting input.  Connect through R-C network to the main inductors. See <i>Section 7.1</i> for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 36              | CS-                  | Droop Current Sense inverting input.  Connect through resistor R <sub>D</sub> to the main inductors common node. See Section 7.1 for details.  This pin also monitor the feedback disconnection. See Section 9.4 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| PAD THERMAL PAD |                      | Thermal pad connects the Silicon substrate and makes good thermal contact with the PCB to dissipate the power necessary to drive the external mosfets.  Connect to the PGND plane with several VIAs to improve thermal conductivity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



### 2.2 Thermal data

Table 2. Thermal data

| Symbol            | Parameter                                                                 | Value      | Unit |
|-------------------|---------------------------------------------------------------------------|------------|------|
| R <sub>thJA</sub> | Thermal Resistance Junction to Ambient (Device soldered on 2s2p PC Board) | 30         | °C/W |
| T <sub>MAX</sub>  | Maximum Junction Temperature                                              | 150        | °C   |
| T <sub>STG</sub>  | Storage Temperature Range                                                 | -40 to 150 | °C   |
| T <sub>J</sub>    | Junction Temperature Range                                                | -40 to 125 | °C   |
| P <sub>TOT</sub>  | Maximum Power Dissipation at T <sub>A</sub> = 25°C                        | 3.5        | W    |

Obsolete Product(s). Obsolete Product(s)

#### **Electrical specifications** 3

#### 3.1 **Absolute maximum ratings**

Table 3. **Absolute maximum ratings** 

| Symbol                                    | Parameter                              | Value             | Unit |
|-------------------------------------------|----------------------------------------|-------------------|------|
| V <sub>CC</sub>                           | to PGND                                | 15                | V    |
| V <sub>BOOTx</sub> - V <sub>PHASEx</sub>  | Boot Voltage                           | 15                | V    |
| V <sub>UGATEX</sub> - V <sub>PHASEX</sub> |                                        | 15                | V    |
|                                           | LGATEx, PHASEx, to PGNDx               | -0.3 to VCC + 0.3 | V    |
|                                           | All other Pins to PGNDx                | -0.3 to 7         | ٧    |
| V <sub>PHASEx</sub>                       | Positive Peak Voltage; T<20ns @ 600kHz | 26                | V    |
| • PHASEX                                  | Negative Peak Voltage                  | TBD               | V    |

#### 3.2 **Electrical characteristics**

Table 4.

| ▼PHASEx             |            | Negative Peak Volta                                           |                                                         | TBD V  |        |      |      |
|---------------------|------------|---------------------------------------------------------------|---------------------------------------------------------|--------|--------|------|------|
| Table 4.            | Electric   | cal character al characteristics 2V±15%, T <sub>J</sub> = 0°C | istics<br>to 70°C unless otherwise speci                | fied). | rodi   | JCt/ | 21   |
| Symbol              |            | Parameter                                                     | Test conditions                                         | Min    | . Тур. | Max. | Unit |
| Supply curr         | ent and p  | ower-on                                                       | 60/0                                                    |        |        |      |      |
| I <sub>CC</sub>     | VCC St     | upply current                                                 | HGATEx and LGATEx = OPEN<br>BOOTx = 12V                 |        | 17     |      | mA   |
| I <sub>BOOTx</sub>  | воотх      | Supply Current                                                | HGATEx = OPEN; PHASEx to PGNDx; BOOTx = 12V             |        | 0.7    |      | mA   |
| UVLO <sub>VCC</sub> | VCC Tu     | rn-ON                                                         | VCC Rising                                              |        |        | 9.2  | ٧    |
| OVLOVCC             | VCC Tu     | rn-OFF                                                        | VCC Falling                                             | 7      |        |      | ٧    |
| UVLO <sub>OVP</sub> | Pre-OV     | P Turn-ON                                                     | VCC Rising                                              |        |        | 3.8  | ٧    |
| OVLOOVE             | Pre-OV     | P Turn-OFF                                                    | VCC Falling                                             | 3      |        |      | ٧    |
| Oscillator a        | nd inhibit | t                                                             |                                                         |        |        |      |      |
| F <sub>SW</sub>     | Main O     | scillator Accuracy                                            | OSC = OPEN<br>OSC = OPEN; T <sub>J</sub> = 0°C to 125°C | 90     |        | 110  | kHz  |
| INH <sub>IL</sub>   | Disable    | Thresholds                                                    |                                                         | 0.5    |        |      | ٧    |
| d                   | Maxires    | on Duty Cycle                                                 | OSC = OPEN; I <sub>ISENx</sub> = 0μA                    |        | 80     |      | %    |
| d <sub>MAX</sub>    | iviaximu   | ım Duty Cycle                                                 | OSC = OPEN; I <sub>ISENx</sub> = 35μA                   |        | 40     |      | %    |
| ΔV <sub>OSC</sub>   | PWMx       | Ramp Amplitude                                                |                                                         |        | 3      |      | ٧    |
| FLT                 | Voltage    | at Pin OSC                                                    | OVP Active                                              |        | 5      |      | V    |



3 Electrical specifications L6722

Table 4. Electrical characteristics (continued)  $(V_{CC} = 12V \pm 15\%, \, T_J = 0^{\circ}C \,\, to \,\, 70^{\circ}C \,\, unless \,\, otherwise \,\, specified).$ 

| Symbol                   | Parameter                                    | Test conditions                                                | Min.  | Тур.  | Max.  | Unit |
|--------------------------|----------------------------------------------|----------------------------------------------------------------|-------|-------|-------|------|
| Reference                |                                              |                                                                |       |       |       |      |
| k <sub>REF</sub>         | Output Voltage Accuracy                      | FBR = V <sub>OUT</sub> ; FBG = GND <sub>OUT</sub> ;            | -1    |       | 1     | %    |
| Error amplifi            | er and remote buffer                         |                                                                |       |       |       |      |
| A <sub>0</sub>           | EA DC Gain                                   |                                                                |       | 80    |       | dB   |
| SR                       | Slew Rate                                    | COMP = 10pF to SGND                                            |       | 15    |       | V/µs |
|                          | RB DC Gain                                   |                                                                |       | 1     |       | V/V  |
| CMRR                     | Remote Buffer Common<br>Mode Rejection Ratio |                                                                |       | 40    |       | dB   |
| Differential c           | urrent sensing and offset                    |                                                                |       |       |       |      |
| I <sub>OCTH</sub>        | Over Current Threshold                       |                                                                |       | 35    | 1.0   | μΑ   |
| k <sub>IDROOP</sub>      | Droop Current Deviation                      | $I_{DROOP}$ = 0 to 105μA; $R_D$ =5.1kΩ                         | -3    |       | 3     | μΑ   |
| I <sub>OFFSET</sub>      | Offset Current                               |                                                                | 10    | 12    | 14    | μΑ   |
| Gate drivers             |                                              |                                                                |       | 0     |       |      |
| t <sub>RISE_UGATEx</sub> | HS Rise Time                                 | BOOTx - PHASEx = 10V;<br>C <sub>UGATEx</sub> to PHASEx = 3.3nF | 3     | 15    |       | ns   |
| I <sub>UGATEx</sub>      | HS Source Current                            | BOOTx - PHASEx = 10V                                           |       | 1.5   |       | Α    |
| R <sub>UGATEx</sub>      | HS Sink Resistance                           | BOOTx - PHASEx = 12V                                           |       | 2.5   |       | Ω    |
| t <sub>RISE_LGATEx</sub> | LS Rise Time                                 | VCC = 10V;<br>C <sub>LGATEx</sub> to PGNDx = 5.6nF             |       | 20    |       | ns   |
| I <sub>LGATEx</sub>      | LS Source Current                            | VCC = 10V                                                      |       | 1.5   |       | Α    |
| R <sub>LGATEx</sub>      | LS Sink Resistance                           | VCC = 12V                                                      |       | 1.8   |       | Ω    |
| Protections              | 100,0                                        |                                                                | •     |       |       |      |
| OVP                      | 010                                          | VSEN Rising                                                    | 1.085 | 1.120 | 1.155 | V    |
| Pre-OVP                  | Preliminary Over voltage                     | FBR Rising                                                     |       | 1.25  |       | V    |
| 116-011                  | Protection                                   | Hysteresis                                                     |       | 300   |       | mV   |
| V <sub>FB-DISC</sub>     | FB Disconnection                             | V <sub>CS-</sub> Rising, above VSEN                            |       | 1.375 |       | V    |
| UVP                      | Under Voltage Protection                     | VSEN Falling, vs. REF_IN                                       | -250  | -300  | -350  | mV   |
| PGOOD                    | PGOOD Threshold                              | VSEN Falling, vs. REF_IN                                       | -100  | -150  | -200  | mV   |
| V <sub>PGOOD</sub>       | Voltage Low                                  | I = -4mA                                                       |       |       | 0.4   | V    |

L6722 4 Device description

# 4 Device description

L6722 is multi-phase PWM controller with embedded high current drivers that provides complete control logic and protections for a high performance step-down DC-DC voltage regulator. Multi-phase buck is the simplest and most cost-effective topology employable to satisfy the increasing current demand of the modern high current DC/DC converters and POLs requirements. It allows distributing equally load and power between the phases using smaller, cheaper and most common external power mosfets and inductors. Moreover, thanks to the equal phase-shift between each phase, the input and output capacitor count results in being reduced. Phase interleaving causes in fact input rms current and output ripple voltage reduction and show an effective output switching frequency increase: the 100kHz free-running frequency per phase, externally adjustable through a resistor, results multiplied on the output by the number of phases.

The device comes with a fixed 0.8V reference that guarantee the output regulated voltage to be within  $\pm 1\%$ ; the output voltage is then adjustable through a resistor divider between FBR and FBG. OFFSET may be added to the main reference so allowing the device to be tested for margining during the system production. In addition, droop function may be enabled to perform precise voltage positioning according to the delivered current.

SS is performed by increasing the reference in 2048 clock cycles in closed loop regulation.

L6722 provides a complete set of protections to avoid damaging the load in any operative and non-operative conditions:

- Over-Voltage protection protects the load from dangerous over stress latching immediately the lower driver ON and driving high the FAULT pin.
- Preliminary OVP protection also allows the device to protect the load from dangerous OVP when VCC is not above the UVLO threshold.
- UVP protection latches the device and drives high the FAULT pin.
- Over-Current protection is provided with an OC threshold for each phase; when set, it causes the device to enter in constant current mode until the latched UVP.
- Low-Side-Less start-up allows the device to perform soft-start over pre-biased output avoiding dangerous current return through the main inductors as well as negative spike at the load side and allowing the device to work in redundant systems.

A compact VFQFPN36 package with exposed thermal pad allows dissipating the power to drive the external mosfet through the system board.



obsolete

5 Driver section L6722

## 5 Driver section

The integrated high-current drivers allow using different types of power MOS (also multiple MOS to reduce the equivalent RdsON), maintaining fast switching transition.

The drivers for the high-side mosfets use BOOTx pins for supply and PHASEx pins for return. The drivers for the low-side mosfets use the VCC pin for supply and PGND pin for return.

The controller embodies a anti-shoot-through and adaptive dead-time control to minimize low side body diode conduction time maintaining good efficiency saving the use of Schottky diodes: when the high-side mosfet turns off, the voltage on its source begins to fall; when the voltage reaches 2V, the low-side mosfet gate drive is suddenly applied. When the low-side mosfet turns off, the voltage at LGATEx pin is sensed. When it drops below 1V, the high-side mosfet gate drive is suddenly applied. If the current flowing in the inductor is negative, the source of high-side mosfet will never drop. To allow the low-side mosfet to turn-on even in this case, a watchdog controller is enabled: if the source of the high-side mosfet doesn't drop, the low side mosfet is switched on so allowing the negative current of the inductor to recirculate. This mechanism allows the system to regulate even if the current is negative.

Power conversion input is flexible: 5V, 12V bus or any bus that allows the conversion (See *Section 7.3*) can be chosen freely.

# 5.1 Power dissipation

L6722 embeds high current mosfet drivers for both high side and low side mosfets: it is then important to consider the power that the device is going to dissipate in driving them in order to avoid overcoming the maximum junction operative temperature. In addition, since the device has an exposed pad to better dissipate the power, the thermal resistance between junction and ambient consequent to the layout is also important: thermal pad need to be soldered to the PCB ground plane through several VIAs in order to facilitate the heat dissipation.

Two main terms contribute in the device power dissipation: bias power and drivers' power.

 Device Power (P<sub>DC</sub>) depends on the static consumption of the device through the supply pins and it is simply quantifiable as follow (assuming to supply HS and LS drivers with the same VCC of the device):

$$P_{DC} = V_{CC} \cdot (I_{CC} + 3 \cdot I_{BOOTx})$$

Figure 5. Dissipated power



**L6722** 5 Driver section

• Drivers' power is the power needed by the driver to continuously switch on and off the external mosfets; it is a function of the switching frequency and total gate charge of the selected mosfets. It can be quantified considering that the total power P<sub>SW</sub> dissipated to switch the mosfets (easy calculable) is dissipated by three main factors: external gate resistance (when present), intrinsic mosfet resistance and intrinsic driver resistance. This last term is the important one to be determined to calculate the device power dissipation. The total power dissipated to switch the mosfets results:

$$_{SW} = 3 \cdot F_{SW} \cdot (Q_{GHS} \cdot V_{BOOT} + Q_{GLS} \cdot V_{CC})$$

External gate resistors helps the device to dissipate the switching power since the same power P<sub>SW</sub> will be shared between the internal driver impedance and the external resistor resulting in a general cooling of the device.

Obsolete Product(s). Obsolete Product(s)



#### Current sharing loop and current reading 6

L6722 embeds two separate Current-Reading circuitries used to perform Current-Sharing and OCP through ISENx pins and Voltage-Positioning through CS+ and CS- pins (See Section 7).

Current-sharing control-loop and connections are reported in Figure 6: the current read through the  $I_{SENx}$  pins is converted into a current  $I_{INFOx}$  proportional to the current delivered by each phase and the information about the average current  $I_{AVG} = \Sigma I_{INFOx} / 3$  is internally built into the device. The error between the read current I<sub>INFOx</sub> and the reference I<sub>AVG</sub> is then converted into a voltage that with a proper gain is used to adjust the duty cycle whose dominant value is set by the voltage error amplifier in order to equalize the current carried by each phase.

The current flowing trough each phase is read using the voltage drop across the low-side mosfets R<sub>dsON</sub> or across a sense resistor in its series and it is internally converted into a current. The trans-conductance ratio is issued by the external resistor R<sub>ISEN</sub> placed outside the chip between I<sub>SENx</sub> and the reading point (usually the LS mosfet Drain).

The current sense circuit tracks the current information for a time T<sub>TRACK</sub> centered in the middle of the LS conduction time and holds the tracked information during the rest of the period. The current that flows from the  $I_{SENx}$  pin is the current information used by the device to perform current sharing and OCP and it is given by:

$$I_{ISENx} = \frac{R_{dsON}}{R_{ISEN}} \cdot I_{PHASEx} = I_{INFOx}$$

where  $R_{dsON}$  is the ON resistance of the low side mosfet and  $R_{ISEN}$  is the trans-conductance resistor connected between the ISENx pins and the LS Drain; IPHASEx is the current carried by the relative phase and I<sub>INFOx</sub> is the current information signal reproduced internally.

R<sub>ISENx</sub> is designed according to the Over Current Protection: see Section 9.6 for details.

Caution: Asymmetries in the RISENX values are allowed in order to create intentional current-unbalance so that one phase can carry higher currents or support different cooling. To increase the current in any of the phases, the value of the related RISEN can be slightly increased starting from the theoretical value extracted from the above reported relationships. Start from the coolest phase first to get the thermal balance.



16/34

Μ

Figure 6.

# 7 Output voltage positioning

Output voltage positioning is performed by programming the external resistor divider and by correctly designing Droop Function and Offset to the reference (Optional). The output voltage is then driven by the following relationship (See *Figure 7*):

$$V_{OUT} = (Ref) \cdot \frac{R1 + R2}{R2}$$

Both DROOP and OFFSET function can be disabled: see *Section 7.1* and *Section 7.2* for details.

L6722 embeds a Remote Sense Buffer to sense remotely the regulated voltage without any additional external components. In this way, the output voltage programmed is regulated between the remote buffer inputs compensating for board and connector losses. The device senses the output voltage remotely through the pins FBR and FBG (FBR is for the regulated voltage sense while FBG is for the ground sense) and reports this voltage internally at VSEN pin with unity gain eliminating the errors. Keeping the FBR and FBG traces parallel and guarded by a power plane results in common mode coupling for any picked-up noise.

When regulating output voltages higher than the reference, it is possible to insert a resistor divider between FBR, FBG and the regulated voltage as reported in *Figure 7*. In this case it is important for the external divider to have a value negligible with respect to the remote buffer impedance that has 64k resistors.





# 7.1 Offset and margining-mode (optional)

Positive / negative offset can be added to the programmed reference by connecting proper network resistor between the REF\_OUT and REF\_IN pins. In this way is possible to manage margining-mode by adding small offsets (positive or negative) to the regulated voltage, in order to test the loading-circuitry in different operative conditions to check for the reliability of the system designed.

Referring to *Figure 8*, a constant current ( $I_{OS}=12\mu A$ ) is sourced from the REF\_IN pin as soon as the device is enabled. By correctly designing  $R_{OS1}$  and  $R_{OS2}$ , positive and negative offset may be added to the reference voltage according to the status of the control signals M1 and M2. Different operating conditions can be then considered:

577

To Vout



Figure 8. Offset definition (margin mode)

- No Offset (M1=1; M2=0)
- Positive Margin (M1=0; M2=0)  $V_{REFIN} = Ref + I_{OS} \cdot R_{OS1}$

• Negative Margin (M1=0; M2=1) 
$$I_{REFIN} = (Ref + I_{OS} \cdot R_{OS1}) \cdot \frac{R_{OS2}}{R_{OS1} + R_{OS2}}$$

Offset resistors may be simply defined as follow 
$$R_{OS1} = \frac{V_{TARGET-POS} - Ref}{I_{OS}} \qquad \qquad R_{OS2} = R_{OS1} \cdot \frac{V_{TARGET-POS}}{V_{TARGET-POS} - V_{TARGET-NEG}}$$
 where  $V_{TARGET-POS}$  and  $V_{TARGET-NEG}$  are the target voltages for positive and negative margin mode.

mode.

Offset current is always sourced from REF\_IN pin: to avoid having steps during soft-start, the introduction of  $C_{OS}$  is required. The resulting time-constant need to be negligible with respect to the soft-start time as well as long enough to smooth the initial step. Typical values are in the range of few tens / hundreds of nF.

Offset function can be easily disabled by shorting REF\_IN and REF\_OUT together.

Warning: Maximum offset must be limited to less than 200mV to avoid setting the OVP protection resulting in a maximum +25% margin.

#### **Droop function (optional)** 7.2

This method "recovers" part of the drop due to the output capacitor ESR in the load transient, introducing a dependence of the output voltage on the load current: a static error proportional to the output current causes the output voltage to vary according to the sensed current.

Figure 9 shows the Current Sense Circuit used to implement the Droop Function. The current flowing across the three inductors is read through the R<sub>PH</sub> - C<sub>PH</sub> filter across CS+ and CS- pins. R<sub>D</sub> programs a transconductance gain and generates a current I<sub>CS</sub> proportional to the average of the currents of the three phases. The current I<sub>CS</sub> is then mirrored and, multiplied by three, sourced by the FB pin (IDBOOP). REB gives the final gain to program the desired load-line slope.

Time constant matching between the inductor (L / DCR) and the current reading filter ( $R_{PH} \cdot C_{PH}$ ) is required to implement a real equivalent output impedance of the system so avoiding over and/or under shoot of the output voltage as a consequence of a load transient. In fact, considering the scheme reported on *Figure 9*, it is possible to observe that:

$$_{S} = \frac{I_{OUT}}{3} \cdot \ \frac{1 + s \cdot \ L / \ DCR}{1 + s \cdot \ R_{PH} \cdot \ C_{PH} / \ 3} \cdot \ \frac{DC}{R_{I}}$$

By applying the time constant matching concept, it results:

$$\frac{L}{DCR} = \frac{R_{PH} \cdot C_{PH}}{3} \Rightarrow |_{CS} = \frac{I_{OUT}}{3} \cdot \frac{DCR}{R_{D}}$$

The device forces  $I_{DROOP} = I_{CS} \times 3$ , proportional to the read current, into the feedback resistor  $R_{FB}$  implementing the load regulation dependence. The output characteristic vs. load current is then given by (Offset disabled):

$$_{\text{OUT}} = \text{VID} - \text{R}_{\text{FB}} \cdot \text{ I}_{\text{DROOP}} = \text{VID} - \text{R}_{\text{FB}} \cdot \frac{\text{DCR}}{\text{R}_{\text{D}}} \cdot \text{ I}_{\text{OUT}} = \text{VID} - \text{R}_{\text{LL}} \cdot \text{ I}_{\text{OL}}$$

Where  $R_{LL}$  is the resulting load-line resistance implemented by the system.

The whole power supply can be then represented by a "real" voltage generator with an equivalent output resistance R<sub>LL</sub> and a voltage value of VID.

 $\ensuremath{\mathsf{R}_{\mathsf{FB}}}$  resistor can be then designed according to the  $\ensuremath{\mathsf{R}_{\mathsf{LL}}}$  specifications as follow:

$$R_{FB} = R_{LL} \cdot \frac{R_D}{DCR}$$

Warning: Droop function is operational for output voltages up to 1.8V.

Caution: Droop function is optional, in case it is not desired, the Current Sense circuit can be tricked so that the device always read a null current. To do this, it is enough connecting CS+ directly to the output voltage leaving CS- unconnected. The reaction will keep CS+ and CS- at the same voltage, always reading a null current and also assuring the FB disconnection protection to be effective. To aovid setting the FB-disconnection protection, it is also suggested to connect CS+ to local-V<sub>OLIT</sub> through the same resistor divider used as external divider (See *Figure 1*).

To disable also the FB disconnection protection, CS+ can be directly connected to VSEN or SGND.

Figure 9. Droop function current reading network



## 7.3 Maximum duty cycle limitation

To provide proper time for current-reading in order to equalize the current carried by each phase, the device implements a duty-cycle limitation. This limitation is not fixed but it is linearly variable with the current delivered to the load as follow:

$$T_{ON(max)} = \begin{cases} 0.80 \cdot T_{SW} & I_{ISENx} = 0\mu\text{A} \\ 0.40 \cdot T_{SW} & I_{ISENx} = 35\mu\text{A} \end{cases}$$

Duty Cycle limitation is variable with the delivered current to provide fast load transient response at light load as well as assuring robust over-current protection.

Figure 10 shows the maximum output voltage that the device is able to regulate considering the  $T_{ON}$  limitation imposed by the previous relationship. If the desired output characteristic crosses the limited- $T_{ON}$  maximum output voltage, the output resulting voltage will start to drop after the cross-point. In this case, the output voltage starts to decrease following the resulting characteristic (dotted in *Figure 10*) until UVP is detected or anyway until  $I_{ISENx} = 35μA$ .

Figure 10. Maximum duty-cycle limitation



L6722 8 Soft start

## 8 Soft start

L6722 implements a soft-start to smoothly charge the output filter avoiding high in-rush currents to be required to the input power supply. The device increases the reference from zero up to the programmed value in 2048 clock periods and the output voltage increases accordingly with closed loop regulation. At the end of the digital Soft-Start, PGOOD signal is set free.

Protections are active during this phase; Under Voltage is enabled when the reference voltage reaches 0.6V while Over Voltage is always enabled with a threshold dependent on the selected Operative Mode

The device implements Soft-Start only when all the power supplies are above their own turn-on thresholds and the INH pin is set free.

## 8.1 Low-side-less startup for pre-bias output

To manage pre-biased output start-up and in order to avoid any kind of negative undershoot and dangerous return from the load, L6722 performs a special sequence in enabling LS driver to switch: during the soft-start phase, the LS driver results disabled (LS=OFF) until the HS starts to switch. This avoid the dangerous negative spike on the output voltage that can happen if starting over a pre-biased output (See *Figure 11*).

This particular feature of the device masks the LS turn-on only from the control-loop point of view: protections are still allowed to turn-on the Is mosfet in case of over-voltage if needed.



Figure 11. low-side-less startup

577

# 9 Output voltage monitor and protections

L6722 monitors through pin VSEN the regulated voltage and compares this voltage with the one present at the REF\_IN pin to manage the OVP, UVP and PGOOD conditions. Protections are active also during soft-start (See *Section 8* for details).

# 9.1 Under voltage

If the output voltage monitored by VSEN drops more than -300mV below the programmed reference for more than one clock period, the device turns off all mosfets and latches the condition: to recover it is required to cycle Vcc or the INH pin.

UVP is active when the device is enabled, after the reference reaches 0.6V.

### 9.2 Over voltage

When the voltage sensed by VSEN overcomes the OVP threshold, the controller permanently switches on all the low-side mosfets and switches off all the high-side mosfets in order to protect the load. The FLT pin is driven high (5V) and power supply or INH pin cycling is required to restart operations.

OVP is active as soon as the device is enabled.

# 9.3 Preliminary over voltage

To provide a protection while VCC is below the UVLO $_{VCC}$  threshold and when the device is disabled is fundamental to avoid damage to the load in case of failed HS mosfets. In fact, since the device is supplied from the 12V bus, it is basically "blind" for any voltage below the turn-on threshold (UVLO $_{VCC}$ ). In order to give full protection to the load, a Preliminary-OVP protection is provided while VCC is within UVLO $_{VCC}$  and UVLO $_{OVP}$ 

This protection turns-on the low side mosfets as long as the FBR pin voltage is greater than 1.25V with a 300mV hysteresis. When set, the protection drives the LS mosfet with a gate-to-source voltage depending on the voltage applied to VCC. This protection depends also on the INH pin status as detailed in *Figure 12*.

A simple way to provide protection to the output in all conditions when the device is OFF (then avoiding the unprotected region in *Figure 12*-Left) consists in supplying the controller through the 5VSB bus as shown in *Figure 12*-Right: 5VSB is always present before +12V and, in case of HS short, the LS mosfet is driven with 5V assuring a reliable protection of the load.

Pre-OVP is active when the device is disabled and when UVLO<sub>OVP</sub> < VCC < UVLO<sub>VCC</sub>.



Figure 12. output voltage protections and typical principle connections

#### 9.4 **Feedback disconnection**

Output voltage i monitored by the device in two different points:

- Remotely, through the remote buffer, across VSEN
- Locally across the CS- pin (negligibly offset by  $R_D \cdot I_{CS}$ ).

By comparing the voltage present at these two different locations, L6722 is able to understand if the output voltage feedback is connected. When CS- is more than 1.375V higher than VSEN, (See Figure 13) the device stops switching with the low side mosfets permanently ON and drives high the FAULT pin. The condition is latched until VCC or INH cycled.



Figure 13. Feedback disconnection

### 9.5 PGOOD

It is an open-drain signal set free after the soft-start sequence has finished. It is pulled low when the output voltage drops below -150mV of the programmed voltage.

## 9.6 Over-current protection

The Over Current threshold has to be programmed, by designing the  $R_{\rm ISENx}$  resistors, to a safe value, in order to be sure that the device doesn't enter OCP during normal operations. This value must take into consideration also the process spread and temperature variations of the sensing elements as well as the minimum value  $I_{\rm OCTH(min)}$  of the threshold as follow:

$$Rg = \frac{I_{OCPx(max)} \cdot R_{dsON(max)}}{I_{OCTH(min)}}$$

where  $I_{\text{OCP}_X}$  is the current measured by the current reading circuitry when the device enters Quasi-Constant-Current.

Since the device reads the current across Low Side mosfets, it limits the bottom of the inductor current entering in constant current until setting UVP as below explained.  $I_{OCP_X}$  must be calculated starting from the corresponding output current value  $I_{OUT(OCP)}$  as follow since the device holds the valley current information:

$$I_{OCPx} = \frac{I_{OUT(OCP)}}{3} - \frac{\Delta I_{PP}}{2}$$

where  $I_{OUT(OCP)}$  is still the output current value at which the device enters Quasi-Constant-Current, and  $I_{PP}$  is the inductor current ripple in each phase. In particular, since the device limits the valley of the inductor current, the ripple entity, when not negligible, impacts on the real OC threshold value and must be considered.

The device detects an Over Current condition for each phase when the current information  $I_{\rm ISENx}$  overcomes the fixed threshold of  $I_{\rm OCTH}$ . When this happens, the device keeps the relative LS mosfet on, also skipping clock cycles, until the threshold is crossed back and  $I_{\rm ISENx}$  results being lower than the  $I_{\rm OCTH}$  threshold (this implies that the device limits the bottom of each inductor current ripple). After exiting the OC condition, the LS mosfet is turned off and the HS is turned on with a duty cycle driven by the PWM comparator.

Keeping the LS on, skipping clock cycles, causes the on-time subsequent to the exit from the OC condition, driven by the control loop, to increase. The device enters in Quasi-Constant-Current operation: the low-side mosfets stays ON until the current read becomes lower than  $I_{\text{OCPx}} \left(I_{\text{INFOx}} < I_{\text{OCTH}}\right)$  skipping clock cycles. The high side mosfet can be then turned ON with a  $T_{\text{ON}}$  imposed by the control loop after the LS turn-off and the device works in the usual way until another OCP event is detected.

This means that the average current delivered can slightly increase in Quasi-Constant-Current operation since the current ripple increases. In fact, the ON time increases due to the OFF time rise because of the current has to reach the I<sub>OCPx</sub> bottom. The worst-case condition is when the ON time reaches its maximum value.

When this happens, the device works in Real Constant Current and the output voltage decrease as the load increase. Crossing the UVP threshold causes the device to latch driving high the OSC pin.

It can be observed that the peak current ( $I_{PEAK}$ ) is greater than  $I_{OCPx}$  but it can be determined as follow:

577

$$P_{EAK} = I_{OCPx} + \frac{V_{IN} - V_{OUT(min)}}{L} \cdot T_{ON(max)} = I_{OCPx} + \frac{V_{IN} - V_{OUT(min)}}{L} \cdot 0.40 \cdot T_{SV} + \frac{V_{IN} - V_{OUT(min)}}{L} \cdot 0.40 \cdot$$

Where V<sub>outMIN</sub> is the UVP threshold, (inductor saturation must be considered). When that threshold is crossed, all mosfets are turned off, the FAULT pin is driven high and the device stops working. Cycle the power supply or the INH pin to restart operation.

The maximum average current during the Constant-Current behavior results:

$$_{MAX, tot} = 3 \cdot I_{MAX} = 3 \cdot \left(I_{OCPx} + \frac{I_{PEAK} - I_{OCPx}}{2}\right)$$

in this particular situation, the switching frequency for each phase results reduced. The ON time is the maximum allowed  $T_{\text{ON(max)}}$  while the OFF time depends on the application:

$$T_{OFF} = L \cdot \frac{I_{PEAK} - I_{OCPx}}{V_{OUT}}$$
  $f = \frac{1}{T_{ON(max)} + T_{OFF}}$ 

The trans-conductance resistor R<sub>ISENx</sub> can be designed considering that the device limits the bottom of the inductor current ripple and also considering the additional current delivered during the quasi-constant-current behavior as previously described in the worst case conditions.

$$R_{ISENx} = \frac{I_{OCPx(max)} \cdot R_{dsON(max)}}{I_{OCTH(min)}} \text{ where } I_{OCPx} = \frac{I_{OUT(OCP)}}{3} - \frac{\Delta I_{PP}}{2}$$

Figure 14. Constant current operation



5/

yosolete

10 Oscillator L6722

# 10 Oscillator

The internal oscillator generates the triangular waveform for the PWM charging and discharging with a constant current an internal capacitor. The switching frequency for each channel,  $F_{SW}$ , is internally fixed at 100kHz so that the resulting switching frequency at the load side results in being tripled (300kHz).

The current delivered to the oscillator is typically  $25\mu A$  (corresponding to the free running frequency  $F_{SW}$ =100kHz) and it may be varied using an external resistor ( $R_{OSC}$ ) connected between the OSC pin and SGND. Since the OSC pin is fixed at 1.24V, the frequency is varied proportionally to the current sunk from the pin considering the internal gain of  $4KHz/\mu A$ .

In particular connecting  $R_{OSC}$  to SGND the frequency is increased according to the following relationship:

$$R_{OSC}$$
 vs. SGND  $F_{SW} = 100 \text{kHz} + \frac{1.240 \text{V}}{R_{OSC}(\text{k}\Omega)} \cdot 4 \frac{\text{kHz}}{\mu \text{A}} = 100 \text{kHz} + \frac{4.96 \cdot 10^6}{R_{OSC}(\text{k}\Omega)}$ 

**Caution:** Maximum programmable switching frequency per phase must be limited to 500kHz to avoid current reading errors causing, as a consequence, current sharing errors. Anyway, device power dissipation must be checked prior to design high switching frequency systems.

Figure 15. R<sub>OSC</sub> vs. Switching frequency



# 11 System control loop compensation

The control loop is composed by the Current Sharing control loop (See *Figure 16*) and the Voltage control loop. Each loop gives, with a proper gain, the correction to the PWM in order to minimize the error in its regulation: the Current Sharing control loop equalize the currents in the inductors while the Voltage control loop fixes the output voltage equal to the reference. *Figure 16* shows the block diagram of the system control loop.

The system Control Loop is reported in *Figure 17*. The current information  $I_{DROOP}$  sourced by the DROOP pin flows into  $R_{FB}$  implementing the dependence of the output voltage from the read current (when DROOP is enabled).

Figure 16. Main control loop



The system can be modeled with an equivalent single phase converter which only difference is the equivalent inductor L/3 (where each phase has an L inductor).

The Control Loop gain results (obtained opening the loop after the COMP pin):

$$\label{eq:alpha} \boldsymbol{\beta}_{LOOP}(s) = -\frac{PWM \cdot \ \boldsymbol{Z}_F(s) \cdot \ (\boldsymbol{R}_{DROOP} + \boldsymbol{Z}_P(s))}{[\boldsymbol{Z}_P(s) + \boldsymbol{Z}_L(s)] \cdot \ \left[ \frac{\boldsymbol{Z}_F(s)}{\boldsymbol{A}(s)} + \left( 1 + \frac{1}{\boldsymbol{A}(s)} \right) \cdot \ \boldsymbol{R}_{FB} \right]}$$

Where:

- $R_{DROOP} = \frac{DCR}{Rg}$ .  $R_{FB}$  is the equivalent output resistance determined by the droop function;
- Z<sub>P</sub>(s) is the impedance resulting by the parallel of the output capacitor (and its ESR) and the applied load R<sub>O</sub>;
- Z<sub>F</sub>(s) is the compensation network impedance;
- Z<sub>I</sub> (s) is the parallel of the three inductor impedance;
- A(s) is the error amplifier gain;

577

• PWM =  $\frac{4}{5} \cdot \frac{V_{IN}}{\Delta V_{OSC}}$  is the PWM transfer function where  $\Delta V_{OSC}$  is the oscillator ramp amplitude and has a typical value of 4V.

Removing the dependence from the Error Amplifier gain, so assuming this gain high enough, and with further simplifications, the control loop gain results:

$$\label{eq:DOP} \text{DOP}^{(s)} = -\frac{4}{5} \cdot \frac{v_{IN}}{\Delta v_{OSC}} \cdot \frac{z_{F}(s)}{R_{FB}} \cdot \frac{R_{O} + R_{DROOP}}{R_{O} + \frac{R_{L}}{3}} \cdot \frac{1 + s \cdot c_{O} \cdot (R_{DROOP} / / R_{O} + \text{ESR})}{s^{2} \cdot c_{O} \cdot \frac{L}{3} + s \cdot \left[ \frac{L}{3 \cdot R_{O}} + c_{O} \cdot \text{ESR} + c_{O} \cdot \frac{R_{L}}{3} \right]}$$

The system Control Loop gain (See *Figure 17*) is designed in order to obtain a high DC gain to minimize static error and to cross the 0dB axes with a constant -20dB/dec slope with the desired crossover frequency  $\omega_{\Gamma}$ . Neglecting the effect of  $Z_{\Gamma}(s)$ , the transfer function has one zero and two poles; both the poles are fixed once the output filter is designed (LC filter resonance  $\omega_{LC}$ ) and the zero ( $\omega_{ESR}$ ) is fixed by ESR and the Droop resistance.

Figure 17. Equivalent control loop block diagram (left) and bode diagram (right).



To obtain the desired shape an  $R_F$ - $C_F$  series network is considered for the  $Z_F(s)$  implementation. A zero at  $\omega_F$ =1/ $R_FC_F$  is then introduced together with an integrator. This integrator minimizes the static error while placing the zero  $\omega_F$  in correspondence with the L-C resonance assures a simple -20dB/dec shape of the gain.

In fact, considering the usual value for the output filter, the LC resonance results to be at frequency lower than the above reported zero.

Compensation network can be simply designed placing  $\omega_F = \omega_{C}$  and imposing the cross-over frequency  $\omega_T$  as desired obtaining (always considering that  $\omega_T$  might be not higher than 1/10th of the switching frequency  $F_{SW}$ ):

$$= \frac{R_{FB} \cdot \Delta V_{OSC}}{V_{IN}} \cdot \frac{5}{4} \cdot \omega_{T} \cdot \frac{L}{3 \cdot (R_{DBOOP} + ESf} C_{F} = \frac{\sqrt{C_{O} \cdot \frac{1}{3}}}{R_{F}}$$

# 11.1 Compensation network guidelines

The Compensation Network design assures to having system response according to the crossover frequency selected and to the output filter considered: it is anyway possible to further finetune the compensation network modifying the bandwidth in order to get the best response of the system as follow:

- Increase R<sub>F</sub> to increase the system bandwidth accordingly;
- Decrease R<sub>F</sub> to decrease the system bandwidth accordingly;

57

• Increase  $C_F$  to move  $\omega_F$  to low frequencies increasing as a consequence the system phase margin.

Having the fastest compensation network gives not the confidence to satisfy the requirements of the load: the inductor still limits the maximum dl/dt that the system can afford. In fact, when a load transient is applied, the best that the controller can do is to "saturate" the duty cycle to its maximum  $(d_{MAX})$  or minimum (0) value. The output voltage dV/dt is then limited by the inductor charge / discharge time and by the output capacitance.

Obsolete Product(s). Obsolete Product(s)

12 Layout guidelines L6722

# 12 Layout guidelines

Since the device manages control functions and high-current drivers, layout is one of the most important things to consider when designing such high current applications. A good layout solution can generate a benefit in lowering power dissipation on the power paths, reducing radiation and a proper connection between signal and power ground can optimize the performance of the control loops.

Two kind of critical components and connections have to be considered when layouting a VR based on L6722: power components and connections and small signal components connections.

### 12.1 Power components and connections

These are the components and connections where switching and high continuous current flows from the input to the load. The first priority when placing components has to be reserved to this power section, minimizing the length of each connection and loop as much as possible. To minimize noise and voltage spikes (EMI and losses) these interconnections must be a part of a power plane and anyway realized by wide and thick copper traces: loop must be anyway minimized. The critical components, i.e. the power transistors, must be close one to the other. The use of multi-layer printed circuit board is recommended.

Figure 18 shows the details of the power connections involved and the current loops. The input capacitance ( $C_{IN}$ ), or at least a portion of the total capacitance needed, has to be placed close to the power section in order to eliminate the stray inductance generated by the copper traces. Low ESR and ESL capacitors are preferred, MLCC are suggested to be connected near the HS drain.

Use proper VIAs number when power traces have to move between different planes on the PCB in order to reduce both parasitic resistance and inductance. Moreover, reproducing the same high-current trace on more than one PCB layer will reduce the parasitic resistance associated to that connection.

Connect output bulk capacitor as near as possible to the load, minimizing parasitic inductance and resistance associated to the copper trace also adding extra decoupling capacitors along the way to the load when this results in being far from the bulk capacitor bank.

Gate traces must be sized according to the driver RMS current delivered to the power mosfet. The device robustness allows managing applications with the power section far from the controller without losing performances. Anyway, when possible, it is suggested to minimize the distance between controller and power section.

# 12.2 Small signal components and connections

These are small signal components and connections to critical nodes of the application as well as bypass capacitors for the device supply (See *Figure 18*). Locate the bypass capacitor (VCC and Bootstrap capacitor) close to the device and refer sensible components such as frequency and offset setup resistors to SGND. Star grounding is suggested: connect SGND to PGND plane in a single point to avoid that drops due to the high current delivered causes errors in the device behavior.

**577** 

L6722 12 Layout guidelines

Remote Sense Connection must be routed as parallel nets from the FBG/FBR pins to the load in order to avoid the pick-up of any common mode noise. Connecting these pins in points far from the load will cause a non-optimum load regulation, increasing output tolerance.

Locate current reading components close to the device. It's also important to minimize any offset in the measurement and, to get a better precision, to connect the traces as close as possible to the sensing elements.

Caution: Boot capacitor extra charge. Systems that do not use Schottky diodes in parallel to the low-side mosfet might show big negative spikes on the phase pin. This spike can be limited as well as the positive spike but has an additional consequence: it causes the bootstrap capacitor to be over-charged. This extra-charge can cause, in the worst case condition of maximum input voltage and during particular transients, that boot-to-phase voltage overcomes the abs. max. ratings also causing device failures. It is then suggested in this cases to limit this extra-charge

- adding a small resistor in series to the boot diode (one resistor can be enough for all the three diodes if placed upstream the boot diode anode, see *Figure 18*)
- using non-capacitive boot diodes (such as standard diodes).



Figure 18. Power connections and related connections layout (same for all phases).

577

by:

Josoleite Product(s)

12 Layout guidelines L6722

Figure 19. VFQFPN36 Mechanical data & package dimensions

| e 19.  | VFQF  | PN36  | Mech  | anıcaı                                  | data   | & pac    | age dimensions                                      |    |
|--------|-------|-------|-------|-----------------------------------------|--------|----------|-----------------------------------------------------|----|
| DIM.   |       | mm    |       |                                         | inch   |          | OUTLINE AND                                         |    |
| DIIVI. | MIN.  | TYP.  | MAX.  | MIN.                                    | TYP.   | MAX.     | MECHANICAL DATA                                     |    |
| Α      | 0.800 | 0.900 | 1.000 | 0.031                                   | 0.035  | 0.039    |                                                     |    |
| A1     |       | 0.020 | 0.050 |                                         | 0.0008 | 0.0019   |                                                     |    |
| A2     |       | 0.650 | 1.000 |                                         | 0.025  | 0.039    |                                                     |    |
| А3     |       | 0.250 |       |                                         | 0.01   |          |                                                     |    |
| b      | 0.180 | 0.230 | 0.300 | 0.007                                   | 0.009  | 0.012    | <b>49</b> )                                         |    |
| D      | 5.875 | 6.000 | 6.125 | 0.231                                   | 0.236  | 0.241    |                                                     |    |
| D2     | 1.750 | 3.700 | 4.250 | 0.069                                   | 0.146  | 0.167    | <b>1</b>                                            |    |
| Е      | 5.875 | 6.000 | 6.125 | 0.231                                   | 0.236  | 0.241    |                                                     |    |
| E2     | 1.750 | 3.700 | 4.250 | 0.069                                   | 0.146  | 0.167    |                                                     | 91 |
| е      | 0.450 | 0.500 | 0.550 | 0.018                                   | 0.020  | 0.022    |                                                     |    |
| L      | 0.350 | 0.550 | 0.750 | 0.014                                   | 0.022  | 0.029    | VFQFPN-36 (6x6x1.0mm)                               |    |
| ddd    |       |       | 0.080 |                                         |        | 0.003    | Very Fine Quad Flat Package No lead                 |    |
|        | E2    | 27    |       | e • • • • • • • • • • • • • • • • • • • |        |          | SEATING PLANE  PIN #1 ID  R=0.20  A3  A1  A2  A2  A |    |
|        |       |       |       |                                         |        | <b>→</b> | BOTTOM VIEW 7185332 F                               |    |

**L6722** 13 Revision history

# 13 Revision history

Table 5. Revision history

| Date          | Revision | Changes          |
|---------------|----------|------------------|
| 14-Apr-2006 1 |          | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

57