## SupIRBuck ${ }^{T M}$

## 10A HIGHLY INTEGRATED

## WIDE-INPUT VOLTAGE, SYNCHRONOUS BUCK REGULATOR

## Features

- Input Voltage Range: 3 V to 26 V
- Output Voltage Range: 0.5 V to 12 V
- Continuous 10A Load Capability
- Constant On-Time control
- Excellent Efficiency at very low output current levels
- Gate drive charge pump option to maximize efficiency at higher output current levels
- Compensation Loop not Required
- Programmable switching frequency, soft start, and over current protection
- Power Good Output
- Precision Voltage Reference (0.5V, +/-1\%)
- Enable Input with Voltage Monitoring Capability
- Pre-bias Start Up
- Under/Over Voltage Fault Protection
- Ultra small, low profile $5 \times 6 \mathrm{~mm}$ QFN Package
- Lead-free, halogen-free and RoHS compliant


## Applications

- Notebook and desktop computers
- Game consoles
- Consumer electronics - STB, LCD TV, Printers
- General purpose POL DC-DC Converters


## Description

The IR3870M SupIRBuck ${ }^{\text {TM }}$ is an easy-to-use, fully integrated and highly efficient DC/DC voltage regulator. The onboard constant on time hysteretic controller and MOSFETs make IR3870 a space-efficient solution that delivers up to 10A of precisely controlled output voltage in $60^{\circ} \mathrm{C}$ ambient temperature applications without airflow.

Programmable switching frequency, soft start, and over current protection allows for a very flexible solution suitable for many different applications. The combination of the gate drive charge pump option and constant on time control allow efficiency optimization in the whole output current range, making this device an ideal choice for battery powered applications.

Additional features include pre-bias startup, very precise 0.5 V reference, over/under voltage shut down, power good output, and enable input with voltage monitoring capability.


## ABSOLUTE MAXIMUM RATINGS

(Voltages referenced to GND unless otherwise specified)

- VIN ................................................................ 30.. 30.
- VCC .............................................................. 3.9. 3V
- PVCC .............................................................. 7.5V
- Boot ............................................................ 40V
- PHASE ...................................................... -0.3V to 30V(DC), $-5 \mathrm{~V}(100 \mathrm{~ns})$
- Boot to PHASE...................................................... 7.5V
- FF 30V
- PGND to GND
-0.3 V to +0.3 V
- All other pins 3.9 V
- Storage Temperature Range $-65^{\circ} \mathrm{C}$ To $150^{\circ} \mathrm{C}$
- Junction Temperature Range $-10^{\circ} \mathrm{C}$ To $150^{\circ} \mathrm{C}$
- ESD Classification $\qquad$ JEDEC Class 1C
- Moisture sensitivity level

JEDEC Level 3@260 º
Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied.

## PACKAGE INFORMATION

$5 \mathrm{~mm} \times 6 \mathrm{~mm}$ POWER QFN


ORDERING INFORMATION

| PKG DESIG | PACKAGE <br> DESCRIPTION | PIN COUNT | PARTS PER <br> REEL |
| :---: | :---: | :---: | :---: |
| $M$ | IR3870MTRPbF | 23 | 4000 |
| $M$ | IR3870MTR1PbF | 23 | 750 |

## Block Diagram



## Pin Description

| NAME | NUMBER | I/O LEVEL | DESCRIPTION |
| :--- | :---: | :--- | :--- |
| NC | 1 |  | No connection |
| ISET | 2 |  | Connecting resistor to PHASE pin sets over current trip point |
| PGOOD | 3 | 5 V | Power good - pull up to 5V |
| GND | 4,17 | Reference | Bias return and signal reference |
| FB | 5 | 3.3 V | Inverting pin of PWM comparator and OVP/PGood sense |
| SS | 6 | 3.3 V | Set soft start slew-rate with a capacitor to GND |
| NC | 7 |  | No connection |
| VCC | 8 | 3.3 V | Internal bias supply |
| CPO | 9 | 0.75 V | Charge pump output |
| PVCC | 10 | 5 V | Gate drive supply |
| PGND | 11 | Reference | Power return |
| PHASE | 12 | VIN | Phase node (or switching node) of MOSFET half bridge |
| VIN | 13 | VIN | Input voltage for the system. |
| BOOT | 14 | VIN | Bootstrapped gate drive supply - connect a capacitor to <br> PHASE |
| PFVCC | 15 | VIN | Input voltage feed forward - sets on-time with a resistor to <br> VIN |
| EN | 16 | $5 V$ | Enable - turns device on or off |

Recommended Operating Conditions

| Symbol | Definition | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| VIN | Input Voltage | 3 | $26^{*}$ |  |
| VCC | Supply Voltage | 3 | 3.6 |  |
| Boot to <br> PHASE | Supply Voltage |  | 7.0 |  |
| V Out | Output Voltage | 0.5 | 12 |  |
| I OuT | Output Current | 0 | 10 | A |
| Fs | Switching Frequency |  | 1000 | kHz |

* Note: PHASE pin must not exceed 30V.


## Electrical Specifications

Unless otherwise specified, these specification apply over VIN $=12 \mathrm{~V}, \mathrm{PVCC}=7 \mathrm{VDC}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C}$.

| PARAMETER | NOTE | TEST CONDITION | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BIAS SUPPLIES |  |  |  |  |  |  |
| VCC Turn-on Threshold |  |  |  |  | 3 | V |
| VCC Turn-off Threshold |  |  | 2.65 |  |  | V |
| VCC Threshold Hysteresis |  |  |  | 60 |  | mV |
| PVCC Turn-on Threshold |  |  |  |  | 3.05 | V |
| PVCC Turn-off Threshold |  |  | 2.65 |  |  | V |
| PVCC Threshold Hysteresis |  |  |  | 60 |  | mV |
| VCC Shutdown Current |  | EN=LOW |  | 30 | 60 | $\mu \mathrm{A}$ |
| VCC Operating Current |  | RFF $=180 \mathrm{k} \Omega$, EN $=\mathrm{HIGH}$ |  | 1.2 |  | mA |
| PVCC Operating Current |  | $\begin{aligned} & \text { RFF }=180 \mathrm{k} \Omega, \\ & \mathrm{EN}=\mathrm{HIGH}, \mathrm{Fs}=500 \mathrm{kHz} \\ & \hline \end{aligned}$ |  | 8 |  | mA |
| PVCC Shutdown Current |  | EN=LOW |  | 20 | 60 | $\mu \mathrm{A}$ |
| FF Shutdown Current |  | EN=LOW |  | 0.1 | 2 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IN }}$ Shutdown Current |  | EN=LOW |  | 0 | 1 | $\mu \mathrm{A}$ |
| PHASE Shutdown Current |  | EN=LOW |  | 0.25 | 2 | $\mu \mathrm{A}$ |
| CONTROL LOOP |  |  |  |  |  |  |
| Reference Accuracy, $\mathrm{V}_{\text {Ref }}$ |  |  | 0.495 | 0.5 | 0.505 | V |
| On-Time Accuracy |  | $\mathrm{R}_{\mathrm{FF}}=180 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{J}}=65^{\circ} \mathrm{C}$ | 280 | 300 | 320 | ns |
| Min Off Time |  |  |  | 300 |  | ns |
| Soft-Start Current |  | $\mathrm{EN}=\mathrm{HIGH}$ | 8 | 10 | 12 | $\mu \mathrm{A}$ |
| FAULT PROTECTION |  |  |  |  |  |  |
| ISET pin output current |  |  | 18 | 20 | 22 | $\mu \mathrm{A}$ |
| Under Voltage Threshold |  | Falling $\mathrm{V}_{\mathrm{FB}}$ \& monitor PGOOD | 0.37 | 0.4 | 0.43 | V |
| Under Voltage Hysteresis |  | Rising $\mathrm{V}_{\mathrm{FB}}$ |  | 7.5 |  | mV |
| Over Voltage Threshold |  | Rising $\mathrm{V}_{\mathrm{FB}}$ \& monitor PGOOD | 0.56 | 0.6 | 0.64 | V |
| Over Voltage Hysteresis | 1 | Rising $\mathrm{V}_{\text {FB }}$ |  | 7.5 |  | mV |
| PGOOD Delay Threshold ( $\mathrm{V}_{\mathrm{SS}}$ ) |  |  |  | 0.6 |  | V |

## Electrical Specifications (continued)

Unless otherwise specified, these specification apply over VIN $=12 \mathrm{~V}, \mathrm{PVCC}=7 \mathrm{VDC}, 0^{\circ} \mathrm{C} \leq \mathrm{TJ} \leq 125^{\circ} \mathrm{C}$.

| PARAMETER | NOTE | TEST CONDITION | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GATE DRIVE |  |  |  |  |  |  |
| Dead time | 1 | Monitor body diode conduction on PHASE pin | 5 |  | 30 | ns |
| UPPER MOSFET |  |  |  |  |  |  |
| Static Drain-to-Source OnResistance |  | $P V C C=5 V, I_{D}=10 \mathrm{~A}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}$ |  | 14.7 |  | $\mathrm{m} \Omega$ |
| Static Drain-to-Source OnResistance |  | PVCC $=5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ |  |  | 26 | $\mathrm{m} \Omega$ |
| Static Drain-to-Source OnResistance |  | PVCC $=7 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}$ |  | 11.9 |  | $\mathrm{m} \Omega$ |
| Static Drain-to-Source OnResistance |  | PVCC $=7 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ |  |  | 22 | $\mathrm{m} \Omega$ |
| Diode Forward Voltage |  | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  |  | 1.0 | V |
| LOWER MOSFET |  |  |  |  |  |  |
| Static Drain-to-Source OnResistance |  | PVCC $=5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}$ |  | 6.2 |  | $\mathrm{m} \Omega$ |
| Static Drain-to-Source OnResistance |  | PVCC $=5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ |  |  | 11 | $\mathrm{m} \Omega$ |
| Static Drain-to-Source OnResistance |  | PVCC $=7 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}$ |  | 5.1 |  | $\mathrm{m} \Omega$ |
| Static Drain-to-Source OnResistance |  | PVCC $=7 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ |  |  | 9 | $\mathrm{m} \Omega$ |
| Diode Forward Voltage |  | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  |  | 1.0 | V |
| CHARGE PUMP OUTPUT |  |  |  |  |  |  |
| Source Resistance |  | $\mathrm{I}_{\mathrm{CPO}}=15 \mathrm{~mA}$ |  | 3.3 | 5 | $\Omega$ |
| Sink Resistance |  | $\mathrm{I}_{\mathrm{CPO}}=15 \mathrm{~mA}$ |  | 1 | 2.1 | $\Omega$ |
| Charge Pump Disable Threshold, $\mathrm{V}_{\text {CP TH }}$ |  |  | 6.7 | 7.2 |  | V |
| LOGIC INPUT AND OUTPUT |  |  |  |  |  |  |
| EN Rising Threshold |  |  | 1.13 | 1.21 | 1.29 | V |
| EN Hysteresis |  |  | 40 | 100 | 160 | mV |
| EN Input Current |  |  |  |  | 1 | $\mu \mathrm{A}$ |
| PGOOD pull down resistance |  | $\mathrm{I}_{\text {PGOOD }}=2 \mathrm{~mA}$ |  | 50 | 100 | $\Omega$ |

Notoe1: Guaranteed by design, not tested in production

TYPICAL OPERATING DATA $\left(25^{\circ} \mathrm{C}\right)$
(Circuit of Figure 15, VCC $=3.3 \mathrm{~V}, \mathrm{~V} 5=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12.6 \mathrm{~V}, \mathrm{~F}=500 \mathrm{kHz}$ Unless otherwise noted)


Figure 1. Feedforward Resistance Vs Switching Frequency: $0.5 \mathrm{~V} \mathrm{~V}_{\text {out }}$ step


Figure 2. Switching Frequency Vs Output Current


Figure 3. On-Time Variation in DCM:
$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1.1 \mathrm{~V}$, RFF $=180 \mathrm{kOhm}$


Figure 4. On-Time Variation in CCM: $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.1 \mathrm{~V}$, RFF $=180 \mathrm{kOhm}$

TYPICAL OPERATING DATA ( $25^{\circ} \mathrm{C}$ )
(Circuit of Figure 15, VCC $=3.3 \mathrm{~V}, \mathrm{~V} 5=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12.6 \mathrm{~V}, \mathrm{~F}=500 \mathrm{kHz}$ Unless otherwise noted)


Figure 5. Output Voltage Regulation Vs Output Current


Figure 7. Light load Efficiency: $\mathrm{V}_{\mathrm{OUT}}=1.1 \mathrm{~V}$


Figure 6. System Efficiency: $\mathrm{V}_{\text {OUT }}=1.1 \mathrm{~V}$


Figure 8. Input Power Vs Output Current

TYPICAL OPERATING WAVEFORM $\left(25^{\circ} \mathrm{C}\right)$
(Circuit of Figure 15, VCC $=3.3 \mathrm{~V}, \mathrm{~V} 5=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12.6 \mathrm{~V}, \mathrm{~F}=500 \mathrm{kHz}$, Unless otherwise noted)


CH1: Vout ( $500 \mathrm{mV} / \mathrm{div}$ ); $500 \mathrm{uS} /$ div CH2: PHASE (10V/div)
CH3: EN (2V/div) CH4: PGOOD (5V/div)
Figure 9: Shutdown/EN at $\mathrm{I}_{\mathrm{OUT}}=500 \mathrm{~mA}$


CH1: Vout ( $50 \mathrm{mV} / \mathrm{div}$ ); 20uS/div
CH2: Phase (10V/div)
Figure 10: Load Step (2A to 10A) Transient (5A/us) at $12.6 \mathrm{~V}_{\text {IN }}: 50 \mathrm{mV}$ overshoot, 25 mV undershoot


CH1: Vout (50mV/div); 20uS/div
CH2: PHASE (10V/div)
Figure 11: FCCM/CCM transition from 0.5A to 5 A at $12.6 \mathrm{~V}_{\mathrm{IN}}$ : 30 mV overshoot, 15 mV undershoot


CH1: Vout ( $50 \mathrm{mV} / \mathrm{div}$ ); CH2: Phase (10V/div) CH4:
CPO (2V/div); Time: 2uS/div)
Figure 12: Charge Pump Off at $\mathrm{I}_{\text {OUT }}=1 \mathrm{~A}$

TYPICAL OPERATING WAVEFORM con't $\left(25^{\circ} \mathrm{C}\right)$
(Circuit of Figure 15, VCC $=3.3 \mathrm{~V}, \mathrm{~V} 5=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12.6 \mathrm{~V}, \mathrm{~F}=500 \mathrm{kHz}$, Unless otherwise noted)


CH1: Vout ( $50 \mathrm{mV} / \mathrm{div}$ ); CH2: Phase (10V/div)
CH4: CPO (2V/div); Time: 2uS/div)
Figure 13: Charge Pump On at $\mathrm{I}_{\mathrm{OUT}}=3 \mathrm{~A}$


IC: $75^{\circ} \mathrm{C}$, Inductor: $53^{\circ} \mathrm{C}, \mathrm{PCB}: 54^{\circ} \mathrm{C}$
Figure 14: Thermal Image: $\mathrm{V}_{\mathrm{IN}}=19 \mathrm{~V}$, $\mathrm{I}_{\mathrm{OUT}}=10 \mathrm{~A}, \mathrm{Ta}=25^{\circ} \mathrm{C}$, no air flow

TYPICAL APPLICATION CIRCUIT WITH CHARGE PUMP OPTION


Figure 15. Application Circuit with Charge Pump used to boost Sync FET gate drive voltage from 5 V to $\sim 7 \mathrm{~V}$, resulting in improved efficiency at higher output current levels

$$
\mathrm{F}=500 \mathrm{kHz}, \mathrm{~V}_{\text {OUT }}=1.1 \mathrm{~V}
$$

## Circuit Description

## PWM COMPARATOR

The PWM comparator initiates a SET signal (PWM pulse) when the FB pin falls below the reference (VREF) or the soft start (SS) voltage.

## ON-TIME GENERATOR

The PWM comparator initiates a SET signal (PWM pulse) when the FB pin falls below the reference (VREF) or the soft start (SS) voltage. The PWM on-time duration is programmed with an external resistor (RFF) from the input supply (VIN) to the FF pin. The simplified equation for RFF is shown in equation 1. The FF pin is held to an internal reference after EN goes HIGH. A copy of the current in RFF charges a timing capacitor, which sets the on-time duration, as shown in equation 2.

$$
\begin{equation*}
\text { RFF }=\frac{\text { Vout }}{1 V \cdot 20 p F \cdot F s w} \tag{1}
\end{equation*}
$$

Ton $=\frac{\mathbf{R F F} \cdot 1 V \cdot \mathbf{2 0} p F}{\text { VIN }}$

## SOFT START

An internal 10uA current source charges the external capacitor on the SS pin to set the output voltage slew rate during the soft start interval. The output voltage reaches regulation when the FB pin is above the under voltage threshold and the UV\# = HIGH. Once the voltage on the SS pin is above the PGOOD delay threshold, the combination of the SSDelay and UV\# signals release the PGOOD pin. With EN = LOW, the capacitor voltage and SS pin is held to the FB pin voltage.

## OVER CURRENT MONITOR

The over current circuitry monitors the output current during each switching cycle. The voltage across the synchronous MOSFET, VPHASE, is monitored for over current and zero crossing. The minimum LGATE interval allows time to sample VPHASE.
The over current trip point is programmed with a resistor from the ISET pin to PHASE pin, as shown in equation 3 . When over current is detected, the output gates are tri-state and SS voltage is pulled to 0 V . This initiates a new soft start cycle. If there are three consecutive OC events the IR3870 will disable switching. Toggling VCC or EN will allow the next start up.

$$
\begin{equation*}
\text { RSET }=\frac{\text { RDSON } \cdot \mathbf{I O C}}{20 \mu \mathrm{~A}} \tag{3}
\end{equation*}
$$

## GATE DRIVE LOGIC

The gate drive logic features adaptive dead time, diode emulation, and a minimum lower gate interval.
An adaptive dead time prevents the simultaneous conduction of the upper and lower MOSFETs. The lower gate voltage must be below approximately 1 V after PWM goes HIGH before the upper MOSFET can be gated on. Also, the upper gate voltage, the difference voltage between UGATE and PHASE, must be below approximately 1 V after PWM goes LOW and before the lower MOSFET can be gated on. The control MOSFET is gated on after the adaptive delay for PWM = HIGH and the synchronous MOSFET is gated on after the adaptive delay for PWM $=$ LOW. The lower MOSFET is driven 'off' when the signal ZCROSS indicates that the inductor current has reversed as detected by the PHASE voltage crossing the zero current threshold. The synchronous MOSFET stays 'off' until the next PWM falling edge. When the lower peak of inductor current is above zero, a forced continuous current condition is selected set. The control MOSFET is gated on after the adaptive delay for PWM $=$ HIGH, and the synchronous MOSFET is gated on after the adaptive delay for PWM $=$ LOW.
The synchronous MOSFET gate is driven on for a minimum duration. This minimum duration allows time to recharge the bootstrap capacitor and allows the current monitor to sample the phase voltage.

## CONTROL LOGIC

The control logic monitors input power sources, sequences the converter through the soft-start and protective modes and indicates output voltage status on the PGOOD pin. PVCC and VCC pins are continuously monitored and will disable the IR3870 if the voltage of either pin drops below the falling thresholds. The IR3870 will initiate a soft start when the PVCC is in the normal range and the EN pin = HIGH. In the event of a sustained overload a counter keeps track of 4 consecutive soft-start cycles and then disables the IR3870.
If the overload is momentary and the output

## Circuit Description

voltage is within regulation before four consecutive soft-start cycles, PGOOD transitions HIGH to reset the counter.

## OVER VOLTAGE PROTECTION

The IR3870 monitors the voltage at the FB node. If the FB voltage is above the over voltage threshold, the gates are turned off and the PGOOD signal is pulled low. Toggling VCC will allow the next start up.

## CHARGE PUMP

The purpose of the charge pump is to improve the system efficiency. A combination of VCC, V5 and three external components are used to boost PVCC up to VcPth. PVCC drives the synchronous MOSFET and reduces the Rdson when compared to a regular 5 V rail driver. The lower FET RDSON reduces the conduction power loss as discussed in the Power Loss section. The charge pump is continuously enabled for FCCM = HIGH. The charge pump circuit is disabled when FCCM = LOW and the output loading is less than half of inductor current ripple. In this case, PVCC is two diode voltages away from the V5 rail. Therefore, the power loss for driver is reduced. The charge pump circuit stops switching the CPO pin for PVCC above Vсртн.

## COMPONENT SELECTION

Selection of components for the converter is an iterative process which involves meeting the specifications and trade-offs between performance and cost. The following sections will guide one through the process.
Inductor Selection
Inductor selection involves meeting the steady state output ripple requirement, minimizing the switching loss of upper MOSFETs, meeting transient response specifications and minimizing the output capacitance. The output voltage includes a DC voltage and a small AC ripple component due to the low pass filter which has incomplete attenuation of the switching harmonics. Neglecting the inductance in series with the output capacitor, the magnitude of the AC voltage ripple is determined by the total inductor ripple current flow through the total equivalent series resistance (ESR) of the output capacitor bank.

$$
\begin{equation*}
\Delta I=\frac{\text { Vout }}{L} \cdot(1-D) \cdot T s=\frac{\text { Vout } \cdot(\text { VIN }- \text { VoUT })}{\text { VIN } \cdot L \cdot F s} \tag{4}
\end{equation*}
$$

One can use equation 4 to find the required inductance. The main advantage of small inductance is increased inductor current slew rate during a load transient, which leads to a smaller output capacitance requirement as discussed in the Output Capacitor Selection section. The draw back of using smaller inductances is increased switching power loss in upper MOSFET, which reduces the system efficiency and increases the thermal dissipation as discussed in the Power Loss section.

## Input Capacitor Selection

The main function of the input capacitor bank is to provide the input ripple current and fast slew rate current during the load current step up. The input capacitor bank must have adequate ripple current carrying capability to handle the total RMS current. Figure 16 shows a typical input current. Equation 5 shows the RMS input current. The RMS input current contains the DC load current and the inductor ripple current. As shown in equation 4, the inductor ripple current is unrelated to the load current. The maximum RMS input current occurs at the maximum output current. The maximum power dissipation in the input capacitor equals the square of the maximum RMS input current times the input capacitor's total ESR.


Figure 16. Typical Input Current Waveform.

$$
\begin{align*}
& \text { IIN_RMS }=\sqrt{\frac{1}{\text { TS }} \cdot \int_{0}^{\text {Ts }} f^{2}(t) \cdot d t} \\
& =\text { IOUT } \cdot \sqrt{D} \cdot \sqrt{1+\frac{1}{3} \cdot\left(\frac{\Delta I}{\text { IOUT }}\right)^{2}} \tag{5}
\end{align*}
$$

The voltage rating of the input capacitor needs to be greater than the maximum input voltage because of high frequency ringing at the phase node. The typical percentage is $25 \%$.

## Output Capacitor Selection

Selection of the output capacitor requires meeting voltage overshoot requirements during load removal, and meeting steady state output ripple voltage requirements. The output capacitor is the most expensive converter component and increases the overall system cost. The output capacitor decoupling in the converter typically includes the low frequency capacitor, such as Specialty Polymer Aluminum, and mid frequency ceramic capacitors.

The first purpose of output capacitors is to provide current when the load demand exceeds the inductor current, as shown in Figure 17. Equation 6 shows the charge requirement for a certain load. The advantage provided by the IR3870 at a load step is to reduce the delay compared to a fixed frequency control method (in microseconds or (1-D)*Ts). If the load increases right after the PWM signal goes low, the longest delay will be equal to the minimum lower gate on as shown in the Electrical Specification table. The IR3870 also reduces the inductor current slew time, the time it takes for the inductor current to reach equality with the output current, by increasing the switching frequency up to 2.5 MHz . The result reduces the recovery time.


Figure 17. Charge Requirement during Load Step

$$
\begin{align*}
& Q=C \cdot V=0.5 \cdot \text { Istep } \cdot \Delta t \quad(6 a)  \tag{6a}\\
& C O U T=\frac{1}{\text { VDROP }}\left[\frac{1}{2} \cdot \frac{L \cdot \Delta \text { Istep }^{2}}{(\operatorname{VIN}-\text { VoUT })}\right] \tag{6b}
\end{align*}
$$

The output voltage drops, VDROP, initially depending on the characteristic of the output capacitor. VDROP is the sum of the equivalent series inductance (ESL) of the output capacitor times the rate of change of the output current and the ESR times the change of the output current.

VESR is usually much greater than VESL. The IR3870 requires a total ESR such that the ripple voltage at the FB pin is greater than 7 mV .
The second purpose of the output capacitor is to minimize the overshoot of the output voltage when the load decreases as shown in Figure 18. By using the law of energy before and after the load removal, equation 7 shows the output capacitance requirement for a load step.

$$
\begin{equation*}
\text { COUT }=\frac{\mathrm{L} \cdot \text { ISTEP }^{2}}{\text { VOS }^{2}-\text { VOUT }^{2}} \tag{7}
\end{equation*}
$$



Figure 18. Typical Output Voltage Response Waveform.

## Boot Capacitor Selection

The boot capacitor starts the cycle fully charged to a voltage of $\mathrm{VB}(0)$. Cg equals 1.16 nF in IR3870. Choose a sufficiently small $\Delta V$ such that $\mathrm{VB}(0)-\Delta \mathrm{V}$ exceeds the maximum gate threshold voltage to turn on the high side MOSFET.

$$
C_{\text {BOOT }}=C_{g} \cdot\left(\frac{V_{B}(0)}{\Delta V}-1\right)(8)
$$

Choose a boot capacitor value larger than the calculated $\mathrm{C}_{\text {BOOt }}$ in equation 8. A typically value of 0.1 uF uses. The voltage rating of this part needs to be larger than $\mathrm{VB}(0)$ plus the desired derating voltage. Its ESR and ESL needs to be low in order to allow it to deliver the large current and di/dt's which drive MOSFETs most efficiently. In support of these requirements a ceramic capacitor should be chosen.

## DESIGN EXAMPLE

## Design Criteria:

Input Voltage, VIN, $=6 \mathrm{~V}$ to 21 V
Output Voltage, VOUT $=1.1 \mathrm{~V}$
Switching Frequency, FS $=500 \mathrm{KHz}$
Inductor Ripple Current, $\Delta I=4 \mathrm{~A}$
Maximum Output Current, IOUT = 10A
Over Current Trip, IOC = 14A
Overshoot Allowance, VOS = VOUT + 100mV
Undershoot Allowance, VDROP $=100 \mathrm{mV}$
Find $R_{F F}$ :

$$
\mathbf{R F F}=\frac{1.1 \mathrm{~V}}{1 \mathrm{~V} \cdot \mathbf{2 0 p F} \cdot \mathbf{5 0 0 K} H z}=110 \mathrm{~K} \Omega
$$

Pick a standard value $110 \mathrm{k} \Omega, 1 \%$ resistor.
Find $\mathrm{R}_{\mathrm{SET}}$ :
RISET $=\frac{1.4 \cdot 6.8 \mathrm{~m} \Omega \cdot 14 \mathrm{~A}}{20 \mu \mathrm{~A}}=6.7 \mathrm{~K} \Omega$
The $R_{\text {DSON }}$ of the lower MOSFET could be expected to increase by a factor of 1.4 over temperature. Therefore, pick a $6.81 \mathrm{k} \Omega, 1 \%$ standard resistor.

Find a resistive voltage divider for $\mathrm{V}_{\text {OUT }}=1.1 \mathrm{~V}$ :
$\mathbf{V F B}=\frac{\mathbf{R 2}}{\mathbf{R 2}+\mathbf{R} \mathbf{1}} \cdot$ VOUT $=\mathbf{0 . 5} \mathrm{V}$
$\mathbf{R}_{2}=1.65 \mathrm{k} \Omega, \mathrm{R}_{1}=1.96 \mathrm{k} \Omega$, both $1 \%$ standard
resistors.

Choose the soft start capacitor:
Once the soft start time has chosen, such as 1000us to reach to the reference voltage, a $22 n F$ for CSS is used to meet 1000 us.

Choose an inductor to meet the design specification:
$\mathbf{L}=\frac{\text { Vout } \cdot(\text { Vin }- \text { Vout })}{\operatorname{VIN} \cdot \Delta I \cdot F_{s}}=\frac{1.1 \mathrm{~V} \cdot(21 \mathrm{~V}-1.1 \mathrm{~V})}{21 \mathrm{~V} \cdot 4 \mathrm{~A} \cdot 500 \mathrm{~K} H z}=0.52 \mathrm{u} \mathrm{H}$
$\Delta \mathbf{I}=\frac{1.1 \mathrm{~V} \cdot(21 \mathrm{~V}-1.1 \mathrm{~V})}{21 \mathrm{~V} \cdot 0.56 \mathbf{u} H \cdot 500 \mathrm{~K} \mathrm{~Hz}}=3.7 \mathrm{~A}$
Choose an inductor with the lowest DCR and AC power loss as possible to increase the overall system efficiency. For instance, choose an FDU0650-R56M manufactured by TOKO. The inductance of this part is 820 nH and has $3.2 \mathrm{~m} \Omega$ DCR. Ripple current needs to be recalculated using the chosen inductor.

Choose an input capacitor:
$\operatorname{IIN} \_$RMS $=10 A \cdot \sqrt{\frac{1.1 V}{21 V}} \cdot \sqrt{1+\frac{1}{3} \cdot\left(\frac{3.7 A}{10 A}\right)^{2}}=2.4 A$

A Panasonic 10uF (ECJ3YB1E106M) accommodates 6 Arms of ripple current at 300 KHz . Due to the chemistry of multilayer ceramic capacitors, the capacitance varies over temperature and operating voltage, both AC and DC. One $10 u F$ capacitor is recommended. In a practical solution, one 1 uF capacitor is required along with 10 uF . The purpose of the 1 uF capacitor is to suppress the switching noise and deliver high frequency current.

Choose an output capacitor:
To meet the undershoot specification, select a set of output capacitors which has an equivalent ESR of $10 \mathrm{~m} \Omega(100 \mathrm{mV} / 10 \mathrm{~A})$. To meet the overshoot specification, equation 7 will be used to calculate the minimum output capacitance. As a result, 243uF will be needed for 10A load remover. Combine those two requirements, one can choose a set of output capacitors from manufactures such as SP-Cap (Specialty Polymer Capacitor) from Panasonic or POSCAP from Sanyo. A 270uF (EEFSX0D271) from Panasonic is recommended.

This capacitor has $9 \mathrm{~m} \Omega$ ESR which leaves margin for the voltage drop of the ESL during load step up. The typical ESL for this capacitor is around 2 nH . Refer to Output Capacitor Selection section for all ceramic capacitor solution.

## LAYOUT RECOMMENDATION

## Bypass Capacitor:

One 1uF high quality ceramic capacitor should be placed as near VCC pin as possible. The other end of capacitor can be connected to a via or connected directly to GND plane. Use a GND plane instead of thin trace to the GND pin because this thin traces have too much higher impedance. A 1 uF is recommended for both V5 and PVCC and repeat the layout procedure above for those signals.

## Charge Pump:

We recommend that D1, D2 and $\mathrm{C}_{\mathrm{CPO}}$ be placed as close to the CPO and PVCC pins as possible. If those components can not be placed on the same layer as IR3870, a minimum of two vias are needed for the connection of $\mathrm{C}_{\mathrm{CPO}}$ and CPO pin and the connection of D2 and PVCC.

## Boot Circuit:

$\mathrm{C}_{\text {BOOT }}$ should be placed near the BOOT and PHASE pins to reduce the impedance when the upper MOSFET turns on. $\mathrm{D}_{\text {воот }}$ does not need to be close to $\mathrm{C}_{\text {воот }}$ because the average current to charge $\mathrm{C}_{\text {BOOT }}$ is small during the on time of lower MOSFET.

## Power Stage:

Figure 19 shows the flowing current path for the on and off periods. The on time path has low average DC current with high AC current. Therefore, it is recommended to place the input ceramic capacitor, upper, and lower MOSFET in a tight loop as shown in Figure 19.

The purpose of the tight loop from the input ceramic capacitor is to suppress the high frequency ( 10 MHz range) switching noise and reduce Electromagnetic Interference (EMI). If this path has high inductance, the circuit will cause voltage spikes and ringing, and increase the switching loss. The off time path has low AC and high average DC current. Therefore, it should be laid out with a tight loop and wide trace at both ends of the inductor. Lowering the loop resistance reduces the power loss. The typical resistance value of 1 -ounce copper thickness is $0.5 \mathrm{~m} \Omega$ per square inch.


Figure 19. Current Path of Power Stage

## PCB Metal and Components Placement

Lead lands (the 13 IC pins) width should be equal to nominal part lead width. The minimum lead to lead spacing should be $\geq 0.2 \mathrm{~mm}$ to minimize shorting.

Lead land length should be equal to maximum part lead length +0.3 mm outboard extension. The outboard extension ensures a large toe fillet that can be easily inspected.

Pad lands (the 4 big pads) length and width should be equal to maximum part pad length and width. However, the minimum metal to metal spacing should be no less than; 0.17 mm for 2 oz . Copper or no less than 0.1 mm for 1 oz . Copper or no less than 0.23 mm for 3 oz . Copper.


## Solder Resist

It is recommended that the lead lands are Non Solder Mask Defined (NSMD). The solder resist should be pulled away from the metal lead lands by a minimum of 0.025 mm to ensure NSMD pads.

The land pad should be Solder Mask Defined (SMD), with a minimum overlap of the solder resist onto the copper of 0.05 mm to accommodate solder resist misalignment.
Ensure that the solder resist in between the lead lands and the pad land is $\geq 0.15 \mathrm{~mm}$ due to the high aspect ratio of the solder resist strip separating the lead lands from the pad land.


## Stencil Design

The Stencil apertures for the lead lands should be approximately $80 \%$ of the area of the lead lads. Reducing the amount of solder deposited will minimize the occurrences of lead shorts. If too much solder is deposited on the center pad the part will float and the lead lands will open.

The maximum length and width of the land pad stencil aperture should be equal to the solder resist opening minus an annular 0.2 mm pull back in order to decrease the risk of shorting the center land to the lead lands when the part is pushed into the solder paste.



| DIM | MILIMITERS |  | INCHES |  | DIM | MILIMITERS |  | INCHES |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  | MIN | MAX | MIN | MAX |
| A | 0.8 | 1 | 0.0315 | 0.0394 | L | 0.35 | 0.45 | 0.0138 | 0.0177 |
| A1 | 0 | 0.05 | 0 | 0.002 | M | 2.441 | 2.541 | 0.0962 | 0.1001 |
| b | 0.375 | 0.475 | 0.1477 | 0.1871 | N | 0.703 | 0.803 | 0.0277 | 0.0314 |
| b1 | 0.25 | 0.35 | 0.0098 | 0.1379 | 0 | 2.079 | 2.179 | 0.0819 | 0.0858 |
| c | 0.203 REF. |  | 0.008 REF. |  | P | 3.242 | 3.342 | 0.1276 | 0.1316 |
| D | 5.000 BASIC |  | 1.970 BASIC |  | Q | 1.265 | 1.365 | 0.0498 | 0.05374 |
| E | 6.000 BASIC |  | 2.364 BASIC |  | R | 2.644 | 2.744 | 0.1042 | 0.1081 |
| e | 1.033 BASIC |  | 0.0407 BASIC |  | S | 1.5 | 1.6 | 0.0591 | 0.063 |
| e1 | 0.650 BASIC |  | 0.0256 BASIC |  | t1, t2, t3 | 0.40 | ASIC | 0.016 | BACIS |
| e2 | 0.852 BASIC |  | 0.0259 BASIC |  | t4 | 1.15 | ASIC | 0.045 | BASIC |
|  |  |  |  |  | t5 | 0.72 | ASIC | 0.028 | BASIC |

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105
TAC Fax: (310) 252-7903
Visit us at www.irf.com for sales contact information

