L5983

### 1.5 A step-down switching regulator

## Features

- 1.5 A DC output current
- 2.9 V to 18 V input voltage

■ Output voltage adjustable from 0.6 V

- 250 kHz switching frequency, programmable up to 1 MHz
- Internal soft-start and inhibit
- Low dropout operation: $100 \%$ duty cycle
- Voltage feed-forward
- Zero load current operation
- Overcurrent and thermal protection
- VFQFPN8 $3 \times 3 \mathrm{~mm}$ package


## Applications

- Consumer: STB, DVD, DVD recorder, car audio, LCD TV and monitors
- Industrial: chargers, PLD, PLA, FPGA
- Networking: XDSL, modems, DC-DC modules
- Computer: optical storage, hard disk drive, printers, audio/graphic cards
- LED driving



## Description

The L5983 is a step-down switching regulator with a 2.0 A (min.) current limited embedded power MOSFET, so it is able to deliver an output current in excess of 1.5 A DC to the load.

The input voltage can range from 2.9 V to 18 V , while the output voltage can be set starting from 0.6 V to $\mathrm{V}_{\mathrm{IN}}$. Having a minimum input voltage of 2.9 V, the device is suitable for also for 3.3 V bus.

Requiring a minimum set of external components, the device includes an internal 250 kHz switching frequency oscillator that can be externally adjusted up to 1 MHz .

The VFQFPN package with exposed pad allows reducing the $\mathrm{R}_{\text {thJA }}$ down to approximately 60 ${ }^{\circ} \mathrm{C} / \mathrm{W}$.

Figure 1. Application circuit


## Contents

1 Pin settings ..... 4
1.1 Pin connection ..... 4
1.2 Pin description ..... 4
2 Maximum ratings ..... 5
2.1 Absolute maximum ratings ..... 5
2.2 Thermal data ..... 5
3 Electrical characteristics ..... 6
4 Functional description ..... 8
4.1 Oscillator and synchronization ..... 9
4.2 Soft-start ..... 11
4.3 Error amplifier and compensation ..... 12
4.4 Overcurrent protection ..... 13
4.5 Inhibit function ..... 14
4.6 Hysteretic thermal shutdown ..... 14
5 Application information ..... 15
5.1 Input capacitor selection ..... 15
5.2 Inductor selection ..... 16
5.3 Output capacitor selection ..... 17
5.4 Compensation network ..... 18
5.4.1 Type III compensation network ..... 19
5.4.2 Type II compensation network ..... 23
5.5 Thermal considerations ..... 27
5.6 Layout considerations ..... 28
5.7 Application circuit ..... 30
6 Application ideas ..... 34
6.1 Positive buck-boost ..... 34
6.2 Inverting buck-boost ..... 36
7 Package mechanical data ..... 39
8 Order codes ..... 41
9 Revision history ..... 42

## 1 <br> Pin settings

### 1.1 Pin connection

Figure 2. Pin connection (top view)


### 1.2 Pin description

Table 1. Pin description

| N. | Type | Description |
| :---: | :---: | :--- |
| 1 | OUT | Regulator output |
| 2 | SYNCH | Master/slave synchronization. When it is left floating, a signal with a <br> phase shift of half a period with respect to the power turn on is present at <br> the pin. When connected to an external signal at a frequency higher than <br> the internal one, then the device is synchronized by the external signal, <br> with zero phase shift. <br> Connecting together the SYNCH pin of two devices, the one with the <br> higher frequency works as master and the other as slave; so the turn on <br> of the two power switches has a phase shift of half a period. |
| 3 | INH | A logical signal (active high) disables the device. With INH higher than <br> 1.9 V the device is OFF and with INH lower than 0.6 V the device is ON. |
| 4 | COMP | Error amplifier output to be used for loop frequency compensation |
| 5 | FB | Feedback input. Connecting the output voltage directly to this pin the <br> output voltage is regulated at 0.6 V. To have higher regulated voltages an <br> external resistor divider is required from Vout to the FB pin. |
| 6 | F SW | The switching frequency can be increased connecting an external <br> resistor from the FSW pin and ground. If this pin is left floating the deice <br> works at its free-running frequency of 250 kHz. |
| 7 | GND | Ground |
| 8 | V |  |

## 2 Maximum ratings

### 2.1 Absolute maximum ratings

Table 2. Absolute maximum ratings

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{Cc}}$ | Input voltage | 20 | V |
| OUT | Output DC voltage | -0.3 to $\mathrm{V}_{\mathrm{CC}}$ |  |
| $\mathrm{F}_{\text {SW }}, \mathrm{COMP}, \mathrm{SYNCH}$ | Analog pin | -0.3 to 4 |  |
| INH | Inhibit pin | -0.3 to $\mathrm{V}_{\mathrm{CC}}$ |  |
| FB | Feedback voltage | -0.3 to 1.5 |  |
| $\mathrm{P}_{\text {TOT }}$ | Power dissipation at $\mathrm{T}_{\mathrm{A}}<60^{\circ} \mathrm{C}$ | 1.5 | W |
| $\mathrm{T}_{J}$ | Junction temperature range | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature range | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |

### 2.2 Thermal data

Table 3. Thermal data

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{R}_{\text {thJA }}$ | Maximum thermal resistance <br> junction-ambient ${ }^{(1)}$ | VFQFPN | 60 |
| ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |  |

1. Package mounted on demonstration board.

## 3 Electrical characteristics

$\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$, unless otherwise specified.

Table 4. Electrical characteristics

| Symbol | Parameter | Test condition | Values |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Operating input voltage range | (1) | 2.9 |  | 18 |  |
| $\mathrm{V}_{\mathrm{CCON}}$ | Turn on $\mathrm{V}_{\mathrm{CC}}$ threshold | (1) |  |  | 2.9 | V |
| $\mathrm{V}_{\text {CCHYS }}$ | $\mathrm{V}_{\mathrm{CC}}$ UVLO hysteresis | (1) | 0.175 |  | 0.3 |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | MOSFET on resistance |  |  | 140 | 170 | $\mathrm{m} \Omega$ |
|  |  | (1) |  | 140 | 220 |  |
| ILIM | Maximum limiting current |  | 2.0 | 2.3 | 2.6 | A |
| Oscillator |  |  |  |  |  |  |
| $\mathrm{F}_{\text {SW }}$ | Switching frequency |  | 225 | 250 | 275 | kHz |
|  |  | (1) | 220 |  | 275 |  |
| $\mathrm{V}_{\text {FSW }}$ | FSW pin voltage |  |  | 1.254 |  | V |
| D | Duty cycle |  | 0 |  | 100 | \% |
| $\mathrm{F}_{\text {ADJ }}$ | Adjustable switching frequency | $\mathrm{R}_{\text {FSW }}=33 \mathrm{k} \Omega$ |  | 1000 |  | kHz |
| Dynamic characteristics |  |  |  |  |  |  |
| $V_{F B}$ | Feedback voltage | $2.9 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<18 \mathrm{~V}^{(1)}$ | 0.593 | 0.6 | 0.607 | V |
| DC characteristics |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent current | $\begin{aligned} & \text { Duty cycle }=0, \\ & \mathrm{~V}_{\mathrm{FB}}=0.8 \mathrm{~V} \end{aligned}$ |  |  | 2.4 | mA |
| $\mathrm{I}_{\text {QST-BY }}$ | Total standby quiescent current |  |  | 20 | 30 | $\mu \mathrm{A}$ |
| Inhibit |  |  |  |  |  |  |
|  | INH threshold voltage | Device ON level |  |  | 0.6 | V |
|  |  | Device OFF level | 1.9 |  |  |  |
|  | INH current | INH = 0 |  | 7.5 | 10 | $\mu \mathrm{A}$ |
| Soft-start |  |  |  |  |  |  |
| $\mathrm{T}_{\text {SS }}$ | Soft-start duration | FSW pin floating | 7.4 | 8.2 | 9.1 | ms |
|  |  | $\begin{aligned} & \mathrm{F}_{\mathrm{SW}}=1 \mathrm{MHz}, \\ & \mathrm{R}_{\mathrm{FSW}}=33 \mathrm{k} \Omega \end{aligned}$ |  | 2 |  |  |
| Error amplifier |  |  |  |  |  |  |

Table 4. Electrical characteristics

| Symbol | Parameter | Test condition | Values |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{CH}}$ | High level output voltage | $\mathrm{V}_{\mathrm{FB}}<0.6 \mathrm{~V}$ | 3 |  |  | V |
| $\mathrm{V}_{\mathrm{CL}}$ | Low level output voltage | $\mathrm{V}_{\mathrm{FB}}>0.6 \mathrm{~V}$ |  |  | 0.1 |  |
| $\mathrm{I}_{\text {FB }}$ | Bias source current | $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$ to 0.8 V |  | 1 |  | $\mu \mathrm{A}$ |
| Io source | Source COMP pin | $\mathrm{V}_{\mathrm{FB}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMP}}=1 \mathrm{~V}$ |  | 20 |  | mA |
| Io SINK | Sink COMP pin | $\mathrm{V}_{\mathrm{FB}}=0.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMP}}=1 \mathrm{~V}$ |  | 25 |  | mA |
| $\mathrm{G}_{V}$ | Open loop voltage gain | (2) |  | 100 |  | dB |
| Synchronization function |  |  |  |  |  |  |
|  | High input voltage |  | 2 |  | 3.3 | V |
|  | Low input voltage |  |  |  | 1 |  |
|  | Slave sink current | $\mathrm{V}_{\text {SYNCH }}=2.9 \mathrm{~V}$ |  | 0.7 | 0.9 | mA |
|  | Master output amplitude | $\mathrm{I}_{\text {SOURCE }}=4.5 \mathrm{~mA}$ | 2.0 |  |  | V |
|  | Output pulse width | SYNCH floating |  | 110 |  |  |
|  | Input pulse width |  | 70 |  |  | ns |
| Protection |  |  |  |  |  |  |
| $\mathrm{I}_{\text {FBDISC }}$ | FB disconnection source current |  |  | 1 |  | $\mu \mathrm{A}$ |
| $\mathrm{T}_{\text {SHDN }}$ | Thermal shutdown |  |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
|  | Hysteresis |  |  | 30 |  |  |

1. Specification referred to $\mathrm{T}_{\mathrm{J}}$ from -40 to $+125^{\circ} \mathrm{C}$. Specifications in the -40 to $+125^{\circ} \mathrm{C}$ temperature range are assured by design, characterization and statistical correlation.
2. Guaranteed by design

## 4 Functional description

The L5983 is based on a "voltage mode", constant frequency control. The output voltage $\mathrm{V}_{\text {OUT }}$ is sensed by the feedback pin (FB) compared to an internal reference ( 0.6 V ) providing an error signal that, compared to a fixed frequency sawtooth, controls the ON and OFF time of the power switch.

The main internal blocks are shown in the block diagram in Figure 3. They are:

- A fully integrated oscillator that provides sawtooth to modulate the duty cycle and the synchronization signal. Its switching frequency can be adjusted by an external resistor. The voltage and frequency feed forward are implemented.
- The soft-start circuitry to limit inrush current during the start-up phase
- The voltage mode error amplifier
- The pulse width modulator and the relative logic circuitry necessary to drive the internal power switch
- The high-side driver for embedded p-channel power MOSFET switch
- The peak current limit sensing block, to handle over load and short-circuit conditions
- A voltage regulator and internal reference. It supplies internal circuitry and provides a fixed internal reference.
- A voltage monitor circuitry (UVLO) that checks the input and internal voltages
- A thermal shutdown block, to prevent thermal run-away

Figure 3. Block diagram


### 4.1 Oscillator and synchronization

Figure 4 shows the block diagram of the oscillator circuit. The internal oscillator provides a constant frequency clock. Its frequency depends on the resistor externally connected to the FSW pin. In case the FSW pin is left floating the frequency is 250 kHz ; it can be increased as shown in Figure 6 by the external resistor connected to ground.

To improve the line transient performance, keeping the PWM gain constant versus the input voltage, the voltage feed forward is implemented by changing the slope of the sawtooth according to the input voltage change (see Figure 5.a).

The slope of the sawtooth also changes if the oscillator frequency is increased by the external resistor. In this way a frequency feed forward is implemented (Figure 5.b) in order to keep the PWM gain constant versus the switching frequency (see Section 5.4 for PWM gain expression).

The synchronization signal is generated on the SYNCH pin. This signal has a phase shift of $180^{\circ}$ with respect to the clock. This delay is useful when two devices are synchronized connecting the SYNCH pins together. When SYNCH pins are connected, the device with a higher oscillator frequency works as master, so the slave device switches at the frequency of the master but with a delay of half a period. This minimizes the RMS current flowing through the input capacitor (see the L5988D; 4 A continuous (more than 5 A pulsed) stepdown switching regulator with synchronous rectification, datasheet).

Figure 4. Oscillator circuit block diagram


The device can be synchronized to work at a higher frequency feeding an external clock signal. The synchronization changes the sawtooth amplitude, changing the PWM gain (Figure 5.c). This change has to be taken into account when the loop stability is studied. To minimize the change of the PWM gain, the free running frequency should be set (with a resistor on the FSW pin) only slightly lower than the external clock frequency. This preadjusting of the frequency changes the sawtooth slope in order to render the truncation of sawtooth negligible, due to the external synchronization.

Figure 5. Sawtooth: voltage and frequency feed forward; external synchronization


Figure 6. Oscillator frequency vs. FSW pin resistor


### 4.2 Soft-start

The soft-start is essential to assure correct and safe startup of the step-down converter. It avoids inrush current surge and makes the output voltage increase monothonically.

The soft-start is performed by a staircase ramp on the non-inverting input ( $\mathrm{V}_{\mathrm{REF}}$ ) of the error amplifier. So the output voltage slew rate is:

## Equation 1

$$
\mathrm{SR}_{\text {OUT }}=\mathrm{SR}_{\mathrm{VREF}} \cdot\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right)
$$

where $\mathrm{SR}_{\text {VREF }}$ is the slew rate of the non-inverting input while R 1 and R 2 is the resistor divider to regulate the output voltage (see Figure 7). The soft-start staircase consists of 64 steps of 9.5 mV each, from 0 V to 0.6 V . The time base of one step is of 32 clock cycles. So the soft-start time and then the output voltage slew rate depend on the switching frequency.

Figure 7. Soft-start scheme


Soft-start time results:

## Equation 2

$$
\mathrm{SS}_{\text {TIME }}=\frac{32 \cdot 64}{\mathrm{FsW}}
$$

For example, with a switching frequency of 250 kHz the SS $_{\text {TIME }}$ is 8 ms .

### 4.3 Error amplifier and compensation

The error amplifier (E/A) provides the error signal to be compared with the sawtooth to perform the pulse width modulation. Its non-inverting input is internally connected to a 0.6 V voltage reference, while its inverting input (FB) and output (COMP) are externally available for feedback and frequency compensation. In this device the error amplifier is a voltage mode operational amplifier so with high DC gain and low output impedance.

The uncompensated error amplifier characteristics are the following:

Table 5. Uncompensated error amplifier characteristics

| Error amplifier | Value |
| :---: | :---: |
| Low frequency gain | 100 dB |
| GBWP | 4.5 MHz |
| Slew rate | $7 \mathrm{~V} / \mu \mathrm{s}$ |
| Output voltage swing | 0 to 3.3 V |
| Maximum source/sink current | $25 \mathrm{~mA} / 40 \mathrm{~mA}$ |

In continuous conduction mode (CCM), the transfer function of the power section has two poles due to the LC filter and one zero due to the ESR of the output capacitor. Different kinds of compensation networks can be used depending on the ESR value of the output capacitor. In case the zero introduced by the output capacitor helps to compensate the double pole of the LC filter a type II compensation network can be used. Otherwise, a type III compensation network has to be used (see Section 5.4 for details of the compensation network selection).

However, the methodology to compensate the loop is to introduce zeros to obtain a safe phase margin.

### 4.4 Overcurrent protection

The L5983 implements the overcurrent protection sensing current flowing through the power MOSFET. Due to the noise created by the switching activity of the power MOSFET, the current sensing is disabled during the initial phase of the conduction time. This avoids an erroneous detection of a fault condition. This interval is generally known as "masking time" or "blanking time". The masking time is about 200 ns .

When the overcurrent is detected, two different behaviors are possible depending on the operating condition.

1. Output voltage in regulation. When the overcurrent is sensed, the power MOSFET is switched off and the internal reference ( $\mathrm{V}_{\mathrm{REF}}$ ), that biases the non-inverting input of the error amplifier, is set to zero and kept in this condition for a soft-start time ( $T_{S S}, 2048$ clock cycles). After this time, a new soft-start phase takes place and the internal reference begins ramping (see Figure 8.a).
2. Soft-start phase. If the overcurrent limit is reached, the power MOSFET is turned off implementing the pulse by pulse overcurrent protection. During the soft-start phase, under the overcurrent condition, the device can skip pulses in order to keep the output current constant and equal to the current limit. If, at the end of the "masking time", the current is higher than the overcurrent threshold, the power MOSFET is turned off and it skips one pulse. If, at the next switching on at the end of the "masking time", the current is still higher than the threshold, the device skips two pulses. This mechanism is repeated and the device can skip up to seven pulses. While, if at the end of the "masking time" the current is lower than the overcurrent threshold, the number of skipped cycles is decreased by one unit. At the end of the soft-start phase the output voltage is in regulation and if the overcurrent persists, the behavior explained above takes place (see Figure 8.b).

So the overcurrent protection can be summarized as a "hiccup" intervention when the output is in regulation and a constant current during the soft-start phase.

If the output is shorted to ground when the output voltage is in regulation, the overcurrent is triggered and the device starts cycling with a period of 2048 clock cycles between "hiccup" (power MOSFET off and no current to the load) and "constant current" with very short ON time and with reduced switching frequency (up to one eighth of normal switching frequency). See Figure 32 for short-circuit behavior.

Figure 8. Overcurrent protection strategy

b)

### 4.5 Inhibit function

The inhibit feature allows the device to be put into standby mode. With the INH pin higher than 1.9 V , the device is disabled and the power consumption is reduced to less than $30 \mu \mathrm{~A}$. With the INH pin lower than 0.6 V , the device is enabled. If the INH pin is left floating, an internal pull-up ensures that the voltage at the pin reaches the inhibit threshold and the device is disabled. The pin is also $\mathrm{V}_{\mathrm{CC}}$ compatible.

### 4.6 Hysteretic thermal shutdown

The thermal shutdown block generates a signal that turns off the power stage if the junction temperature goes above $150^{\circ} \mathrm{C}$. Once the junction temperature goes back to about $130^{\circ} \mathrm{C}$, the device restarts in normal operation. The sensing element is very close to the PDMOS area, therefore ensuring an accurate and fast temperature detection.

## 5 Application information

### 5.1 Input capacitor selection

The capacitor connected to the input must be able to support the maximum input operating voltage and the maximum RMS input current required by the device. The input capacitor is subject to a pulsed current, the RMS value of which is dissipated over its ESR, affecting the overall system efficiency.

So the input capacitor must have an RMS current rating higher than the maximum RMS input current and an ESR value compliant with the expected efficiency.

The maximum RMS input current flowing through the capacitor can be calculated as:

## Equation 3

$$
I_{R M S}=I_{O} \cdot \sqrt{D-\frac{2 \cdot D^{2}}{\eta}+\frac{D^{2}}{\eta^{2}}}
$$

where $I_{0}$ is the maximum DC output current, $D$ is the duty cycle, $\eta$ is the efficiency. Considering $\eta=1$, this function has a maximum at $D=0.5$ and it is equal to $I_{0} / 2$.

In a specific application the range of possible duty cycles must be considered in order to find out the maximum RMS input current. The maximum and minimum duty cycles can be calculated as:

## Equation 4

$$
\mathrm{D}_{\mathrm{MAX}}=\frac{\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{F}}}{\mathrm{~V}_{\text {INMIN }}-\mathrm{V}_{\mathrm{SW}}}
$$

and

## Equation 5

$$
\mathrm{D}_{\text {MIN }}=\frac{\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{F}}}{\mathrm{~V}_{\text {INMAX }}-\mathrm{V}_{\mathrm{SW}}}
$$

where $\mathrm{V}_{\mathrm{F}}$ is the forward voltage on the freewheeling diode and $\mathrm{V}_{\mathrm{SW}}$ is voltage drop across the internal PDMOS.

In Table 6 some multi layer ceramic capacitors suitable for this device are reported.

Table 6. Input capacitors

| Manufacturer | Series | Cap value $(\mu \mathbf{F})$ | Rated voltage $(\mathbf{V})$ |
| :---: | :---: | :---: | :---: |
| MURATA | GRM31 | 10 | 25 |
|  | GRM55 | 10 | 25 |
| TDK | C3225 | 10 | 25 |

### 5.2 Inductor selection

The inductance value fixes the current ripple flowing through the output capacitor. So the minimum inductance value, in order to have the expected current ripple, must be selected. The rule to fix the current ripple value is to have a ripple at $20 \%-40 \%$ of the output current. The inductance value can be calculated by the following equation:

## Equation 6

$$
\Delta \mathrm{I}_{\mathrm{L}}=\frac{\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}}{\mathrm{L}} \cdot \mathrm{~T}_{\mathrm{ON}}=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{L}} \cdot \mathrm{~T}_{\mathrm{OFF}}
$$

where $\mathrm{T}_{\mathrm{ON}}$ is the conduction time of the internal high side switch and $\mathrm{T}_{\mathrm{OFF}}$ is the conduction time of the external diode (in CCM, $\mathrm{F}_{\mathrm{SW}}=1 /\left(\mathrm{T}_{\mathrm{ON}}+\mathrm{T}_{\mathrm{OFF}}\right)$ ). The maximum current ripple, at fixed $\mathrm{V}_{\mathrm{OUT}}$, is obtained at maximum $\mathrm{T}_{\mathrm{OFF}}$ that is at minimum duty cycle (see previous section to calculate minimum duty). So fixing $\Delta \mathrm{I}_{\mathrm{L}}=20 \%$ to $40 \%$ of the maximum output current, the minimum inductance value can be calculated as:

## Equation 7

$$
\mathrm{L}_{\mathrm{MIN}}=\frac{\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{F}}}{\Delta \mathrm{I}_{\mathrm{MAX}}} \cdot \frac{1-\mathrm{D}_{\mathrm{MIN}}}{\mathrm{~F}_{\mathrm{SW}}}
$$

where $F_{S W}$ is the switching frequency, $1 /\left(T_{\mathrm{ON}}+\mathrm{T}_{\mathrm{OFF}}\right)$.
For example, for $\mathrm{V}_{\mathrm{OUT}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=1.5 \mathrm{~A}$ and $\mathrm{F}_{\mathrm{SW}}=250 \mathrm{kHz}$, the minimum inductance value to have $\Delta \mathrm{I}_{\mathrm{L}}=30 \%$ of $\mathrm{I}_{\mathrm{O}}$ is about $21 \mu \mathrm{H}$.

The peak current through the inductor is given by:

## Equation 8

$$
\mathrm{I}_{\mathrm{L}, \mathrm{PK}}=\mathrm{I}_{\mathrm{O}}+\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}
$$

So if the inductor value decreases, the peak current (which must be lower than the current limit of the device) increases. The higher the inductor value, the higher the average output current that can be delivered, without reaching the current limit.

In Table 7 some inductor part numbers are listed.
Table 7. Inductors

| Manufacturer | Series | Inductor value $(\mu \mathbf{H})$ | Saturation current (A) |
| :---: | :---: | :---: | :---: |
| Wurth | PD | 3.3 to 6.8 | 2.75 to 4.2 |
| Coilcraft | MSS1038 | 15 to 18 | 3.2 to 3.6 |
|  | MSS7341 | 3.3 to 6.2 | 2.5 to 3.5 |
| Coiltronics | CD1 | 15 to 22 | 2.9 to 3.6 |
|  | UP2.8B | 4.7 to 10 | 2.7 to 3.9 |
| BI | HM76-3 | 15 to 33 | 2.5 to 3.7 |
| SUMIDA | CDRH8D28 | 4.7 to 10 | 2.5 to 3.4 |
|  | CDRH8D28/HP | 15 to 22 | 2.5 to 2.8 |

### 5.3 Output capacitor selection

The current in the capacitor has a triangular waveform which generates a voltage ripple across it. This ripple is due to the capacitive component (charge and discharge of the output capacitor) and the resistive component (due to the voltage drop across its ESR). So the output capacitor must be selected in order to have a voltage ripple compliant with the application requirements.

The amount of the voltage ripple can be calculated starting from the current ripple obtained by the inductor selection.

## Equation 9

$$
\Delta \mathrm{V}_{\mathrm{OUT}}=\mathrm{ESR} \cdot \Delta \mathrm{I}_{\mathrm{MAX}}+\frac{\Delta \mathrm{I}_{\mathrm{MAX}}}{8 \cdot \mathrm{C}_{\mathrm{OUT}} \cdot \mathrm{f}_{\mathrm{SW}}}
$$

Usually the resistive component of the ripple is much higher than the capacitive one, if the output capacitor adopted is not a multi layer ceramic capacitor (MLCC) with very low ESR value.

The output capacitor is important also for loop stability: it fixes the double LC filter pole and the zero due to its ESR. In Section 5.4, how to consider its effect in the system stability is illustrated.

For example, with $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \Delta \mathrm{I}_{\mathrm{L}}=0.5 \mathrm{~A}$ (resulting from the inductor value), in order to have a $\Delta \mathrm{V}_{\text {OUT }}=0.01 \cdot \mathrm{~V}_{\text {OUT }}$, if the multi layer ceramic capacitor is adopted, $10 \mu \mathrm{~F}$ is needed and the ESR effect on the output voltage ripple can be neglected. In case of not negligible ESR (electrolytic or tantalum capacitors), the capacitor is chosen taking into account its ESR value.

So in case of $100 \mu \mathrm{~F}$ with $\mathrm{ESR}=40 \mathrm{~m} \Omega$, the resistive component of the drop dominates and the voltage ripple is 20 mV .

The output capacitor is also important to sustain the output voltage when a load transient with high slew rate is required by the load. When the load transient slew rate exceeds the system bandwidth, the output capacitor provides the current to the load. So if the high slew rate load transient is required by the application the output capacitor and system bandwidth must be chosen in order to sustain the load transient.

In Table 8 some capacitor series are listed.

Table 8. Output capacitors

| Manufacturer | Series | Cap value ( $\mu \mathbf{F}$ ) | Rated voltage (V) | ESR (m $\Omega$ ) |
| :---: | :---: | :---: | :---: | :---: |
| MURATA | GRM32 | 22 to 100 | 6.3 to 25 | $<5$ |
|  | GRM31 | 10 to 47 | 6.3 to 25 | $<5$ |
| PANASONIC | ECJ | 10 to 22 | 6.3 | $<5$ |
|  | EEFCD | 10 to 68 | 6.3 | 15 to 55 |
| SANYO | TPA/B/C | 100 to 470 | 4 to 16 | 40 to 80 |
| TDK | C3225 | 22 to 100 | 6.3 | $<5$ |

### 5.4 Compensation network

The compensation network has to assure stability and good dynamic performance. The loop of the L5983 is based on the voltage mode control. The error amplifier is a voltage operational amplifier with high bandwidth. So, by selecting the compensation network the $\mathrm{E} / \mathrm{A}$ is considered as ideal, that is, its bandwidth is much larger than that of the system.

The transfer functions of the PWM modulator and the output LC filter are studied (see Figure 9). The transfer function of the PWM modulator, from the error amplifier output (COMP pin) to the OUT pin, results:

## Equation 10

$$
G_{\mathrm{PW} 0}=\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\mathrm{s}}}
$$

where $\mathrm{V}_{\mathrm{S}}$ is the sawtooth amplitude. As seen in Section 4.1, the voltage feed forward generates a sawtooth amplitude directly proportional to the input voltage, that is:

## Equation 11

$$
V_{S}=K \cdot V_{I N}
$$

In this way the PWM modulator gain results constant and equal to:

## Equation 12

$$
G_{P W 0}=\frac{V_{I N}}{V_{S}}=\frac{1}{K}=9
$$

The synchronization of the device with an external clock provided trough the SYNCH pin can modify the PWM modulator gain (see Section 4.1 to understand how this gain changes and how to keep it constant in spite of the external synchronization)

The transfer function on the LC filter is given by:

## Equation 13

$$
\mathrm{G}_{\mathrm{LC}}(\mathrm{~s})=\frac{1+\frac{\mathrm{s}}{2 \pi \cdot \mathrm{f}_{\mathrm{zESR}}}}{1+\frac{\mathrm{s}}{2 \pi \cdot \mathrm{Q} \cdot \mathrm{f}_{\mathrm{LC}}}+\left(\frac{\mathrm{s}}{2 \pi \cdot \mathrm{f}_{\mathrm{LC}}}\right)^{2}}
$$

where:

## Equation 14

$$
f_{L C}=\frac{1}{2 \pi \cdot \sqrt{L \cdot C_{O U T}} \cdot \sqrt{1+\frac{E S R}{R_{O U T}}}}, \quad f_{z E S R}=\frac{1}{2 \pi \cdot E S R \cdot C_{O U T}}
$$

## Equation 15

$$
\mathrm{Q}=\frac{\sqrt{\mathrm{R}_{\mathrm{OUT}} \cdot \mathrm{~L} \cdot \mathrm{C}_{\text {OUT }} \cdot\left(\mathrm{R}_{\text {OUT }}+\mathrm{ESR}\right)}}{\mathrm{L}+\mathrm{C}_{\mathrm{OUT}} \cdot \mathrm{R}_{\mathrm{OUT}} \cdot \mathrm{ESR}}, \quad \mathrm{R}_{\text {OUT }}=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{I}_{\mathrm{OUT}}}
$$

As seen in Section 4.3, two different kinds of network can compensate the loop. In the two following paragraphs the guidelines to select the type II and type III compensation network are illustrated.

Figure 9. Error amplifier, PWM modulator and LC output filter


### 5.4.1 Type III compensation network

The methodology to stabilize the loop consists of placing two zeros to compensate the effect of the LC double pole, therefore increasing phase margin; then to place one pole in the origin to minimize the DC error on regulated output voltage; finally to place other poles far from the zero dB frequency.

If the equivalent series resistance (ESR) of the output capacitor introduces a zero with a frequency higher than the desired bandwidth (that is: $2 \pi$ * ESR * $\mathrm{C}_{\text {OUT }}<1 / \mathrm{BW}$ ), the type III compensation network is needed. Multi layer ceramic capacitors (MLCC) have very low ESR ( $<1 \mathrm{~m} \Omega$ ), with very high frequency zero, so a type III network is adopted to compensate the loop.
In Figure 10 the type III compensation network is shown. This network introduces two zeros $\left(\mathrm{f}_{\mathrm{Z} 1}, \mathrm{f}_{\mathrm{Z} 2}\right)$ and three poles ( $\mathrm{f}_{\mathrm{P} 0}, \mathrm{f}_{\mathrm{P} 1}, \mathrm{f}_{\mathrm{P} 2}$ ). They are expressed as:

## Equation 16

$$
\mathrm{f}_{\mathrm{Z} 1}=\frac{1}{2 \pi \cdot \mathrm{C}_{3} \cdot\left(\mathrm{R}_{1}+\mathrm{R}_{3}\right)}, \quad \mathrm{f}_{\mathrm{Z} 2}=\frac{1}{2 \pi \cdot \mathrm{R}_{4} \cdot \mathrm{C}_{4}}
$$

## Equation 17

$$
\mathrm{f}_{\mathrm{P} 0}=0, \quad \mathrm{f}_{\mathrm{P} 1}=\frac{1}{2 \pi \cdot \mathrm{R}_{3} \cdot \mathrm{C}_{3}}, \quad \mathrm{f}_{\mathrm{P} 2}=\frac{1}{2 \pi \cdot \mathrm{R}_{4} \cdot \frac{\mathrm{C}_{4} \cdot \mathrm{C}_{5}}{\mathrm{C}_{4}+\mathrm{C}_{5}}}
$$

Figure 10. Type III compensation network


In Figure 11 the Bode diagram of the PWM and LC filter transfer function (GPWo $\cdot G_{L C}(f)$ ) and the open loop gain $\left(G_{\text {LOOP }}(f)=G_{\text {PWO }} \cdot G_{\text {LC }}(f) \cdot G_{\text {TYPEIII }}(\mathrm{f})\right)$ is given.

Figure 11. Open loop gain: module Bode diagram


The guidelines for positioning the poles and the zeros and for calculating the component values can be summarized as follows:

1. Choose a value for $R_{1}$, usually between $1 \mathrm{k} \Omega$ and $5 \mathrm{k} \Omega$.
2. Choose a gain $\left(R_{4} / R_{1}\right)$ in order to have the required bandwidth (BW), that means:

## Equation 18

$$
R_{4}=\frac{B W \cdot K}{f_{L C}} \cdot R_{1}
$$

where K is the feed forward constant and $1 / \mathrm{K}$ is equal to 9 .
3. Calculate $\mathrm{C}_{4}$ by placing the zero at $50 \%$ of the output filter double pole frequency ( $\mathrm{f}_{\mathrm{LC}}$ ):

## Equation 19

$$
\mathrm{C}_{4}=\frac{1}{\pi \cdot \mathrm{R}_{4} \cdot \mathrm{f}_{\mathrm{LC}}}
$$

4. Calculate $C_{5}$ by placing the second pole at four times the system bandwidth (BW):

## Equation 20

$$
\mathrm{C}_{5}=\frac{\mathrm{C}_{4}}{2 \pi \cdot \mathrm{R}_{4} \cdot \mathrm{C}_{4} \cdot 4 \cdot \mathrm{BW}-1}
$$

5. Set the first pole also at four times the system bandwidth and also the second zero at the output filter double pole:

## Equation 21

$$
\mathrm{R}_{3}=\frac{\mathrm{R}_{1}}{\frac{4 \cdot \mathrm{BW}}{\mathrm{f}_{\mathrm{LC}}}-1}, \quad \mathrm{C}_{3}=\frac{1}{2 \pi \cdot \mathrm{R}_{3} \cdot 4 \cdot \mathrm{BW}}
$$

The suggested maximum system bandwidth is equal to the switching frequency divided by $3.5\left(\mathrm{~F}_{\mathrm{SW}} / 3.5\right)$, but lower than 100 kHz if the $\mathrm{F}_{\mathrm{SW}}$ is set higher than 500 kHz .

For example, with $\mathrm{V}_{\mathrm{OUT}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=1.5 \mathrm{~A}, \mathrm{~L}=22 \mu \mathrm{H}, \mathrm{C}_{\mathrm{OUT}}=22 \mu \mathrm{~F}, \mathrm{ESR}<1$ $\mathrm{m} \Omega$, the type III compensation network is:
$\mathrm{R}_{1}=4.99 \mathrm{k} \Omega, \quad \mathrm{R}_{2}=1.1 \mathrm{k} \Omega, \quad \mathrm{R}_{3}=120 \Omega, \quad \mathrm{R}_{4}=4.99 \mathrm{k} \Omega, \quad \mathrm{C}_{3}=4.7 \mathrm{nF}, \quad \mathrm{C}_{4}=10 \mathrm{nF}, \quad \mathrm{C}_{5}=68 \mathrm{pF}$

In Figure 12 the module and phase of the open loop gain is shown. The bandwidth is about 77 kHz and the phase margin is $47^{\circ}$.

Figure 12. Open loop gain Bode diagram with ceramic output capacitor



### 5.4.2 Type II compensation network

If the equivalent series resistance (ESR) of the output capacitor introduces a zero with a frequency lower than the desired bandwidth (that is: $2 \pi$ * ESR * $C_{\text {OUT }}>1 / B W$ ), this zero helps stabilize the loop. Electrolytic capacitors show not negligible ESR ( $>30 \mathrm{~m} \Omega$ ), so with this kind of output capacitor the type II network combined with the zero of the ESR allows the loop to be stabilized.

In Figure 13 the type II network is shown.
Figure 13. Type II compensation network


The singularities of the network are:

$$
\mathrm{f}_{\mathrm{Z} 1}=\frac{1}{2 \pi \cdot \mathrm{R}_{4} \cdot \mathrm{C}_{4}}, \quad \mathrm{f}_{\mathrm{P} 0}=0, \quad \mathrm{f}_{\mathrm{P} 1}=\frac{1}{2 \pi \cdot \mathrm{R}_{4} \cdot \frac{\mathrm{C}_{4} \cdot \mathrm{C}_{5}}{\mathrm{C}_{4}+\mathrm{C}_{5}}}
$$

In Figure 14 the Bode diagram of the PWM and LC filter transfer function (GPWo $\cdot G_{L C}(f)$ ) and the open loop gain $\left(G_{\text {LOOP }}(\mathrm{f})=\mathrm{G}_{\text {PWO }} \cdot \mathrm{G}_{\text {LC }}(\mathrm{f}) \cdot \mathrm{G}_{\text {TYPEII }}(\mathrm{f})\right.$ ) is given.

Figure 14. Open loop gain: module Bode diagram


The guidelines for positioning the poles and the zeros and for calculating the component values can be summarized as follows:

1. Choose a value for $R_{1}$, usually between $1 \mathrm{k} \Omega$ and $5 \mathrm{k} \Omega$, in order to have values of C 4 and C 5 not comparable with parasitic capacitance of the board.
2. Choose a gain $\left(R_{4} / R_{1}\right)$ in order to have the required bandwidth (BW), that means:

## Equation 22

$$
R_{4}=\left(\frac{f_{E S R}}{f_{L C}}\right)^{2} \cdot \frac{B W}{f_{E S R}} \cdot \frac{V_{S}}{V_{I N}} \cdot R_{1}
$$

where $f_{E S R}$ is the ESR zero:

## Equation 23

$$
\mathrm{f}_{\mathrm{ESR}}=\frac{1}{2 \pi \cdot \mathrm{ESR} \cdot \mathrm{C}_{\mathrm{OUT}}}
$$

and Vs is the sawtooth amplitude. The voltage feed forward keeps the ratio Vs/Vin constant. 3. Calculate $\mathrm{C}_{4}$ by placing the zero one decade below the output filter double pole:

## Equation 24

$$
\mathrm{C}_{4}=\frac{10}{2 \pi \cdot \mathrm{R}_{4} \cdot \mathrm{f}_{\mathrm{LC}}}
$$

4. Then calculate $\mathrm{C}_{3}$ in order to place the second pole at four times the system bandwidth (BW):

## Equation 25

$$
\mathrm{C}_{5}=\frac{\mathrm{C}_{4}}{2 \pi \cdot \mathrm{R}_{4} \cdot \mathrm{C}_{4} \cdot 4 \cdot \mathrm{BW}-1}
$$

For example, with $\mathrm{V}_{\mathrm{OUT}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=1.5 \mathrm{~A}, \mathrm{~L}=22 \mu \mathrm{H}, \mathrm{C}_{\mathrm{OUT}}=330 \mu \mathrm{~F}, \mathrm{ESR}=50$ $\mathrm{m} \Omega$, the type II compensation network is:

$$
R_{1}=1.1 \mathrm{k} \Omega, \quad R_{2}=249 \Omega, \quad R_{4}=10 \mathrm{k} \Omega, \quad C_{4}=6.8 \mathrm{nF}, \quad \mathrm{C}_{5}=68 \mathrm{pF}
$$

In Figure 15 the module and phase of the open loop gain is shown. The bandwidth is about 30 kHz and the phase margin is $45^{\circ}$.

Figure 15. Open loop gain Bode diagram with electrolytic/tantalum output capacitor


### 5.5 Thermal considerations

The thermal design is important to prevent the thermal shutdown of the device if junction temperature goes above $150^{\circ} \mathrm{C}$. The three different sources of losses within the device are:
a) conduction losses due to the not negligible $R_{D S(o n)}$ of the power switch; these are equal to:

## Equation 26

$$
\mathrm{P}_{\mathrm{ON}}=\mathrm{R}_{\mathrm{DS}(\mathrm{on})} \cdot\left(\mathrm{I}_{\mathrm{OUT}}\right)^{2} \cdot \mathrm{D}
$$

where D is the duty cycle of the application and the maximum $\mathrm{R}_{\mathrm{DS}(\mathrm{on)})}$ is $220 \mathrm{~m} \Omega$.
Note that the duty cycle is theoretically given by the ratio between $\mathrm{V}_{\text {OUT }}$ and $\mathrm{V}_{\mathrm{IN}}$, but actually it is quite higher to compensate the losses of the regulator. So the conduction losses increase compared with the ideal case.
b) switching losses due to power MOSFET turn on and off; these can be calculated as:

## Equation 27

$$
P_{S W}=V_{I N} \cdot I_{O U T} \cdot \frac{\left(T_{\text {RISE }}+T_{\text {FALL }}\right)}{2} \cdot F S W=V_{I N} \cdot I_{\mathrm{OUT}} \cdot T_{S W} \cdot F_{S W}
$$

where $T_{\text {RISE }}$ and $T_{\text {FALL }}$ are the overlap times of the voltage across the power switch ( $\mathrm{V}_{\mathrm{DS}}$ ) and the current flowing into it during turn on and turn off phases, as shown in Figure 16. $\mathrm{T}_{\mathrm{SW}}$ is the equivalent switching time.

For this device the typical value for the equivalent switching time is 50 ns .
c) Quiescent current losses, calculated as:

Equation 28

$$
P_{Q}=V_{I N} \cdot I_{Q}
$$

where $\mathrm{I}_{\mathrm{Q}}$ is the quiescent current. $\left(\mathrm{I}_{\mathrm{Q}}=2.4 \mathrm{~mA}\right)$.
The junction temperature $T_{J}$ can be calculated as:

## Equation 29

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\mathrm{Rth}_{\mathrm{JA}} \cdot \mathrm{P}_{\mathrm{TOT}}
$$

where $T_{A}$ is the ambient temperature and $\mathrm{P}_{\text {TOT }}$ is the sum of the power losses just seen.
Rth $_{\mathrm{JA}}$ is the equivalent thermal resistance junction to ambient of the device; it can be calculated as the parallel of many paths of heat conduction from the junction to the ambient.

For this device the path through the exposed pad is the one conducting the largest amount of heat. The Rth ${ }_{\mathrm{JA}}$, measured on the demonstration board described in the following paragraph, is about $60^{\circ} / \mathrm{W}$.

Figure 16. Switching losses


### 5.6 Layout considerations

The PC board layout of the switching DC/DC regulator is very important to minimize the noise injected in high impedance nodes and interferences generated by the high switching current loops.

In a step-down converter the input loop (including the input capacitor, the power MOSFET and the free wheeling diode) is the most critical one. This is due to the fact that the high value pulsed current is flowing through it. In order to minimize the EMI, this loop must be as short as possible.

To filter the high frequency noise, a small capacitor can be added as close as possible to the input voltage pin of the device.

The feedback pin (FB) connection to the external resistor divider is a high impedance node, so the interferences can be minimized placing the routing of the feedback node as far as possible from the high current paths. To reduce the pick up noise the resistor divider has to be placed very close to the device.

Thanks to the exposed pad of the device, the ground plane helps to reduce the thermal resistance junction to ambient; so a large ground plane enhances the thermal performance of the converter allowing high power conversion.

In Figure 17 a layout example is shown

Figure 17. Layout example


### 5.7 Application circuit

In Figure 18 the demonstration board application circuit is shown.
Figure 18. Demonstration board application circuit


Table 9. Component list

| Reference | Part number | Description | Manufacturer |
| :---: | :---: | :---: | :---: |
| C1 | GRM31CR61E106KA12 | $10 \mu F, 25 \mathrm{~V}$ | MURATA |
| C2 | GRM31CR61C226KE15B | $22 \mu \mathrm{ff}, 16 \mathrm{~V}$ | MURATA |
| C3 |  | $2.2 \mathrm{nF}, 50 \mathrm{~V}$ |  |
| C4 |  | $10 \mathrm{nF}, 50 \mathrm{~V}$ |  |
| C5 |  | $220 \mathrm{pF}, 50 \mathrm{~V}$ |  |
| C6 |  | $68 \mathrm{nF}, 25 \mathrm{~V}$ |  |
| R1 |  | $4.99 \mathrm{k} \Omega, 1 \%, 0.1 \mathrm{~W} 0603$ |  |
| R2 |  | $330 \Omega, 1 \%, 0.1 \mathrm{~W} 0603$ |  |
| R3 |  | $2.99 \mathrm{k} \Omega, 1 \%, 0.1 \mathrm{~W} 0603$ |  |
| R4 |  | $100 \mathrm{k} \Omega, 1 \%, 0.1 \mathrm{~W} 0603$ |  |
| R5 |  | $6.8 \mathrm{uH}, 30 \%, 2.91 \mathrm{~A}$ | Coilcraft |
| L1 | 7447779006 | $2 \mathrm{~A}, 25 \mathrm{~V}$ | STMicroelectronics |
| D1 | STPS2L25V |  |  |

Figure 19. PCB layout (component side)


Figure 20. PCB layout (bottom side)


Figure 21. PCB layout (front side)


Figure 22. Junction temperature vs. output current


Figure 23. Junction temperature vs. output current


Figure 24. Junction temperature vs. output current


Figure 25. Efficiency vs. output current


Figure 26. Efficiency vs. output current
Figure 27. Efficiency vs. output current



Figure 28. Load regulation


Figure 30. Load transient: from 300 mA to 1.3 A


Figure 32. Short-circuit behavior


## 6 Application ideas

### 6.1 Positive buck-boost

The L5983 can implement the step-up/down converter with a positive output voltage.
Figure 33 shows the schematic: one power MOSFET and one Schottky diode are added to the standard buck topology to provide 12 V output voltage with input voltage from 2.9 V to 18 V.

Figure 33. Positive buck-boost regulator


The relationship between input and output voltage is:

## Equation 30

$$
V_{\text {OUT }}=V_{\text {IN }} \cdot \frac{D}{1-D}
$$

so the duty cycle is:

## Equation 31

$$
D=\frac{V_{\text {OUT }}}{V_{\text {OUT }}+V_{\text {IN }}}
$$

The output voltage is not limited by the maximum operating voltage of the device ( 18 V ), because the output voltage is sensed only through the resistor divider. The external power MOSFET maximum drain to source voltage, must be higher than output voltage; the maximum gate to source voltage must be higher than the input voltage (in Figure 33, if $\mathrm{V}_{\text {IN }}$ is higher than 16 V , the gate must be protected through a Zener diode and resistor).
The current flowing through the internal power MOSFET is transferred to the load only during the OFF time, so according to the maximum DC switch current (1.5 A), the maximum output current for the buck-boost topology can be calculated from the following equation.

## Equation 32

$$
\mathrm{I}_{\mathrm{SW}}=\frac{\mathrm{I}_{\mathrm{OUT}}}{1-\mathrm{D}}<1.5 \mathrm{~A}
$$

where $\mathrm{I}_{\mathrm{SW}}$ is the average current in the embedded power MOSFET in the ON time.
To chose the right value of the inductor and to manage transient output current, which for a short time can exceed the maximum output current calculated by Equation 32, the peak current in the power MOSFET must also be calculated. The peak current, shown in Equation 33, must be lower than the minimum current limit (2.0 A).

## Equation 33

$$
\begin{gathered}
\mathrm{I}_{\mathrm{SW}, \mathrm{PK}}=\frac{\mathrm{I}_{\mathrm{OUT}}}{1-\mathrm{D}} \cdot\left[1+\frac{\mathrm{r}}{2}\right]<2.0 \mathrm{~A} \\
\mathrm{r}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{I}_{\mathrm{OUT}} \cdot \mathrm{~L} \cdot \mathrm{~F}_{\mathrm{SW}}} \cdot(1-\mathrm{D})^{2}
\end{gathered}
$$

where $r$ is defined as the ratio between the inductor current ripple and the inductor DC current.

Therefore, in the buck-boost topology the maximum output current depends on the application conditions (firstly input and output voltage, secondly switching frequency and inductor value).

In Figure 34 the maximum output current for the above configuration is depicted varying the input voltage from 2.9 V to 18 V .

The dashed line considers a more accurate estimation of the duty cycles given by Equation 34, where power losses across diodes, external power MOSFET, and internal power MOSFET are taken into account.

Figure 34. Maximum output current according to max DC switch current (1.5 A): $V_{0}=12 \mathrm{~V}$


## Equation 34

$$
D=\frac{V_{\text {OUT }}+2 \cdot V_{D}}{V_{I N}-V_{\text {SW }}-V_{\text {SWE }}+V_{\text {OUT }}+2 \cdot V_{D}}
$$

where $\mathrm{V}_{\mathrm{D}}$ is the voltage drop across the diodes, and $\mathrm{V}_{\mathrm{SW}}$ and $\mathrm{V}_{\text {SWE }}$ across the internal and external power MOSFET.

### 6.2 Inverting buck-boost

The L5983 can implement the step-up/down converter with a negative output voltage.
Figure 33 shows the schematic to regulate -5 V : no further external components are added to the standard buck topology.

The relationship between input and output voltage is:

## Equation 35

$$
V_{\text {OUT }}=-V_{\text {IN }} \cdot \frac{D}{1-D}
$$

so the duty cycle is:

## Equation 36

$$
D=\frac{V_{\text {OUT }}}{V_{\text {OUT }}-V_{\text {IN }}}
$$

As in the positive one, in the inverting buck-boost the current flowing through the power MOSFET is transferred to the load only during the OFF time. So according to the maximum DC switch current (1.5 A), the maximum output current can be calculated from Equation 32, where the duty cycle is given by Equation 36.

Figure 35. Inverting buck-boost regulator


The GND pin of the device is connected to the output voltage so, given the output voltage, the input voltage range is limited by the maximum voltage the device can withstand across $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{GND}(18 \mathrm{~V})$. Therefore, if the output is -5 V , the input voltage can range from 2.9 V to 13 V .

As in the positive buck-boost, the maximum output current according to application conditions is shown in Figure 36. The dashed line considers a more accurate estimation of the duty cycles given by Equation 37, where power losses across diodes and the internal power MOSFET are taken into account:

## Equation 37

$$
D=\frac{V_{\text {OUT }}-V_{D}}{-V_{\text {IN }}-V_{\text {SW }}+V_{\text {OUT }}-V_{D}}
$$

Figure 36. Maximum output current according to max DC switch current (1.5 A): $\mathrm{V}_{\mathrm{O}}=-5 \mathrm{~V}$


## $7 \quad$ Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST registered trademark.

Table 10. VFQFPN8 ( $3 \times 3 \times 1.08 \mathrm{~mm}$ ) mechanical data

| Dim. | mm |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.80 | 0.90 | 1.00 | 0.0315 | 0.0354 | 0.0394 |
|  |  |  |  |  |  |  |
| A1 |  | 0.02 | 0.05 |  | 0.0008 | 0.0020 |
| A2 |  | 0.70 |  |  | 0.0276 |  |
| A3 |  | 0.20 |  |  | 0.0079 |  |
|  |  |  |  |  |  |  |
| b | 0.18 | 0.23 | 0.30 | 0.0071 | 0.0091 | 0.0118 |
| D | 2.95 | 3.00 | 3.05 | 0.1161 | 0.1181 | 0.1200 |
| D2 | 2.23 | 2.38 | 2.48 | 0.0878 | 0.0937 | 0.0976 |
|  |  |  |  |  |  |  |
| E | 2.95 | 3.00 | 3.05 | 0.1161 | 0.1181 | 0.1200 |
| E2 | 1.65 | 1.70 | 1.75 | 0.0649 | 0.0669 | 0.0689 |
| e |  | 0.50 |  |  | 0.0197 |  |
| L | 0.35 | 0.40 | 0.45 | 0.0137 | 0.0157 | 0.0177 |
| ddd |  |  | 0.08 |  |  | 0.0031 |

Figure 37. Package dimensions


## 8 Order codes

Table 11. Order codes

| Order codes | Package | Packaging |
| :---: | :---: | :---: |
| L5983 | VFQFPN8 | Tube |
| L5983TR | $(3 \times 3 \times 1.08 \mathrm{~mm})$ | Tube and reel |

## $9 \quad$ Revision history

Table 12. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| 21-Dec-2006 | 1 | Initial release |
| 16-Oct-2007 | 2 | Document status promoted from preliminary data to datasheet |
| 27-May-2008 | 3 | Updated: Cover page, Figure 2 on page 4, Figure 8 on page 14, <br> Figure 5 on page 10, Figure 17 on page 29, Figure 18 on page 30, <br> Table 8 on page 17, Table 10 on page 40 <br> Added: Table 3 on page 5 |
| 16-Sep-2008 | 4 | Updated: Table 4 on page 6 and Figure 18 on page 30 |
| 28-Jan-2009 | 5 | Updated: Equation 18 |
| 15-Jun-2009 | 6 | Updated Table 4 on page 5 and Figure 6 on page 10 |
| 29-Nov-2010 | 7 | Added: Section 6 on page 34 <br> Updated: Figure 19, Figure 20 and Figure 21 on page 31 |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.
All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

