

# LNBH24L

# Dual LNBS supply and control IC with step-up and I<sup>2</sup>C interface

#### **Features**

- Complete interface between LNBS and I<sup>2</sup>C bus
- Built-in DC-DC converter for single 12 V supply operation and high efficiency (typ. 93%@0.5 A)
- Selectable output current limit by external resistor
- Compliant with main satellite receivers output voltage specification
- Auxiliary modulation input (EXTM) facilitates DiSEqC<sup>TM</sup> 1.X encoding
- Low-drop post regulator and high efficiency step-up PWM with integrated power N-MOS allow low power losses
- Overload and over-temperature internal protections with I<sup>2</sup>C diagnostic bits
- Output voltage and output current level diagnostic feedback by I<sup>2</sup>C bits
- LNB short circuit dynamic protection
- +/- 4 kV ESD tolerant on output power pins

# Description

Intended for analog and digital DUAL satellite receivers/Sat-TV, Sat-PC cards, the LNBH24L is a monolithic voltage regulator and interface IC, assembled in QFN 5x5 ePAD, specifically designed to provide the 13 / 18 V power supply and the 22 kHz tone signaling for two independent LNB down-converters in the antenna dishes and/or multi-switch box. In this application field, it offers a dual tuner STBs complete solution with extremely low component count, low power dissipation together with simple design and I<sup>2</sup>C standard interfacing.



Table 1. Device summary

| Order code | Package                   | Packaging     |  |  |
|------------|---------------------------|---------------|--|--|
| LNBH24LQTR | QFN32 5 x 5 (Exposed pad) | Tape and reel |  |  |

March 2010 Doc ID 16857 Rev 2 1/25

Contents LNBH24L

# **Contents**

| 1    | Bloc                           | k diagram 4                                                                          |  |  |  |  |  |  |  |
|------|--------------------------------|--------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 2    | Intro                          | duction 5                                                                            |  |  |  |  |  |  |  |
|      | 2.1                            | Application information (valid for each section A/B) 5                               |  |  |  |  |  |  |  |
|      | 2.2                            | DiSEqC™ data encoding                                                                |  |  |  |  |  |  |  |
|      | 2.3                            | DiSEqC <sup>™</sup> 1.X implementation by EXTM pin                                   |  |  |  |  |  |  |  |
|      | 2.4                            | DISEQC™ 1.X implementation with VoTX and EXTM pin connection 5                       |  |  |  |  |  |  |  |
|      | 2.5                            | PDC optional circuit for DISEQC™ 1.X applications using VoTX signal on to EXTM pin 6 |  |  |  |  |  |  |  |
|      | 2.6                            | I <sup>2</sup> C interface                                                           |  |  |  |  |  |  |  |
|      | 2.7                            | Output voltage selection 6                                                           |  |  |  |  |  |  |  |
|      | 2.8                            | Diagnostic and protection functions 6                                                |  |  |  |  |  |  |  |
|      | 2.9                            | Over-current and short circuit protection and diagnostic                             |  |  |  |  |  |  |  |
|      | 2.10                           | Thermal protection and diagnostic                                                    |  |  |  |  |  |  |  |
|      | 2.11                           | Output current limit selection                                                       |  |  |  |  |  |  |  |
| 3    | Pin o                          | configuration 8                                                                      |  |  |  |  |  |  |  |
| 4    | Maxi                           | mum ratings                                                                          |  |  |  |  |  |  |  |
| 5    | Appl                           | ication circuits11                                                                   |  |  |  |  |  |  |  |
| 6    | I <sup>2</sup> C bus interface |                                                                                      |  |  |  |  |  |  |  |
|      | 6.1                            | Data validity                                                                        |  |  |  |  |  |  |  |
|      | 6.2                            | Start and stop condition                                                             |  |  |  |  |  |  |  |
|      | 6.3                            | Byte format                                                                          |  |  |  |  |  |  |  |
|      | 6.4                            | Acknowledge                                                                          |  |  |  |  |  |  |  |
|      | 6.5                            | Transmission without acknowledge                                                     |  |  |  |  |  |  |  |
| 7    | LNBI                           | H24 software description15                                                           |  |  |  |  |  |  |  |
|      | 7.1                            | Interface protocol                                                                   |  |  |  |  |  |  |  |
|      | 7.2                            | System register (SR, 1 Byte for each section A and B)                                |  |  |  |  |  |  |  |
|      | 7.3                            | Transmitted data (I <sup>2</sup> C bus write mode) for each sections A/B 15          |  |  |  |  |  |  |  |
| 2/25 |                                | Doc ID 16857 Rev 2                                                                   |  |  |  |  |  |  |  |

| LNBH24L |      | Contents                                                                       |
|---------|------|--------------------------------------------------------------------------------|
|         | 7.4  | Diagnostic received data (I <sup>2</sup> C read mode) for both sections A/B 16 |
|         | 7.5  | Power-ON I <sup>2</sup> C interface reset                                      |
|         | 7.6  | Address pins                                                                   |
|         | 7.7  | DiSEqC™ implementation for each section A/B                                    |
| 8       | Elec | trical characteristics18                                                       |
| 9       | Pack | kage mechanical data21                                                         |
| 10      | Revi | sion history                                                                   |

Block diagram LNBH24L

# 1 Block diagram

Figure 1. Block diagram



LNBH24L Introduction

### 2 Introduction

The LNBH24L includes two completely independent sections. Unless for the  $V_{CC}$  and I<sup>2</sup>C inputs, each circuit can be separately controlled and have its independent external components. All the below specification must be considered equal for both sections (A/B).

### 2.1 Application information (valid for each section A/B)

This IC has a built-in DC-DC step-up converter that, from a single source from 8 V to 15 V, generates the voltages ( $V_{UP}$ ) that let the linear post-regulator to work at a minimum dissipated power of 0.55 W typ. @ 500 mA load per channel (the linear post-regulator drop voltage is internally kept at  $V_{UP}$  -  $V_{OUT}$  = 1.1 V typ.). An under voltage lockout circuit will disable the whole circuit when the supplied  $V_{CC}$  drops below a fixed threshold (6.7 V typically).

Note: In this document the  $V_{OUT}$  is intended as the voltage present at the linear post-regulator output ( $V_{ORX}$  pin).

### 2.2 DiSEgC<sup>™</sup> data encoding

The new internal 22 kHz tone generator is factory trimmed in accordance to the standards, and can be selected by I²C interface TTX bit (or TTX pin) and activated by a dedicated pin (DSQIN) that allows immediate DiSEqC™ data encoding, or through TEN I²C bit in case the 22 kHz presence is requested in continuous mode. In stand-by condition (EN bit LOW) the TTX function must be disabled setting TTX to LOW.

### 2.3 DiSEqC<sup>™</sup> 1.X implementation by EXTM pin

In order to improve design flexibility and reduce the total application cost, an analogic modulation input pin is available (EXTM) to generate the 22 kHz tone superimposed to the  $V_{\text{ORX}}$  DC output voltage. An appropriate DC blocking capacitor must be used to couple the modulating signal source to the EXTM pin. If the EXTM solution is used the output R-L filter can be removed (see *Section 5: Application circuits*) saving the external components cost. The pin EXTM modulates the  $V_{\text{ORX}}$  voltage through the series decoupling capacitor, so that:

$$V_{OBX(AC)} = V_{EXTM(AC)} \times G_{EXTM}$$

Where  $V_{oRX}(AC)$  and  $V_{EXTM}(AC)$  are, respectively, the peak to peak voltage on the  $V_{oRX}$  and EXTM pins while  $G_{EXTM}$  is the voltage gain from EXTM to  $V_{oRX}$ .

# 2.4 DISEQC<sup>™</sup> 1.X implementation with V<sub>oTX</sub> and EXTM pin connection

If an external 22 kHz tone source is not available, it is possible to use the internal 22 kHz tone generator signal available through the  $V_{\text{oTX}}$  pin to drive the EXTM pin. By this way the

Doc ID 16857 Rev 2 5/25

Introduction LNBH24L

 $V_{oTX}$  22 kHz signal will be superimposed to the  $V_{oRX}$  DC voltage to generate the LNB output 22 kHz tone (see *Figure 3: LNBH24L with internal tone for DiSEqC 1.X applications*). The internal 22 kHz tone generator available through the  $V_{oTX}$  pin must be activated during the 22 kHz transmission by DSQIN pin or by the TEN bit. The DSQIN internal circuit activates the 22 kHz tone on the  $V_{oTX}$  output with 0.5 cycles  $\pm$  25  $\mu$ s delay from the TTL signal presence on the DSQIN pin, and it stops with 1 cycles  $\pm$  25  $\mu$ s delay after the TTL signal is expired. The  $V_{oTX}$  pin internal circuit must be preventively set ON by the TTX function. This can be controlled both through the TTX pin and by I²C bit. As soon as the tone transmission is expired, the  $V_{oTX}$  must be disabled by setting the TTX to LOW. The 13 / 18 V power supply is always provided to the LNB from the  $V_{oRX}$  pin.

# 2.5 PDC optional circuit for DISEQC™ 1.X applications using V<sub>oTX</sub> signal on to EXTM pin

In some applications, at light output current (< 50 mA) and in case of heavy output capacitive load, the 22 kHz tone can be distorted. In this case it is possible to add the "Optional" external components shown in the typical application circuit (see *Figure 4: DiSEqC 1.x using external 22 kHz tone generator source through EXTM pin*) connected between  $V_{oRX}$  and PDC pin. This optional circuit acts as an active pull-down discharging the output capacitance only when the internal 22 kHz tone is activated.

#### 2.6 I<sup>2</sup>C interface

The main functions of the IC are controlled via I<sup>2</sup>C bus by writing 6 bits on the system register (SR 8 bits in write mode). On the same register there are 5 bits that can be read back (SR 8 bits in read mode) to provide the diagnostic flags of two internal monitoring functions (OTF, OLF) and three output voltage register status (EN, VSEL, LLC) received by the IC (see *Section 2.8: Diagnostic and protection functions*). In read mode there are 3 test bits (TEST1-2-3) that must be disregarded from the MCU. While, in write mode, there 2 Test bits (TEST4-5) that must be always set LOW. Each section (A/B) has two selectable I<sup>2</sup>C addresses selectable respectively, by the ADDR-A and ADDR-B pins (see *Table 11: Address pins characteristics*).

### 2.7 Output voltage selection

When the IC sections are in stand-by mode (EN bit LOW), the power blocks are disabled. When the regulator blocks are active (EN bit HIGH), the output can be logic controlled to be 13 or 18 V by mean of the VSEL bit (voltage SELect) for remote controlling of non-DiSEqC LNBs. Additionally, the LNBH24L is provided with the LLC I²C bit that increase the selected voltage value to compensate possible voltage drop along the output line. In stand-by condition (EN bit LOW) all the I²C bits and the TTX pin must be set LOW (if the TTX pin is not used it can be left floating but the TTX bit must be set LOW during the stand-by condition).

### 2.8 Diagnostic and protection functions

The LNBH24L has two diagnostic internal functions provided via I<sup>2</sup>C bus by reading 2 bits on the system register (SR bits in read mode). The diagnostic bits are, in normal operation (no

LNBH24L Introduction

failure detected), set to LOW. The diagnostic bits are dedicated to the over-temperature and over-load protections status (OTF and OLF).

### 2.9 Over-current and short circuit protection and diagnostic

In order to reduce the total power dissipation during an overload or a short circuit condition, the device is provided with a dynamic short circuit protection. It is possible to set the short circuit current protection either statically (simple current clamp) or dynamically by the PCL bit of the I2C SR. When the PCL (pulsed current limiting) bit is set lo LOW, the over current protection circuit works dynamically: as soon as an overload is detected, the output is shutdown for a time T<sub>OFF</sub>, typically 900 ms. Simultaneously the diagnostic OLF I<sup>2</sup>C bit of the system register is set to "1". After this time has elapsed, the output is resumed for a time  $T_{ON}$  = 1/10  $T_{OFF}$  = 90 ms (typ.). At the end of  $T_{ON}$ , if the overload is still detected, the protection circuit will cycle again through  $T_{OFF}$  and  $T_{ON}$ . At the end of a full  $T_{ON}$  in which no overload is detected, normal operation is resumed and the OLF diagnostic bit is reset to LOW. Typical T<sub>ON</sub> + T<sub>OFF</sub> time is 990 ms and an internal timer determines it. This dynamic operation can greatly reduce the power dissipation in short circuit condition, still ensuring excellent power-on start-up in most conditions. However, there could be some cases in which a highly capacitive load on the output may cause a difficult start-up when the dynamic protection is chosen. This can be solved by initiating any power start-up in static mode (PCL=1) and, then, switching to the dynamic mode (PCL=0) after a chosen amount of time depending on the output capacitance. When in static mode, the diagnostic OLF bit goes to "1" when the current clamp limit is reached and returns LOW when the overload condition is cleared.

### 2.10 Thermal protection and diagnostic

The LNBH24L is also protected against overheating: when the junction temperature exceeds 150°C (typ.), the step-up converter and the liner regulator are shut-off, and the diagnostic OTF SR bit is set to "1". Normal operation is resumed and the OTF bit is reset to LOW when the junction is cooled down to 135°C (typ.)

# 2.11 Output current limit selection

The linear regulator current limit threshold can be set by an external resistor connected to ISEL pin. The resistor value defines the output current limit by the equation:

**Equation 1** 

$$I_{MAX} [A] = \frac{10000}{R_{SEL}}$$

where  $R_{SEL}$  is the resistor connected between  $I_{SEL}$  and GND (see R2 in the typical application circuit). The highest selectable current limit threshold is 0.9 A typ. with  $R_{SEL}$ = 11 k $\Omega$ . The above equation defines the typical threshold value for each output. However, it is suggestible to not exceed for a long period a total amount of current of 1 A from both sections ( $I_{OUT\_A} + I_{OUT\_B} < 1$  A) in order to avoid the over temperature protection triggering.

Note:

External components are needed to comply to bidirectional DiSEq $C^{\text{TM}}$  bus hardware requirements. Full compliance of the whole application with DiSEq $C^{\text{TM}}$  specifications is not implied by the bare use of this IC. NOTICE: DiSEq $C^{\text{TM}}$  is a trademark of EUTELSAT.

7/25

Doc ID 16857 Rev 2

Pin configuration LNBH24L

# 3 Pin configuration

Figure 2. Pin connections (bottom view)



Table 2. Pin description

| Pin n°<br>(sec. A/B) | Symbol                                       | Name                                | Pin function                                                                                                                                                                                                  |  |  |  |
|----------------------|----------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 21                   | V <sub>CC</sub>                              | Supply Input                        | 8 to 15 V IC DC-DC power supply.                                                                                                                                                                              |  |  |  |
| 20                   | V <sub>CC</sub> _L                           | Supply Input                        | 8 to 15 V analog power supply.                                                                                                                                                                                |  |  |  |
| 5/2                  | LX-A / LX-B                                  | N-MOS Drain                         | Integrated N-channel Power MOSFETs drain.                                                                                                                                                                     |  |  |  |
| 16 /<br>25           | V <sub>UP</sub> -A /<br>V <sub>UP</sub> -B   | Step-Up Voltage                     | Input of the linear post-regulators. The voltage on these pins is monitored by the internal step-up controllers to keep a minimum dropout across the linear pass transistors.                                 |  |  |  |
| 18 /<br>23           | V <sub>oRX</sub> -A /<br>V <sub>oRX</sub> -B | LDO Output Port                     | Outputs of the integrated low drop linear regulators. See <i>Table 7</i> for voltage selections and description.                                                                                              |  |  |  |
| 17 /<br>24           | V <sub>oTX</sub> _A /<br>V <sub>oTX</sub> _B | Output Port during<br>22KHz Tone TX | Tone outputs to the LNB. See <i>Table 7</i> for selection.                                                                                                                                                    |  |  |  |
| 6                    | SDA                                          | Serial Data                         | Bidirectional data from / to I <sup>2</sup> C bus.                                                                                                                                                            |  |  |  |
| 7                    | SCL                                          | Serial Clock                        | Clock from I <sup>2</sup> C bus.                                                                                                                                                                              |  |  |  |
| 10 /<br>31           | DSQIN-A /<br>DSQIN-B                         | DiSEqC Inputs                       | These pins will accept the DiSEqC code from the main microcontroller. The LNBH24L will uses this code to modulate the internally generated 22 kHz carrier. Set to ground if not used.                         |  |  |  |
| 12 /<br>29           | TTX-A /<br>TTX-B                             | TTX Enable                          | These pins can be used, as well as the TTX I <sup>2</sup> C bits of the system register, to control the TTX function enable before to start the 22 kHz tone transmission. Set floating or to GND if not used. |  |  |  |
| 11 / 30              | Reserved                                     | Reserved                            | To be connected to GND.                                                                                                                                                                                       |  |  |  |
| 9 /<br>32            | PDC – A /<br>PDC – B                         | Pull Down Control                   | To be connected to the external NPN transistors base to reduce the 22 kHz tone distortion in case of heavy capacitive load at light output current. If not used they can be left floating                     |  |  |  |

LNBH24L Pin configuration

Table 2. Pin description (continued)

| Pin n°<br>(sec. A/B) | Symbol               | Name                   | Pin function                                                                                                                                                                                                                    |  |  |
|----------------------|----------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 13 /<br>28           | EXTM-A /<br>EXTM-B   | External<br>Modulation | External modulation inputs act on $V_{oRX}$ linear regulator outputs to superimpose an external 22 kHz signal. Need DC decoupling to the AC source. If not used they can be left floating.                                      |  |  |
| 4 /<br>3             | P-GND-A /<br>P-GND-B | Power Grounds          | DC-DC converters power grounds.                                                                                                                                                                                                 |  |  |
| Epad                 | Epad                 | Exposed Pad            | To be connected with power grounds and to the ground layer through vias to dissipate the heat.                                                                                                                                  |  |  |
| 22                   | A-GND                | Analog Grounds         | Analog circuits grounds.                                                                                                                                                                                                        |  |  |
| 19                   | ВҮР                  | By-pass Capacitor      | Needed for internal pre-regulator filtering. The BYP pin is intended only to connect an external ceramic capacitor. Any connection of this pin to external current or voltage sources may cause permanent damage to the device. |  |  |
| 8 /<br>1             | ADDR-A /<br>ADDR-B   | Address Setting        | Two I <sup>2</sup> C addresses available for each section by setting the Address pins voltage level. See address pin characteristics table.                                                                                     |  |  |
| 15/<br>26            | ISEL-A /<br>ISEL-B   | Current selection      | The resistors "R <sub>SEL</sub> " connected between I <sub>SEL</sub> and GND define the linear regulators current limit protection threshold by the equation: I <sub>max(typ)</sub> = 10000 / R <sub>SEL</sub> .                |  |  |
| 14 /<br>27           | Reserved             | Reserved               | To be left floating. Do Not connect to GND.                                                                                                                                                                                     |  |  |

Maximum ratings LNBH24L

# 4 Maximum ratings

Table 3. Absolute maximum ratings (valid for both sections A/B)

| Symbol                              | Parameter                                                            | Value              | Unit |
|-------------------------------------|----------------------------------------------------------------------|--------------------|------|
| V <sub>CC-L</sub> , V <sub>CC</sub> | DC power supply input voltage pins                                   | -0.3 to 16         | V    |
| I <sub>OUT</sub>                    | Output current                                                       | Internally limited | mA   |
| V <sub>oRX</sub>                    | DC output pin voltage                                                | -0.3 to 25         | V    |
| V <sub>oTX</sub>                    | Tone output pin voltage                                              | -0.3 to 25         | V    |
| LX                                  | LX input voltage                                                     | -0.3 to 25         | V    |
| V <sub>UP</sub>                     | DC input voltage                                                     | -0.3 to 24         | V    |
| V <sub>I</sub>                      | Logic input voltage (TTX, SDA, SCL, DSQIN, ADDR pins)                | -0.3 to 7          | V    |
| V <sub>OH</sub>                     | Logic high output voltage (PDC pin)                                  | -0.3 to 7          | V    |
| V <sub>EXTM</sub>                   | EXTM pin voltage                                                     | -0.3 to 2          | V    |
| V <sub>BYP</sub>                    | Internal reference pin voltage (1)                                   | -0.3 to 4.6        | V    |
| ISEL                                | Current selection pin voltage                                        | -0.3 to 4.6        | V    |
| T <sub>STG</sub>                    | Storage temperature range                                            | -50 to 150         | °C   |
| TJ                                  | Junction temperature range                                           | -25 to 150         | °C   |
|                                     | ESD rating with human body model (HBM) for all pins unless 4, 21, 22 | 2                  | kV   |
| ESD                                 | ESD rating with human body model (HBM) for pins 21, 22               | 4                  |      |
|                                     | ESD rating with human body model (HBM) for pin 4                     | 0.6                |      |

The BYP pin is intended only to connect an external ceramic capacitor. Any connection of this pin to external current or voltage sources may cause permanent damage to the device.

Note:

Absolute maximum ratings are those values beyond which damage to the device may occur. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to network ground terminal.

Table 4. Operating ratings

| Symbol                              | Parameter                          | Value    | Unit |
|-------------------------------------|------------------------------------|----------|------|
| V <sub>CC-L</sub> , V <sub>CC</sub> | DC power supply input voltage pins | 8 to 15  | V    |
| T <sub>J</sub>                      | Junction temperature range         | 0 to 125 | °C   |

Table 5. Thermal data

| Symbol            | Parameter                                                                 | Value | Unit |
|-------------------|---------------------------------------------------------------------------|-------|------|
| R <sub>thJC</sub> | Thermal resistance junction-case                                          | 2     | °C/W |
| R <sub>thJA</sub> | Thermal resistance junction-ambient with device soldered on 2s2p PC board | 35    | °C/W |

LNBH24L Application circuits

# 5 Application circuits

Figure 3. LNBH24L with internal tone for DiSEqC 1.X applications



Figure 4. DiSEqC 1.x using external 22 kHz tone generator source through EXTM pin



Application circuits LNBH24L



Figure 5. LNBH24L with PDC circuit for DiSEqC 1.X applications

Table 6. Bill of material (valid for A and B sections unless for C1, C2, C7, C8 and C11)

| Component                             | Notes                                                                                                                                               |  |  |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| R2, R9, R5 <sup>(1)</sup>             | 1/16 W resistors. Refer to the typical application circuit for the relative values                                                                  |  |  |  |
| R7 <sup>(1)</sup> , R8 <sup>(1)</sup> | 1/2 W resistors. Refer to the typical application circuit for the relative values                                                                   |  |  |  |
| C1                                    | 25 V electrolytic capacitor, 100 μF or higher is suitable                                                                                           |  |  |  |
| C3                                    | 25 V, 220 $\mu\text{F}$ electrolytic capacitor, ESR in the 100 m $\Omega$ to 350 m $\Omega$ range                                                   |  |  |  |
| C6, C8, C10, C11, C15, C14 (1)        | 25 V ceramic capacitors. Refer to the typ. appl. circuit for the relative values                                                                    |  |  |  |
| D1                                    | STPS130A or similar schottky diode with $V_{RRM}$ > 25 V and $I_F$ (AV) higher than: $I_{F(AV)} > I_{OUT\_MAX} \times (V_{UP\_MAX} / V_{IN\_MIN})$  |  |  |  |
| D2                                    | STPS130A, 1N5818 or similar schottky diode with VRRM>25V. To be placed as close as possible to VoRX pin                                             |  |  |  |
| D3                                    | 1N4001-07 or any similar general purpose rectifier                                                                                                  |  |  |  |
| D4                                    | BAT54, STPS130A, BAT43, 1N5818, or similar schottky diode with VRRM>20V. To be placed as close as possible to EXTM pin                              |  |  |  |
| D8                                    | 1N4148 or similar                                                                                                                                   |  |  |  |
| TR1 <sup>(1)</sup>                    | BC817 or similar NPN general-purpose transistor                                                                                                     |  |  |  |
| L1                                    | 22 $\mu$ H inductor with I <sub>sat</sub> > I <sub>peak</sub> where I <sub>peak</sub> is the boost converter peak current: (see <i>Equation 2</i> ) |  |  |  |

These components can be added to avoid any 22 kHz tone distortion due to heavy capacitive output loads. If not needed they can be removed leaving the PDC pin floating.

#### **Equation 2**

$$I_{PEAK} = \frac{V_{UP\_MAX} \ ^* I_{OUT\_MAX}}{Eff \ ^* V_{IN\_MIN}} + \frac{V_{IN\_MIN}}{2LF} \left( 1 - \frac{V_{IN\_MIN}}{V_{UP\_MAX}} \right)$$

LNBH24L I<sup>2</sup>C bus interface

### 6 I<sup>2</sup>C bus interface

Data transmission from main microprocessor to the LNBH24L and vice versa takes place through the 2 wires I<sup>2</sup>C bus interface, consisting of the 2 lines SDA and SCL (pull-up resistors to positive supply voltage must be externally connected).

### 6.1 Data validity

As shown in *Figure 6*, the data on the SDA line must be stable during the high semi-period of the clock. The HIGH and LOW state of the data line can only change when the clock signal on the SCL line is LOW.

### 6.2 Start and stop condition

As shown in *Figure 7* a start condition is a HIGH to LOW transition of the SDA line while SCL is HIGH. The stop condition is a LOW to HIGH transition of the SDA line while SCL is HIGH. A STOP condition must be sent before each START condition.

### 6.3 Byte format

Every byte transferred to the SDA line must contain 8 bits. Each byte must be followed by an acknowledge bit. The MSB is transferred first.

### 6.4 Acknowledge

The master (microprocessor) puts a resistive HIGH level on the SDA line during the acknowledge clock pulse (see *Figure 8*). The peripheral (LNBH24L) that acknowledges has to pull-down (LOW) the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during this clock pulse. The peripheral which has been addressed has to generate acknowledge after the reception of each byte, otherwise the SDA line remain at the HIGH level during the ninth clock pulse time. In this case the master transmitter can generate the STOP information in order to abort the transfer. The LNBH24L won't generate acknowledge if the  $V_{\rm CC}$  supply is below the under-voltage lockout threshold (6.7 V typ.).

### 6.5 Transmission without acknowledge

Avoiding to detect the acknowledges of the LNBH24L, the microprocessor can use a simpler transmission: simply it waits one clock without checking the slave acknowledging, and sends the new data. This approach of course is less protected from misworking and decreases the noise immunity.

I<sup>2</sup>C bus interface LNBH24L

Figure 6. Data validity on the I<sup>2</sup>C bus



Figure 7. Timing diagram of I<sup>2</sup>C bus



Figure 8. Acknowledge on the I<sup>2</sup>C bus



## 7 LNBH24 software description

The LNBH24L I<sup>2</sup>C interface controls both the IC sections A and B depending on the address sent before the DATA byte. All the below description is valid for both sections.

### 7.1 Interface protocol

The interface protocol comprises:

- A start condition (S)
- A chip address byte [the LSB bit determines read (=1)/write (=0) transmission]
- A sequence of data (1 byte + acknowledge)
- A stop condition (P)

|   | Section address (A or B) |   |   |   |   |   |   |     |     |     | Da | ata |  |  |     |     |   |
|---|--------------------------|---|---|---|---|---|---|-----|-----|-----|----|-----|--|--|-----|-----|---|
|   | MSB                      |   |   |   |   |   |   | LSB |     | MSB |    |     |  |  | LSB |     |   |
| S | 0                        | 0 | 0 | 1 | 0 | Х | Χ | R/W | ACK |     |    |     |  |  |     | ACK | Р |

ACK = Acknowledge

S = Start

P = Stop

R/W = 1/0, Read/Write bit

X = 0/1, two addresses for each section selectable by ADDR-A/B pins (see *Table 11*)

## 7.2 System register (SR, 1 Byte for each section A and B)

| Mode  | MSB   |       |       |     |      |    |       | LSB   |
|-------|-------|-------|-------|-----|------|----|-------|-------|
| Write | PCL   | TTX   | TEN   | LLC | VSEL | EN | TEST4 | TEST5 |
| Read  | TEST1 | TEST2 | TEST3 | LLC | VSEL | EN | OTF   | OLF   |

Write = control bits functions in write mode

Read = diagnostic bits in read mode.

All bits reset to 0 at power on

# 7.3 Transmitted data (I<sup>2</sup>C bus write mode) for each sections A/B

When the R/W bit in the section address is set to 0, the main microprocessor can write on the system register (SR) of the relative section (A or B, depending on the 7 bit address value) via I<sup>2</sup>C bus. All and 8 bits are available and can be written by the microprocessor to control the device functions as per the below truth table (*Table 7*).

577

Doc ID 16857 Rev 2

15/25

Table 7. Truth table

| PCL | TTX | TEN | LLC | VSEL | EN | TEST4 | TEST5 | Function                                                                                     |
|-----|-----|-----|-----|------|----|-------|-------|----------------------------------------------------------------------------------------------|
|     | 0   |     | 0   | 0    | 1  | 0     | 0     | $V_{oRX} = 13.3 \text{ V}, V_{UP} = 14.4 \text{ V}, (V_{UP} - V_{oRX} = 1.1 \text{ V typ.})$ |
|     | 0   |     | 0   | 1    | 1  | 0     | 0     | $V_{oRX} = 18.2 \text{ V}, V_{UP} = 19.3 \text{ V}, (V_{UP} - V_{oRX} = 1.1 \text{ V typ.})$ |
|     | 0   |     | 1   | 0    | 1  | 0     | 0     | $V_{oRX} = 14.3 \text{ V}, V_{UP} = 15.4 \text{ V}, (V_{UP} - V_{oRX} = 1.1 \text{ V typ.})$ |
|     | 0   |     | 1   | 1    | 1  | 0     | 0     | $V_{oRX} = 19.2 \text{ V}, V_{UP}=20.3 \text{ V}, (V_{UP}-V_{oRX}=1.1 \text{ V typ.})$       |
|     | 1   | 0   |     |      | 1  | 0     | 0     | Internal 22 kHz controlled by DSQIN pin (only if TTX=1)                                      |
|     | 1   | 1   |     |      | 1  | 0     | 0     | Internal 22 kHz tone output on V <sub>oTX</sub> is always activated                          |
|     | 0   | 0   |     |      | 1  | 0     | 0     | Internal 22 kHz generator disabled, EXTM modulation enabled                                  |
|     | 0   |     |     |      | 1  | 0     | 0     | $V_{oRX}$ output is ON, $V_{oTX}$ Tone generator output is OFF                               |
|     | 1   |     |     |      | 1  | 0     | 0     | $V_{oRX}$ output is ON, $V_{oTX}$ Tone generator output is ON                                |
| 0   |     |     |     |      | 1  | 0     | 0     | Pulsed (Dynamic) current limiting is selected                                                |
| 1   |     |     |     |      | 1  | 0     | 0     | Static current limiting is selected                                                          |
| Х   | Х   | Х   | Х   | Х    | 0  | Х     | Х     | Power block disabled                                                                         |

X = don't care

Values are typical unless otherwise specified

Valid with TTX pin floating

# 7.4 Diagnostic received data (I<sup>2</sup>C read mode) for both sections A/B

The LNBH24L can provide to the MCU master a copy of the diagnostic system register information via I²C bus in read mode. The read mode is master activated by sending the chip address with R/W bit set to 1. At the following master generated clocks bits, LNBH24L issues a byte on the SDA data bus line (MSB transmitted first). At the ninth clock bit the master can:

- Acknowledge the reception, starting in this way the transmission of another byte from the LNBH24L
- No acknowledge, stopping the read mode communication

Three bits of the register are read back as a copy of the corresponding write output voltage register status (LLC, VSEL, EN), two bits convey diagnostic information about the over-temperature (OTF), output over-load (OLF) and three bit are for internal usage (TEST1-2-3) and must be disregarded by the MCU software. In normal operation the diagnostic bits are set to zero, while, if a failure is occurring, the corresponding bit is set to one. At start-up all the bits are reset to zero.

Table 8. Register

| TEST1 | TEST2 | TEST3 | LLC VSEL EN                             |                                              | OTF | OLF                 | Function |                                                                    |  |                                               |
|-------|-------|-------|-----------------------------------------|----------------------------------------------|-----|---------------------|----------|--------------------------------------------------------------------|--|-----------------------------------------------|
|       |       |       |                                         |                                              |     | 0                   |          | T <sub>J</sub> < 135°C, normal operation                           |  |                                               |
|       |       |       | These bits are read exactly the same as |                                              |     | These bits are read |          | 1                                                                  |  | T <sub>J</sub> > 150°C, power blocks disabled |
|       |       |       |                                         |                                              |     |                     | 0        | I <sub>O</sub> < I <sub>OMAX</sub> , normal operation              |  |                                               |
|       |       |       |                                         | they were left after<br>last write operation |     |                     | 1        | I <sub>O</sub> > I <sub>OMAX</sub> , Overload Protection triggered |  |                                               |
| Х     | Х     | Х     |                                         |                                              |     |                     |          | These bits status must be disregarded by the MCU.                  |  |                                               |

X = don't care

Note: Values are typical unless otherwise specified.

#### 7.5 Power-ON I<sup>2</sup>C interface reset

The I²C interface built in the LNBH24L is automatically reset at power-on. As long as the  $V_{CC}$  stays below the undervoltage lockout (UVL) threshold (6.7 V), the interface will not respond to any I²C command and the system registers (SR) are initialized to all zeroes, thus keeping the power blocks disabled. Once the  $V_{CC}$  rises above 7.3 V typ. The I²C interface becomes operative and the SRs can be configured by the main microprocessor. This is due to 500 mV of hysteresis provided in the UVL threshold to avoid false re-triggering of the Power-ON reset circuit.

### 7.6 Address pins

For each section of the LNBH24L it is possible to select two I<sup>2</sup>C interface addresses by means of the relevant ADDR pin. The ADDR pins are TTL compatible and can be set as per hereafter address pins characteristics see *Table 11*.

# 7.7 DiSEqC™ implementation for each section A/B

LNBH24L helps system designer to implement DiSEqC 1.x protocol by allowing an easy PWK modulation of the 22 kHz carrier through the EXTM and  $V_{\text{oTX}}$  pins. Full compliance of the system to the specification is thus not implied by the bare use of the LNBH24L (see DiSEqC 1.x operation descriptions and typical application circuits).

Electrical characteristics LNBH24L

# 8 Electrical characteristics

Refer to the typical application circuits, T $_J$  from 0 to 85 °C, EN=1, VSEL=LLC=TEN=PCL=TEST4=TEST5=TTX=0, R $_{SEL}$ =15 k $_{QL}$ , DSQIN=LOW, V $_{IN}$ = 12 V, I $_{OUT}$ = 50 mA, unless otherwise stated. Typical values are referred to T $_{J}$ = 25°C. V $_{OUT}$ = V $_{ORX}$  pin voltage. See software description section for I $^2$ C access to the system register.

Table 9. Electrical characteristics of each sections A/B

| Symbol            | Parameter                                    | Test co                                                                                                                                                                                                                      | onditions    | Min. | Тур.                     | Max. | Unit            |
|-------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|--------------------------|------|-----------------|
| V <sub>IN</sub>   | Supply voltage                               | I <sub>OUT</sub> = 500 mA, VSEL = LLC = 1                                                                                                                                                                                    |              | 8    | 12                       | 15   | V               |
|                   |                                              | Both sections A a I <sub>OUT</sub> = 0                                                                                                                                                                                       |              | 20   | 30                       | mA   |                 |
| I <sub>IN</sub>   | Supply current                               | Both sections A a optional PDC circ EN = TEN = TTX                                                                                                                                                                           |              | 50   | 70                       |      |                 |
|                   |                                              | EN = 0                                                                                                                                                                                                                       |              |      | 6                        |      |                 |
| V                 | Output voltage                               | VSEL = 1                                                                                                                                                                                                                     | LLC = 0      | 17.3 | 18.2                     | 19   |                 |
| V <sub>OUT</sub>  | Output voltage                               | I <sub>OUT</sub> = 500 mA                                                                                                                                                                                                    | LLC = 1      |      | 19.2                     |      | W               |
| V.                | Output voltage                               | VSEL = 0                                                                                                                                                                                                                     | LLC = 0      | 12.6 | 13.3                     | 14   | V               |
| V <sub>OUT</sub>  | Output voltage                               | I <sub>OUT</sub> = 500 mA                                                                                                                                                                                                    | LLC = 1      |      | 14.3                     |      |                 |
| M                 | Line regulation                              | V 01.45.V                                                                                                                                                                                                                    | VSEL=0       |      | 5                        | 40   |                 |
| V <sub>OUT</sub>  | Line regulation                              | V <sub>IN</sub> = 8 to 15 V<br>VSEL=1                                                                                                                                                                                        |              |      | 5                        | 60   | mV              |
| V <sub>OUT</sub>  | Load regulation                              | VSEL=0 or 1, I <sub>OU</sub>                                                                                                                                                                                                 |              |      | 200                      |      |                 |
|                   | Output current limiting                      | RSEL= 15 kΩ                                                                                                                                                                                                                  | 500          |      | 800                      | mA   |                 |
| I <sub>MAX</sub>  | Output current infilting                     | RSEL= 11 kΩ                                                                                                                                                                                                                  | 750          |      | 1000                     |      |                 |
| I <sub>SC</sub>   | Output short circuit current                 | VSEL=0/1                                                                                                                                                                                                                     |              |      | 800                      |      | mA              |
| T <sub>OFF</sub>  | Dynamic overload protection OFF time         | PCL=0, Output Shorted                                                                                                                                                                                                        |              |      | 900                      |      | mo              |
| T <sub>ON</sub>   | Dynamic overload protection ON time          | PCL=0, Output Shorted                                                                                                                                                                                                        |              |      | T <sub>OFF</sub> /<br>10 |      | ms              |
| F <sub>TONE</sub> | Tone frequency                               | DSQIN=HIGH or                                                                                                                                                                                                                | TEN=1, TTX=1 | 18   | 22                       | 26   | kHz             |
| A <sub>TONE</sub> | Tone amplitude using internal tone generator | DSQIN=HIGH or TEN=1, TTX=1,<br>DiSEqC 1.X configuration using<br>internal generator, C <sub>BUS</sub> from 0 to<br>250 nF, I <sub>OUT</sub> from 50 to 500 mA                                                                |              | 0.4  | 0.650                    | 0.9  | V <sub>PP</sub> |
| A <sub>TONE</sub> | Tone amplitude using internal tone generator | DSQIN=HIGH or TEN=1, TTX=1,<br>DiSEqC 1.X configuration using<br>internal generator, I <sub>OUT</sub> from 0 to 500<br>mA, C <sub>OUT</sub> from 0 to 750 nF, PDC<br>optional circuit connected to LNB<br>bus <sup>(1)</sup> |              | 0.4  | 0.650                    | 0.9  | V <sub>PP</sub> |
| D <sub>TONE</sub> | Internal tone duty cycle                     | DSQIN=HIGH or TEN=1, TTX=1 (using internal generator)                                                                                                                                                                        |              |      | 50                       | 60   | %               |
| 18/25             |                                              | Doc ID 16857 F                                                                                                                                                                                                               | Rev 2        |      |                          |      | <b>577</b>      |

Table 9. Electrical characteristics of each sections A/B (continued)

| Symbol                          | Parameter                           | Test conditions                                                | Min. | Тур. | Max. | Unit    |
|---------------------------------|-------------------------------------|----------------------------------------------------------------|------|------|------|---------|
| t <sub>r</sub> , t <sub>f</sub> | Tone rise or Fall time              | DSQIN=HIGH or TEN=1, TTX=1 (using internal generator)          | 5    | 8    | 15   | μs      |
| V <sub>PDC_OL</sub>             | PDC pin logic LOW                   | I <sub>PDC</sub> = 2 mA                                        |      | 0.3  |      | V       |
| I <sub>PDC_OZ</sub>             | PDC pin leakage current             | V <sub>PDC</sub> = 5 V                                         |      | 1    |      | μΑ      |
| G <sub>EXTM</sub>               | External modulation Gain            | $\Delta V_{OUT}/\Delta V_{EXTM}$ , freq. from 10 kHz to 50 kHz |      | 1.8  |      |         |
| V <sub>EXTM</sub>               | External modulation input voltage   | EXTM AC coupling (2)                                           |      |      | 400  | $mV_PP$ |
| Z <sub>EXTM</sub>               | External modulation impedance       |                                                                |      | 2    |      | kΩ      |
| Eff <sub>DC-DC</sub>            | DC-DC converter efficiency          | I <sub>OUT</sub> = 500 mA                                      |      | 93   |      | %       |
| F <sub>SW</sub>                 | DC-DC converter switching frequency |                                                                |      | 220  |      | kHz     |
| V <sub>IL</sub>                 | DSQIN,TTX, pin logic low            |                                                                |      |      | 0.8  | V       |
| V <sub>IH</sub>                 | DSQIN,TTX, pin logic high           |                                                                | 2    |      |      | V       |
| I <sub>IH</sub>                 | DSQIN,TTX, pin input current        | V <sub>IH</sub> = 5 V                                          |      | 15   |      | μΑ      |
| I <sub>OBK</sub>                | Output backward current             | EN = 0, V <sub>OBK</sub> = 21 V                                |      | -6   | -15  | mA      |
| T <sub>SHDN</sub>               | Thermal shut-down threshold         |                                                                |      | 150  |      | °C      |
| $\Delta T_{\sf SHDN}$           | Thermal shut-down hysteresis        |                                                                |      | 15   |      | °C      |

<sup>1.</sup> Guaranteed by design, but not tested in production

$$T_J$$
 from 0 to 85 °C,  $V_I$  = 12 V.

Table 10. I<sup>2</sup>C electrical characteristics

| Symbol           | Parameter                | Test conditions                          | Min. | Тур. | Max. | Unit |
|------------------|--------------------------|------------------------------------------|------|------|------|------|
| V <sub>IL</sub>  | LOW Level input voltage  | SDA, SCL                                 |      |      | 0.8  | V    |
| V <sub>IH</sub>  | HIGH Level input voltage | SDA, SCL                                 | 2    |      |      | V    |
| I <sub>IN</sub>  | Input current            | SDA, SCL, V <sub>I</sub> = 0.4 to 4.5 V  | -10  |      | 10   | μΑ   |
| V <sub>OL</sub>  | Low level output voltage | SDA (open drain), I <sub>OL</sub> = 6 mA |      |      | 0.6  | V    |
| F <sub>MAX</sub> | Maximum clock frequency  | SCL                                      | 400  |      |      | kHz  |

<sup>2.</sup> External signal maximum voltage for which the EXTM function is guaranteed

Electrical characteristics LNBH24L

 $T_J$  from 0 to 85 °C,  $V_I$  = 12 V.

Table 11. Address pins characteristics

| Symbol               | Parameter                                              | Test condition                                                       |   | Тур. | Max. | Unit |  |  |
|----------------------|--------------------------------------------------------|----------------------------------------------------------------------|---|------|------|------|--|--|
|                      | SECTION "A" ADDRESS SELECTION                          |                                                                      |   |      |      |      |  |  |
| V <sub>ADDR-A1</sub> | "0001000(R/W)" Address pin voltage range for section A | R/W bit determines the transmission mode: read (R/W=1) write (R/W=0) | 0 |      | 0.8  | V    |  |  |
| V <sub>ADDR-A2</sub> | "0001001(R/W)" Address pin voltage range for section A | R/W bit determines the transmission mode: read (R/W=1) write (R/W=0) | 2 |      | 5    | V    |  |  |
|                      | SECTION "B" ADDRESS SELECTION                          |                                                                      |   |      |      |      |  |  |
| V <sub>ADDR-B1</sub> | "0001010(R/W)" Address pin voltage range for section B | R/W bit determines the transmission mode: read (R/W=1) write (R/W=0) | 0 |      | 0.8  | V    |  |  |
| V <sub>ADDR-B2</sub> | "0001011(R/W)" Address pin voltage range for section B | R/W bit determines the transmission mode: read (R/W=1) write (R/W=0) | 2 |      | 5    | V    |  |  |

# 9 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of  $\mathsf{ECOPACK}^{\mathbb{B}}$  packages, depending on their level of environmental compliance.  $\mathsf{ECOPACK}^{\mathbb{B}}$  specifications, grade definitions and product status are available at:  $\mathit{www.st.com}$ .  $\mathsf{ECOPACK}^{\mathbb{B}}$  is an ST trademark.

**577** 

Table 12. QFN32 (5 x 5 mm) mechanical data

| Dim.   | (mm.) |      |      |  |  |  |  |
|--------|-------|------|------|--|--|--|--|
| Dilli. | Min.  | Тур. | Max. |  |  |  |  |
| A      | 0.80  | 0.90 | 1.00 |  |  |  |  |
| A1     | 0     | 0.02 | 0.05 |  |  |  |  |
| A3     |       | 0.20 |      |  |  |  |  |
| b      | 0.18  | 0.25 | 0.30 |  |  |  |  |
| D      | 4.85  | 5.00 | 5.15 |  |  |  |  |
| D2     | 3.20  |      | 3.70 |  |  |  |  |
| E      | 4.85  | 5.00 | 5.15 |  |  |  |  |
| E2     | 3.20  |      | 3.70 |  |  |  |  |
| е      |       | 0.50 |      |  |  |  |  |
| L      | 0.30  | 0.40 | 0.50 |  |  |  |  |
| ddd    |       |      | 0.08 |  |  |  |  |

Figure 9. QFN32 package dimensions



Tape & reel QFNxx/DFNxx (5x5 mm.) mechanical data

| Dim.   |      | mm.  |      | inch. |       |        |  |  |
|--------|------|------|------|-------|-------|--------|--|--|
| Dilli. | Min. | Тур. | Max. | Min.  | Тур.  | Max.   |  |  |
| А      |      |      | 330  |       |       | 12.992 |  |  |
| С      | 12.8 |      | 13.2 | 0.504 |       | 0.519  |  |  |
| D      | 20.2 |      |      | 0.795 |       |        |  |  |
| N      | 99   |      | 101  | 3.898 |       | 3.976  |  |  |
| Т      |      |      | 14.4 |       |       | 0.567  |  |  |
| Ao     |      | 5.25 |      |       | 0.207 |        |  |  |
| Во     |      | 5.25 |      |       | 0.207 |        |  |  |
| Ko     |      | 1.1  |      |       | 0.043 |        |  |  |
| Po     |      | 4    |      |       | 0.157 |        |  |  |
| Р      |      | 8    |      |       | 0.315 |        |  |  |



Doc ID 16857 Rev 2 23/25

Revision history LNBH24L

# 10 Revision history

Table 13. Document revision history

| Date        | Revision | Changes                                                |
|-------------|----------|--------------------------------------------------------|
| 03-Dec-2009 | 1        | Initial release.                                       |
| 18-Mar-2010 | 2        | Modified: Figure 3 on page 11 and Figure 5 on page 12. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 16857 Rev 2

25/25