

## **Power Management Unit for Advanced Application Processors**

## **General Description**

The LP3972 is a multi-function, programmable Power Management Unit, designed especially for advanced application processors. The LP3972 is optimized for low power handheld applications and provides 6 low-dropout, low-noise linear regulators, three DC/DC magnetic buck regulators, a back-up battery charger and two GPIO's. A high speed serial interface is included to program individual regulator output voltages as well as on/off control.

## **Key Specifications**

## **Buck Regulators**

- **■** Programmable  $V_{\text{OUT}}$  from 0.725 to 3.3V
- Up to 95% efficiency
- Up to 1.6A output current
- ±3% output voltage accuracy

## **LDO's**

- **■** Programmable  $V_{\text{OUT}}$  of 1.0V–3.3V
- ±3% output voltage accuracy
- 150/300/400 mA output currents
	- LDO\_RTC 30 mA
	- LDO1 300 mA
	- LDO2 150 mA
	- LDO3 150 mA
	- LDO4 150 mA
	- LDO5 400 mA
- 100 mV (typ) dropout

## **Features**

- Compatible with advanced applications processors requiring DVM (Dynamic Voltage Management)
- Three buck regulators for powering high current processor functions or I/O's
- 6 LDO's for powering RTC, peripherals, and I/O's
- Backup battery charger with automatic switch for lithiummanganese coin cell batteries and Super capacitors
- I 2C compatible high speed serial interface
- Software control of regulator functions and settings
- Precision internal reference
- Thermal overload protection
- Current overload protection
- Tiny 40-pin 5x5 mm LLP package

## **Applications**

- PDA phones
- Smart phones
- Personal Media Players
- Digital cameras
- Application processors
- Marvell PXA
- Freescale
- Samsung

## **Simplified Application Circuit**





![](_page_3_Figure_0.jpeg)

![](_page_3_Figure_1.jpeg)

www.national.com 4

**LP3972**

## **Ordering Information**

![](_page_4_Picture_289.jpeg)

\* Option 0514 has default tracking enabled.

![](_page_4_Figure_4.jpeg)

## **Default V<sub>OUT</sub>** Coding

![](_page_4_Picture_290.jpeg)

## **Pin Descriptions**

![](_page_5_Picture_482.jpeg)

![](_page_6_Picture_125.jpeg)

A: Analog Pin D: Digital Pin G: Ground Pin P: Power Pin I: Input Pin I/O: Input/Output Pin O: Output Pin **Note:** In this document active low logic items are prefixed with a lowercase "n"

## **Absolute Maximum Ratings (Note 1)**

**If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.**

![](_page_7_Picture_364.jpeg)

![](_page_7_Picture_365.jpeg)

## **Operating Ratings**

![](_page_7_Picture_366.jpeg)

## General Electrical Characteristics Typical values and limits appearing in normal type apply for TJ = 25°C. Limits appearing in **boldface** type apply over the entire junction temperature range for operation, −40°C to +125°C. (Notes 2, 6)

![](_page_7_Picture_367.jpeg)

\*\*No input supply should be higher then VDDA

## **Supply Specifications** (Notes 2, 5)

![](_page_7_Picture_368.jpeg)

## **Default Voltage Option** (Notes 2, 5)

![](_page_8_Picture_375.jpeg)

![](_page_8_Picture_376.jpeg)

![](_page_8_Picture_377.jpeg)

Note : E = Regulator is ENABLED during startup

D = Regulator is DISABLED during startup

## **LDO RTC**

Unless otherwise noted, V<sub>IN</sub> = 3.6V, C<sub>IN</sub> = 1.0 μF, C<sub>OUT</sub> = 0.47 μF, C<sub>OUT</sub> (V<sub>RTC</sub>) = 1.0 μF ceramic. Typical values and limits appearing in normal type apply for T<sub>J</sub> = 25°C. Limits appearing in **boldface** type apply over the entire junction temperature range for operation, −40°C to +125°C. (Notes 2, 6, 7) and (Note 10)

![](_page_9_Picture_260.jpeg)

## **LDOs 1 to 5**

Unless otherwise noted, V<sub>IN</sub> = 3.6V, C<sub>IN</sub> = 1.0 μF, C<sub>OUT</sub> = 0.47 μF, C<sub>OUT</sub> (V<sub>RTC</sub>) = 1.0 μF ceramic. Typical values and limits appearing in normal type apply for T<sub>J</sub> = 25°C. Limits appearing in **boldface** type apply over the entire junction temperature range for operation, −40°C to +125°C. (Notes 2, 6, 7, 10, 11, 15) and (Note 16).

![](_page_10_Picture_267.jpeg)

## **LDO Dropout Voltage vs. Load Current Collect Data For All LDO's**

![](_page_11_Figure_2.jpeg)

![](_page_11_Figure_3.jpeg)

**LDO1 Load Transient**  $V_{IN} = 4.1$  volts  $V_{OUT} = 1.8$  volts no-load-100 mA

![](_page_11_Figure_5.jpeg)

## **Buck Converters SW1, SW2, SW3**

Unless otherwise noted, V<sub>IN</sub> = 3.6V, C<sub>IN</sub> = 10 μF, C<sub>OUT</sub> = 10 μF, L<sub>OUT</sub> = 2.2 μH ceramic. Typical values and limits appearing in normal type apply for T<sub>J</sub> = 25°C. Limits appearing in **boldface** type apply over the entire junction temperature range for operation, −40°C to +125°C. (Notes 2, 6, 12) and (Note 13).

![](_page_12_Picture_290.jpeg)

## **Buck1 Output Efficiency vs. Load Current Varied from 1mA to 1.5 Amps**

![](_page_12_Figure_5.jpeg)

 $V_{IN}$  = 4.0-4.5 volts  $V_{OUT}$  = 1.4 volts Forced PWM

![](_page_12_Figure_7.jpeg)

![](_page_13_Figure_0.jpeg)

![](_page_13_Figure_1.jpeg)

![](_page_13_Figure_2.jpeg)

20207638

![](_page_13_Figure_4.jpeg)

![](_page_13_Figure_5.jpeg)

![](_page_13_Figure_6.jpeg)

**Mode Change Load transients 20 mA to 560 mA VOUT = 1.4 volts [PFM to PWM] VIN = 4.1 volts**

![](_page_13_Figure_8.jpeg)

20207639

www.national.com 14

## **Back-Up Charger Electrical Characteristics**

![](_page_14_Picture_327.jpeg)

![](_page_14_Picture_328.jpeg)

## **LP3972 Battery Switch Operation**

The LP3972 has provisions for two battery connections, the main battery  $V_{BAT}$  and Backup Battery

The function of the battery switch is to connect power to the LDO\_RTC from the appropriate battery, depending on conditions described below:

If only the backup battery is applied, the switch will automatically connect the LDO\_RTC power to this battery.

• If only the main battery is applied, the switch will automatically connect the LDO\_RTC power to this battery

• If both batteries are applied, and the main battery is sufficiently charged ( $V_{BAT} > 3.1V$ ), the switch will automatically connect the LDO\_RTC power to the main battery.

As the main battery is discharged a separate circuit called nBATT\_FLT will warn the system. Then if no action is taken to restore the charge on the main battery, and discharging is continued the battery switch will disconnect the input of the LDO\_RTC from the main battery and connect to the backup battery.

• The main battery voltage at which the LDO\_RTC is switched over from main to backup battery is 2.8V typically.

• There is a hysteric voltage in this switch operation, thus the LDO\_RTC will not be reconnected to main battery until main battery voltage is greater than 3.1V typically.

The system designer may wish to disable the battery switch when only a main battery is used. This is accomplished by setting the "no back up battery bit" in the control register 8h'0B bit 7 NBUB. With this bit set to "1", the above described switching will not occur, that is the LDO\_RTC will remain connected to the main battery even as it is discharged below the 2.9V threshold. The Backup battery input should also be connected to main battery.

## **Logic Inputs and Outputs DC Operating Conditions** (Note 2)

## **Logic Inputs (SYS\_EN, PWR\_EN, SYNC, nRSTI, PWR\_ON, nTEST\_JIG, SPARE and GPI's)**

![](_page_15_Picture_225.jpeg)

## **Logic Outputs (nRSTO, EXT\_WAKEUP and GPO's)**

![](_page_15_Picture_226.jpeg)

## **Logic Output (nBATT\_FLT)**

![](_page_15_Picture_227.jpeg)

## **I 2C Compatible Serial Interface Electrical Specifications (SDA and SCL)**

**LP3972**

Unless otherwise noted, V<sub>IN</sub> = 3.6V. Typical values and limits appearing in normal type apply for T<sub>J</sub> = 25°C. Limits appearing in **boldface** type apply over the entire junction temperature range for operation, −40°C to +125°C. (Notes 2, 6) and (Note 9)

![](_page_16_Picture_488.jpeg)

**Note 1:** Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

**Note 2:** All voltages are with respect to the potential at the GND pin.

**Note 3:** In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (TA-MAX) is dependent on the maximum operating junction temperature (TJ-MAX-OP = 125°C), the maximum power dissipation of the device in the application (PD-MAX), and the junction-to ambient thermal resistance of the part/package in the application ( $\theta_{JA}$ ), as given by the following equation: TA-MAX = TJ-MAX-OP –  $(\theta_{JA} \times \text{PD-MAX})$ .

Note 4: Junction-to-ambient thermal resistance  $(\theta_{\rm JA})$  is taken from a thermal modeling result, performed under the conditions and guidelines set forth in the JEDEC standard JESD51–7. The test board is a 4-layer FR-4 board measuring 102 mm x 76 mm x 1.6 mm with a 2x1 array of thermal vias. The ground plane on the board is 50 mm x 50 mm. Thickness of copper layers are 36 μm/1.8 μm/18 μm/36 μm (1.5 oz/1 oz/1 oz/1 oz/1.5 oz). Ambient temperature in simulation is 22° C, still air. Power dissipation is 1W. Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. The value of  $\theta_{JA}$  of this product can vary significantly, depending on PCB material, layout, and environmental conditions. In applications where high maximum power dissipation exists (high V<sub>IN</sub>, high I<sub>OUT</sub>), special care must be paid to thermal dissipation issues. For more information on these topics, please refer to *Application Note 1187: Leadless Leadframe Package (LLP) and the Power Efficiency and Power Dissipation* section of this datasheet.

**Note 5:** The Human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. (MIL-STD-883 3015.7) The machine model is a 200 pF capacitor discharged directly into each pin. (EAIJ)

**Note 6:** All limits guaranteed at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are production tested, guaranteed through statistical analysis or guaranteed by design. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

**Note 7:** Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value.

**Note 8:** Back-up battery charge current is programmable via the I2C compatible interface. Refer to the Application Section for more information.

**Note 9:** The I2C signals behave like open-drain outputs and require an external pull-up resistor on the system module in the 2 kΩ to 20 kΩ range.

**Note 10:** LDO\_RTC voltage can track LDO3 voltage. LP3972 has a tracking function (nIO\_TRACK). When enabled, LDO\_RTC voltage will track LDO3 voltage within 200mV down to 2.8V when LDO3 is enabled

Note 11: V<sub>IN</sub> minimum for line regulation values is 2.7V for LDOs 1-3 and 1.8V for LDOs 4 and 5. Condition does not apply to input voltages below the minimum input operating voltage.

**Note 12:** The input voltage range recommended for ideal applications performance for the specified output voltages is given below:

 $V_{IN}$  = 2.7V to 5.5V for 0.80V <  $V_{OUT}$  < 1.8V

 $V_{\text{IN}} = (V_{\text{OUT}} + 1V)$  to 5.5V for 1.8V  $\leq V_{\text{OUT}} \leq 3.3V$ 

**Note 13:** Test condition: for  $V_{OUT}$  less than 2.7V,  $V_{IN} = 3.6V$ ; for  $V_{OUT}$  greater than or equal to 2.7V,  $V_{IN} = V_{OUT} + 1V$ .

**Note 14:** This electrical specification is guaranteed by design.

**Note 15:** An increase in the load current results in a slight decrease in the output voltage and vice versa.

**Note 16:** Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value. This specification does not apply for input voltages below 2.7V for LDOs 1–3 and 1.8V for LDOs 4 and 5.

## **Buck Converter Operation**

#### **DEVICE INFORMATION**

The LP3972 includes three high efficiency step down DC-DC switching buck converters. Using a voltage mode architecture with synchronous rectification, the buck converters have the ability to deliver up to 1600 mA depending on the input voltage, output voltage, ambient temperature and the inductor chosen.

There are three modes of operation depending on the current required - PWM, PFM, and shutdown. The device operates in PWM mode at load currents of approximately 100 mA or higher, having voltage tolerance of ±3% with 95% efficiency or better. Lighter load currents cause the device to automatically switch into PFM for reduced current consumption. Shutdown mode turns off the device, offering the lowest current consumption  $(I<sub>O. SHUTDOWN</sub> = 0.01 \mu A typ)$ .

Additional features include soft-start, under voltage protection, current overload protection, and thermal shutdown protection.

The part uses an internal reference voltage of 0.5V. It is recommended to keep the part in shutdown until the input voltage is 2.7V or higher.

#### **CIRCUIT OPERATION**

The buck converter operates as follows. During the first portion of each switching cycle, the control block turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of  $(V_{IN}$ - $V<sub>OUT</sub>)/L$ , by storing energy in a magnetic field.

During the second portion of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of  $-V_{\text{OUT}}/L$ .

The output filter stores charge when the inductor current is high, and releases it when inductor current is low, smoothing the voltage across the load.

The output voltage is regulated by modulating the PFET switch on time to control the average current sent to the load. The effect is identical to sending a duty-cycle modulated rectangular wave formed by the switch and synchronous rectifier at the SW pin to a low-pass filter formed by the inductor and output filter capacitor. The output voltage is equal to the average voltage at the SW pin.

#### **PWM OPERATION**

During PWM operation the converter operates as a voltage mode controller with input voltage feed forward. This allows the converter to achieve good load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, feed forward inversely proportional to the input voltage is introduced.

While in PWM (Pulse Width Modulation) mode, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. At the beginning of each clock cycle the PFET switch is turned on and the inductor current ramps up until the comparator trips and the control logic turns off the switch. The current limit comparator can also turn off the switch in case the current limit of the PFET is exceeded. Then the NFET switch is turned on and the inductor current ramps down. The next cycle is initiated by the clock turning off the NFET and turning on the PFET.

![](_page_17_Figure_16.jpeg)

**FIGURE 1. Typical PWM Operation**

#### **Internal Synchronous Rectification**

While in PWM mode, the converters uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

#### **Current Limiting**

A current limit feature allows the converters to protect itself and external components during overload conditions. PWM mode implements current limiting using an internal comparator that trips at 2.0 A (typ). If the output is shorted to ground the device enters a timed current limit mode where the NFET is turned on for a longer duration until the inductor current falls below a low threshold, ensuring inductor current has more time to decay, thereby preventing runaway.

#### **PFM OPERATION**

At very light loads, the converter enters PFM mode and operates with reduced switching frequency and supply current to maintain high efficiency.

The part will automatically transition into PFM mode when either of two conditions occurs for a duration of 32 or more clock cycles:

- A: The inductor current becomes discontinuous.
- B: The peak PMOS switch current drops below the  $I_{MODF}$ level, (Typically  $I_{\text{MODE}}$  < 30 mA +  $V_{\text{IN}}/42\Omega$ ).

![](_page_18_Figure_0.jpeg)

**FIGURE 2. Typical PFM Operation**

During PFM operation, the converter positions the output voltage slightly higher than the nominal output voltage during PWM operation, allowing additional headroom for voltage drop during a load transient from light to heavy load. The PFM comparators sense the output voltage via the feedback pin and control the switching of the output FETs such that the output voltage ramps between <0.6% and <1.7% above the nominal PWM output voltage. If the output voltage is below the "high" PFM comparator threshold, the PMOS power switch is turned on. It remains on until the output voltage reaches the 'high' PFM threshold or the peak current exceeds the IPFM level set for PFM mode. The typical peak current in PFM mode is: IPFM = 112 mA +  $V_{\text{IN}}/27\Omega$ . Once the PMOS power switch is turned off, the NMOS power switch is turned on until the inductor current ramps to zero. When the NMOS zero-current condition is detected, the NMOS power switch is turned off. If the output voltage is below the 'high' PFM comparator threshold (see *Figure 3*), the PMOS switch is again turned on and the cycle is repeated until the output reaches the desired level. Once the output reaches the 'high' PFM threshold, the NMOS switch is turned on briefly to ramp the inductor current to zero and then both output switches are turned off and the part enters an extremely low power mode. Quiescent supply current during this 'sleep' mode is 21 μA (typ), which allows the part to achieve high efficiencies under extremely light load conditions. When the output drops below the 'low' PFM threshold, the cycle repeats to restore the output voltage (average voltage in PFM mode) to <1.15% above the nominal PWM output voltage. If the load current should increase during PFM mode (see *Figure 3*) causing the output voltage to fall below the 'low2' PFM threshold, the part will automatically transition into fixed-frequency PWM mode. Typically when  $V_{IN}$  = 3.6V the part transitions from PWM to PFM mode at 100 mA output current .

![](_page_18_Figure_4.jpeg)

![](_page_18_Figure_5.jpeg)

#### **SHUTDOWN MODE**

During shutdown the PFET switch, reference, control and bias circuitry of the converters are turned off. The NFET switch will be open in shutdown to discharge the output. When the converter is enabled, EN, soft start is activated. It is recommended to disable the converter during the system power up and undervoltage conditions when the supply is less than 2.7V.

#### **SOFT START**

The buck converter has a soft-start circuit that limits in-rush current during start-up. During start-up the switch current limit is increased in steps. Soft start is activated only if EN goes from logic low to logic high after  $V_{IN}$  reaches 2.7V. Soft start is implemented by increasing switch current limit in steps of 213 mA, 425 mA, 850 mA and 1700 mA (typ. Switch current limit). The start-up time thereby depends on the output capacitor and load current demanded at start-up. Typical startup times with 10 μF output capacitor and 1000 mA load current is 390 μs and with 1 mA load current it is 295 μs.

#### **LDO - LOW DROP OUT OPERATION**

The LP3972 can operate at 100% duty cycle (no switching; PMOS switch completely on) for low drop out support of the output voltage. In this way the output voltage will be controlled down to the lowest possible input voltage. When the device operates near 100% duty cycle, output voltage ripple is approximately 25 mV. The minimum input voltage needed to support the output voltage is

- $V_{IN, MIN} = I_{LOAD} * (R_{DSON, PFET} + R_{INDUCTOR}) + V_{OUT}$
- I<sub>I OAD</sub> Load Current
- R<sub>DSON, PFET</sub> Drain to source resistance of PFET switch in the triode region
- R<sub>INDUCTOR</sub> Inductor resistance

#### **SPREAD SPECTRUM FEATURE**

Periodic switching in the buck regulator is inherently a noisier function block compared to an LDO. It can be challenging in some critical applications to comply with stringent regulatory standards or simply to minimize interference to sensitive circuits in space limited portable systems. The regulator's switching frequency and harmonics can cause "noise" in the signal spectrum. The magnitude of this noise is measured by its power spectral density. The power spectral density of the

switching frequency,  $F_{C}$ , is one parameter that system designers want to be as low as practical to reduce interference to the environment and subsystems within their products. The LP3972 has a user selectable function on chip, wherein a noise reduction technique known as "spread spectrum" can be employed to ease customer's design and production issues.

The principle behind spread spectrum is to modulate the switching frequency slightly and slowly, and spread the signal frequency over a broader bandwidth. Thus, its power spectral density becomes attenuated, and the associated interference electro-magnetic energy is reduced. The clock used to modulate the LP3972 buck regulator can be used as a spread spectrum clock via 2 I2C control register (System Control Register 1 (SCR1) 8h'80) bits bk\_ssen, and slomod. With this feature enabled, the intense energy of the clock frequency can be spread across a small band of frequencies in the neighborhood of the center frequency. The results in a reduction of the peak energy!

The LP3972 spread spectrum clock uses a triangular modulation profile with equal rise and fall slopes. The modulation has the following characteristics:

- 
- The modulating frequency,<br>Peak frequency deviation:
- 
- Modulation index  $β = Δ_f/f_M = 14.7$  or 8.3

The center frequency:  $F_C = 2 \text{ MHz}$ , and<br>The modulating frequency,  $f_M = 6.8 \text{ kHz}$  or 12 kHz.  $F_C = 2$  MHz, and  $Δ_f = ±100$  kHz (or  $±5%$ )

![](_page_19_Figure_18.jpeg)

![](_page_19_Figure_19.jpeg)

![](_page_19_Figure_20.jpeg)

## **I 2C Compatible Interface**

## **I 2C DATA VALIDITY**

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when CLK is LOW.

![](_page_20_Figure_3.jpeg)

#### **I 2C START and STOP CONDITIONS**

START and STOP bits classify the beginning and the end of the I2C session. START condition is defined as SDA signal transitioning from HIGH to LOW while SCL line is HIGH. STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I2C master always generates START and STOP bits. The I2C bus is considered to be busy after START condition and free after STOP condition. During data transmission, I2C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.

![](_page_20_Figure_7.jpeg)

#### **TRANSFERRING DATA**

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. The number of bytes that can be transmitted per transfer is unrestricted. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the SDA line during the 9th clock pulse, signifying an

acknowledge. A receiver which has been addressed must generate an acknowledge after each byte has been received. After the START condition, a chip address is sent by the I2C master. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LP3972 address is 34h. For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.

## **I 2C CHIP ADDRESS - 7h'34**

![](_page_20_Picture_251.jpeg)

![](_page_21_Figure_0.jpeg)

## **MULTI-BYTE I2C COMMAND SEQUENCE**

To correctly function with the Monahan's Power Management I 2C the LP3972's I2C serial interface shall support Random register Multi-byte command sequencing: During a multi-byte write the Master sends the Start command followed by the Device address, which is sent only once, followed by the 8 Bit register address, then 8 bits of data. The I2C slave must then accept the next random register address followed by 8 bits of data and continue this process until the master sends a valid stop condition.

A Typical Multi-byte random register transfer is outlined below:

![](_page_22_Figure_3.jpeg)

#### **INCREMENTAL REGISTER I2C COMMAND SEQUENCE**

The LP3972 supports address increment (burst mode). When you have defined register address n data bytes can be sent and register address is incremented after each data byte has been sent. Address incrimination may be required for non XScale applications. User can define whether multi-byte (default) to random address or address incrimination will be used.

Device Address, Register A Address, Ach,

Register A Data, Ach Register M Address, Ach, Register M Data, Ach Register X Address, Ach, Register X Data, Ach Register Z Address, Ach, Register Z Data, Ach, Stop **Note:** the PMIC is not required to see the I2C device address for each transaction. A, M, X, and Z are Random numbers.

![](_page_22_Figure_7.jpeg)

20207642

## **LP3972 CONTROL REGISTER**

![](_page_23_Picture_404.jpeg)

#### **SERIAL INTERFACE REGISTER SELECTION CODES (Bold face voltages are default values)**

## **System Control Status Register**

Register is an 8-bit register which specifies the control bits for the PMIC clocks. This register works in conjunction with the SYNC pin where an external clock PLL buffer operating at 13 MHz is synchronized with the oscillators of the buck converters.

#### **System Control Register (SCR) 8h'07**

![](_page_23_Picture_405.jpeg)

## **System Control Register (SCR) 8h'07 Definitions**

![](_page_23_Picture_406.jpeg)

## **OUTPUT VOLTAGE ENABLE REGISTER 1**

This register enables or disables the low voltage supplies LDO1 and Buck1. See details below.

## **Output Voltage Enable Register 1 (OVER1) 8h'10**

![](_page_24_Picture_323.jpeg)

## **Output Voltage Enable Register 1 (OVER1) 8h'10 Definitions**

![](_page_24_Picture_324.jpeg)

## **OUTPUT VOLTAGE STATUS REGISTER**

This 8 bit register is used to indicate the status of the low voltage supplies. By polling each of the specify supplies is within its specified operating range.

## **Output Voltage Status Register 1 (OVSR1) 8h'11**

![](_page_24_Picture_325.jpeg)

## **Output Voltage Status Register 1 (OVSR1) 8h'11 Definitions**

![](_page_24_Picture_326.jpeg)

## **OUTPUT VOLTAGE ENABLE REGISTER 2**

This 8 bit output register enables and disables the output voltages on the LDOs 2,3,4 supplies.

## **Output Voltage Enable Register 2 (OVER2) 8h'12**

![](_page_25_Picture_379.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## **Output Voltage Enable Register 2 (OVER2) 8h'12 Definitions**

![](_page_25_Picture_380.jpeg)

## **OUTPUT VOLTAGE ENABLE REGISTER 2**

#### **Output Voltage Status Register 2 (OVSR2) 8h'13**

![](_page_25_Picture_381.jpeg)

### **Output Voltage Status Register 2 (OVSR2) 8h'13 Definitions**

![](_page_25_Picture_382.jpeg)

## **DVM VOLTAGE CHANGE CONTROL REGISTER 1**

## DVM Voltage Change Control Register 1 (V<sub>CC</sub>1) 8h'20

![](_page_26_Picture_236.jpeg)

## **DVM Voltage Change Control Register 1 (V<sub>CC</sub>1) 8h'20 Definitions**

![](_page_26_Picture_237.jpeg)

## **BUCK1 (V<sub>CC</sub>\_APPS) VOLTAGE 1**

## Buck1 (V<sub>CC</sub>\_APPS) Target Voltage 1 Register (ADTV1) 8h'23

![](_page_27_Picture_318.jpeg)

**Note:** \*\* denotes one time factory programmable

## **Buck1 (VCC\_APPS) Target Voltage 1 Register (ADTV1) 8h'23 Definitions**

![](_page_27_Picture_319.jpeg)

![](_page_28_Picture_312.jpeg)

## Buck1 (V<sub>CC</sub>\_APPS) Target Voltage 2 Register (ADTV2) 8h'24

![](_page_28_Picture_313.jpeg)

## Buck1 (V<sub>CC</sub>\_APPS) Target Voltage 2 Register (ADTV2) 8h'24 Definitions

![](_page_28_Picture_314.jpeg)

## **BUCK1 (VCC\_APPS) VOLTAGE RAMP CONTROL REGISTER**

## Buck1 (V<sub>CC</sub>\_APPS) Voltage Ramp Control Register (AVRC) 8h'25

![](_page_29_Picture_191.jpeg)

## Buck1 (V<sub>CC</sub>\_APPS) Voltage Ramp Control Register (AVRC) 8h'25 Definitions

![](_page_29_Picture_192.jpeg)

## **VCC\_COMM TARGET VOLTAGE 1 DUMMY REGISTER (CDTV1)**

## **VCC\_COMM Target Voltage 1 Dummy Register (CDTV1) 8h'26 Write Only**

![](_page_30_Picture_453.jpeg)

**Note:** CDTV1 must be writable by an I2C controller. This is a dummy register

## **V<sub>CC</sub>COMM TARGET VOLTAGE 2 DUMMY REGISTER (CDTV2)**

## **VCC\_COMM Target Voltage 2 Dummy Register (CDTV2) 8h'27 Write Only**

![](_page_30_Picture_454.jpeg)

**Note:** CDTV2 must be writable by an I2C controller. This is a dummy register and can not be read.

This is a variable voltage supply to the internal SRAM of the Application processor.

## **LDO5 (VCC\_SRAM) TARGET VOLTAGE 1 REGISTER**

## LDO5 (V<sub>CC</sub>\_SRAM) Target Voltage 1 Register (SDTV1) 8H'29

![](_page_30_Picture_455.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## LDO5 (V<sub>CC</sub>\_SRAM) Target Voltage 1 Register (SDTV1) 8h'29 Definitions

![](_page_30_Picture_456.jpeg)

**LP3972**

## **LDO5 (VCC\_SRAM) TARGET VOLTAGE 2 REGISTER**

## **LDO5 (VCC\_SRAM) Target Voltage 2 Register (SDTV2) 8h'2A**

![](_page_31_Picture_328.jpeg)

## LDO5 (V<sub>CC</sub>\_SRAM) Target Voltage 2 Register (SDTV2) 8h'2A Definitions

![](_page_31_Picture_329.jpeg)

 $\rm V_{CC}$ MVT is low tolerance regulated power supply for the application processor ring oscillator and logic for communicating to the LP3972.  $\rm V_{CC\_MVT}$  is enabled when SYS\_EN is asserted and disabled when SYS\_EN is deasserted.

## LDO1 (V<sub>CC</sub>\_MVT) TARGET VOLTAGE 1 REGISTER (MDTV1)

## LDO1 (V<sub>CC</sub>\_MVT) Target Voltage 1 Register (MDTV1) 8h'32

![](_page_32_Picture_207.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## LDO1 (V<sub>CC</sub>\_MVT) Target Voltage 1 Register (MDTV1) 8h'32 Definitions

![](_page_32_Picture_208.jpeg)

## **LDO1 (VCC\_MVT) TARGET VOLTAGE 2 REGISTER**

## LDO1 (V<sub>CC</sub>\_MVT) Target Voltage 2 Register (MDTV2) 8h'33

![](_page_33_Picture_202.jpeg)

## LDO1 (V<sub>CC</sub>\_MVT) Target Voltage 2 Register (MDTV2) 8h'33 Definitions

![](_page_33_Picture_203.jpeg)

## **LDO2 VOLTAGE CONTROL REGISTER (L12VCR)**

## **LDO2 Voltage Control Register (L12VCR) 8h'39**

![](_page_34_Picture_213.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## **LDO2 Voltage Control Register (L12VCR) 8h'39 Definitions**

![](_page_34_Picture_214.jpeg)

## **LDO4 – LDO3 VOLTAGE CONTROL REGISTER (L34VCR)**

## **LDO4 – LDO3 Voltage Control Register (L34VCR) 8h'3A**

![](_page_35_Picture_319.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## **LDO4 – LDO3 Voltage Control Register (L34VCR) 8h'3A Definitions**

![](_page_35_Picture_320.jpeg)

## **NSC DEFINED CONTROL AND STATUS REGISTERS**

## **SYSTEM CONTROL REGISTER 1 (SCR1)**

## **System Control Register 1 (SCR1) 8h'80**

![](_page_36_Picture_252.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## **System Control Register 1 (SCR1) 8h'80 Definitions**

![](_page_36_Picture_253.jpeg)

## **SYSTEM CONTROL REGISTER 2 (SCR2)**

## **System Control Register 2 (SCR2) 8h'81**

![](_page_37_Picture_236.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## **System Control Register 2 (SCR2) 8h'81 Definitions**

![](_page_37_Picture_237.jpeg)

![](_page_38_Picture_333.jpeg)

![](_page_38_Picture_334.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## **OUTPUT ENABLE 3 REGISTER (OEN3) 8H'82 DEFINITIONS**

![](_page_38_Picture_335.jpeg)

## **STATUS REGISTER 3 (OSR3) 8H'83**

![](_page_38_Picture_336.jpeg)

## **STATUS REGISTER 3 (OSR3) DEFINITIONS 8H'83**

![](_page_38_Picture_337.jpeg)

![](_page_39_Picture_94.jpeg)

![](_page_40_Picture_215.jpeg)

## **LOGIC OUTPUT ENABLE REGISTER (LOER) 8H'84**

![](_page_40_Picture_216.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## **LOGIC OUTPUT ENABLE REGISTER (LOER) DEFINITIONS 8H'84**

![](_page_40_Picture_217.jpeg)

## **VCC\_BUCK2 TARGET VOLTAGE REGISTER (B2TV) 8H'85**

![](_page_41_Picture_513.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## **VCC\_BUCK2 TARGET VOLTAGE REGISTER (B2TV) 8H'85 DEFINITIONS**

![](_page_41_Picture_514.jpeg)

## **BUCK3 TARGET VOLTAGE REGISTER (B3TV) 8H'86**

![](_page_41_Picture_515.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

#### **BUCK3 TARGET VOLTAGE REGISTER (B3TV) 8H'86 DEFINITIONS**

![](_page_41_Picture_516.jpeg)

![](_page_42_Picture_245.jpeg)

## **VCC\_Buck3:2 Voltage Ramp Control Register (B32RC) 8h'87**

![](_page_42_Picture_246.jpeg)

## **Buck3:2 Voltage Ramp Control Register (B3RC) 8h'87 Definitions**

![](_page_42_Picture_247.jpeg)

## **INTERRUPT STATUS REGISTER ISRA**

This register specifies the status bits for the interrupts generated by the PMIC. Thermal warning of the IC, GPIO1, GPIO2, PWR\_ON pin, TEST\_JIG factory programmable on signal, and the SPARE pin.

#### **Interrupt Status Register ISRA 8h'88**

![](_page_43_Picture_237.jpeg)

1 = Long pulse wake up event

 $0 = No$  wake up event 1 = Short pulse wake up event

 $0 = No$  wake up event  $1 =$  Wake up event

 $0 = No$  wake up event  $1 =$  Wake up event

2 | R | WUP2 | PWR\_ON Pin Short pulse Wake Up Status

1 | R | WUPT | TEST\_JIG Pin Wake Up Status

0 | R | WUPS | SPARE Pin Wake Up Status

## **BACKUP BATTERY CHARGER CONTROL REGISTER (BCCR)**

## **Backup Battery Charger Control Register (BCCR) 8h'89**

![](_page_44_Picture_267.jpeg)

**Note:** \*\* denotes one time factory programmable EPROM registers for default values

## **Backup Battery Charger Control Register (BCCR) 8h'89 Definitions**

![](_page_44_Picture_268.jpeg)

## **MARVELL PXA INTERNAL 1 REVISION REGISTER (II1RR) 8H'8E Bit 7 6 5 4 3 2 1 0** Designation and the contract of the contract o Reset Value 0 0 0 0 0 0 0 0 **MARVELL PXA INTERNAL 1 REVISION REGISTER (II1RR) 8H'8E DEFINITIONS Bit Access Name Description** 7:0 | R | II1RR | Intel internal usage register for revision information. **MARVELL PXA INTERNAL 2 REVISION REGISTER (II2RR) 8H'8F Bit 7 6 5 4 3 2 1 0** Designation and the contract of the contract o Reset Value 0 0 0 0 0 0 0 0 **MARVELL PXA INTERNAL 2 REVISION REGISTER (II2RR) 8H'8F DEFINITIONS Bit Access Name Description** 7:0 | R | II2RR | Intel internal usage register for revision information.

## **REGISTER PROGRAMMING EXAMPLES**

## **Example 1) Start of Day Sequence**

![](_page_45_Picture_273.jpeg)

SODl Multi-byte random register transfer is outlined below:

![](_page_45_Picture_274.jpeg)

ADTV1 (8h'23)

Register Data (00011011)

Ack

![](_page_45_Picture_275.jpeg)

 $\overline{\phantom{a}}$ 

SDTV1 (8h'29)

**Register Address** 

 $[0]0[1]0[1]0[0]$ 

Register Data (00011011)

![](_page_45_Picture_276.jpeg)

OVER1 (8h'10)

Register Data (00000111)

![](_page_45_Picture_277.jpeg)

Device Address, Register A Address, Ach, Register A Data, Ach Register M Address, Ach, Register M Data, Ach Register X Address, Ach, Register X Data, Ach Register Z Address, Ach, Register Z Data, Ach, Stop

## **Example 2) Voltage change Sequence**

![](_page_46_Picture_145.jpeg)

#### **I 2C DATA EXCHANGE BETWEEN MASTER AND SLAVE DEVICE**

![](_page_46_Picture_146.jpeg)

![](_page_46_Figure_5.jpeg)

## **LP3972 Controls**

## **DIGITAL INTERFACE CONTROL SIGNALS**

![](_page_47_Picture_325.jpeg)

#### **POWER DOMAIN ENABLES**

![](_page_47_Picture_326.jpeg)

**POWER DOMAINS SEQUENCING (DELAY)**

By default SYS\_EN must be on to have PWR\_EN enable but this feature can be switched off by register bit BP\_SYS.

By default SYS\_EN enables LDO1 always first and after a typical of 1 ms delay others. Also when SYS\_EN is set off the LDO1 will go off last. This function can be switched off or delay can be changed by DELAY bits via serial interface as seen on table below.

8h'80 Bit 5:4

![](_page_47_Picture_327.jpeg)

![](_page_47_Picture_328.jpeg)

## **LDO\_RTC TRACKING (nIO\_TRACK)**

LP3972 has a tracking function (nIO\_TRACK). When enabled, LDO\_RTC voltage will track LDO3 voltage within 200 mV down to 2.8V when LDO3 is enabled. This function can be switched on/off by nIO\_TRACK register bit BPTR.

## **POWER SUPPLY ENABLE**

SYS\_EN and PWR\_EN can be changed by programmable register bits.

## **WAKE-UP FUNCTIONALITY (PWR\_ON, nTEST\_JIG, SPARE AND EXT\_WAKEUP)**

Three input pins can be used to assert wakeup output for 10 ms for application processor notification to wakeup. SPARE Input can be programmed through I2C compatible interface to be active low or high (SPARE bit, Default is active low '1'). A reason for wakeup event can be read through I2C compatible interface also. Additionally wakeup inputs have 30 ms debounce filtering. Furthermore PWR\_ON have distinguishing between short and long (∼1s) pulses (push button input). LP3972 also has an internal Thermal Shutdown early warning that generates a wakeup to the system also. This is generated usually at 125°C.

![](_page_48_Figure_3.jpeg)

**WAKEUP register bits Reason for WAKEUP** WUP0 SPARE WUP1 | TEST\_JIG WUP2 PWR\_ON short pulse WUP3 PWR\_ON long pulse TSD\_EW | TSD Early Warning

#### **INTERNAL THERMAL SHUTDOWN PROCEDURE**

Thermal shutdown is build to generate early warning (typ. 125°C) which triggers the EXT\_WAKEUP for the processor acknowledge. When a thermal shutdown triggers (typ. 160° C) the PMU will reset the system until the device cools down.

#### **BATTERY SWITCH AND BACK UP BATTERY CHARGER**

When Back-Up battery is connected but the main battery has been removed or its supply voltage too low, LP3972 uses Back-Up Battery for generating LDO\_RTC voltage. When Main Battery is available the battery FET switches over to the main battery for LDO\_RTC voltage. When Main battery voltage is too low or removed nBATT FLT is asserted. If no back up battery exists, the battery switch to back up can be switched off by nBU\_BAT\_EN bit. User can set the battery fault determination voltage and battery charger current via I 2C compatible interface. Enabling of back up battery charger can be done via serial interface (nBAT\_CHG\_EN) or external charger enable pin (nCHG\_EN). Pin 29 is set as external charger enable input by default.

## **GENERAL PURPOSE I/O FUNCTIONALITY (GPIO1 AND GPIO2)**

LP3972 has 2 general purpose I/Os for system control. I<sup>2</sup>C compatible interface will be used for setting any of the pins to input, output or hi-Z mode. Inputs value can be read via serial interface (GPIO1,2 bits). The pin 29 functionality needs to be set to GPIO by serial interface register bit nEXTCHGEN. (GPIO/CHG)

![](_page_49_Picture_399.jpeg)

![](_page_49_Picture_400.jpeg)

The LP3972 has provision for two battery connections, the main battery  $V_{BAT}$  and Backup Battery (See Applications Schematic Diagrams 1 & 2 of the LP3972 Data Sheet).

The function of the battery switch is to connect power to the LDO\_RTC from the appropriate battery, depending on conditions described below:

- If only the backup battery is applied, the switch will automatically connect the LDO\_RTC power to this battery.
- If only the main battery is applied, the switch will automatically connect the LDO\_RTC power to this battery.
- If both batteries are applied, and the main battery is sufficiently charged ( $V_{BAT} > 3.1V$ ), the switch will automatically connect the RTC LDO power to the main battery.
- As the main battery is discharged by use, the user will be warned by a separate circuit called nBATT\_FLT. Then if no action is taken to restore the charge on the main battery, and discharging is continued the battery switch will protect the LDO\_RTC by disconnecting from the main battery and connecting to the backup battery.
	- The main battery voltage at which the LDO\_RTC is switched from main to backup battery is 2.9V typically.
- There is a hysteresis voltage in this switch operation so, the LDO\_RTC will not be reconnected to main battery until main battery voltage is greater than 3.1V typically.
- Additionally, the user may wish to disable the battery switch, such as, in the case when only a main battery is used. This is accomplished by setting the "no back up battery bit" in the control register 8h'89 bit 7 NBUB. With this bit set to "1", the above described switching will not occur, that is the LDO\_RTC will remain connected to the main battery even as it is discharged below the 2.9 Volt threshold.

## **REGULATED VOLTAGES OK**

All the power domains have own register bit (X\_OK) that processor can read via serial interface to be sure that enabled powers are OK (regulating). Note that these read only bits are only valid when regulators are settled (avoid reading these bits during voltage change or power up).

#### **THERMAL MANAGEMENT**

Application: There is a mode wherein all 6 comparators (flags) can be turned on via the "enallflags" control register bit. This mode allows the user to interrogate the device or system temperature under the set operating conditions. Thus, the rate of temperature change can also be estimated. The system may then negotiate for speed and power trade off, or deploy cooling maneuvers to optimize system performance. The "enallflags" bit needs enabled only when the "bct<2:0> bits are read to conserve power.

**Note:** The thermal management flags have been verified functional. Presently these registers are accessible by factory only. If there is a demand for this function, the relevant register controls may be shifted into the user programmable bank; the temperature range and resolution of these flags, might also be refined/redefined.

## **THERMAL WARNING**

2 of 6 low power comparators, each consumes less than 1 µA, are always enabled to operate the "T=125°C warning flag with hysteresis. This allows continuous monitoring of a thermal-warning flag feature with very low power consumption.

## **LP3972 THERMAL FLAGS FUNCTIONAL DIAGRAM, DATA FROM INITIAL SILICON**

The following functions are extra features from the thermal shutdown circuit:

1) Thermal warning flag @ Temp ~ > ~125 °C is issued at the wakeup port:

![](_page_50_Figure_10.jpeg)

## **Application Note - LP3972 Reset Sequence**

## **INITIAL COLD START POWER ON SEQUENCE**

- 1. The Back up battery is connected to the PMU, power is applied to the back-up battery pin, the LDO\_RTC turns on and supplies a stable output voltage to the  $V_{CC}$ BATT pin of the Applications processor (initiating the power-on reset event) with nRSTO asserted from the LP3972 to the processor.
- 2. nRSTO de-asserts after a minimum of 50 mS.
- 3. The Applications processor waits for the de-assertion of nBATT\_FLT to indicate system power  $(V_{\text{IN}})$  is available.
- 4. After system power  $(V_{\text{IN}})$  is applied, the LP3972 deasserts nBATT\_FLT. Note that BOTH nRSTO and nBATT\_FLT need to be de-asserted before SYS\_EN is enabled. The sequence of the two signals is independent of each other.
- 5. The Applications processor asserts SYS\_EN, the LP3972 enables the system high-voltage power supplies. The Applications processor starts its countdown timer set to 125 mS.
- 6. The LP3972 enables the high-voltage power supplies.
	- $-$  LDO1 power for  $V_{CC}$ \_MVT (Power for internal logic and I/O Blocks), BG (Bandgap reference voltage), OSC13M (13 MHz oscillator voltage) and PLL enabled first, followed by others if delay is on.
- 7. Countdown timer expires; the Applications processor asserts PWR\_EN to enable the low-voltage power supplies. The processor starts the countdown timer set to 125 mS period.
- 8. The Applications processor asserts PWR\_EN (ext. pin or I 2C), the LP3972 enables the low-voltage regulators.
- 9. Countdown timer expires; If enabled power domains are OK (I2C read) the power up sequence continues by enabling the processors 13 MHz oscillator and PLL's.
- 10. The Applications processor begins the execution of code.

![](_page_51_Figure_14.jpeg)

\* Note that BOTH nRSTO and nBATT\_FLT need to be de-asserted before SYS\_EN is enabled. The sequence of the two signals is independent of each other and can occur is either order.

www.national.com 52

![](_page_52_Picture_213.jpeg)

## **HARDWARE RESET SEQUENCE**

Hardware reset initiates when the nRSTI signal is asserted (low). Upon assertion of nRST the processor enters hardware **RESET SEQUENCE**

- 1. nRSTI is asserted.
- 2. nRSTO is asserted and will de-asserts after a minimum of 50 mS
- 3. The Applications processor waits for the de-assertion of nBATT\_FLT to indicate system power  $(V_{IN})$  is available.
- 4. After system power  $(V_{1N})$  is turned on, the LP3972 deasserts nBATT\_FLT.
- 5. The Applications processor asserts SYS\_EN, the LP3972 enables the system high-voltage power supplies. The Applications processor starts its countdown timer.

reset state. The LP3972 holds the nRST low long enough (50 ms typ.) to allow the processor time to initiate the reset state. 6. The LP3972 enables the high-voltage power supplies.

- 7. Countdown timer expires; the Applications processor asserts PWR\_EN to enable the low-voltage power supplies. The processor starts the countdown timer.
- 8. The Applications processor asserts PWR\_EN, the LP3972 enables the low-voltage regulators.
- 9. Countdown timer expires; If enabled power domains are OK (I2C read) the power up sequence continues by enabling the processors 13 MHz oscillator and PLL's.
- 10. The Applications processor begins the execution of code.

## **Application Hints**

#### **LDO CONSIDERATIONS**

#### **External Capacitors**

The LP3972's regulators require external capacitors for regulator stability. These are specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

#### **Input Capacitor**

An input capacitor is required for stability. It is recommended that a 1.0 µF capacitor be connected between the LDO input pin and ground (this capacitance value may be increased without limit).

This capacitor must be located a distance of not more than 1 cm from the input pin and returned to a clean analogue ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

**Important:** Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the ESR (Equivalent Series Resistance) on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will remain approximately 1.0 µF over the entire operating temperature range.

#### **Output Capacitor**

The LDO's are designed specifically to work with very small ceramic output capacitors. A 1.0 μF ceramic capacitor (temperature types Z5U, Y5V or X7R) with ESR between 5 mΩ to 500 mΩ, are suitable in the application circuit.

For this device the output capacitor should be connected between the  $V_{\text{OUT}}$  pin and ground.

It is also possible to use tantalum or film capacitors at the device output,  $C_{\text{OUT}}$  (or  $V_{\text{OUT}}$ ), but these are not as attractive for reasons of size and cost (see the section Capacitor Characteristics).

The output capacitor must meet the requirement for the minimum value of capacitance and also have an ESR value that is within the range 5 m $\Omega$  to 500 m $\Omega$  for stability.

#### **No-Load Stability**

The LDO's will remain stable and in regulation with no external load. This is an important consideration in some circuits, for example CMOS RAM keep-alive applications.

#### **Capacitor Characteristics**

The LDO's are designed to work with ceramic capacitors on the output to take advantage of the benefits they offer. For capacitance values in the range of 0.47  $\mu$ F to 4.7  $\mu$ F, ceramic capacitors are the smallest, least expensive and have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 1.0 µF ceramic capacitor is in the range of 20 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability for the LDO's.

For both input and output capacitors, careful interpretation of the capacitor specification is required to ensure correct device operation. The capacitor value can change greatly, depending on the operating conditions and capacitor type. In particular, the output capacitor selection should take account of all the capacitor parameters, to ensure that the specification is met within the application. The capacitance can vary with DC bias conditions as well as temperature and frequency of operation. Capacitor values will also show some decrease over time due to aging. The capacitor parameters are also dependant on the particular case size, with smaller sizes giving poorer performance figures in general. As an example, *Figure 4* shows a typical graph comparing different capacitor case sizes in a Capacitance vs. DC Bias plot. As shown in the graph, increasing the DC Bias condition can result in the capacitance value falling below the minimum value given in the recommended capacitor specifications table. Note that the graph shows the capacitance out of spec for the 0402 case size capacitor at higher bias voltages. It is therefore recommended that the capacitor manufacturers' specifications for the nominal value capacitor are consulted for all conditions, as some capacitor sizes (e.g. 0402) may not be suitable in the actual application.

![](_page_53_Figure_21.jpeg)

#### **FIGURE 4. Graph Showing a Typical Variation in Capacitance vs. DC Bias**

The ceramic capacitor's capacitance can vary with temperature. The capacitor type X7R, which operates over a temperature range of −55°C to +125°C, will only vary the capacitance to within  $\pm 15$ %. The capacitor type X5R has a similar tolerance over a reduced temperature range of −55°C to +85°C. Many large value ceramic capacitors, larger than 1 µF are manufactured with Z5U or Y5V temperature characteristics. Their capacitance can drop by more than 50% as the temperature varies from 25°C to 85°C. Therefore X7R is recommended over Z5U and Y5V in applications where the ambient temperature will change significantly above or below 25°C.

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 0.47  $\mu$ F to 4.7  $\mu$ F range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from 25°C down to –40°C, so some guard band must be allowed.

#### **BUCK CONSIDERATIONS**

#### **Inductor Selection**

There are two main considerations when choosing an inductor; the inductor should not saturate, and the inductor current ripple is small enough to achieve the desired output voltage ripple. Different saturation current rating specs are followed by different manufacturers so attention must be given to details. Saturation current ratings are typically specified at 25°C so ratings at max ambient temperature of application should be requested from manufacturer.

There are two methods to choose the inductor saturation current rating.

#### **Method 1**

The saturation current is greater than the sum of the maximum load current and the worst case average to peak inductor current. This can be written as

$$
I_{\text{SAT}} > I_{\text{OUTMAX}} + I_{\text{RIPPLE}}
$$
\nwhere  $I_{\text{RIPPLE}} = \left(\frac{V_{\text{IN}} - V_{\text{OUT}}}{2 * L}\right) * \left(\frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) * \left(\frac{1}{f}\right)$ 

• I<sub>RIPPLE</sub>: Average to peak inductor current

- $\bullet$   $I_{\text{OUTMAX}}$ : Maximum load current (1500 mA)
- $\bullet$  V<sub>IN</sub>: Maximum input voltage in application
- L: Min inductor value including worst case tolerances (30% drop can be considered for method 1)
- f: Minimum switching frequency (1.6 MHz)

•  $V_{OUT}$ : Output voltage

#### **Method 2**

A more conservative and recommended approach is to choose an inductor that has saturation current rating greater than the max current limit of 3A.

A 2.2 μH inductor with a saturation current rating of at least 3A is recommended for most applications. The inductor's resistance should be less than 0.3Ω for a good efficiency. *Table 1* lists suggested inductors and suppliers. For low-cost applications, an unshielded bobbin inductor could be considered. For noise critical applications, a toroidal or shielded bobbin inductor should be used. A good practice is to lay out the board with overlapping footprints of both types for design flexibility. This allows substitution of a low-noise shielded inductor, in the event that noise from low-cost bobbin models is unacceptable.

#### **Input Capacitor Selection**

A ceramic input capacitor of 10 μF, 6.3V is sufficient for most applications. Place the input capacitor as close as possible to the  $V_{IN}$  pin of the device. A larger value may be used for improved input voltage filtering. Use X7R or X5R types, do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. The input filter capacitor supplies current to the PFET switch of the converter in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor's low ESR provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select a capacitor with sufficient ripple current rating. The input current ripple can be calculated as:

$$
I_{RMS} = I_{OUTMAX} * \sqrt{\frac{V_{OUT}}{V_{IN}} * \left(1 - \frac{V_{OUT}}{V_{IN}} + \frac{r^2}{12}\right)}
$$
  
where  $r = \frac{(V_{IN} - V_{OUT}) * V_{OUT}}{L * f * I_{OUTMAX} * V_{IN}}$ 

The worst case is when  $V_{IN} = 2 * V_{OUT}$ 

#### **TABLE 1. Suggested Inductors and Their Suppliers**

![](_page_54_Picture_368.jpeg)

## **Output Capacitor Selection**

Use a 10 μF, 6.3V ceramic capacitor. Use X7R or X5R types, do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. DC bias characteristics vary from manufacturer to manufacturer and dc bias curves should be requested from them as part of the capacitor selection process. The output filter capacitor smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions.

The output voltage ripple is caused by the charging and discharging of the output capacitor and also due to its ESR and can be calculated as:

$$
V_{PP-C} = \frac{I_{RIPPLE}}{4 * f * C}
$$

Voltage peak-to-peak ripple due to ESR can be expressed as follows

$$
V_{PP-ESR} = (2 \times I_{RIPPLE}) \times R_{ESR}
$$

Because these two components are out of phase the rms value can be used to get an approximate value of peak-to-peak ripple.

Voltage peak-to-peak ripple, root mean squared can be expressed as follows

$$
V_{PP-RMS} = \sqrt{V_{PP-C}^2 + V_{PP-ESR}^2}
$$

Note that the output voltage ripple is dependent on the inductor current ripple and the equivalent series resistance of the output capacitor  $(R<sub>ESR</sub>)$ .

The  $R_{ESR}$  is frequency dependent (as well as temperature dependent); make sure the value used for calculations is at the switching frequency of the part.

## **TABLE 2. Suggested Capacitor and Their Suppliers**

![](_page_55_Picture_70.jpeg)

## **Buck Output Ripple Management**

If  $\mathsf{V}_{\mathsf{IN}}$  and  $\mathsf{I}_{\mathsf{LOAD}}$  increase, the output ripple associated with the Buck Regulators also increases. The figure below shows the safe operating area. To ensure operation in the area of concern it is recommended that the system designer circumvents the output ripple issues to install Schottky diodes on the Buck (s) that are expected to perform under these extreme corner conditions.

(Schottky diodes are recommended to reduce the output ripple, if system requirements include this shaded area of operation.  $V_{IN}$  > 1.5V and  $I_{LOAD}$  > 1.24)

![](_page_56_Figure_4.jpeg)

## **Board Layout Considerations**

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC-DC converter IC, resulting in poor regulation or instability.

Good layout for the converters can be implemented by following a few simple design rules.

- 1. Place the converters, inductor and filter capacitors close together and make the traces short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise. Special care must be given to place the input filter capacitor very close to the  $V_{IN}$  and GND pin.
- 2. Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor through the converter and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground through the converter by the inductor to the output filter capacitor and then back through ground forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- 3. Connect the ground pins of the converter and filter capacitors together using generous component-side

copper fill as a pseudo-ground plane. Then, connect this to the ground-plane (if one is used) with several vias. This reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the converter by giving it a low-impedance ground connection.

- 4. Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses across the traces.
- 5. Route noise sensitive traces, such as the voltage feedback path, away from noisy traces between the power components. The voltage feedback trace must remain close to the converter circuit and should be direct but should be routed opposite to noisy components. This reduces EMI radiated onto the DC-DC converter's own voltage feedback trace. A good approach is to route the feedback trace on another layer and to have a ground plane between the top layer and layer on which the feedback trace is routed. In the same manner for the adjustable part it is desired to have the feedback dividers on the bottom layer.
- 6. Place noise sensitive circuitry, such as radio RF blocks, away from the DC-DC converter, CMOS digital blocks and other noisy circuitry. Interference with noisesensitive circuitry in the system can be reduced through distance.

![](_page_58_Figure_0.jpeg)

## **Notes**

![](_page_59_Picture_329.jpeg)

SSOI<sup>®</sup>

or product information and proven design tools, visit the following Web sites at:

![](_page_59_Picture_330.jpeg)

JMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION IONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO ICT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, PEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS

Y CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT ANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL POLICT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR )R BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND IAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE ERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

ONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

**NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION.** As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2009 National Semiconductor Corporation

For the most current product information visit us at www.national.com

![](_page_59_Picture_13.jpeg)

**National Semiconductor Americas Technical Support Center** Email: support@nsc.com Tel: 1-800-272-9959

**National Semiconductor Europe Technical Support Center** Email: europe.support@nsc.com

**National Semiconductor Asia Pacific Technical Support Center** Email: ap.support@nsc.com

**National Semiconductor Japan Technical Support Center** Email: jpn.feedback@nsc.com