#### **Features**

- Ideal Rewritable Attribute Memory
- Simple Write Operation
  - Self-Timed Byte Writes
  - On-chip Address and Data Latch for SRAM-like Write Operation
  - Fast Write Cycle Time 1 ms
  - 5-Volt-Only Nonvolatile Writes
- End of Write Detection
  - RDY/BUSY Output
  - DATA Polling
- High Reliability
  - Endurance: 100,000 Write Cycles
  - Data Retention: 10 Years Minimum
- . Single 5-Volt Supply for Read and Write
- Very Low Power
  - 30 mA Active Current
  - 100 µA Standby Current

### **Description**

The AT28C16-T is the ideal nonvolatile attribute memory: it is a low power, 5-volt-only byte writable nonvolatile memory (EEPROM). Standby current is typically less than 100  $\mu$ A. The AT28C16-T is written like a Static RAM, eliminating complex programming algorithms. The fast write cycle times of 1 ms, allow quick card reconfiguration in-system. Data retention is specified as 10 years minimum, precluding the necessity for batteries. Three access times have been specified to allow for varying layers of buffering between the memory and the PCMCIA interface.

The AT28C16-T is accessed like a Static RAM for read and write operations. During a byte write, the address and data are latched internally. Following the initiation of a write cycle, the device will go to a busy state and automatically write the latched data using an internal control timer. The device provides two methods for detecting the end of a write cycle; the RDY/ $\overline{\text{BUSY}}$  output and  $\overline{\text{DATA}}$  POLLING of I/O<sub>7</sub>.

## **Pin Configurations**

| Pin Name    | Function            |
|-------------|---------------------|
| A0 - A10    | Addresses           |
| CE          | Chip Enable         |
| ŌĒ          | Output Enable       |
| WE          | Write Enable        |
| I/O0 - I/O7 | Data Inputs/Outputs |
| RDY/BUSY    | Ready/Busy Output   |
| NC          | No Connect          |





16K (2K x 8)
PCMCIA
Nonvolatile
Attribute
Memory

AT28C16-T

Rev. 0258C-10/98





## **Block Diagram**



# **Absolute Maximum Ratings\***

| Temperature Under Bias55°C to +125°C                                          |
|-------------------------------------------------------------------------------|
| Storage Temperature65°C to +125°C                                             |
| All Input Voltages (including NC Pins) with Respect to Ground0.6V to +6.25V   |
| All Output Voltages with Respect to Ground0.6V to V <sub>CC</sub> + 0.6V      |
| Voltage on $\overline{\text{OE}}$ and A9 with Respect to Ground0.6V to +13.5V |

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

### **Device Operation**

**READ:** The AT28C16-T is accessed like a Static RAM. When  $\overline{CE}$  and  $\overline{OE}$  are low and  $\overline{WE}$  is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in a high impedance state whenever  $\overline{CE}$  or  $\overline{OE}$  is high. This dual-line control gives designers increased flexibility in preventing bus contention.

BYTE WRITE: Writing data into the AT28C16-T is similar to writing into a Static RAM. A low pulse on  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$  input with  $\overline{\text{OE}}$  high and  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  low (respectively) initiates a byte write. The address is latched on the falling edge of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$  (whichever occurs last) and the data is latched on the rising edge of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$  (whichever occurs first). Once a byte write is started it will automatically time itself to completion. For the AT28C16-T the write cycle time is 1 ms maximum. Once a programming operation has been initiated and for the duration of  $t_{\text{WC}}$ , a read operation will effectively be a polling operation.

**READY/BUSY**: Pin 1 is an open drain READY/BUSY output that indicates the current status of the self-timed internal write cycle. READY/BUSY is actively pulled low during the write cycle and is released at the completion of the write. The open drain output allows OR-tying of several devices to a common interrupt input.

**DATA POLLING:** The AT28C16-T also provides DATA polling to signal the completion of a write cycle. During a write cycle, an attempted read of the data being written results in the complement of that data for I/O<sub>7</sub> (the other outputs are indeterminate). When the write cycle is finished, true data appears on all outputs.

**WRITE PROTECTION:** Inadvertent writes to the device are protected against in the following ways: (a)  $V_{CC}$  sense—if  $V_{CC}$  is below 3.8V (typical) the write function is inhibited; (b)  $V_{CC}$  power on delay—once  $V_{CC}$  has reached 3.8V the device will automatically time out 5 ms (typical) before allowing a byte write; and (c) write inhibit—holding any one of  $\overline{OE}$  low,  $\overline{CE}$  high or  $\overline{WE}$  high inhibits byte write cycles.

**CHIP CLEAR:** The contents of the entire memory of the AT28C16-T may be set to the high state by the Chip Clear operation. By setting  $\overline{\text{CE}}$  low and  $\overline{\text{OE}}$  to 12V, the chip is cleared when a 10 ms low pulse is applied to  $\overline{\text{WE}}$ .

**DEVICE IDENTIFICATION:** An extra 32 bytes of EEPROM memory are available to the user for device identification. By raising A9 to 12V ( $\pm$  0.5V) and using address locations 7E0H to 7FFH the additional bytes may be written to or read from in the same manner as the regular memory array.





## **DC and AC Operating Range**

|                              |      | AT28C16-15T  |
|------------------------------|------|--------------|
| Operating                    | Com. | 0°C - 70°C   |
| Temperature (Case)           | Ind. | -40°C - 85°C |
| V <sub>CC</sub> Power Supply |      | 5V ± 10%     |

## **Operating Modes**

| Mode                  | CE              | ŌĒ                            | WE              | I/O              |
|-----------------------|-----------------|-------------------------------|-----------------|------------------|
| Read                  | V <sub>IL</sub> | V <sub>IL</sub>               | V <sub>IH</sub> | D <sub>OUT</sub> |
| Write <sup>(2)</sup>  | V <sub>IL</sub> | V <sub>IH</sub>               | V <sub>IL</sub> | D <sub>IN</sub>  |
| Standby/Write Inhibit | V <sub>IH</sub> | X <sup>(1)</sup>              | X               | High Z           |
| Write Inhibit         | X               | X                             | V <sub>IH</sub> |                  |
| Write Inhibit         | Х               | V <sub>IL</sub>               | Х               |                  |
| Output Disable        | Х               | V <sub>IH</sub>               | Х               | High Z           |
| Chip Erase            | V <sub>IL</sub> | V <sub>H</sub> <sup>(3)</sup> | V <sub>IL</sub> | High Z           |

Notes: 1. X can be V<sub>IL</sub> or V<sub>IH</sub>.

2. Refer to AC Programming Waveforms.

3.  $V_H = 12.0V \pm 0.5V$ .

## **DC Characteristics**

| Symbol           | Parameter                            | Condition                                                                         |                                       | Min | Max | Units |
|------------------|--------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------|-----|-----|-------|
| I <sub>LI</sub>  | Input Load Current                   | $V_{IN} = 0V \text{ to } V_{CC} + 1V$                                             | $V_{IN} = 0V \text{ to } V_{CC} + 1V$ |     | 10  | μΑ    |
| I <sub>LO</sub>  | Output Leakage Current               | $V_{I/O} = 0V \text{ to } V_{CC}$                                                 |                                       |     | 10  | μΑ    |
| I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{\text{CE}} = \text{V}_{\text{CC}} - 0.3 \text{V to V}_{\text{CC}} + 1$ | .0V                                   |     | 100 | μΑ    |
|                  | V <sub>CC</sub> Standby Current TTL  | <u>CF</u> 2.0\/±0.\/1.0\/                                                         | Com.                                  |     | 2   | mA    |
| I <sub>SB2</sub> |                                      | $\overline{\text{CE}} = 2.0 \text{V to V}_{\text{CC}} + 1.0 \text{V}$ Ind.        | Ind.                                  |     | 3   | mA    |
|                  | C V <sub>CC</sub> Active Current     | f = 5 MHz; I <sub>OUT</sub> = 0 mA                                                | Com.                                  |     | 30  | mA    |
| Icc              |                                      |                                                                                   | Ind.                                  |     | 45  | mA    |
| $V_{IL}$         | Input Low Voltage                    |                                                                                   | •                                     |     | 0.8 | V     |
| V <sub>IH</sub>  | Input High Voltage                   |                                                                                   |                                       | 2.0 |     | V     |
| V <sub>OL</sub>  | Output Low Voltage                   | I <sub>OL</sub> = 2.1 mA                                                          |                                       |     | 0.4 | V     |
| V <sub>OH</sub>  | Output High Voltage                  | I <sub>OH</sub> = -400 μA                                                         |                                       | 2.4 |     | V     |

#### **AC Read Characteristics**

| PCMCIA                | Atmel                             |                                          | AT28C16-15T |     |       |
|-----------------------|-----------------------------------|------------------------------------------|-------------|-----|-------|
| Symbol                | Symbol                            | Parameter                                | Min         | Max | Units |
| t <sub>C</sub> (R)    | t <sub>RC</sub>                   | Read Cycle Time                          | 150         |     | ns    |
| t <sub>A</sub> (A)    | t <sub>ACC</sub>                  | Address Access Time                      |             | 150 | ns    |
| t <sub>A</sub> (CE)   | t <sub>CE</sub> <sup>(1)</sup>    | CE Access Time                           |             | 150 | ns    |
| t <sub>A</sub> (OE)   | t <sub>OE</sub> <sup>(2)</sup>    | OE Access Time                           | 0           | 75  | ns    |
| t <sub>EN</sub> (CE)  | t <sub>Lz</sub> <sup>(4)</sup>    | Output Enable Time From CE               | 0           |     | ns    |
| t <sub>EN</sub> (OE)  | t <sub>OLZ</sub> <sup>(4)</sup>   | Output Enable Time From OE               | 0           |     | ns    |
| t <sub>V</sub> (A)    | t <sub>OH</sub>                   | Output Hold Time                         | 0           |     | ns    |
| t <sub>DIS</sub> (CE) | t <sub>DF</sub> <sup>(3)(4)</sup> | Output Disable Time From CE              | 0           | 50  | ns    |
| t <sub>DIS</sub> (OE) | t <sub>DF</sub> <sup>(3)(4)</sup> | Output Disable Time From $\overline{OE}$ | 0           | 50  | ns    |

# AC Read Waveforms<sup>(1)(2)(3)(4)</sup>



- Notes: 1.  $\overline{CE}$  may be delayed up to  $t_{ACC}$   $t_{CE}$  after the address transition without impact on  $t_{ACC}$ .
  - 2.  $\overline{\text{OE}}$  may be delayed up to  $t_{\text{CE}}$   $t_{\text{OE}}$  after the falling edge of  $\overline{\text{CE}}$  without impact on  $t_{\text{CE}}$  or by  $t_{\text{ACC}}$   $t_{\text{OE}}$  after an address change without impact on  $t_{ACC}$ .
  - 3.  $t_{DF}$  is specified from  $\overline{OE}$  or  $\overline{CE}$  whichever occurs first ( $C_L = 5 \text{ pF}$ ).
  - 4. This parameter is characterized and is not 100% tested.

### **Input Test Waveforms and Measurement Level**



## **Output Test Load**



## **Pin Capacitance**

 $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$ 

| Symbol           | Тур | Max | Units | Conditions            |
|------------------|-----|-----|-------|-----------------------|
| C <sub>IN</sub>  | 4   | 6   | pF    | $V_{IN} = 0V$         |
| C <sub>OUT</sub> | 8   | 12  | pF    | V <sub>OUT</sub> = 0V |

Note: 1. This parameter is characterized and is not 100% tested.





### **AC Write Characteristics**

| PCMCIA<br>Symbol        | Atmel<br>Symbol  | Parameter                            | Min | Max  | Units |
|-------------------------|------------------|--------------------------------------|-----|------|-------|
| t <sub>SU</sub> (A)     | t <sub>AS</sub>  | Address Setup Time                   | 10  |      | ns    |
| t <sub>SU</sub> (OE-WE) | t <sub>OES</sub> | Output Disable Time To WE            | 10  |      | ns    |
| t <sub>SU</sub> (CE-WE) | t <sub>CS</sub>  | Chip Enable Time To WE               | 0   |      | ns    |
| t <sub>W</sub> (WE)     | t <sub>WP</sub>  | Write Enable Pulse Width             | 100 | 1000 | ns    |
| t <sub>SU</sub> (D-WEH) | t <sub>DS</sub>  | Data Setup To WE High                | 50  |      | ns    |
| t <sub>H</sub> (A)      | t <sub>AH</sub>  | Address Hold Time From WE            | 50  |      | ns    |
| t <sub>H</sub> (D)      | t <sub>DH</sub>  | Data Hold Time From WE High          | 10  |      | ns    |
| t <sub>H</sub> (OE-WE)  | t <sub>OEH</sub> | Output Enable Hold Time From WE High | 10  |      | ns    |
| t <sub>H</sub> (CE-WE)  | t <sub>CH</sub>  | Chip Enable Hold Time From WE High   | 0   |      | ns    |
| t <sub>D</sub> (B)      | t <sub>DB</sub>  | Delay From WE High To BUSY Asserted  |     | 50   | ns    |
| t <sub>C</sub> (W)      | t <sub>WC</sub>  | Write Cycle Time                     |     | 1    | ms    |

## **AC Write Waveforms**



# **Data** Polling Waveforms



Note: 1. Data Polling AC Timing Characteristics are the same as the AC Read Characteristics.

## **Chip Erase Waveforms**



$$\begin{split} t_S &= t_H = 1 \; \mu \text{sec (min.)} \\ t_W &= 10 \; \text{msec (min.)} \\ V_H &= 12.0 \pm 0.5 \text{V} \end{split}$$





# **Ordering Information**

| t <sub>ACC</sub> | I <sub>CC</sub> (mA) |         |               |         |                               |
|------------------|----------------------|---------|---------------|---------|-------------------------------|
| (ns)             | Active               | Standby | Ordering Code | Package | Operation Range               |
| 150              | 30                   | 0.1     | AT28C16-15TC  | 28T     | Commercial<br>(0°C to 70°C)   |
|                  | 45                   | 0.1     | AT28C16-15TI  | 28T     | Industrial<br>(-40°C to 85°C) |

Notes:

- 1. See Valid Part Numbers table below.
- 2. The 28C16 200 ns and 250 ns speed selections have been removed from valid selections table and are replaced by the faster 150 ns T<sub>AA</sub> offering.

### **Valid Part Numbers**

The following table lists standard Atmel products that can be ordered.

| Device Numbers | Speed | Package and Temperature Combinations |
|----------------|-------|--------------------------------------|
| AT28C16        | 15    | TC, TI                               |

### **Die Products**

Reference Section: Parallel EEPROM Die Products

|     | Package Type                                       |
|-----|----------------------------------------------------|
| 28T | 28-Lead, Plastic Thin Small Outline Package (TSOP) |

## **Packaging Information**

**28T**, 28-Lead, Plastic Thin Small Outline Package (TSOP)

Dimensions in Millimeters and (Inches)\*



\*Controlling dimension: millimeters









#### **Atmel Headquarters**

### Corporate Headquarters

2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600

#### **Europe**

Atmel U.K., Ltd.
Coliseum Business Centre
Riverside Way
Camberley, Surrey GU15 3YL
England
TEL (44) 1276-686677
FAX (44) 1276-686697

#### Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon, Hong Kong TEL (852) 27219778 FAX (852) 27221369

#### Japan

Atmel Japan K.K. Tonetsu Shinkawa Bldg., 9F 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

#### **Atmel Operations**

#### Atmel Colorado Springs

1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759

#### Atmel Rousset

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4 42 53 60 00 FAX (33) 4 42 53 60 01

> Fax-on-Demand North America: 1-(800) 292-8635 International: 1-(408) 441-0732

*e-mail* literature@atmel.com

Web Site http://www.atmel.com

*BBS* 1-(408) 436-4309

#### © Atmel Corporation 1998.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's website. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

Marks bearing ® and/or ™ are registered trademarks and trademarks of Atmel Corporation.

Terms and product names in this document may be trademarks of others.

