

# L6234

## THREE PHASE MOTOR DRIVER

- SUPPLY VOLTAGE FROM 7 TO 52V
- **5A PEAK CURRENT**
- R<sub>DS ON</sub> 0.3Ω TYP. VALUE AT 25°C
- CROSS CONDUCTION PROTECTION
- **TTL COMPATIBLE DRIVER**
- **OPERATING FREQUENCY TO 50KHz**
- THERMAL SHUTDOWN
- INTRINSIC FAST FREE WHEELING DIODES
- INPUT AND ENABLE FUNCTION FOR EVERY HALF BRIDGE
- **10V EXTERNAL REFERENCE AVAILABLE**

#### DESCRIPTION

The L6234 is a triple half bridge to drive a brushless motor.

It is realized in Multipower BCD technology which combines isolated DMOS power transistors with CMOS and Bipolar circuits on the same chip.

By using mixed technology it has been possible to optimize the logic circuitry and the power stage to achieve the best possible performance.

The output DMOS transistors can sustain a very high current due to the fact that the DMOS structure is not affected by the second breakdown ef-



ited by the dissipation capability of the package. All the logic inputs are TTL, CMOS and µP compatible. Each channel is controlled by two separate logic input.

L6234 is available in 20 pin POWER DIP package (16+2+2) and in PowerSO20.



**PIN CONNECTION** (Top view)

## L6234

## **BLOCK DIAGRAM**



2/10

57

#### THERMAL DATA

| Symbol     | Parameter                                                             | DIP16+2+2 | PowerSO20 | Unit |
|------------|-----------------------------------------------------------------------|-----------|-----------|------|
| Rth j-pin  | Thermal Resistance, Junction to Pin                                   | 12        | -         | °C/W |
| Rth j-amb1 | Thermal Resistance, Junction to Ambient (see Thermal Characteristics) | 40        | -         | °C/W |
| Rth j-amb2 | Thermal Resistance, Junction to Ambient (see Thermal Characteristics) | 50        | -         | °C/W |
| Rth j-case | Thermal Resistance Junction-case                                      | -         | 1.5       | °C/W |

#### THERMAL CHARACTERISTICS

#### Rth j-pins

**DIP16+2+2**. The thermal resistance is referred to the thermal path from the dissipating region on the top surface of the silicon chip, to the points along the four central pins of the package, at a distance of 1.5 mm away from the stand-offs.

#### Rth j-amb1

If a dissipating surface, thick at least 35  $\mu\text{m},$  and with a surface similar or bigger than the one shown, is created making use of the printed circuit.

Such heatsinking surface is considered on the bottom side of an horizontal PCB (worst case).

#### Rth j-amb2

If the power dissipating pins (the four central

ones), as well as the others, have a minimum thermal connection with the external world (very thin strips only) so that the dissipation takes place through still air and through the PCB itself.

It is the same situation of point above, without any heatsinking surface created on purpose on the board.

Additional data on the PowerDip and the PowerSO20 package can be found in:

Application Note AN467: Thermal Characteristics of the PowerDip 20,24 Packages Soldered on 1,2,3 oz. Copper PCB

Application Note AN668:

A New High Power IC Surface Mount Package: PowerSO20 Power IC Packaging from Insertion to Surface Mounting.



#### Figure 1: Printed Heatsink

### **ABSOLUTE MAXIMUM RATINGS**

| Symbol                            | Parameter                                                   | Value      | Unit |
|-----------------------------------|-------------------------------------------------------------|------------|------|
| Vs                                | Power Supply Voltage                                        | 52         | V    |
| $V_{\text{IN}}, V_{\text{EN}}$    | Input Enable Voltage                                        | – 0.3 to 7 | V    |
| I <sub>peak</sub>                 | Pulsed Output Current (note 1)                              | 5          | А    |
| V <sub>SENSE</sub>                | Sensing Voltage (DC Voltage)                                | -1 to 4    | V    |
| Vb                                | Bootstrap Peak Voltage                                      | 62         | V    |
| V <sub>OD</sub>                   | Differential Output Voltage (between any of the 3 OUT pins) | 60         | V    |
| fc                                | Commutation Frequency                                       | 50         | KHz  |
| $V_{REF}$                         | Reference Voltage                                           | 12         | V    |
| P <sub>tot</sub>                  | Total Power Dissipation L6234PD T <sub>amb</sub> = 70°C     | 2.3        | W    |
| P <sub>tot</sub>                  | Total Power Dissipation L6234 T <sub>amb</sub> = 70°C       | 1.6 (*)    | W    |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and Junction Temperature Range                      | -40 to 150 | °C   |

Note 1: Pulse width limited only by junction temperature and the transient thermal impedance (\*) Mounted on board with minimized copper area

#### () ......

## **RECOMMENDED OPERATING CONDITIONS**

| Symbol             | Parameter                                                         | Value      | Unit |
|--------------------|-------------------------------------------------------------------|------------|------|
| Vs                 | Supply Voltage                                                    | 7 to 42    | V    |
| V <sub>OD</sub>    | Peak to Peak Differential Voltage (between any of the 3 OUT pins) | 52         | V    |
| l <sub>out</sub>   | DC Output Current Power SO20 (Tamb = 25°C)                        | 4          | А    |
|                    | DC Output Current Power DIP (Tamb = 25°C) with infinite heatsink  | 2.8        | А    |
| V <sub>SENSE</sub> | Sensing Voltage (pulsed tw < 300nsec)                             | -4 to 4    | V    |
|                    | Sensing Voltage (DC)                                              | -1 to 1    | V    |
| Tj                 | Junction Temperature Range                                        | -40 to 125 | °C   |

## **PIN FUNCTIONS**

| Powerdip      | PowerSO20     | Name                    | Function                                                                                                                                                                                                    |
|---------------|---------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>20<br>10 | 6<br>5<br>15  | OUT 1<br>OUT 2<br>OUT 3 | Output of the channels 1/2/3.                                                                                                                                                                               |
| 2<br>19<br>9  | 7<br>4<br>14  | IN 1<br>IN 2<br>IN 3    | Logic input of channels 1/2/3. A logic HIGH level (when the corresponding EN pin is HIGH) switches ON the upper DMOS Power Transistor, while a logic LOW switches ON the corresponding low side DMOS Power. |
| 3<br>18<br>8  | 8<br>3<br>13  | EN 1<br>EN 2<br>EN 3    | Enable of the channels 1/2/3. A logic LOW level on this pin switches off both power DMOS of the related channel.                                                                                            |
| 4,7           | 9, 12         | Vs                      | Power Supply Voltage.                                                                                                                                                                                       |
| 14            | 19            | SENSE2                  | A resistance Rsense connected to this pin provides feedback for motor current control for the bridge 3.                                                                                                     |
| 17            | 2             | SENSE1                  | A resistance Rsense connected to this pin provides feedback for motor current control for the bridges 1 and 2.                                                                                              |
| 11            | 16            | V <sub>ref</sub>        | Internal Voltage Reference. A capacitor connected from this pin to GND increases the stability of the Power DMOS drive circuit.                                                                             |
| 12            | 17            | V <sub>cp</sub>         | Bootstrap Oscillator. Oscillator output for the external charge pump.                                                                                                                                       |
| 13            | 18            | V <sub>BOOT</sub>       | Overvoltage input to drive the upper DMOS                                                                                                                                                                   |
| 5,6<br>15,16  | 1,10<br>11,20 | GND                     | Common Ground Terminal. In Powerdip and SO packages these pins are used to dissipate the heat forward the PCB.                                                                                              |

57

| Symbol           | Parameter                | Test Condition | Min. | Тур. | Max. | Unit |
|------------------|--------------------------|----------------|------|------|------|------|
| Vs               | Supply Voltage           |                | 7    |      | 52   | V    |
| V <sub>ref</sub> | Reference Voltage        |                |      | 10   |      | V    |
| Is               | Quiescent Supply Current |                |      | 6.5  |      | mA   |
| Ts               | Thermal Shutdown         |                | 150  |      |      | °C   |
| T <sub>D</sub>   | Dead Time Protection     |                |      | 300  |      | ns   |

## **ELECTRICAL CHARACTERISTICS** (Vs = 42V; Tj = 25°C unless otherwise specified)

## OUTPUT DMOS TRANSISTOR

| Symbol               | Parameter       | Test Condition | Min. | Тур. | Max. | Unit |
|----------------------|-----------------|----------------|------|------|------|------|
| I <sub>DSS</sub>     | Leakage Current |                |      |      | 1    | mA   |
| R <sub>DS (ON)</sub> | ON Resistance   |                |      | 0.3  |      | Ω    |

#### SOURCE DRAIN DIODE

| Symbol          | Parameter             | Test Condition          | Min. | Тур. | Max. | Unit |
|-----------------|-----------------------|-------------------------|------|------|------|------|
| V <sub>SD</sub> | Forward ON Voltage    | $I_{SD} = 4A; EN = LOW$ |      | 1.2  |      | V    |
| T <sub>RR</sub> | Reverse Recovery Time | $I_F = 4A$              |      | 900  |      | ns   |
| T <sub>pr</sub> | Forward Recovery Time |                         |      | 200  |      | ns   |

#### LOGIC LEVELS

| Symbol                              | Parameter          | Test Condition       | Min. | Тур. | Max. | Unit |
|-------------------------------------|--------------------|----------------------|------|------|------|------|
| $V_{\text{INL}},V_{\text{ENL}}$     | Input LOW Voltage  |                      | -0.3 |      | 0.8  | V    |
| V <sub>INH</sub> , V <sub>ENH</sub> | Input HIGH Voltage |                      | 2    |      | 7    | V    |
| I <sub>INL,</sub> I <sub>ENL</sub>  | Input LOW Current  | $V_{IN}, V_{EN} = L$ |      |      | -10  | μA   |
| I <sub>INH,</sub> I <sub>ENH</sub>  | Input HIGH Current | $VIN, V_{EN} = H$    |      | 30   |      | μΑ   |

#### **CIRCUIT DESCRIPTION**

L6234 is a triple half bridge designed to drive brushless DC motors.

Each half bridge has 2 power DMOS transistors with  $R_{ds}ON = 0.3\Omega$ . The 3 half bridges can be controlled independently by means of the 3 inputs IN1, IN2, IN3 and the 3 inputs EN1, EN2, and

EN3. An external connection to the 3 common low side DMOS sources is provided to connect a sensing resistor for constant current chopping application.

The driving stage and the logic stage are designed to work from 7V to 52V.



Figure 1. Quiescent Current vs. Supply Voltage.











Figure 2. Normalized Quiescent Current vs. switching frequency.



Figure 4. Source Drain Forward ON voltage vs. Junction Temperature.



Figure 6. Reference Voltage vs. Supply Voltage.



Figure 7. Reference Voltage vs. Junction Temperature.



Figure 9. PowerSO-20 Thermal Resistance (Mounted on Aluminium substrate)



Figure 11. PowerSO-20: with external heatsink



Figure 8. PowerSO-20 Transient Thermal Resistance



Figure 10. PowerSO-20 Thermal Resistance (Mounted on FR4 monolayer substrate)



Figure 12. Thermal Impedance of PowerSO-20 and standard SO20



## L6234

| DIM.   |           | mm    |       |       | inch  |       |
|--------|-----------|-------|-------|-------|-------|-------|
| DIN.   | MIN.      | TYP.  | MAX.  | MIN.  | TYP.  | MAX.  |
| А      |           |       | 3.6   |       |       | 0.142 |
| a1     | 0.1       |       | 0.3   | 0.004 |       | 0.012 |
| a2     |           |       | 3.3   |       |       | 0.130 |
| a3     | 0         |       | 0.1   | 0.000 |       | 0.004 |
| b      | 0.4       |       | 0.53  | 0.016 |       | 0.021 |
| с      | 0.23      |       | 0.32  | 0.009 |       | 0.013 |
| D (1)  | 15.8      |       | 16    | 0.622 |       | 0.630 |
| D1     | 9.4       |       | 9.8   | 0.370 |       | 0.386 |
| E      | 13.9      |       | 14.5  | 0.547 |       | 0.570 |
| е      |           | 1.27  |       |       | 0.050 |       |
| e3     |           | 11.43 |       |       | 0.450 |       |
| E1 (1) | 10.9      |       | 11.1  | 0.429 |       | 0.437 |
| E2     |           |       | 2.9   |       |       | 0.114 |
| E3     | 5.8       |       | 6.2   | 0.228 |       | 0.244 |
| G      | 0         |       | 0.1   | 0.000 |       | 0.004 |
| Н      | 15.5      |       | 15.9  | 0.610 |       | 0.626 |
| h      |           |       | 1.1   |       |       | 0.043 |
| L      | 0.8       |       | 1.1   | 0.031 |       | 0.043 |
| N      | 8° (typ.) |       |       |       |       |       |
| S      |           |       | 8° (n | nax.) |       |       |
| Т      |           | 10    |       |       | 0.394 |       |

## **OUTLINE AND MECHANICAL DATA**



(1) "D and E1" do not include mold flash or protusions.
Mold flash or protusions shall not exceed 0.15mm (0.006")
Critical dimensions: "E", "G" and "a3".



| DIM. |      | mm    |       | inch  |       |       |
|------|------|-------|-------|-------|-------|-------|
|      | MIN. | TYP.  | MAX.  | MIN.  | TYP.  | MAX.  |
| a1   | 0.51 |       |       | 0.020 |       |       |
| В    | 0.85 |       | 1.40  | 0.033 |       | 0.055 |
| b    |      | 0.50  |       |       | 0.020 |       |
| b1   | 0.38 |       | 0.50  | 0.015 |       | 0.020 |
| D    |      |       | 24.80 |       |       | 0.976 |
| Е    |      | 8.80  |       |       | 0.346 |       |
| е    |      | 2.54  |       |       | 0.100 |       |
| e3   |      | 22.86 |       |       | 0.900 |       |
| F    |      |       | 7.10  |       |       | 0.280 |
| I    |      |       | 5.10  |       |       | 0.201 |
| L    |      | 3.30  |       |       | 0.130 |       |
| Z    |      |       | 1.27  |       |       | 0.050 |





57

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics

© 2003 STMicroelectronics – Printed in Italy – All Rights Reserved STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco -

Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.

http://www.st.com

