

# Dual Full-Bridge PWM Motor Driver

#### **Features and Benefits**

- ±650 mA continuous output current
- 30 V output voltage rating
- Internal fixed-frequency PWM current control
- Satlington® sink drivers
- Brake mode
- User-selectable blanking window
- Internal ground-clamp and flyback diodes
- Internal thermal-shutdown circuitry
- Crossover-current protection and UVLO protection

# Package: 16 pin SOIC (suffix LB)



## **Description**

The A3968 bidirectionally controls two DC motors. The device includes two full-bridges capable of continuous output currents of  $\pm 650$  mA and operating voltages to 30 V. Motor winding current can be controlled by the internal fixed-frequency, pulse-width modulated (PWM), current-control circuitry. The peak load current limit is set by user selection of a reference voltage and current-sensing resistors.

The fixed-frequency pulse duration is set by a user-selected external RC timing network. The capacitor in the RC timing network also determines a user-selectable blanking window that prevents false triggering of the PWM current-control circuitry during switching transitions.

To reduce on-chip power dissipation, the full-bridge power outputs have been optimized for low saturation voltages. The sink drivers feature the Allegro® patented Satlington® output structure. The Satlington outputs combine the low voltage drop of a saturated transistor and the high peak current capability of a Darlington.

For each bridge, the INPUT<sub>A</sub> and INPUT<sub>B</sub> terminals determine the load-current polarity by enabling the appropriate source and sink driver pair. When a logic low is applied to both INPUTs

Not to scale

Continued on the next page...

# **Typical Application**



# A3968

# Dual Full-Bridge PWM Motor Driver with Brake

### **Description (continued)**

of a bridge, the braking function is enabled. In brake mode, both source drivers are turned off and both sink drivers are turned on, thereby dynamically braking the motor. When a logic high is applied to both INPUTs of a bridge, all output drivers are disabled.

Special power-up sequencing is not required. Internal circuit protection includes thermal shutdown with hysteresis, ground-clamp

and flyback diodes, and crossover-current protection.

The A3968 is supplied in a 16-lead plastic SOIC with two pins internally fused to the die pad for enhanced thermal dissipation. These pins are at ground potential and need no electrical isolation. The device is lead (Pb) free, with 100% matter tin leadframe plating.

#### **Selection Guide**

| Part Number  | Packing            | Ambient Temperature Range (°C) |
|--------------|--------------------|--------------------------------|
| A3968SLBTR-T | 1000 pieces / reel | -20 to 85                      |

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol               | Notes                                                                                                                                                                          |                                                                                                 | Rating                   | Units |
|-------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------|-------|
| Load Supply Voltage           | V <sub>BB</sub>      |                                                                                                                                                                                |                                                                                                 | 30                       | V     |
| Logic Supply Voltage          | V <sub>cc</sub>      |                                                                                                                                                                                |                                                                                                 | 7.0                      | V     |
| Input Voltage                 | V <sub>IN</sub>      |                                                                                                                                                                                |                                                                                                 | $-0.3$ to $V_{CC} + 0.3$ | V     |
| Sense Voltage                 | Vs                   |                                                                                                                                                                                |                                                                                                 | 1.0                      | V     |
| Output Current*               | I <sub>OUT</sub>     | Peak                                                                                                                                                                           | Output current rating may be limited by duty cycle, ambient temperature, and heat sinking.      | ±750                     | mA    |
|                               | 1001                 | Continuous                                                                                                                                                                     | Under any set of conditions, do not exceed the specified current rating or T <sub>J</sub> (max) | ±650                     | mA    |
| Package Power Dissipation     | P <sub>D</sub>       | T <sub>A</sub> = 25°C; per SEMI G42-88 Specification, Thermal Test<br>Board Standardization for Measuring Junction-to-Ambient<br>Thermal Resistance of Semiconductor Packages. |                                                                                                 | 1.8                      | W     |
| Operating Ambient Temperature | <b>T</b>             | Range E                                                                                                                                                                        |                                                                                                 | -40 to 85                | °C    |
|                               | T <sub>A</sub>       | Range S                                                                                                                                                                        |                                                                                                 | -20 to 85                | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                                                                                                                                                                                |                                                                                                 | 150                      | °C    |
| Storage Temperature           | T <sub>stg</sub>     |                                                                                                                                                                                |                                                                                                 | -55 to 150               | °C    |



## **FUNCTIONAL BLOCK DIAGRAM**

(One Half of Circuit Shown)



#### **TRUTH TABLE**

| _INPUT <sub>△</sub> | INPUT <sub>R</sub> | OUT₄ | OUT <sub>R</sub> | Description |
|---------------------|--------------------|------|------------------|-------------|
| L                   | L                  | L    | L                | Brake mode  |
| L                   | Н                  | L    | Н                | "Forward"   |
| Н                   | L                  | Н    | L                | "Reverse"   |
| Н                   | Н                  | Z    | Z                | Disable     |

Z = High impedance

# ELECTRICAL CHARACTERISTICS at T $_{\rm A}$ = +25°C, V $_{\rm BB}$ = 30 V, V $_{\rm CC}$ = 4.75 V to 5.5 V, V $_{\rm REF}$ = 2 V, V $_{\rm S}$ = 0 V, 56 k $\Omega$ & 680 pF RC to Ground (unless noted otherwise)

| Characteristic              | Symbol               | Test Conditions                                      | Min.            | Тур.  | Max. | Units |
|-----------------------------|----------------------|------------------------------------------------------|-----------------|-------|------|-------|
| utput Drivers               |                      |                                                      |                 |       |      |       |
| Load Supply Voltage Range   | V <sub>BB</sub>      | Operating, $I_{OUT} = \pm 650 \text{ mA}$ , L = 3 mH | V <sub>cc</sub> | _     | 30   | V     |
| Output Leakage Current      | I <sub>CEX</sub>     | V <sub>OUT</sub> = 30 V                              | _               | <1.0  | 50   | μΑ    |
|                             |                      | V <sub>OUT</sub> = 0 V                               | _               | <-1.0 | -50  | μΑ    |
| Output Saturation Voltage   | V <sub>CE(SAT)</sub> | Source Driver, I <sub>OUT</sub> = -400 mA            | _               | 1.7   | 2.0  | V     |
|                             |                      | Source Driver, I <sub>OUT</sub> = -650 mA            | _               | 1.8   | 2.1  | V     |
|                             |                      | Sink Driver, $I_{OUT}$ = +400 mA, $V_{S}$ = 0.5 V    | _               | 0.3   | 0.5  | V     |
|                             |                      | Sink Driver, $I_{OUT}$ = +650 mA, $V_{S}$ = 0.5 V    | _               | 0.7   | 1.3  | V     |
| Clamp Diode Forward Voltage | V <sub>F</sub>       | I <sub>F</sub> = 400 mA                              | _               | 1.1   | 1.4  | V     |
|                             |                      | I <sub>F</sub> = 650 mA                              | _               | 1.4   | 1.6  | V     |
| Motor Supply Current        | I <sub>BB(ON)</sub>  | Both bridges ON (forward or reverse)                 | _               | 3.0   | 5.0  | mA    |
| (No Load)                   | I <sub>BB(OFF)</sub> | All INPUTs = 2.4 V                                   | _               | <1.0  | 200  | μΑ    |
| control Logic               | •                    |                                                      | •               |       |      | •     |

#### **Control Logic**

| Logic Supply Voltage Range                       | V <sub>CC</sub>    | Operating                                          | 4.75 | _    | 5.50 | V  |
|--------------------------------------------------|--------------------|----------------------------------------------------|------|------|------|----|
| Logic Input Voltage                              | V <sub>IN(1)</sub> |                                                    | 2.4  | _    | _    | V  |
|                                                  | V <sub>IN(0)</sub> |                                                    | _    | _    | 0.8  | V  |
| Logic Input Current                              | I <sub>IN(1)</sub> | V <sub>IN</sub> = 2.4 V                            | _    | <1.0 | 20   | μΑ |
|                                                  | I <sub>IN(0)</sub> | V <sub>IN</sub> = 0.8 V                            | _    | <-20 | -200 | μΑ |
| Reference Input Volt. Range                      | V <sub>REF</sub>   | Operating                                          | 0.1  | _    | 2.0  | V  |
| Reference Input Current                          | I <sub>REF</sub>   |                                                    | -2.5 | 0    | 1.0  | μΑ |
| Reference Divider Ratio                          | $V_{REF}/V_{TRIP}$ |                                                    | 3.8  | 4.0  | 4.2  | _  |
| Current-Sense Comparator<br>Input Offset Voltage | V <sub>IO</sub>    | V <sub>REF</sub> = 0.1 V                           | -6.0 | 0    | 6.0  | mV |
| Current-Sense Comparator<br>Input Voltage Range  | V <sub>S</sub>     | Operating                                          | -0.3 |      | 1.0  | V  |
| Sense-Current Offset                             | I <sub>so</sub>    | $I_S - I_{OUT}$ , 50 mA $\leq I_{OUT} \leq$ 650 mA | 12   | 18   | 24   | mA |

NOTES: 1. Typical Data is for design information only.

2. Negative current is defined as coming out of (sourcing) the specified device terminal.



Limits

# Dual Full-Bridge PWM Motor Driver with Brake

# ELECTRICAL CHARACTERISTICS at $T_A$ = +25°C, $V_{BB}$ = 30 V, $V_{CC}$ = 4.75 V to 5.5 V, $V_{REF}$ = 2 V, $V_S$ = 0 V, 56 k $\Omega$ & 680 pF RC to Ground (unless noted otherwise) (cont.)

|                             |                        |                                                      | Limits   |      |      |       |
|-----------------------------|------------------------|------------------------------------------------------|----------|------|------|-------|
| Characteristic              | Symbol                 | Test Conditions                                      | Min.     | Тур. | Max. | Units |
| Control Logic (continued)   |                        |                                                      |          |      |      |       |
| PWM RC Frequency            | f <sub>osc</sub>       | $C_{T} = 680 \text{ pF}, R_{T} = 56 \text{ k}\Omega$ | 22.9     | 25.4 | 27.9 | kHz   |
| PWM Propagation Delay Time  | t <sub>PWM</sub>       | Comparator Trip to Source OFF                        | <u> </u> | 1.0  | 1.4  | μs    |
|                             |                        | Cycle Reset to Source ON                             | —        | 0.8  | 1.2  | μs    |
| Cross-Over Dead Time        | t <sub>codt</sub>      | 1 kΩ Load to 25 V                                    | 0.2      | 1.8  | 3.0  | μs    |
| Propagation Delay Times     | t <sub>pd</sub>        | I <sub>OUT</sub> = ±650 mA, 50% to 90%:              |          |      |      |       |
|                             |                        | Disable OFF to Source ON                             | —        | 100  |      | ns    |
|                             |                        | Disable ON to Source OFF                             | -        | 500  | _    | ns    |
|                             |                        | Disable OFF to Sink ON                               | -        | 200  | _    | ns    |
|                             |                        | Disable ON to Sink OFF                               | -        | 200  | _    | ns    |
|                             |                        | Brake Enable to Sink ON                              | _        | 2200 | _    | ns    |
|                             |                        | Brake Enable to Source OFF                           | -        | 200  | _    | ns    |
| Thermal Shutdown Temp.      | T <sub>J</sub>         |                                                      | _        | 165  |      | °C    |
| Thermal Shutdown Hysteresis | $\DeltaT_J$            |                                                      | _        | 15   | _    | °C    |
| UVLO Enable Threshold       | V <sub>T(UVLO)+</sub>  | Increasing V <sub>CC</sub>                           | <u> </u> | 4.1  | 4.6  | V     |
| UVLO Hysteresis             | $V_{T(UVLO)hys}$       |                                                      | 0.1      | 0.6  | _    | V     |
| Logic Supply Current        | I <sub>CC(ON)</sub>    | Both bridges ON (forward or reverse)                 | _        |      | 50   | mA    |
|                             | I <sub>CC(OFF)</sub>   | All INPUTs = 2.4 V                                   | -        | _    | 9.0  | mA    |
|                             | I <sub>CC(BRAKE)</sub> | All INPUTs = 0.8 V                                   | _        | _    | 95   | mA    |

NOTES:1. Typical Data is for design information only.

2. Negative current is defined as coming out of (sourcing) the specified device terminal.

Typical output saturation voltages showing Satlington sink-driver operation.



www.allegromicro.com



### **FUNCTIONAL DESCRIPTION**

Internal PWM Current Control. The A3968 dual full-bridges bidirectionally control two DC motors. An internal fixed-frequency PWM control circuit controls the the load current in each motor. The current-control circuitry works as follows: when the outputs of the full-bridge are turned on, current increases in the motor winding. The load current is sensed by the current-control comparator via an external sense resistor. R<sub>S</sub>. Load current continues to increase until it reaches the predetermined value, set by the selection of external current-sensing resistors and reference input voltage ( $V_{REF}$ ) according to the equation:

$$I_{TRIP} = I_{OUT} + I_{SO} = V_{REF}/(4 R_S)$$

where I<sub>SO</sub> is the sense-current error (typically 18 mA) due to the base-drive current of the sink driver transistor.

At the trip point, the comparator resets the source-enable latch, turning off the source driver of that full-bridge. The source turn-off of one full-bridge is independent of the other full-bridge. Load inductance causes the current to recirculate through the sink driver and ground-clamp diode. The current decreases until the internal clock oscillator sets the source-enable latches of both Full-bridges, turning on the source drivers of both bridges. Load current increases again, and the cycle is repeated.

The frequency of the internal clock oscillator is set by the external timing components R<sub>T</sub>C<sub>T</sub>. The frequency can

be approximately calculated as:

$$f_{osc} = 1/(R_T C_T + t_{blank})$$

where t<sub>blank</sub> is defined below.

The range of recommended values for R<sub>T</sub> and C<sub>T</sub> are 20 to 100 k $\Omega$  and 470 to 1000 pF respectively. Nominal values of 56 k $\Omega$  and 680 pF result in a clock frequency of 25.4 kHz.

**Current-Sense Comparator Blanking.** When the source driver is turned on, a current spike occurs due to the reverse-recovery currents of the clamp diodes and switching transients related to distributed capacitance in the load. To prevent this current spike from erroneously resetting the source enable latch, the current-control comparator output is blanked for a short period of time when the source driver is turned on. The blanking time is set by the timing component C<sub>T</sub> according to the equation:

$$t_{blank} = 1900 C_T (\mu s).$$

A nominal C<sub>T</sub> value of 680 pF will give a blanking time of 1.3  $\mu$ s.

The current-control comparator is also blanked when the load current changes polarity (direction or phase change). This internally generated blank time is approximately 1.8 µs.







# FUNCTIONAL DESCRIPTION (continued)

**Load Current Regulation.** Due to internal logic and switching delays, t<sub>d</sub>, the actual load current peak will be slightly higher than the I<sub>TRIP</sub> value. These delays, plus the blanking time, limit the minimum value the current control circuitry can regulate. To produce zero current in a winding, the INPUT<sub>A</sub> and INPUT<sub>B</sub> terminals should be held high, turning off all output drivers for that full-bridge.

**Logic Inputs.** The direction of current in the motor winding is determined by the state of the INPUT<sub>A</sub> and INPUT<sub>B</sub> terminals of each bridge (see Truth Table). An internally generated dead time, t<sub>codt</sub>, of approximately 1.8 µs prevents cross-over current spikes that can occur when switching the motor direction.

A logic high on both INPUTs turns off all four output drivers of that full-bridge. This results in a fast current decay through the internal ground clamp and flyback diodes.

The appropriate INPUT<sub>A</sub> or INPUT<sub>B</sub> can be pulse-width modulated for applications that require a fast current-decay PWM. If external current-sensing circuitry is used, the internal current-control logic can be disabled by connecting the R<sub>T</sub>C<sub>T</sub> terminal to ground.

A logic low on the INPUT<sub>A</sub> and the INPUT<sub>B</sub> terminals will place that full-bridge in the brake mode. Both source drivers are turned off and both sink drivers are turned on. This has the effect of shorting the DC motor back-EMF voltage, resulting in a current flow that dynamically brakes the motor. Note that, during braking, the internal current-control circuitry is disabled. Therefore, care should be taken to ensure that the motor current does not exceed the absolute maximum rating of the A3968.

The REFERENCE input voltage is typically set with a resistor divider from V<sub>CC</sub>. This reference voltage is internally divided down by 4 to set up the current-comparator trip-voltage threshold. The reference input voltage range is 0 to 2 V.

**Output Drivers**. To minimize on-chip power dissipation, the sink drivers incorporate a Satlington structure. The Satlington output combines the low  $V_{CE(sat)}$  features of a saturated transistor and the high peak-current capability of a Darlington (connected) transistor. A graph showing typical output saturation voltages as a function of output current is on page 5.

**Miscellaneous Information**. Thermal protection circuitry turns off all output drivers should the junction temperature reach 165 °C typical. This is intended only to protect the device from failures due to excessive junction temperatures and should not imply that output short circuits are permitted. Normal operation is resumed when the junction temperature has decreased about 15°C.

The A3968 current control employs a fixed-frequency, variable duty cycle PWM technique. As a result, the current-control regulation may become unstable if the duty cycle exceeds 50%.

To minimize current-sensing inaccuracies caused by ground trace I<sub>R</sub> drops, each current-sensing resistor should have a separate return to the ground terminal of the device. For low-value sense resistors, the I x R drops in the printedwiring board can be significant and should be taken into account. The use of sockets should be avoided as their contact resistance can cause variations in the effective value of R<sub>S</sub>.

The LOAD SUPPLY terminal, V<sub>BB</sub>, should be decoupled with an electrolytic capacitor (47 µF recommended) placed as close to the device as physically practical. To minimize the effect of system ground I x R drops on the logic and reference input signals, the system ground should have a low-resistance return to the load supply voltage.

The frequency of the clock oscillator will determine the amount of ripple current. A lower frequency will result in higher current ripple, but reduced heating in the motor and driver IC due to a corresponding decrease in hysteretic core losses and switching losses respectively. A higher frequency will reduce ripple current, but will increase switching losses and EMI.



## Package LB, 16-pin SOICW



Copyright ©1997-2008, Allegro MicroSystems, Inc.

The products described here are manufactured under one or more U.S. patents or U.S. patents pending.

Satlington® is a registered trademark of Allegro MicroSystems, Inc. (Allegro), and Satlington devices are manufactured under U. S. Patent No. 5,684,427.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website: www.allegromicro.com

