# **TLE7233G**

SPIDER - 4 channel low side driver with limp home

**Automotive Power** 







#### **Table of Contents**

## **Table of Contents**

|                                      | Table of Contents                                                                                                                                | 2                    |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 1                                    | Overview                                                                                                                                         | 3                    |
| <b>2</b> 2.1                         | Block Diagram                                                                                                                                    |                      |
| <b>3</b><br>3.1<br>3.2               | Pin Configuration          Pin Assignment          Pin Definitions and Functions                                                                 | 7                    |
| <b>4</b> 4.1 4.2 4.3                 | General Product Characteristics  Absolute Maximum Ratings  Functional Range  Thermal Resistance                                                  | 9<br>10              |
| <b>5</b><br>5.1                      | Power Supply       Limp Home Mode                                                                                                                |                      |
| 6<br>6.1<br>6.2<br>6.3<br>6.4        | Power Stages Input Circuit Inductive Output Clamp Timing Diagrams Electrical Characteristics Power Stages                                        | 13<br>14<br>15       |
| <b>7</b> 7.1 7.2 7.3 7.4             | Protection Functions Over Load Protection Over Temperature Protection Reverse Polarity Protection Electrical Characteristics Protection          | 18<br>18<br>18       |
| <b>8</b><br>8.1<br>8.2               | Diagnostic Features  Open Load Diagnosis timing  Electrical Characteristics Diagnostic                                                           | 20                   |
| 9<br>9.1<br>9.2<br>9.3<br>9.4<br>9.5 | Serial Peripheral Interface (SPI)  SPI Signal Description  Daisy Chain Capability  SPI Protocol  Timing Diagrams  Electrical Characteristics SPI | 22<br>23<br>24<br>26 |
| 10                                   | Application Information                                                                                                                          | 29                   |
| 11                                   | Package Outlines                                                                                                                                 | 30                   |
| 12                                   | Revision History                                                                                                                                 | 31                   |



**TLE7233G** 





### 1 Overview

#### **Features**

- 4 channel low side relay driver
- 8 bit SPI for diagnostics and control
- SPI providing Daisy Chain Capability
- · Limp Home functionality
- Very wide range for digital Supply Voltage
- Four input pins provide flexible and straightforward PWM operation
- · Stable behavior at Under Voltage
- Green Product (RoHS compliant)
- · AEC Qualified



PG-SSOP-24-5

#### Table 1 Product Summary

| Digital supply voltage                                         | $V_{DD}$                                    | 3.0 V 5.5 V |
|----------------------------------------------------------------|---------------------------------------------|-------------|
| Analog supply voltage                                          | $V_{DDA}$                                   | 4.5 V 5.5 V |
| ON State resistance at T <sub>j</sub> = 150°C for each channel | $R_{DS(ON)}$                                | 2.2 Ω       |
| Nominal load current                                           | I <sub>L (nom,min)</sub>                    | 390 mA      |
| Overload switch off threshold                                  | $I_{\mathrm{D}(\mathrm{OVL},\mathrm{max})}$ | 950 mA      |
| Output leakage current per channel at 25 °C                    | $I_{\rm D~(STB,max)}$                       |             |
| Drain to Source clamping voltage                               | $V_{DS(AZ)}$                                | 41 V        |
| SPI clock frequency                                            | $f_{\sf SCLK}$                              | 5 MHz       |

#### **Diagnostic Features**

- · Latched diagnostic information via SPI
- · Over temperature monitoring
- Over load detection in ON state
- Open load detection in OFF state

| Туре     | Package      | Marking  |
|----------|--------------|----------|
| TLE7233G | PG-SSOP-24-5 | TLE7233G |



Overview

#### **Protection Functions**

- · Short circuit
- Over load
- Over temperature
- Electrostatic discharge (ESD)

#### **Application**

- · All types of resistive, inductive and capacitive loads
- Especially designed for driving relays in automotive applications

#### **Description**

The TLE7233G is a four channel low-side relay switch (1  $\Omega$  per channel) in PG-SSOP-24-5 package providing embedded protective functions. It is especially designed as a relay driver for automotive applications. The 8 bit serial peripheral interface (SPI) is provided for control and diagnostics of the device and the loads. The SPI interface provides daisy-chain capability.

The TLE7233G is equipped with four input pins that can be individually routed to the output control of their corresponding channel and therefore offer complete flexibility in design and PCB layout. The input multiplexer is controlled via SPI.

A limp home pin (LHI) provides a simple use of the input pins; this enables a direct connection between the input pins and their corresponding outputs. The limp home function works under  $V_{\rm DDA}$  in order to ensure functionality even with a missing digital supply.

The device provides many diagnostics of the load enabling both open load and short circuit detection. The SPI diagnostic bits indicate any eventual latched fault condition.

Each output stage is protected against short circuit. In case of over load, the affected channel switches off. Temperature sensors are available for each channel in order to protect the device against over temperature.

The power transistors are made of N-channel vertical power MOSFETs. The inputs CMOS compatible referenced to Ground. The device is monolithically integrated in Smart Power Technology.

Datasheet 4 Rev. 1.0, 2008-02-28



**Block Diagram** 

## 2 Block Diagram



Figure 1 Block Diagram

Datasheet 5 Rev. 1.0, 2008-02-28



**Block Diagram** 

## 2.1 Voltage and current naming definition

Following figure shows all the terms used in this datasheet, with associated convention for positive values.



Figure 2 Terms

In all tables of electrical characteristics is valid: Channel related symbols without channel number are valid for each channel separately (e.g.  $V_{\rm DS}$  specification is valid for  $V_{\rm DS0}$  ...  $V_{\rm DS3}$ ).

All SPI register bits are marked as follows: PARAMETER (e.g. IN0). In SPI register description, the values in bold letters (e.g.  $\mathbf{0}$ ) are default values.

Datasheet 6 Rev. 1.0, 2008-02-28



**Pin Configuration** 

## 3 Pin Configuration

## 3.1 Pin Assignment



Figure 3 Pin Configuration

#### 3.2 Pin Definitions and Functions

| Pin     | Symbol    | I/O | 1) | Function                                                                                                     |
|---------|-----------|-----|----|--------------------------------------------------------------------------------------------------------------|
| Power S | Supply    | •   |    |                                                                                                              |
| 5       | $V_{DD}$  | -   |    | <b>Digital Supply Voltage</b> ; Connected to 5V Voltage with Reverse protection Diode and Filter against EMC |
| 7       | $V_{DDA}$ | -   |    | Analog Supply Voltage;                                                                                       |
| 6,19    | GND       | -   |    | Ground; common ground for digital, analog and power                                                          |
| 1,2,11, | SUB       | -   |    | Substrate; shorted to die pad,can be left not connected or used for thermal                                  |
| 12      |           |     |    | connection and shorted to ground                                                                             |
| Power S | Stages    |     |    |                                                                                                              |
| 10      | OUT0      | 0   |    | Output Channel 0; Drain of power transistor channel 0                                                        |
| 9       | OUT1      | 0   |    | Output Channel 1; Drain of power transistor channel 1                                                        |
| 4       | OUT2      | 0   |    | Output Channel 2; Drain of power transistor channel 2                                                        |
| 3       | OUT3      | 0   |    | Output Channel 3; Drain of power transistor channel 3                                                        |
| Inputs  |           | 4   |    |                                                                                                              |
| 16      | IN0       | I   | PD | Control Input; Digital input 3.3 V or 5V. In case of not used keep open.                                     |
| 17      | IN1       | I   | PD | Control Input; Digital input 3.3 V or 5V. In case of not used keep open.                                     |

Datasheet 7 Rev. 1.0, 2008-02-28



## **Pin Configuration**

| Pin    | Symbol | I/O | 1) | Function                                                                 |
|--------|--------|-----|----|--------------------------------------------------------------------------|
| 18     | IN2    | I   | PD | Control Input; Digital input 3.3 V or 5V. In case of not used keep open. |
| 20     | IN3    | I   | PD | Control Input; Digital input 3.3 V logic. In case of not used keep open. |
| 8      | LHI    | I   | PD | Limp Home; Digital input 3.3 V or 5V. In case of not used keep open.     |
| 14     | RST    | I   | PD | Reset input pin; Digital input 3.3 V or 5V. Low active                   |
| SPI    |        |     |    |                                                                          |
| 15     | CS     | I   | PU | SPI chip select; Digital input 3.3 V or 5V.Low active                    |
| 23     | SCLK   | I   | PD | serial clock; Digital input 3.3 V or 5V.                                 |
| 21     | SI     | I   | PD | serial data in; Digital input 3.3 V or 5V.                               |
| 22     | SO     | 0   |    | serial data out; Digital input 3.3 V or 5V.                              |
| Others | 3      |     |    |                                                                          |
| 13,24  | n.c.   | -   |    | not connected; pin not used                                              |

<sup>1)</sup> O: Output, I: Input,

PD: pull-down resistor integrated,

PU pull-up resistor integrated



**General Product Characteristics** 

## 4 General Product Characteristics

## 4.1 Absolute Maximum Ratings

## Absolute Maximum Ratings 1)

 $T_{\rm j}$  = -40 °C to +150 °C;  $V_{\rm DD}$  = 3.0 V to  $V_{\rm DDA}$ ,  $V_{\rm DDA}$  = 4.5V to 5.5V.

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                                                       | Symbol             | Lin          | nit Values            | Unit | Conditions                                                                    |  |
|---------|---------------------------------------------------------------------------------|--------------------|--------------|-----------------------|------|-------------------------------------------------------------------------------|--|
|         |                                                                                 |                    | Min.         | Max.                  |      |                                                                               |  |
| Power S | Supply                                                                          |                    | <del>'</del> | 1                     |      | <u>'</u>                                                                      |  |
| 4.1.1   | Digital supply voltage                                                          | $V_{DD}$           | -0.3         | 5.5                   | ٧    | _                                                                             |  |
| 4.1.2   | Analog supply voltage                                                           | $V_{DDA}$          | -0.3         | 5.5                   | V    | _                                                                             |  |
| Power   | Stages                                                                          |                    |              | •                     | *    |                                                                               |  |
| 4.1.3   | Load current                                                                    | $I_{D}$            | -0.5         | 0.5                   | Α    | _                                                                             |  |
| 4.1.4   | Output voltage for short circuit protection (single pulse)                      | $V_{D}$            | _            | 36                    | V    | -                                                                             |  |
| 4.1.5   | Voltage at power transistor                                                     | $V_{DS}$           |              | 41                    | ٧    | active clamped                                                                |  |
| 4.1.6   | Maximum energy dissipation one channel                                          | $E_{AS}$           |              |                       | mJ   | 2)                                                                            |  |
|         | single pulse                                                                    |                    | _            | 65                    |      | $T_{\rm j(0)}$ = 85 °C<br>$I_{\rm D(0)}$ = 0.35 A                             |  |
|         | single pulse                                                                    |                    | _            | 30                    |      | $T_{\rm j(0)}$ = 150 °C<br>$I_{\rm D(0)}$ = 0.25 A                            |  |
|         | repetitive (1 · 10 <sup>4</sup> cycles) repetitive (1 · 10 <sup>6</sup> cycles) | $E_{AR}$           |              | 18<br>13              |      | $T_{\rm j(0)}$ = 150 °C<br>$I_{\rm D(0)}$ = 0.25 A<br>$I_{\rm D(0)}$ = 0.17 A |  |
| Logic P | ins                                                                             |                    |              |                       |      | 1 (-7                                                                         |  |
| 4.1.7   | Voltage at input pins                                                           | $V_{IN03}$         | -0.3         | 5.5                   | V    | _                                                                             |  |
| 4.1.8   | Voltage at LHI pin                                                              | $V_{LHI}$          | -0.3         | 5.5                   | V    | _                                                                             |  |
| 4.1.9   | Voltage at reset pin                                                            | $V_{RST}$          | -0.3         | $V_{\rm DD}$ + 0.3    | ٧    | 3)                                                                            |  |
| 4.1.10  | Voltage at chip select pin                                                      | $V_{CS}$           | -0.3         | $V_{\rm DD}$ + 0.3    | V    | 3)                                                                            |  |
| 4.1.11  | Voltage at serial clock pin                                                     | $V_{SCLK}$         | -0.3         | $V_{\rm DD}$ + 0.3    | V    | 3)                                                                            |  |
| 4.1.12  | Voltage at serial input pin                                                     | $V_{SI}$           | -0.3         | $V_{\rm DD}$ + 0.3    | V    | 3)                                                                            |  |
| 4.1.13  | Voltage at serial output pin                                                    | $V_{SO}$           | -0.3         | V <sub>DD</sub> + 0.3 | V    | 3)                                                                            |  |
| Temper  | atures                                                                          | •                  | ·            |                       | ·    | •                                                                             |  |
| 4.1.14  | Junction Temperature during operation                                           | $T_{j}$            | -40          | 150                   | °C   | _                                                                             |  |
| 4.1.15  | Storage Temperature                                                             | $T_{\mathrm{stg}}$ | -55          | 150                   | °C   | _                                                                             |  |
| ESD Su  | sceptibility                                                                    |                    | •            | <u> </u>              | •    |                                                                               |  |
| 4.1.16  | ESD Resistivity                                                                 | $V_{ESD}$          |              |                       | kV   | HBM <sup>4)</sup>                                                             |  |
|         | Output                                                                          |                    | -4           | 4                     |      |                                                                               |  |
|         | Input / SPI                                                                     |                    | -2           | 2                     |      |                                                                               |  |

<sup>1)</sup> Not subject to production test, specified by design.

Datasheet 9 Rev. 1.0, 2008-02-28

<sup>2)</sup> Pulse shape represents inductive switch off:  $I_D(t) = I_D(0) \times (1 - t / t_{pulse})$ ;  $0 < t < t_{pulse}$ 

<sup>3)</sup>  $V_{\rm DD}$  + 0.3 V < 5.5 V



**General Product Characteristics** 

4) ESD susceptibility, HBM according to EIA/JESD 22-A114B

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

#### 4.2 Functional Range

| Pos.  | Parameter                              | Symbol            | Lin  | nit Values | Unit | Conditions |  |
|-------|----------------------------------------|-------------------|------|------------|------|------------|--|
|       |                                        |                   | Min. | Max.       |      |            |  |
| 4.2.1 | Digital supply voltage                 | $V_{DD}$          | 3. 0 | 5.5        | V    | _          |  |
| 4.2.2 | Analog supply voltage                  | $V_{DDA}$         | 4.5  | 5.5        | V    | _          |  |
| 4.2.3 | Digital supply current all channels ON | $I_{\rm DD(ON)}$  | _    | 0.5        | mA   | _          |  |
| 4.2.4 | Analog supply current all channels ON  | $I_{\rm DDA(ON)}$ | _    | 5          | mA   | -          |  |

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

| Pos.  | Parameter                   | Symbol      | Limit Values |      |      | Unit | Conditions                    |
|-------|-----------------------------|-------------|--------------|------|------|------|-------------------------------|
|       |                             |             | Min.         | Тур. | Max. |      |                               |
| 4.3.5 | Junction to Soldering Point | $R_{thJSP}$ | _            | _    | 29   | K/W  | pin 2,6, 11, 19 <sup>1)</sup> |
| 4.3.6 | Junction to Ambient         | $R_{thJA}$  | _            | 47   | _    | K/W  | 1)2)                          |

<sup>1)</sup> Specified  $R_{\text{thJSP}}$  value is simulated at natural convection on a cold plate setup (all pins are fixed to ambient temperature).  $T_{\text{a}} = 25 \, ^{\circ}\text{C}$ . LS0 to LS3 are dissipating 1 W power (0.25 W each).

Datasheet 10 Rev. 1.0, 2008-02-28

<sup>2)</sup> Specified  $R_{thJA}$  value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The product (Chip+Package PG-SSOP-24) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70  $\mu$ m Cu, 2 x 35  $\mu$ m Cu).  $T_a$  = 25 °C, LS1 to LS3 are dissipating 1 W power (0.25 W each).



**Power Supply** 

## 5 Power Supply

The TLE7233G is supplied by two power supply lines  $V_{\rm DD}$  and  $V_{\rm DDA}$ . The digital power supply line  $V_{\rm DD}$  is designed to be functional at a very wide voltage range. The analog power supply  $V_{\rm DDA}$  supports 5 V supply.

Power-on reset functions have been implemented for both supply lines. After start-up of the power supply, all SPI registers are reset to their default values and the device remains in idle mode. Capacitors at pins  $V_{\rm DD}$  - GND and  $V_{\rm DDA}$  - GND are recommended.

A reset pin is available. At low logic level at this pin, all registers are set to their default values and the quiescent supply currents are minimized.

The  $V_{\rm DD}$  supply line is used for the I/O buffer circuits of the SPI pins, therefore the voltage on the SO pin is always related to this supply voltage. A capacitor between pins  $V_{\rm DD}$  and GND is recommended (especially in case of EMI).

To enable the Daisy chain functionality it is necessary to have  $V_{\rm DD}$  and  $V_{\rm DDA}$  in the specified functional range.

The device provides a sleep mode to minimize current consumption, which also resets the register banks. It is controlled by a low active reset pin (RST) which disables the device and minimize the current consumption. The table below gives an overview of the different power modes.

Table 2 Power modes<sup>1)</sup>

| Power mode | State Description                                                       | RESET (low active) | $V_{DD}$ | $V_{DDA}$ | SCLK           | LHI  |
|------------|-------------------------------------------------------------------------|--------------------|----------|-----------|----------------|------|
| SLEEP      | Device at minimum current consumption                                   | low                | X        | Х         | 0 Hz           | low  |
| IDLE       | Device operational, all channels OFF no diagnosis activated             | high               | ON       | ON        | 0 Hz           | low  |
| LIMP HOME  | Device in Limp home mode                                                | X                  | Х        | ON        | Х              | high |
| ON         | Device operational with enabled channels and diagnostic currents active | high               | ON       | ON        | 5 MHz<br>(max) | low  |

<sup>1)</sup> low: pin input is digital low,

high: pin input is digital high,

X: pin state don't care,

ON: voltage on this analog supply pin is in the specified functional range

Datasheet 11 Rev. 1.0, 2008-02-28



**Power Supply** 

### 5.1 Limp Home Mode

The TLE7233G offers the capability of driving dedicated channels during eventual fail-safe operation of the system. This limp home mode is activated by a high signal at pin LHI. In this mode, the SPI registers are reset and the input pins are directly routed to their corresponding channels, see **Table 3** for details.

Furthermore, the SPI is ignored and all input pin are referred to  $V_{\rm DDA}$  in order to ensure a defined operation mode if the digital supply or the microcontroller fail.

A high signal on LHI overrides a Reset signal on RST. In case of a limp home during sleep the device will therefore wake up and enter the limp home mode.

During Limp home mode any SPI transmission will receive a TER flag.

After limp home operation all registers are reset and the device enters in sleep mode following low logic RST state, or returns to ON state (all channels OFF with diagnostic currents active). Next SPI transmission will receive a TER Flag.

| Input | controlled |
|-------|------------|
|       | Output     |
| IN0   | OUT0       |
| IN1   | OUT1       |
| IN2   | OUT2       |
| IN3   | OUT3       |

Table 3 Routing during limp home mode

Datasheet 12 Rev. 1.0, 2008-02-28

**Power Stages** 

## 6 Power Stages

The TLE7233G is a four channel low-side relay switch.

The power stages are made of N-channel vertical power MOSFET transistors.

#### 6.1 Input Circuit

The TLE7233G has four input pins, that can be configured to be used for control of the output stages. The INn parameter of the SPI provide the following operation modes:

- channel is in off mode without diagnosis
   (if all channels are programmed to this mode, the device goes into idle mode)
- channel is switched according to signal level at input pin INx
- · channel is switched on
- channel is switched off with active diagnosis

Figure 5 shows the input circuit of TLE7233G.



Figure 4 Input signal conditioning circuit on all input and limp home pins

Datasheet 13 Rev. 1.0, 2008-02-28



**Power Stages** 



Figure 5 Input Multiplexer

The current sink to ground ensures that the channels switch off in case of open input pin. The zener diode protects the input circuit against ESD pulses. After power-on reset, the device enters idle mode.

## 6.2 Inductive Output Clamp

When switching off inductive loads, the potential at pin OUT rises to  $V_{\rm DS(CL)}$  potential, because the inductance intends to continue driving the current. The voltage clamping is necessary to prevent destruction of the device, see **Figure 6** for details. Nevertheless, the maximum allowed load inductance is limited.

Datasheet 14 Rev. 1.0, 2008-02-28



**Power Stages** 



Figure 6 Output Clamp Implementation

#### **Maximum Load Inductance**

During demagnetization of inductive loads, energy has to be dissipated in the TLE7233G.

This energy can be calculated with following equation:

$$E = V_{\mathrm{DS(CL)}} \cdot \left[ \frac{V_{\mathrm{bat}} - V_{\mathrm{DS(CL)}}}{R_{\mathrm{L}}} \cdot \ln \left( 1 - \frac{R_{\mathrm{L}} \cdot I_{\mathrm{L}}}{V_{\mathrm{bat}} - V_{\mathrm{DS(CL)}}} \right) + I_{\mathrm{L}} \right] \cdot \frac{L}{R_{\mathrm{L}}}$$

Following equation simplifies under the assumption of  $R_1 = 0$ :

$$E = \frac{1}{2}LI_{L}^{2} \cdot \left(1 - \frac{V_{\text{bat}}}{V_{\text{bat}} - V_{\text{DS(CL)}}}\right)$$

The maximum energy, which is converted into heat, is limited by the thermal design of the component.

#### 6.3 Timing Diagrams

The power transistors are switched on and off with a dedicated slope via the IN bits of the serial peripheral interface SPI. The switching times  $t_{\text{ON}}$  and  $t_{\text{OFF}}$  are designed equally.



Figure 7 Switching a Resistive Load

In input mode, a high signal at the input pin is equivalent to a SPI ON command and a low signal to SPI OFF command respectively. Please refer to **Section 9.3** for details on operation modes.

The listed switching times are not valid, when switching to or from stand-by mode.



**Power Stages** 

## 6.4 Electrical Characteristics Power Stages

 $V_{\rm DD}$  = 3.0 V to  $V_{\rm DDA},~V_{\rm DDA}$  = 4.5V to 5.5V,  $T_{\rm j}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

typical values:  $V_{\rm DD}$  = 5.0 V,  $V_{\rm DDA}$  = 5.0 V,  $T_{\rm j}$  = 25 °C

| Pos.   | Parameter                                | Symbol                  |      | Limit Val | ues            | Unit | Conditions                                                                                                                                                                                                               |
|--------|------------------------------------------|-------------------------|------|-----------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                          |                         | Min. | Тур.      | Max.           |      |                                                                                                                                                                                                                          |
| Power  | Supply                                   |                         |      |           | 1              | <br> |                                                                                                                                                                                                                          |
| 6.4.1  | Digital supply voltage                   | $V_{DD}$                | 3. 0 | _         | 5.5            | V    | _                                                                                                                                                                                                                        |
| 6.4.2  | Digital supply current all channels ON   | $I_{\rm DD(ON)}$        | -    | _         | 0.5            | mA   | $\begin{split} V_{\mathrm{DD}} &= V_{\mathrm{DDA}} = 5 \; \mathrm{V} \\ V_{\mathrm{RST}} &= V_{\mathrm{CS}} = V_{\mathrm{DD}} \\ V_{\mathrm{SCLK}} &= 0 \; \mathrm{V} \\ V_{\mathrm{IN}} &= 0 \; \mathrm{V} \end{split}$ |
| 6.4.3  | Digital supply idle current              | $I_{\mathrm{DD(idle)}}$ | _    | _         | 20<br>20<br>40 | μΑ   | $f_{\rm SCLK}$ = 0 Hz<br>$V_{\rm RST}$ = $V_{\rm CS}$ = high<br>$T_{\rm j}$ = 25 °C <sup>1)</sup><br>$T_{\rm j}$ = 85 °C <sup>1)</sup><br>$T_{\rm j}$ = 150 °C                                                           |
| 6.4.4  | Digital supply sleep current             | I <sub>DD(sleep)</sub>  | -    | _         | 5<br>5<br>20   | μΑ   | $V_{\text{RST}} = 0 \text{ V}$<br>$T_{\text{j}} = 25 ^{\circ}\text{C}^{-1}$<br>$T_{\text{j}} = 85 ^{\circ}\text{C}^{-1}$<br>$T_{\text{j}} = 150 ^{\circ}\text{C}$                                                        |
| 6.4.5  | Digital power-on reset threshold voltage | $V_{\rm DD(PO)}$        | _    | _         | 3.0            | V    | _                                                                                                                                                                                                                        |
| 6.4.6  | Analog supply voltage                    | $V_{DDA}$               | 4.5  | _         | 5.5            | V    | _                                                                                                                                                                                                                        |
| 6.4.7  | Analog supply current all channels ON    | $I_{\rm DDA(ON)}$       | _    | _         | 5              | mA   | _                                                                                                                                                                                                                        |
| 6.4.8  | Analog supply idle current               | $I_{\rm DDA(idle)}$     | _    | -         | 25             | μΑ   | $V_{\rm CS} = V_{\rm DD}$<br>$V_{\rm SI} = 0 \text{ V}$<br>$V_{\rm SCLK} = 0 \text{ V}$<br>$T_{\rm j} = 25 ^{\circ}\text{C}^{-1}$<br>$T_{\rm j} = 85 ^{\circ}\text{C}^{-1}$<br>$T_{\rm j} = 150 ^{\circ}\text{C}$        |
| 6.4.9  | Analog supply sleep current              | $I_{\rm dd(sleep)}$     | -    | _         | 5<br>5<br>20   | μА   | $V_{\text{CS}} = V_{\text{DD}}$<br>$V_{\text{RST}} = 0 \text{ V}$<br>$T_{\text{j}} = 25 ^{\circ}\text{C}^{-1}$<br>$T_{\text{j}} = 85 ^{\circ}\text{C}^{-1}$<br>$T_{\text{j}} = 150 ^{\circ}\text{C}$                     |
| 6.4.10 | Analog power-on reset threshold voltage  | $V_{\rm DDA(PO)}$       | _    | _         | 4.5            | V    | -                                                                                                                                                                                                                        |
| Output | Characteristics                          | •                       | •    | •         | ·              | ·    | •                                                                                                                                                                                                                        |
| 6.4.11 | On-State resistance per channel          | $R_{DS(ON)}$            | -    | 1.0       | 2.2            | Ω    | $I_{L}$ = 250 mA<br>$T_{j}$ = 25 °C <sup>1)</sup><br>$T_{j}$ = 150 °C                                                                                                                                                    |
| 6.4.12 | Nominal load current                     | $I_{D(nom)}$            | 390  | 415       | _              | mA   | 2)                                                                                                                                                                                                                       |



**Power Stages** 

 $V_{\rm DD}$  = 3.0 V to  $V_{\rm DDA}$ ,  $V_{\rm DDA}$  = 4.5V to 5.5V,  $T_{\rm i}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

typical values:  $V_{\rm DD}$  = 5.0 V,  $V_{\rm DDA}$  = 5.0 V,  $T_{\rm j}$  = 25 °C

| Pos.    | Parameter                                     | Symbol              |                         | Limit Val | ues                     | Unit     | Conditions                                                                                                              |
|---------|-----------------------------------------------|---------------------|-------------------------|-----------|-------------------------|----------|-------------------------------------------------------------------------------------------------------------------------|
|         |                                               |                     | Min.                    | Тур.      | Max.                    |          |                                                                                                                         |
| 6.4.13  | Output leakage current (per channel)          | $I_{D(OFF)}$        | -                       | _         | 1<br>2<br>5             | μА       | $V_{\rm DS}$ = 13.5 V<br>$T_{\rm j}$ = 25 °C <sup>1)</sup><br>$T_{\rm j}$ = 85 °C <sup>1)</sup><br>$T_{\rm i}$ = 150 °C |
| 6.4.14  | Output clamping voltage                       | $V_{DS(CL)}$        | 41                      | _         | 52                      | V        | 3)                                                                                                                      |
| Input P | in Characteristics                            |                     |                         |           |                         | <u> </u> |                                                                                                                         |
| 6.4.15  | L level of pin<br>IN & LHI                    | $V_{IN(L)}$         | 0                       | _         | 0.9                     | V        | _                                                                                                                       |
| 6.4.16  | H level of pin<br>IN & LHI                    | $V_{IN(H)}$         | 2.2                     | _         | 5.5                     | V        | _                                                                                                                       |
| 6.4.17  | L-input pull-down current through pin         | $I_{IN(L)}$         | 3                       | 12        | 80                      | μΑ       | $V_{\rm DD}$ = 5 V <sup>1)</sup> $V_{\rm IN}$ = 0.6 V                                                                   |
| 6.4.18  | H-input pull-down current through pin         | $I_{IN(H)}$         | 10                      | 40        | 80                      | μΑ       | $V_{\rm DD}$ = 5 V $V_{\rm IN}$ = 5 V                                                                                   |
| 6.4.19  | L level of pin RST                            | $V_{RST(L)}$        | 0                       | _         | 0.2*<br>V <sub>DD</sub> |          | _                                                                                                                       |
| 6.4.20  | H level of pin RST                            | V <sub>RST(H)</sub> | 0.4*<br>V <sub>DD</sub> | _         | $V_{DD}$                |          | -                                                                                                                       |
| 6.4.21  | L-input pull-down current through pin RST     | $I_{RST(L)}$        | 3                       | 12        | 80                      | μΑ       | $V_{\rm DD}$ = 5 V <sup>1)</sup> $V_{\rm RST}$ = 0.6 V                                                                  |
| 6.4.22  | H-input pull-down current through pin RST     | $I_{RST(H)}$        | 10                      | 40        | 80                      | μΑ       | $V_{\rm DD}$ = 5 V $V_{\rm RST}$ = 5 V                                                                                  |
| Timing  | s                                             |                     |                         |           |                         |          |                                                                                                                         |
| 6.4.23  | Sleep wake-up time                            | $t_{\rm wu(sleep)}$ | _                       | _         | 200                     | μs       | _                                                                                                                       |
| 6.4.24  | Reset duration                                | $t_{RST(L)}$        | 1                       | _         | _                       | μs       | _                                                                                                                       |
| 6.4.25  | Turn-on time $V_{\rm DS}$ = 20% $V_{\rm bat}$ | t <sub>ON</sub>     | -                       | _         | 60                      | μs       | $V_{\rm bb}$ = 13.5 V<br>$I_{\rm DS}$ = 250 mA,<br>resistive load                                                       |
| 6.4.26  | Turn-off time $V_{\rm DS}$ = 80% $V_{\rm bb}$ | t <sub>OFF</sub>    | _                       | _         | 60                      | μs       | $V_{\rm bb}$ = 13.5 V<br>$I_{\rm DS}$ = 250 mA,<br>resistive load                                                       |

<sup>1)</sup> Not subject to production test, specified by design

Datasheet 17 Rev. 1.0, 2008-02-28

<sup>2)</sup> calculated value based on following parameters: all channels on with equal load current,  $R_{\rm DS(ON)} = R_{\rm DS(ON,150^{\circ}C)}$ ,  $T_{\rm a} = 85 \, ^{\circ}C$ ,  $T_{\rm j,max} = 150 \, ^{\circ}C$ ,  $R_{\rm th} = R_{\rm th,JA(typ)}$ 

<sup>3)</sup> maximum value is increasing in sleep mode

**Protection Functions** 

#### 7 Protection Functions

Note: The device provides embedded protective functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in this datasheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

#### 7.1 Over Load Protection

The TLE7233G is protected against over load or short circuit of the load. After time  $t_{OFF(OVL)}$ , the over loaded channel n switches off and therefore the corresponding diagnostics flag Dn is set. The channel can be switched on after clearing the diagnostics flag. Please refer to **Figure 8** for details.



Figure 8 Shut Down at Over Load

#### 7.2 Over Temperature Protection

A temperature sensor for each channel causes an overheated channel n to switch off to prevent destruction. Then the according diagnostics flag  $\mathtt{D} n$  is set. The channel can be switched on after clearing the diagnosis flag. Please refer to **Section 8** for information on diagnostics features.

#### 7.3 Reverse Polarity Protection

In case of reverse polarity, the intrinsic body diode of the power transistor causes increased power dissipation. The reverse current through the intrinsic body diode of the power transistor has to be limited by the connected load. The  $V_{\rm DD}$  and  $V_{\rm DDA}$  supply pins must be externally protected against reverse polarity. The over temperature and over load protection are not active during reverse polarity.

Datasheet 18 Rev. 1.0, 2008-02-28



**Protection Functions** 

#### 7.4 Electrical Characteristics Protection

 $V_{\rm DD}$  = 3.0 V to  $V_{\rm DDA}$ ,  $V_{\rm DDA}$  = 4.5V to 5.5V,  $T_{\rm i}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

typical values:  $V_{\rm DD}$  = 5.0 V,  $V_{\rm DDA}$  = 5.0 V,  $T_{\rm j}$  = 25 °C

| Pos.   | Parameter                      | Symbol                |      | Limit Val         | ues  | Unit | Conditions |  |
|--------|--------------------------------|-----------------------|------|-------------------|------|------|------------|--|
|        |                                |                       | Min. | Тур.              | Max. |      |            |  |
| Over L | oad Protection                 | 1                     | - 1  |                   |      |      | -          |  |
| 7.4.1  | Over load detection current    | $I_{D(OVL)}$          | 0.5  |                   | 0.95 | Α    | _          |  |
| 7.4.2  | Over load shut-down delay time | t <sub>OFF(OVL)</sub> | 5    |                   | 60   | μs   | _          |  |
| Over T | emperature Protection          |                       |      |                   |      |      | ,          |  |
| 7.4.3  | Thermal shut down temperature  | $T_{j(SC)}$           | 150  | 170 <sup>1)</sup> |      | °C   | _          |  |
| 7.4.4  | Thermal hysteresis             | $\Delta T_{\rm j}$    |      | 10                |      | K    | 1)         |  |

<sup>1)</sup> Not subject to production test, specified by design

Datasheet 19 Rev. 1.0, 2008-02-28



**Diagnostic Features** 

## 8 Diagnostic Features

The SPI of TLE7233G provides diagnosis information about the device and about the load. The diagnosis information of the protective functions of channel n is latched in the diagnosis flag Dn. The open load diagnosis of channel n is latched in the diagnosis flag OLn. Both flags are cleared by  $INn = 00_B$  and the diagnosis current  $I_{D(PD)}$ , which is a small pull down current, is disabled.

Following table shows possible failure modes and the according protective and diagnostic action.

| Failure Mode            | Comment                                                                                                                   |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Open Load               | Diagnosis, when channel n is switched on:                                                                                 |
| or short circuit to GND | $INn = 01_B$ : if input pin is high: none                                                                                 |
|                         | $INn = 10_B$ : none                                                                                                       |
|                         | Diagnosis, when channel n is switched off:                                                                                |
|                         | $\mathtt{INn} = 00_{\mathtt{B}}$ : none, diagnosis flags are cleared and the diagnosis current is switched off            |
|                         | $INn = 01_B$ : if input pin is low, according to voltage at the output pin, the flag $OLn$ is set                         |
|                         | after time $t_{d(OL)}$                                                                                                    |
|                         | INn = 11 <sub>B</sub> : according to voltage level at the output pin, flags OLn are set after time $t_{d(OL)}$            |
| Over temperature        | When over temperature occurs, the affected channel $\tt n$ is switched off. The according diagnosis flag $\tt Dn$ is set. |
|                         | The diagnosis flags are latched until they have been cleared by $INn = 00_B$ . The over                                   |
|                         | temperature detection is active in ON-state as well as OFF-state.                                                         |
| Over Load               | When over load is detected at channel n, the affected channel is switched off after time                                  |
| (Short Circuit)         | $t_{OFF(OVL)}$ and the dedicated diagnosis flag Dn is set.                                                                |
|                         | The diagnosis flags are latched until they have been cleared by $INn = 00_B$ .                                            |

## 8.1 Open Load Diagnosis timing

The TLE7233G offers a open load diagnosis for each channel in OFF mode.

The time  $t_{d(fault)}$  is applied to filter short time events.



Figure 9 Open Load timing

Datasheet 20 Rev. 1.0, 2008-02-28



**Diagnostic Features** 

## 8.2 Electrical Characteristics Diagnostic

 $V_{\rm DD}$  = 3.0 V to  $V_{\rm DDA}$ ,  $V_{\rm DDA}$  = 4.5V to 5.5V,  $T_{\rm i}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

typical values:  $V_{\rm DD}$  = 5.0 V,  $V_{\rm DDA}$  = 5.0 V,  $T_{\rm i}$  = 25 °C

| Pos.   | Parameter Symbol Li                            |                       | Limit Val | ues  | Unit | Conditions |                          |  |
|--------|------------------------------------------------|-----------------------|-----------|------|------|------------|--------------------------|--|
|        |                                                |                       | Min.      | Тур. | Max. |            |                          |  |
| OFF S  | tate Diagnosis                                 |                       | - 1       |      |      | <u> </u>   |                          |  |
| 8.2.1  | Open load detection threshold voltage          | $V_{DS(OL)}$          | 1.0       |      | 2.5  | V          | _                        |  |
| 8.2.2  | Output pull-down diagnosis current per channel | $I_{D(PD)}$           |           |      | 100  | μΑ         | V <sub>DS</sub> = 13.5 V |  |
| 8.2.3  | Open load diagnosis delay time                 | $t_{\sf d(OL)}$       | 30        |      | 200  | μs         | _                        |  |
| ON Sta | ate Diagnosis                                  |                       |           |      |      |            |                          |  |
| 8.2.4  | Over load detection current                    | $I_{D(OVL)}$          | 0.5       |      | 0.95 | A          | _                        |  |
| 8.2.5  | Over load detection delay time                 | t <sub>OFF(OVL)</sub> | 5         |      | 60   | μs         | _                        |  |

Datasheet 21 Rev. 1.0, 2008-02-28



Serial Peripheral Interface (SPI)

## 9 Serial Peripheral Interface (SPI)

The diagnosis and control interface is based on a serial peripheral interface (SPI).

The SPI is a full duplex synchronous serial slave interface, which uses four lines: SO, SI, SCLK and CS. Data is transferred by the lines SI and SO at the data rate given by SCLK. The falling edge of  $\overline{CS}$  indicates the beginning of a data access. Data is sampled in on line SI at the falling edge of  $\overline{SCLK}$  and shifted out on line SO at the rising edge of SCLK. Each access must be terminated by a rising edge of  $\overline{CS}$ . A modulo 8 counter ensures that data is taken only, when a multiple of 8 bit has been transferred. The interface provides daisy chain capability.



Figure 10 Serial Peripheral Interface

The SPI protocol is described in Section 9.3. It is reset to the default values after power-on reset.

#### 9.1 SPI Signal Description

#### **CS - Chip Select:**

The system micro controller selects the TLE7233G by means of the  $\overline{CS}$  pin. Whenever the pin is in low state, data transfer can take place. When  $\overline{CS}$  is in high state, any signals at the SCLK and SI pins are ignored and SO is forced into a high impedance state.

#### CS High to Low transition:

- The diagnosis information is transferred into the shift register.
- SO changes from high impedance state to high or low state depending on the logic OR combination between
  the transmission error flag (TER) and the signal level at pin SI. As a result, even in daisy chain configuration,
  a high signal indicates a faulty transmission. The transmission error flag is set after any kind of reset, so a reset
  between two SPI commands is indicated. For details, please refer to Figure 11. This information stays
  available to the first rising edge of SCLK.

Datasheet 22 Rev. 1.0, 2008-02-28

Serial Peripheral Interface (SPI)



Figure 11 Transmission Error Flag on SO Line

#### CS Low to High transition:

Data from shift register is transferred into the input matrix register only, when after the falling edge of  $\overline{CS}$  exactly a multiple (1, 2, 3, ...) of eight SCLK signals have been detected.

#### **SCLK - Serial Clock:**

This input pin clocks the internal shift register. The serial input (SI) transfers data into the shift register on the falling edge of SCLK while the serial output (SO) shifts diagnostic information out on the rising edge of the serial clock. It is essential that the SCLK pin is in low state whenever chip select  $\overline{CS}$  makes any transition.

#### SI - Serial Input:

Serial input data bits are shifted in at this pin, the most significant bit first. SI information is read on the falling edge of SCLK. Please refer to **Section 9.3** for further information.

#### SO - Serial Output:

Data is shifted out serially at this pin, the most significant bit first. SO is in high impedance state until the CS pin goes to low state. New data will appear at the SO pin following the rising edge of SCLK. Please refer to **Section 9.3** for further information.

#### 9.2 Daisy Chain Capability

The SPI of TLE7233G provides daisy chain capability. In this configuration several devices are activated by the same  $\overline{\text{CS}}$  signal  $\overline{\text{MCS}}$ . The SI line of one device is connected with the SO line of another device (see **Figure 12**), which builds a chain. The ends of the chain are connected with the output and input of the master device, MO and MI respectively. The master device provides the master clock MCLK, which is connected to the SCLK line of each device in the chain.

Datasheet 23 Rev. 1.0, 2008-02-28



Serial Peripheral Interface (SPI)



Figure 12 Daisy Chain Configuration

In the SPI block of each device, there is one shift register where one bit from SI line is shifted in each SCLK. The bit shifted out can be seen at SO. After 8 SCLK cycles, the data transfer for one device has been finished. In single chip configuration, the  $\overline{\text{CS}}$  line must transit from low to high to make the device accept the transferred data. In daisy chain configuration the data shifted out at device #1 has been shifted in to device #2. When using three devices in daisy chain, three times 8 bits have to be shifted through the devices. After that, the  $\overline{\text{MCS}}$  line must transit from low to high (see Figure 13).



Figure 13 Data Transfer in Daisy Chain Configuration

#### 9.3 SPI Protocol

The SPI protocol of the TLE7233G provides two registers. The input register and the diagnosis register. The diagnosis register contains four pairs of diagnosis flags, the input register contains the input multiplexer configuration. After power-on reset, all register bits are cleared to 0.



Datasheet 24 Rev. 1.0, 2008-02-28



## Serial Peripheral Interface (SPI)

| Field     | Bits | Type | Description                                                          |
|-----------|------|------|----------------------------------------------------------------------|
| INn       | 7:6, | W    | Input Register Channel n                                             |
| (n = 3-0) | 5:4, |      | <b>00</b> <sub>B</sub> Stand-by Mode:                                |
| ,         | 3:2, |      | Fast channel switched off.                                           |
|           | 1:0  |      | Diagnosis flags are cleared.                                         |
|           |      |      | Diagnosis current is disabled.                                       |
|           |      |      | 01 <sub>B</sub> Input Direct drive mode:                             |
|           |      |      | Channel is switched according to signal at corresponding input pin.  |
|           |      |      | Diagnosis current is enabled in OFF-state. See Figure 5 for details. |
|           |      |      | 10 <sub>B</sub> ON Mode:                                             |
|           |      |      | Channel is switched on.                                              |
|           |      |      | Diagnosis current is enabled.                                        |
|           |      |      | 11 <sub>B</sub> OFF Mode:                                            |
|           |      |      | Channel is switched off.                                             |
|           |      |      | Diagnosis current is enabled.                                        |

Datasheet 25 Rev. 1.0, 2008-02-28



Serial Peripheral Interface (SPI)

| so               |     |    |     |    |     |    | Rese | t Value: 100 | ) <sub>H</sub> |
|------------------|-----|----|-----|----|-----|----|------|--------------|----------------|
| CS <sup>1)</sup> | 7   | 6  | 5   | 4  | 3   | 2  | 1    | 0            |                |
| TER              | OL3 | D3 | OL2 | D2 | OL1 | D1 | OL0  | D0           |                |

1) This bit is valid between  $\overline{\text{CS}}$  hi -> lo and first SCLK lo -> hi transition.

| Field            | Bits          | Type | Description                                                                                                                                               |
|------------------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| TER              | CS            | R    | Transmission Error  O Previous transmission was successful (modulo 8 clocks received).  1 Previous transmission failed or first transmission after reset. |
| OLn<br>(n = 3-0) | 7, 5, 3,<br>1 | R    | Open Load Flag of channel n  Normal operation.  Open load has occurred in OFF state.                                                                      |
| Dn<br>(n = 3-0)  | 6, 4, 2,      | R    | Diagnosis Flag of channel n  Normal operation.  Over load or over temperature switch off has occurred in ON state.                                        |

## 9.4 Timing Diagrams



Figure 14 Timing Diagram

Datasheet 26 Rev. 1.0, 2008-02-28



Serial Peripheral Interface (SPI)

## 9.5 Electrical Characteristics SPI

 $V_{\rm DD}$  = 3.0 V to  $V_{\rm DDA}$ ,  $V_{\rm DDA}$  = 4.5V to 5.5V,  $T_{\rm i}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

typical values:  $V_{\rm DD}$  = 5.0 V,  $V_{\rm DDA}$  = 5.0 V,  $T_{\rm i}$  = 25 °C

| Pos.    | Parameter                                           | Symbol                 | Li            | Limit Values   |          |     | Conditions                |  |
|---------|-----------------------------------------------------|------------------------|---------------|----------------|----------|-----|---------------------------|--|
|         |                                                     |                        | Min.          | Min. Typ. Max. |          |     |                           |  |
| Input C | haracteristics (CS, SCLK, SI)                       | 1                      | -             | - 1            |          | -   |                           |  |
| 9.5.1   | L level of pin                                      |                        | 0             | _              | 0.2*     |     | _                         |  |
|         | CS                                                  | $V_{CS(L)}$            |               |                | $V_{DD}$ |     |                           |  |
|         | SCLK                                                | $V_{\rm SCLK(L)}$      |               |                |          |     |                           |  |
|         | SI                                                  | $V_{\rm SI(L)}$        |               |                |          |     |                           |  |
| 9.5.2   | H level of pin                                      |                        | $0.5^*V_{DD}$ | _              | $V_{DD}$ |     | _                         |  |
|         | CS                                                  | $V_{\mathrm{CS(H)}}$   |               |                |          |     |                           |  |
|         | SCLK                                                | $V_{\rm SCLK(H)}$      |               |                |          |     |                           |  |
|         | SI                                                  | $V_{SI(H)}$            |               |                |          |     |                           |  |
| 9.5.3   | L-input pull-up current through CS                  | $I_{\mathrm{CS(L)}}$   | 5             | 17             | 40       | μΑ  | V <sub>CS</sub> = 0 V     |  |
| 9.5.4   | H-input pull-up current through CS                  | $I_{\mathrm{CS(H)}}$   | 3             | 15             | 40       | μΑ  | 1)                        |  |
|         |                                                     | ,                      |               |                |          |     | $V_{CS} = 2 \text{ V}$    |  |
| 9.5.5   | L-input pull-down current through                   |                        | 3             | 12             | 80       | μΑ  | 1)                        |  |
|         | pin                                                 |                        |               |                |          |     |                           |  |
|         | SCLK                                                | $I_{\rm SCLK(L)}$      |               |                |          |     | $V_{\rm SCLK}$ = 0.6 V    |  |
|         | SI                                                  | $I_{\rm SI(L)}$        |               |                |          |     | $V_{\rm SI}$ = 0.6 V      |  |
| 9.5.6   | H-input pull-down current through                   | , ,                    | 10            | 40             | 80       | μΑ  |                           |  |
|         | pin                                                 |                        |               |                |          |     |                           |  |
|         | SCLK                                                | $I_{\rm SCLK(H)}$      |               |                |          |     | $V_{\rm SCLK}$ = 5 V      |  |
|         | SI                                                  | $I_{\mathrm{SI(H)}}$   |               |                |          |     | V <sub>SI</sub> = 5 V     |  |
| Output  | Characteristics (SO)                                | 1 7                    | -             | - 1            |          | -   |                           |  |
| 9.5.7   | L level output voltage                              | $V_{\rm SO(L)}$        | 0             | _              | 0.4      | V   | $I_{SO}$ = -2 mA          |  |
| 9.5.8   | H level output voltage                              | $V_{\rm SO(H)}$        | $V_{DD}$ -    | _              | $V_{DD}$ |     | $I_{SO}$ = 1.5 mA         |  |
|         |                                                     | 00(11)                 | 0.5 V         |                |          |     |                           |  |
| 9.5.9   | Output tristate leakage current                     | $I_{\mathrm{SO(OFF)}}$ | -10           | _              | 10       | μΑ  | $V_{\rm CS} = V_{\rm DD}$ |  |
| Timing  | S                                                   | ,                      | -             | -1             |          |     |                           |  |
| 9.5.10  | Serial clock frequency                              | $f_{ m SCLK}$          | 0             | _              | 5        | MHz | _                         |  |
| 9.5.11  | Serial clock period                                 | $t_{\rm SCLK(P)}$      | 200           | _              | _        | ns  | _                         |  |
| 9.5.12  | Serial clock high time                              | $t_{\rm SCLK(H)}$      | 50            | _              | _        | ns  | _                         |  |
| 9.5.13  | Serial clock low time                               | $t_{\rm SCLK(L)}$      | 50            | _              | _        | ns  | _                         |  |
| 9.5.14  | Enable lead time (falling $\overline{\text{CS}}$ to | $t_{\text{CS(lead)}}$  | 250           | _              | _        | ns  | _                         |  |
|         | rising SCLK)                                        | CS(leau)               |               |                |          |     |                           |  |
| 9.5.15  | Enable lag time (falling SCLK to                    | $t_{\rm CS(lag)}$      | 250           | _              | _        | ns  | _                         |  |
| -       | rising CS)                                          | Co(lay)                |               |                |          |     |                           |  |
| 9.5.16  | Transfer delay time (rising CS to                   | $t_{\rm CS(td)}$       | 250           | _              | _        | ns  | _                         |  |
|         | falling CS)                                         | Co(id)                 |               |                |          |     |                           |  |
| 9.5.17  | Data setup time (required time SI to                | $t_{\rm SI(su)}$       | 20            | _              | _        | ns  | _                         |  |
|         | falling SCLK)                                       | oi(su)                 |               |                |          |     |                           |  |
| 9.5.18  | Data hold time (falling SCLK to SI)                 | t <sub>SI(h)</sub>     | 20            | _              | _        | ns  | _                         |  |
|         | Data field time (falling Colif to Of)               | rSI(h)                 |               |                |          |     |                           |  |

Datasheet 27 Rev. 1.0, 2008-02-28



Serial Peripheral Interface (SPI)

 $V_{\rm DD}$  = 3.0 V to  $V_{\rm DDA},~V_{\rm DDA}$  = 4.5V to 5.5V,  $T_{\rm j}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

typical values:  $V_{\rm DD}$  = 5.0 V,  $V_{\rm DDA}$  = 5.0 V,  $T_{\rm j}$  = 25 °C

| Pos.   | Parameter                                                           | Symbol              | I    | Limit Valu | ies  | Unit | Conditions                        |  |
|--------|---------------------------------------------------------------------|---------------------|------|------------|------|------|-----------------------------------|--|
|        |                                                                     |                     | Min. | Тур.       | Max. |      |                                   |  |
| 9.5.19 | Output enable time (falling $\overline{\text{CS}}$ to SO valid)     | t <sub>SO(en)</sub> | _    | _          | 200  | ns   | $C_{\rm L}$ = 50 pF <sup>1)</sup> |  |
| 9.5.20 | Output disable time (rising $\overline{\text{CS}}$ to SO tri-state) | $t_{\rm SO(dis)}$   | _    | _          | 200  | ns   | $C_{\rm L}$ = 50 pF <sup>1)</sup> |  |
| 9.5.21 | Output data valid time with capacitive load                         | $t_{SO(v)}$         | _    | _          | 100  | ns   | $C_{\rm L}$ = 50 pF <sup>1)</sup> |  |

<sup>1)</sup> Not subject to production test, specified by design.

Datasheet 28 Rev. 1.0, 2008-02-28



**Application Information** 

## 10 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

Figure 15 shows a simplified application circuit.  $V_{\rm DDA}$  and  $V_{\rm DD}$  need to be reverse protected. Also the Resistors in the digital pins are for reverse polarity protection.



Figure 15 Application Diagram

Note: This is a very simplified example of an application circuit. The function must be verified in the real application. C1,C2,C3 are recommended to be 4.7nF and all Resistors can be 1kOhm.

For further information you may contact http://www.infineon.com/



**Package Outlines** 

## 11 Package Outlines



Figure 16 PG-SSOP-24-5 (Plastic Green Shrink Small Outline Package)

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

## 12 Revision History

| Version  | Date       | Changes                    |
|----------|------------|----------------------------|
| Rev. 1.0 | 2008-02-28 | initial released Datasheet |
|          |            |                            |

Datasheet 31 Rev. 1.0, 2008-02-28

Edition 2008-02-28

Published by Infineon Technologies AG 81726 Munich, Germany © 2008 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.