

LTC1255 Dual 24V High-Side MOSFET Driver

# FEATURES

- Fully Enhances N-Channel Power MOSFETs
- 12µA Standby Current
- Operates at Supply Voltages from 9V to 24V
- Short Circuit Protection
- Easily Protected Against Supply Transients
- Controlled Switching ON and OFF Times
- No External Charge Pump Components
- Compatible With Standard Logic Families
- Available in 8-Pin SOIC

## **APPLICATIONS**

- Solenoid Drivers
- DC Motor Drivers
- Stepper Motor Drivers
- Lamp Drivers/Dimmers
- Relay Drivers
- Low Frequency H-Bridge
- P-Channel Switch Replacement

TYPICAL APPLICATION

# DESCRIPTION

The LTC1255 dual high-side driver allows using low cost N-channel FETs for high-side industrial and automotive switching applications. An internal charge pump boosts the gate drive voltage above the positive rail, fully enhancing an N-channel MOS switch with no external components. Low power operation, with  $12\mu$ A standby current, allows use in virtually all systems with maximum efficiency.

Included on-chip is independent overcurrent sensing to provide automatic shutdown in case of short circuits. A time delay can be added to the current sense to prevent false triggering on high in-rush current loads.

The LTC1255 operates from 9V to 24V supplies and is well suited for industrial and automotive applications.

The LTC1255 is available in both an 8-pin DIP and an 8-pin SOIC.



## Standby Supply Current



Downloaded from Elcodis.com electronic components distributor

# ABSOLUTE MAXIMUM RATINGS

| Supply Voltage              | 0.3V to 30V                        |
|-----------------------------|------------------------------------|
| Transient Supply Voltage (< | :10ms) 40V                         |
| Input Voltage               | $(V_{S} + 0.3V)$ to $(GND - 0.3V)$ |
| Gate Voltage                | $(V_{S} + 20V)$ to $(GND - 0.3V)$  |
| Current (Any Pin)           |                                    |

| Operating Temperature Range          |                |
|--------------------------------------|----------------|
| LTC1255C                             | 0°C to 70°C    |
| LTC12551                             | -40°C to 85°C  |
| Storage Temperature Range            | -65°C to 150°C |
| Lead Temperature (Soldering, 10 sec) | 300°C          |

# PACKAGE/ORDER INFORMATION



# **ELECTRICAL CHARACTERISTICS** $V_8 = 9V$ to 24V, $T_A = 25^{\circ}C$ , unless otherwise noted.

| SYMBOL                                         | PARAMETER                                                                    | CONDITIONS                                                                   |    | MIN | ТҮР  | MAX  | UNITS |
|------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------|----|-----|------|------|-------|
| IQ                                             | Quiescent Current OFF                                                        | V <sub>S</sub> = 10V, V <sub>IN</sub> = 0V (Note 1)                          |    |     | 12   | 40   | μA    |
|                                                |                                                                              | $V_{S} = 18V, V_{IN} = 0V$ (Note 1)                                          |    |     | 12   | 40   | μA    |
|                                                |                                                                              | $V_{S} = 24V, V_{IN} = 0V$ (Note 1)                                          |    |     | 12   | 40   | μA    |
|                                                | Quiescent Current ON                                                         | V <sub>S</sub> = 10V, V <sub>GATE</sub> = 22V, V <sub>IN</sub> = 5V (Note 2) |    |     | 160  | 400  | μA    |
|                                                | V <sub>S</sub> = 18V, V <sub>GATE</sub> = 30V, V <sub>IN</sub> = 5V (Note 2) |                                                                              |    | 350 | 800  | μA   |       |
|                                                | $V_{S} = 24V, V_{GATE} = 36V, V_{IN} = 5V$ (Note 2)                          |                                                                              |    | 600 | 1200 | μA   |       |
| V <sub>INH</sub>                               | Input High Voltage                                                           |                                                                              | •  | 2   |      |      | V     |
| V <sub>INL</sub>                               | Input Low Voltage                                                            |                                                                              | •  |     |      | 0.8  | V     |
| I <sub>IN</sub>                                | Input Current                                                                | $0V \le V_{IN} \le V_S$                                                      | •  |     |      | ±1   | μA    |
| CIN                                            | Input Capacitance                                                            |                                                                              |    |     | 5    |      | pF    |
| V <sub>SEN</sub> Drain Sense Threshold Voltage |                                                                              |                                                                              | 80 | 100 | 120  | mV   |       |
|                                                |                                                                              | •                                                                            | 75 | 100 | 125  | mV   |       |
| I <sub>SEN</sub>                               | Drain Sense Input Current                                                    | $0V \le V_{SEN} \le V_S$                                                     | •  |     |      | ±0.1 | μA    |
| $\overline{V_{GATE} - V_S}$                    | Gate Voltage Above Supply                                                    | V <sub>S</sub> = 9V                                                          | •  | 7.5 | 10.5 | 12   | V     |
| I <sub>GATE</sub> Gate Output Drive Current    | V <sub>S</sub> = 18V, V <sub>GATE</sub> = 30V                                | •                                                                            | 5  | 20  |      | μA   |       |
|                                                |                                                                              | $V_{S} = 24V, V_{GATE} = 36V$                                                |    | 5   | 23   |      | μA    |





| SYMBOL                                      | PARAMETER                                                     | CONDITIONS                                                    | MIN | ТҮР | MAX | UNITS |
|---------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>ON</sub> Turn-ON Time                | Turn-ON Time                                                  | V <sub>S</sub> = 10V, C <sub>GATE</sub> = 1000pF (Note 3)     |     |     |     |       |
|                                             |                                                               | Time for $V_{GATE} > V_S + 2V$                                | 30  | 100 | 300 | μs    |
|                                             | Time for $V_{GATE} > V_S + 5V$                                | 75                                                            | 250 | 750 | μs  |       |
|                                             | V <sub>S</sub> = 18V, C <sub>GATE</sub> = 1000pF (Note 3)     |                                                               |     |     |     |       |
|                                             | Time for $V_{GATE} > V_S + 5V$                                | 40                                                            | 120 | 400 | μs  |       |
|                                             | Time for $V_{GATE} > V_S + 10V$                               | 75                                                            | 250 | 750 | μs  |       |
|                                             | V <sub>S</sub> = 24V, C <sub>GATE</sub> = 1000pF (Note 3)     |                                                               |     |     |     |       |
|                                             | Time for $V_{GATE} > V_S + 10V$                               | 50                                                            | 180 | 500 | μs  |       |
| t <sub>OFF</sub> Turn-OFF Time              | V <sub>S</sub> = 10V, C <sub>GATE</sub> = 1000pF, (Note 3, 4) | 10                                                            | 24  | 60  | μs  |       |
|                                             |                                                               | V <sub>S</sub> = 18V, C <sub>GATE</sub> = 1000pF, (Note 3, 4) | 10  | 21  | 60  | μs    |
|                                             | V <sub>S</sub> = 24V, C <sub>GATE</sub> = 1000pF, (Note 3, 4) | 10                                                            | 19  | 60  | μs  |       |
| t <sub>SC</sub> Short-Circuit Turn-OFF Time | V <sub>S</sub> = 10V, C <sub>GATE</sub> = 1000pF, (Note 3, 4) | 5                                                             | 16  | 30  | μs  |       |
|                                             |                                                               | V <sub>S</sub> = 18V, C <sub>GATE</sub> = 1000pF, (Note 3, 4) | 5   | 16  | 30  | μs    |
|                                             |                                                               | V <sub>S</sub> = 24V, C <sub>GATE</sub> = 1000pF, (Note 3, 4) | 5   | 16  | 30  | μs    |

The  $\bullet$  denotes specifications which apply over the full operating temperature range.

Note 1: Quiescent current OFF is for both channels in OFF condition.

**Note 2:** Quiescent current ON is per driver and is measured independently. The gate voltage is clamped to 12V above the rail to simulate the effects of protection clamps connected across the GATE-SOURCE of the power MOSFET.

**Note 3:** Zener diode clamps must be connected across the GATE-SOURCE of the power MOSFET to limit  $V_{GS}$ . 1N5242A (through hole) or MMBZ5242A (surface mount) 12V Zener diodes are recommended. All Turn-ON and Turn-OFF tests are performed with a 12V Zener clamp in series with a small-signal diode connected between  $V_S$  and the GATE output to simulate the effects of a 12V protection Zener clamp connected across the GATE-SOURCE of the power MOSFET.

Note 4: Time for  $V_{GATE}$  to drop below 1V.

# TYPICAL PERFORMANCE CHARACTERISTICS



#### Supply Current per Driver (ON)



#### **Gate Voltage Above Supply**



# TYPICAL PERFORMANCE CHARACTERISTICS







# PIN FUNCTIONS

### Input Pin

The LTC1255 input pin is active high and activates all of the protection and charge pump circuitry when switched ON. The LTC1255 logic and shutdown inputs are high impedance CMOS gates with ESD protection diodes to ground and supply and therefore should not be forced beyond the power supply rails. The input pin should be held low during the application of power to properly set the input latch.

### Gate Drive Pin

The gate drive pin is either driven to ground when the switch is turned OFF or driven above the supply rail when the switch is turned ON. This pin is of relatively high impedance when driven above the rail (the equivalent of a few hundred  $k\Omega$ ). Care should be taken to minimize any loading of this pin by parasitic resistance to ground or supply.

### Supply Pin

The supply pin of the LTC1255 serves two vital purposes. The first is obvious; it powers the input, gate drive, regulation and protection circuitry. The second purpose is less obvious; it provides a Kelvin connection to the top of the drain sense resistor for the internal 100mV reference.

The supply pin of the LTC1255 should never be forced below ground as this may result in permanent damage to the device. A  $100\Omega$  resistor should be inserted in series with the ground pin if negative supply voltage transients are anticipated. The LTC1255 is designed to be continuously powered so that the gate of the MOSFET is actively driven at all times. If it is necessary to remove power from the supply pin and then reapply it, the input pin should be cycled (low to high) a few milliseconds *after* the power is reapplied to reset the input latch and protection circuitry. Also, the input pin should be isolated from the controlling logic by a 10k resistor if there is a possibility that the input pin will be held high after the supply has been removed.

### **Drain Sense Pin**

The drain sense pin is compared against the supply pin voltage. If the voltage at this pin is more than 100mV below the supply pin, the input latch will be reset and the MOSFET gate will be quickly discharged. Cycle the input to reset the short-circuit latch and turn the MOSFET back on.

This pin is also a high impedance CMOS gate with ESD protection and therefore should not be forced outside of the power supply rails. To defeat the overcurrent protection, short the drain sense pin to the supply pin.

Some loads, such as large supply capacitors, lamps or motors require high in-rush currents. An RC time delay can be added between the sense resistor and the drain sense pin to ensure that the drain sense circuitry does not false trigger during startup. This time constant can be set from a few microseconds to many seconds. However, very long delays may put the MOSFET at risk of being destroyed by a short-circuit condition (see Applications Information section).

# OPERATION

The LTC1255 is a dual 24V MOSFET driver with built-in protection and gate charge pump. The LTC1255 consists of the following functional blocks:

### TTL and CMOS Compatible Inputs and Latches

The LTC1255 inputs have been designed to accommodate a wide range of logic families. Both input thresholds are set at about 1.3V with approximately 100mV of hysteresis. A low standby current regulator provides continuous bias for the TTL-to-CMOS converter.

The input/protection latch should be set after initial power-up, or after reapplication of power, by cycling the input low to high.



# **OPERATION**

#### Internal Voltage Regulation

The output of the TTL-to-CMOS converter drives two regulated supplies which power the low voltage CMOS logic and analog blocks. The regulator outputs are isolated from each other so that the noise generated by the charge pump logic is not coupled into the 100mV reference or the analog comparator.

### Gate Charge Pump

Gate drive for the power MOSFET is produced by an adaptive charge pump circuit which generates a gate voltage substantially higher than the power supply voltage. The charge pump capacitors are included on-chip and therefore no external components are required to generate the gate drive. The charge pump is designed to drive a 12V Zener diode clamp connected across the gate and source of the MOSFET switch.

### **Drain Current Sense**

The LTC1255 is configured to sense the current flowing into the drain of the power MOSFET in a high-side application. An internal 100mV reference is compared to the drop across a sense resistor (typically  $0.002\Omega$  to  $0.10\Omega$ ) in series with the drain lead. If the drop across this resistor exceeds the internal 100mV threshold, the input latch is reset and the gate is guickly discharged via a relatively large N-channel transistor.

### Controlled Gate Rise and Fall Times

When the input is switched ON and OFF, the gate is charged by the internal charge pump and discharged in a controlled manner. The charge and discharge rates have been set to minimize RFI and EMI emissions in normal operation. If a short circuit or current overload condition is encountered, the gate is discharged very guickly (typically a few microseconds) by a large N-channel transistor.

### **BLOCK DIAGRAM** (One Channel)







### **MOSFET AND LOAD PROTECTION**

The LTC1255 protects the power MOSFET switch by removing drive from the gate as soon as an overcurrent condition is detected. Resistive and inductive loads can be protected with no external time delay in series with the drain sense pin. Lamp loads, however, require that the overcurrent protection be delayed long enough to start the lamp but short enough to ensure the safety of the MOSFET.

### **Resistive Loads**

Loads that are primarily resistive should be protected with as short a delay as possible to minimize the amount of time that the MOSFET is subjected to an overload condition. The drain sense circuitry has a built-in delay of approximately 10  $\mu$ s to eliminate false triggering by power supply or load transient conditions. This delay is sufficient to "mask" short load current transients and the starting of a small capacitor (<1  $\mu$ F) in parallel with the load. The drain sense pin can therefore be connected directly to the drain current sense resistor as shown in Figure 1.



Figure 1. Protecting Resistive Loads

### Inductive Loads

Loads that are primarily inductive, such as relays, solenoids and stepper motor windings, should be protected with as short a delay as possible to minimize the amount of time that the MOSFET is subjected to an overload condition. The built-in  $10\mu$ s delay will ensure that the overcurrent protection is not false triggered by a supply or load transient. No external delay components are required as shown in Figure 2.



Downloaded from Elcodis.com electronic components distributor

Large inductive loads (>0.1mH) may require diodes connected directly across the inductor to safely divert the stored energy to ground. Many inductive loads have these diodes included. If not, a diode of the proper current rating should be connected across the load, as shown in Figure 2, to safely divert the stored energy.



Figure 2. Protecting Inductive Loads

### **Capacitive Loads**

Large capacitive loads, such as complex electrical systems with large bypass capacitors, should be powered using the circuit shown in Figure 3. The gate drive to the power MOSFET is passed through an RC delay network, R1 and C1, which greatly reduces the turn-on ramp rate of the switch. And since the MOSFET source voltage follows the gate voltage, the load is powered smoothly and slowly from ground. This dramatically reduces the startup current flowing into the supply capacitor(s) which, in turn, reduces supply transients and allows for slower activation





of sensitive electrical loads. (Resistor R2, and the diode D1, provide a direct path for the LTC1255 protection circuitry to quickly discharge the gate in the event of an overcurrent condition.)

The RC network,  $R_{DELAY}$  and  $C_{DELAY}$ , in series with the drain sense input should be set to trip based on the expected characteristics of the load after startup, i.e., with this circuit, it is possible to power a large capacitive load and still react quickly to an overcurrent condition. The ramp rate at the output of the switch as it lifts off ground is approximately:

 $dV/dt = (V_{GATE} - V_{TH})/(R1 \times C1)$ 

Therefore, the current flowing into the capacitor during startup is approximately:

 $I_{STARTUP} = C_{LOAD} \times dV/dt$ 

Using the values shown in Figure 3, the startup current is less than 100mA and does not false trigger the drain sense circuitry which is set at 2.7A with a 1ms delay.

### Lamp Loads

The in-rush current created by a lamp during turn-on can be 10 to 20 times greater than the rated operating current. The circuit shown in Figure 4 shifts the current limit threshold up by a factor of 11:1 (to 30A) for a short period of time while the bulb is turned on. The current limit then drops down to 2.7A after the in-rush current has subsided.





### Selecting $R_{\mbox{\scriptsize DELAY}}$ and $C_{\mbox{\scriptsize DELAY}}$

Figure 5 is a graph of normalized overcurrent shutdown time versus normalized MOSFET current. This graph is used to select the two delay components,  $R_{DELAY}$  and  $C_{DELAY}$ , which make up a simple RC delay between the drain sense input and the drain sense resistor.

The Y axis of the graph is normalized to one RC time constant. The X axis is normalized to the set current. (The set current is defined as the current required to develop 100mV across the drain sense resistor.)

Note that the shutdown time is shorter for increasing levels of MOSFET current. This ensures that the total energy dissipated by the MOSFET is always within the bounds established by the manufacturer for safe operation. (See MOSFET data sheet for further S.O.A. information.)



Figure 5. Normalized Delay Time vs MOSFET Current

### Using a Speed-Up Diode

Another way to reduce the amount of time that the power MOSFET is in a short-circuit condition is to "bypass" the delay resistor with a small signal diode as shown in Figure 6. The diode will engage when the drop across the drain sense resistor exceeds about 0.7V, providing a direct path to the sense pin and dramatically reducing the amount of time the MOSFET is in an overload condition. The drain sense resistor value is selected to limit the maximum DC current to 4A.





Figure 6. Using a Speed-Up Diode

#### **Current Limited Power Supplies**

The LTC1255 requires at least 3.5V at the supply pin to ensure proper operation. It is therefore necessary that the supply to the LTC1255 be held higher than 3.5V at all times, even when the output of the switch is short circuited to ground. The output voltage of a current limited regulator may drop very quickly during short circuit and pull the supply pin of the LTC1255 below 3.5V before the shutdown circuitry has had time to respond and remove drive from the gate of the power MOSFET. A supply filter should be added as shown in Figure 7 which holds the supply pin of the LTC1255 high long enough for the overcurrent shutdown circuitry to respond and fully discharge the gate.

Linear regulators with small output capacitors are the most difficult to protect as they can "switch" from a voltage mode to a current limited mode very quickly.



Figure 7. Supply Filter for Current Limited Supplies



The large output capacitors on many switching regulators, on the other hand, may be able to hold the supply pin of the LTC1255 above 3.5V sufficiently long that this extra filtering is not required.

Because the LTC1255 is micropower in both the standby and ON state, the voltage drop across the supply filter is very small (typically <6mV) and does not significantly alter the accuracy of the drain sense threshold voltage which is typically 100mV.

#### **AUTOMOTIVE APPLICATIONS**

#### **Reverse Battery Protection**

The LTC1255 can be protected against reverse battery conditions by connecting a resistor in series with the ground lead as shown in Figure 8. The resistor limits the supply current to less than 120mA with -12V applied. Since the LTC1255 draws very little current while in normal operation, the drop across the ground resistor is minimal. The 5V  $\mu$ P (or controlling logic) is protected by the 10k resistors in series with the input.



Figure 8. Reverse Battery Protection

#### **Transient Overvoltage Protection**

A common scheme used to limit overvoltage transients on a 14V nominal automotive power bus is to clamp the supply to the module containing the high-side MOSFET switches with a large transient suppressor diode, D1 in Figure 9. This diode limits the supply voltage to 40V under worse case conditions. The LTC1255 is designed to survive short (10ms) 40V transients and return to normal operation after the transient has passed.

The switches can either be turned OFF by the controlling logic during these transients or latched OFF above 30V by holding the drain sense pin low as shown in Figure 9.

Switch status can be ascertained by means of an XNOR gate connected to the input and switch output through 100k current limiting resistors (see Typical Applications section for more detail on this scheme). The switch is reset after the overvoltage event by cycling the input low and then high again.

The power MOSFET switch should be selected to have a breakdown voltage sufficiently higher than the 40V supply clamp voltage to ensure that no current is conducted to the load during the transient.





Dual Automotive High-Side Switch with Overvoltage Protection, XNOR Status and  $12\mu A$  Standby Current

14V+ D1 1μF MR25351  ${\color{red}{\overset{\mathsf{R}}{\underset{0.036\Omega}{\overset{\mathsf{R}}{\underset{0}}}}}}$ 50V Vs 1k' DS1 1/2 LTC1255 10k FROM ~~ IN1 G IRF530 μP, ETC. 12V GND 1N5242B 30V\* LOAD 100Ω 1N5256B LTC1255 • E09

\*OPTIONAL OVERVOLTAGE (30V) LATCH-OFF COMPONENTS

Figure 9. Overvoltage Transient Protection







10 to 12 Cell Battery Switch and 5V Ramped Load Switch with 12  $\!\mu\text{A}$  Standby Current and Optional 3A Overcurrent Shutdown

Automotive Motor Direction and Speed Control with Stall-Current Shutdown





Low Frequency (f<sub>0</sub> = 100Hz) PWM Motor Speed Control with Current Limit and 22V Overvoltage Shutdown

Dual Automotive Lamp Dimmer with Controlled Rise and Fall Times and Short-Circuit Protection









18V to 32V Operation with Overcurrent Shutdown and Optional Overvoltage Shutdown

High-Side Switch with Thermal Shutdown (PTC Thermistor)



Bootstrapped Gate Driver (100Hz < f<sub>0</sub> < 10kHz)





H-Bridge DC Motor Driver (Direction and ON/OFF Control)

High-Side DC Motor Driver With Electronic Braking and Stalled Motor Shutdown







**Stepper Motor Driver with Overcurrent Protection** 



Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

### **PACKAGE DESCRIPTION** Dimensions in inches (millimeters) unless otherwise noted.

(10.160)MAX 5 8 7 6  $0.250 \pm 0.010$  $(\overline{6.350 \pm 0.254})$ 1 2 3 4  $0.130 \pm 0.005$ 0.300 - 0.3200.045 - 0.0654 (7.620 - 8.128)  $(\overline{1.143 - 1.651})$  $(\overline{3.302 \pm 0.127})$ 0.065 • ¥ (1.651)0.009 - 0.015 TYP . 0.125 (0.229 - 0.381)0.020 (3.175) 0.325 +0.025 -0.015 MIN (0.508) $0.045 \pm 0.015$ MIN  $(\overline{1.143 \pm 0.381})$ (8.255<sup>+0.635</sup><sub>-0.381</sub>)  $0.100 \pm 0.010$  $0.018 \pm 0.003$  $(2.540 \pm 0.254)$  $(0.457 \pm 0.076)$ N8 0393

N8 Package 8-Lead Plastic DIP

0.400

S8 Package 8-Lead SOIC





