#### High-voltage high and low side driver #### **Features** - High voltage rail up to 600 V - dV/dt immunity ±50 V/nsec in full temperature range - Driver current capability: - 400 mA source, - 650 mA sink - Switching times 50/30 nsec rise/fall with 1nF load - CMOS/TTL Schmitt trigger inputs with hysteresis and pull down - Under voltage lock out on lower and upper driving section - Integrated bootstrap diode - Outputs in phase with inputs #### **Description** The L6386AD is an high-voltage device, manufactured with the BCD "OFF-LINE" technology. It has a driver structure that enables to drive independent referenced Channel Power MOS or IGBT. The high-side (floating) section is enabled to work with voltage rail up to 600 V. The Logic Inputs are CMOS/TTL compatible for ease of interfacing with controlling devices. Figure 1. Block diagram July 2008 Rev 1 1/17 www.st.com Contents L6386AD # **Contents** | 1 | Elect | trical data | |---|-------|------------------------------------| | | 1.1 | Absolute maximum ratings | | | 1.2 | Thermal data 3 | | | 1.3 | Recommended operating conditions 3 | | 2 | Pin c | connection | | 3 | Elect | trical characteristics5 | | | 3.1 | AC operation | | | 3.2 | DC operation 5 | | | 3.3 | Timing diagram | | 4 | Boot | strap driver 8 | | | 4.1 | CBOOT selection and charging 8 | | 5 | Туріс | cal characteristic10 | | 6 | Pack | age mechanical data13 | | 7 | Orde | er codes | | 8 | Revi | sion history | L6386AD Electrical data #### 1 Electrical data #### 1.1 Absolute maximum ratings Table 1. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |-----------------------|--------------------------------------------------|------------------------------|------| | V <sub>out</sub> | Output voltage | -3 to V <sub>boot</sub> - 18 | V | | V <sub>cc</sub> | Supply voltage | - 0.3 to +18 | V | | V <sub>boot</sub> | Floating supply voltage | -1 to 618 | V | | V <sub>hvg</sub> | High-side gate output voltage | - 1 to V <sub>boot</sub> | V | | V <sub>lvg</sub> | Low-side gate output voltage | -0.3 to V <sub>cc</sub> +0.3 | V | | V <sub>i</sub> | Logic input voltage | -0.3 to V <sub>cc</sub> +0.3 | V | | V <sub>diag</sub> | Open drain forced voltage | -0.3 to V <sub>cc</sub> +0.3 | V | | V <sub>cin</sub> | Comparator input voltage | -0.3 to 10 V | V | | dV <sub>out</sub> /dt | Allowed output slew rate | 50 | V/ns | | P <sub>tot</sub> | Total power dissipation (T <sub>J</sub> = 85 °C) | 750 | mW | | T <sub>j</sub> | Junction temperature | 150 | °C | | T <sub>stg</sub> | Storage temperature | -50 to 150 | °C | Note: ESD immunity for pins 12, 13 and 14 is guaranteed up to 900V (Human Body Model) #### 1.2 Thermal data Table 2. Thermal data | | Symbol | Parameter | SO-14 | Unit | |---|---------------------|----------------------------------------|-------|------| | Ī | R <sub>th(JA)</sub> | Thermal Resistance Junction to ambient | 165 | °C/W | ## 1.3 Recommended operating conditions Table 3. Recommended operating conditions | Symbol | Pin | Parameter | Test condition | Min | Тур | Max | Unit | |---------------------|-----|-------------------------|------------------------------------|-----|-----|-----|------| | V <sub>out</sub> | 12 | Output voltage | | (1) | | 580 | V | | V <sub>BS</sub> (2) | 14 | Floating supply voltage | | (1) | | 17 | V | | f <sub>sw</sub> | | Switching frequency H | HVG,LVG load C <sub>L</sub> = 1 nF | | | 400 | kHz | | V <sub>cc</sub> | 4 | Supply voltage | | | | 17 | V | | TJ | | Junction temperature | | -45 | | 125 | °C | <sup>1.</sup> If the condition $V_{boot}$ - $V_{out}$ < 18 V is guaranteed, $V_{out}$ can range from -3 to 580 V <sup>2.</sup> $V_{BS} = V_{boot} - V_{out}$ Pin connection L6386AD ### 2 Pin connection Figure 2. Pin connection (Top view) Table 4. Pin description | N° | Pin | Туре | Function | |--------|--------------------|------|----------------------------------| | 1 | LIN | I | Low-side driver logic input | | 2 | SD <sup>(1)</sup> | I | Shut down logic input | | 3 | HIN | I | High-side driver logic input | | 4 | V <sub>CC</sub> | | Low voltage supply | | 5 | DIAG | 0 | Open drain diagnostic output | | 6 | CIN | I | Comparator input | | 7 | SGND | | Ground | | 8 | PGND | | Power ground | | 9 | LVG (1) | 0 | Low-side driver output | | 10, 11 | N.C. | | Not connected | | 12 | OUT | 0 | High-side driver floating driver | | 13 | HVG <sup>(1)</sup> | 0 | High-side driver output | | 14 | V <sub>boot</sub> | | Bootstrapped supply voltage | The circuit guarantees 0.3V maximum on the pin (@ Isink = 10 mA), with VCC >3V. This allows to omit the "bleeder" resistor connected between the gate and the source of the external MOSFET normally used to hold the pin low; the gate driver assures low impedance also in SD condition. ## 3 Electrical characteristics # 3.1 AC operation Table 5. AC operation electrical characteristcs ( $V_{CC}$ = 15 V; $T_J$ = 25 °C) | Symbol | Pin | Parameter | Test condition | Min | Тур | Max | Unit | |------------------|-----------------------------------------------------------|-------------------------------------------------|---------------------------|-----|-----|-----|------| | t <sub>on</sub> | 1,3 vs | High/low-side driver turn-on propagation delay | | | 110 | 150 | ns | | t <sub>off</sub> | 9,13 | High/low-side driver turn-off propagation delay | V <sub>out</sub> = 0 V | | 110 | 150 | ns | | t <sub>sd</sub> | 2 vs Shut down to high/low side<br>9,13 propagation delay | | | 105 | 150 | | | | t <sub>r</sub> | 9. 13 | Rise time | C <sub>L</sub> = 1000 pF | | 50 | | ns | | t <sub>f</sub> | 9, 13 | Fall time | $C_{L} = 1000 \text{ pF}$ | | 30 | | ns | ### 3.2 DC operation Table 6. DC operation electrical characteristcs ( $V_{CC} = 15 \text{ V}; T_J = 25 \text{ }^{\circ}\text{C}$ ) | Symbol | Pin | Parameter | Test condition | Min | Тур | Max | Unit | | | |---------------------|----------------------------|-----------------------------------------------|----------------------------------------|-----|-----|------|------|--|--| | Low sup | Low supply voltage section | | | | | | | | | | V <sub>ccth1</sub> | | V <sub>cc</sub> UV turn on threshold | | 9.1 | 9.6 | 10.1 | V | | | | V <sub>ccth2</sub> | | V <sub>cc</sub> UV turn off threshold | | 7.9 | 8.3 | 8.8 | V | | | | V <sub>cchys</sub> | 4 | V <sub>cc</sub> UV hysteresis | | | 1.3 | | V | | | | I <sub>qccu</sub> | · | Undervoltage quiescent supply current | V <sub>cc</sub> ≤9 V | | 200 | | μА | | | | I <sub>qcc</sub> | | Quiescent current | V <sub>cc</sub> = 15 V | | 250 | 320 | μΑ | | | | Bootstra | pped | supply section | | | | | | | | | V <sub>bth1</sub> | | V <sub>boot</sub> UV turn on threshold | | 8.5 | 9.5 | 10.5 | V | | | | V <sub>bth2</sub> | | V <sub>boot</sub> UV turn off threshold | | 7.2 | 8.2 | 9.2 | V | | | | V <sub>bhys</sub> | 14 | V <sub>boot</sub> UV hysteresis | | | 1.3 | | V | | | | I <sub>qboot</sub> | | V <sub>boot</sub> quiescent current | HVG ON | | | 200 | μΑ | | | | I <sub>lk</sub> | | High voltage leakage current | Vhvg = Vout = Vboot<br>= 600 V | | | 10 | μА | | | | R <sub>DS(on)</sub> | | Bootstrap driver on resistance <sup>(1)</sup> | V <sub>cc</sub> ≥ 12.5 V;<br>Vin = 0 V | | 125 | | Ω | | | Electrical characteristics L6386AD Table 6. DC operation electrical characteristcs (continued)( $V_{CC} = 15 \text{ V}; T_{.I} = 25 \text{ °C}$ ) | | Table 6. De operation electrical characteristes (continued)(VCC = 10 V, 1j = 20 C) | | | | | | | | |-------------------------|------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------|------|------|------|------|--| | Symbol | Pin | Parameter | Test condition | Min | Тур | Max | Unit | | | Driving buffers section | | | | | | | | | | I <sub>so</sub> | 9,<br>13 | High/low side source short circuit current | $V_{IN} = V_{ih} (t_p < 10 \ \mu s)$ | 300 | 400 | | mA | | | I <sub>si</sub> | 9,<br>13 | High/low side sink short circuit current | $V_{IN} = V_{il} \text{ (tp < 10 } \mu\text{s)}$ | 500 | 650 | | mA | | | Logic inp | outs | | | | | | | | | V <sub>il</sub> | | Low level logic voltage | | | | 1.5 | V | | | V <sub>ih</sub> | 1,2, | High level logic voltage | | 3.6 | | | ٧ | | | I <sub>ih</sub> | 3 | High level logic input current | V <sub>IN</sub> = 15 V | | 50 | 70 | μΑ | | | I <sub>il</sub> | | Low level logic input current | V <sub>IN</sub> = 0 V | | | 1 | μΑ | | | Sense co | mpar | ator | | | | | | | | V <sub>io</sub> | | Input offset voltage | | -10 | | 10 | mV | | | I <sub>io</sub> | 6 | Input bias current | V <sub>cin</sub> ≥ 0.5 | | 0.2 | | μΑ | | | V <sub>ol</sub> | 2 | Open drain low level output voltage | I <sub>od</sub> = -2.5 mA | | | 0.8 | V | | | V <sub>ref</sub> | | Comparator reference voltage | | 0.46 | 0.50 | 0.54 | V | | <sup>1.</sup> $R_{DS(on)}$ is tested in the following way: $$\mathsf{R}_{\mathsf{DSON}} = \frac{(\mathsf{V}_{\mathsf{CC}} \! - \! \mathsf{V}_{\mathsf{CBOOT1}}) \! - \! (\mathsf{V}_{\mathsf{CC}} \! - \! \mathsf{V}_{\mathsf{CBOOT2}})}{\mathsf{I}_{1}(\mathsf{V}_{\mathsf{CC}}, \! \mathsf{V}_{\mathsf{CBOOT1}}) \! - \! \mathsf{I}_{2}(\mathsf{V}_{\mathsf{CC}}, \! \mathsf{V}_{\mathsf{CBOOT2}})}$$ where $I_1$ is pin 14 current when $V_{CBOOT} = V_{CBOOT1}$ , $I_2$ when $V_{CBOOT} = V_{CBOOT2}$ # 3.3 Timing diagram Bootstrap driver L6386AD #### 4 Bootstrap driver A bootstrap circuitry is needed to supply the high voltage section. This function is normally accomplished by a high voltage fast recovery diode (*Figure 4* a). In the L6386AD a patented integrated structure replaces the external diode. It is realized by a high voltage DMOS, driven synchronously with the low side driver (LVG), with in series a diode, as shown in *Figure 4* b. An internal charge pump (*Figure 4* b) provides the DMOS driving voltage. The diode connected in series to the DMOS has been added to avoid undesirable turn on of it. #### 4.1 C<sub>BOOT</sub> selection and charging To choose the proper $C_{BOOT}$ value the external MOS can be seen as an equivalent capacitor. This capacitor $C_{EXT}$ is related to the MOS total gate charge: $$C_{EXT} = \frac{Q_{gate}}{V_{gate}}$$ The ratio between the capacitors $C_{\text{EXT}}$ and $C_{\text{BOOT}}$ is proportional to the cyclical voltage loss. It has to be: e.g.: if $Q_{gate}$ is 30 nC and $V_{gate}$ is 10 V, $C_{EXT}$ is 3 nF. With $C_{BOOT}$ = 100 nF the drop would be 300 mV. If HVG has to be supplied for a long time, the $C_{BOOT}$ selection has to take into account also the leakage losses. e.g.: HVG steady state consumption is lower than 200 $\mu$ A, so if HVG T<sub>ON</sub> is 5ms, C<sub>BOOT</sub> has to supply 1 $\mu$ C to C<sub>EXT</sub>. This charge on a 1 $\mu$ F capacitor means a voltage drop of 1 V. The internal bootstrap driver gives great advantages: the external fast recovery diode can be avoided (it usually has great leakage current). This structure can work only if $V_{OUT}$ is close to GND (or lower) and in the meanwhile the LVG is on. The charging time ( $T_{charge}$ ) of the $C_{BOOT}$ is the time in which both conditions are fulfilled and it has to be long enough to charge the capacitor. The bootstrap driver introduces a voltage drop due to the DMOS $R_{DS(on)}$ (typical value: 125 $\Omega$ ). At low frequency this drop can be neglected. Anyway increasing the frequency it must be taken in to account. The following equation is useful to compute the drop on the bootstrap DMOS: $$V_{drop} = I_{charge}R_{dson} \rightarrow V_{drop} = \frac{Q_{gate}}{T_{charge}}R_{dson}$$ where $Q_{gate}$ is the gate charge of the external power MOS, $R_{dson}$ is the on resistance of the bootstrap DMOS, and $T_{charge}$ is the charging time of the bootstrap capacitor. L6386AD Bootstrap driver For example: using a power MOS with a total gate charge of 30 nC the drop on the bootstrap DMOS is about 1 V, if the $T_{charge}$ is 5 $\mu s$ . In fact: $$V_{drop} = \frac{30nC}{5\mu s} \cdot 125\Omega \sim 0.8V$$ $V_{drop}$ has to be taken into account when the voltage drop on $C_{BOOT}$ is calculated: if this drop is too high, or the circuit topology doesn't allow a sufficient charging time, an external diode can be used. Figure 4. Bootstrap driver Typical characteristic L6386AD # 5 Typical characteristic Figure 5. Typical rise and fall times vs Figure 6. Quiescent current vs supply load capacitance voltage Figure 7. Turn on time vs temperature $\;\;$ Figure 8. $\;\;$ V $_{BOOT}$ UV turn on threshold vs temperature Figure 9. Turn Off time vs temperature Figure 10. $V_{BOOT}$ UV turn off threshold vs temperature L6386AD Typical characteristic Figure 11. Shutdown time vs temperature Figure 12. V<sub>BOOT</sub> UV hysteresis Figure 13. V<sub>CC</sub> UV turn on threshold vs temperature Figure 14. Output source current vs temperature Figure 15. $\,V_{CC}\,UV$ turn off threshold vs $\,$ Figure 16. Output sink current vs temperature temperature Figure 17. V<sub>CC</sub> UV hysteresis vs temperature ## 6 Package mechanical data In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com Figure 18. SO-14 mechanical data and package dimensions | DIM | | mm | | | inch | | |-------|----------------------|------|------|-------|-------|-------| | DIM. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | 1.35 | | 1.75 | 0.053 | | 0.069 | | A1 | 0.10 | | 0.30 | 0.004 | | 0.012 | | A2 | 1.10 | | 1.65 | 0.043 | | 0.065 | | В | 0.33 | | 0.51 | 0.013 | | 0.020 | | С | 0.19 | | 0.25 | 0.007 | | 0.01 | | D (1) | 8.55 | | 8.75 | 0.337 | | 0.344 | | Е | 3.80 | | 4.0 | 0.150 | | 0.157 | | е | | 1.27 | | | 0.050 | | | Н | 5.8 | | 6.20 | 0.228 | | 0.244 | | h | 0.25 | | 0.50 | 0.01 | | 0.02 | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | k | 0° (min.), 8° (max.) | | | | | | | ddd | | | 0.10 | | | 0.004 | <sup>&</sup>quot;D" dimension does not include mold flash, protusions or gate burrs. Mold flash, protusions or gate burrs shall not exceed 0.15mm per side. # OUTLINE AND MECHANICAL DATA 47/ L6386AD Order codes # 7 Order codes Table 7. Order codes | Order codes | Package | Packaging | |--------------|---------|---------------| | L6386AD | SO-14 | Tube | | L6386AD013TR | SO-14 | Tape and reel | Revision history L6386AD # 8 Revision history Table 8. Document revision history | Date | Revision | Changes | |-------------|----------|---------------| | 14-Jul-2008 | 1 | First release | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2008 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 47/