

NOT RECOMMENDED FOR NEW DESIGNS RECOMMENDED REPLACEMENT PART ISL97634

## White LED Step-Up Regulator

The EL7513 is a constant current boost regulator specially designed for driving white LEDs. It can drive 4 LEDs in series or up to 12 LEDs in parallel/series configuration and achieves efficiency up to 91%.

The brightness of the LEDs is adjusted through a voltage level on the CNTL pin. When the level falls below 0.1V, the chip goes into shut-down mode and consumes less than 1 $\mu$ A of supply current for V<sub>IN</sub> less than 5.5V.

The EL7513 is available in the 8 Ld TSOT and 8 Ld MSOP packages. The TSOT package is just 1mm high, compared to 1.45mm for the standard SOT23 package.

#### December 22, 2008

## FN7112.5

#### Features

- 2.6V to 13.2V input voltage
- 18V maximum output voltage
- Drives up to 12 LEDs
- 1MHz switching frequency
- Up to 91% efficiency
- 1µA maximum shut-down current
- Dimming control
- 8 Ld TSOT and 8 Ld MSOP packages
- Pb-free available (RoHS compliant)

#### Applications

- PDAs
- Cellular phones
- · Digital cameras
- White LED backlighting

| PART<br>NUMBER                | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE                              | PKG. DWG. # |  |
|-------------------------------|-----------------|---------------------|--------------------------------------|-------------|--|
| EL7513IWT-T7*                 | 9               | -40 to +85          | 8 Ld TSOT Tape and Reel              | MDP0049     |  |
| EL7513IWT-T7A*                | 9               | -40 to +85          | 8 Ld TSOT Tape and Reel              | MDP0049     |  |
| EL7513IWTZ-T7*<br>(See Note)  | ВААА            | -40 to +85          | 8 Ld TSOT Tape and Reel<br>(Pb-Free) | MDP0049     |  |
| EL7513IWTZ-T7A*<br>(See Note) | ВААА            | -40 to +85          | 8 Ld TSOT Tape and Reel<br>(Pb-Free) | MDP0049     |  |
| EL7513IY                      | d               | -40 to +85          | 8 Ld MSOP                            | MDP0043     |  |
| EL7513IY-T7*                  | d               | -40 to +85          | 8 Ld MSOP Tape and Reel              | MDP0043     |  |
| EL7513IY-T13*                 | d               | -40 to +85          | 8 Ld MSOP Tape and Reel              | MDP0043     |  |
| EL7513IYZ<br>(See Note)       | BAABA           | -40 to +85          | 8 Ld MSOP<br>(Pb-Free)               | MDP0043     |  |
| EL7513IYZ-T7*<br>(See Note)   | BAABA           | -40 to +85          | 8 Ld MSOP Tape and Reel<br>(Pb-Free) | MDP0043     |  |
| EL7513IYZ-T13*<br>(See Note)  | BAABA           | -40 to +85          | 8 Ld MSOP Tape and Reel<br>(Pb-Free) | MDP0043     |  |

Ordering Information

\*Please refer to TB347 for details on reel specifications.

NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.





# Typical Connection



#### Absolute Maximum Ratings ( $T_A = +25^{\circ}C$ )

| COMP, CNTL, CS to SGND0.3V to +6V |
|-----------------------------------|
| V <sub>IN</sub> to SGND+14V       |
| V <sub>OUT</sub> to SGND+19V      |
| LX to PGND+20V                    |

| SGND to PGND                                     |
|--------------------------------------------------|
| Storage Temperature                              |
| Ambient Operating Temperature40°C to +85°C       |
| Pb-Free Reflow Profile                           |
| http://www.intersil.com/pbfree/Pb-FreeReflow.asp |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

# $\label{eq:expectations} \begin{array}{ll} \textbf{Electrical Specifications} & \textbf{V}_{IN} = 3 \textbf{V}, \, \textbf{V}_O = 12 \textbf{V}, \, \textbf{C}_1 = 4.7 \mu \textbf{F}, \, \textbf{L} = 33 \mu \textbf{H}, \, \textbf{C}_2 = 1 \mu \textbf{F}, \, \textbf{C}_3 = 0.1 \mu \textbf{F}, \, \textbf{R}_1 = 5 \Omega, \, \textbf{T}_A = + 25 ^\circ \textbf{C}, \\ \textbf{Unless Otherwise Specified.} \end{array}$

| PARAMETER                         | DESCRIPTION                        | CONDITIONS                                    | MIN | TYP  | MAX  | UNIT |
|-----------------------------------|------------------------------------|-----------------------------------------------|-----|------|------|------|
| V <sub>IN</sub>                   | Input Voltage                      |                                               | 2.6 |      | 13.2 | V    |
| I <sub>Q1</sub>                   | Total Input Current at Shut-down   | V <sub>CNTL</sub> = 0V                        |     |      | 1    | μA   |
| I <sub>Q1</sub>                   | Quiescent Supply Current at VO Pin | V <sub>CNTL</sub> = 1V, load disconnected     |     | 1    | 1.5  | mA   |
| ICOMP                             | COMP Pin Pull-up Current           | COMP connected to SGND                        |     | 11   | 20   | μA   |
| V <sub>COMP</sub>                 | COMP Voltage Swing                 |                                               | 0.5 | 1.5  | 2.5  | V    |
| ICNTL                             | CNTL Shut-down Current             | CNTL = 0V                                     |     |      | 1    | μA   |
| V <sub>CNTL1</sub>                | Chip Enable Voltage                |                                               | 240 |      |      | mV   |
| V <sub>CNTL2</sub>                | Chip Disable Voltage               |                                               |     |      | 100  | mV   |
| IOUT_ACCURACY                     | V <sub>CNTL</sub> = 1V             | V <sub>CNTL</sub> = 1V                        | 14  | 15   | 16   | mA   |
| V <sub>OUT1</sub>                 | Over-voltage Threshold             | V <sub>OUT</sub> rising                       | 17  | 18   | 19   | V    |
| V <sub>OUT2</sub>                 | Over-voltage Threshold             | V <sub>OUT</sub> falling, with resistive load | 15  | 16   | 17.5 | V    |
| ILX                               | MOSFET Current Limit               |                                               | 500 |      |      | mA   |
| R <sub>DS_ON</sub>                | MOSFET On-resistance               |                                               |     | 0.7  |      | Ω    |
| I <sub>LEAK</sub>                 | MOSFET Leakage Current             | V <sub>CNTL</sub> = 0V, V <sub>LX</sub> = 12V |     |      | 1    | μA   |
| F <sub>S</sub>                    | Switching Frequency                |                                               | 800 | 1000 | 1200 | kHz  |
| D <sub>MAX</sub>                  | Maximum Duty Ratio                 | $V_{CNTL} = 2V, I_S = 0$                      | 85  | 90   |      | %    |
| I <sub>CS</sub>                   | CS Input Bias Current              |                                               |     |      | 1    | μA   |
| ΔΙ <sub>Ο</sub> /ΔV <sub>IN</sub> | Line Regulation                    | V <sub>IN</sub> = 2.6V - 5.5V                 |     | 0.03 |      | %/V  |

# **Pin Descriptions**

| 8 LD TSOT | 8 LD MSOP | PIN NAME | DESCRIPTION                                                                                                                                    |
|-----------|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | 7         | COMP     | Compensation pin. A compensation cap (4700pF to $1\mu F)$ is normally connected between this pin and SGND.                                     |
| 2         | 8         | CNTL     | Control pin for dimming and shut-down. A voltage between 250mV and 5.5V controls the brightness, and less than 100mV shuts down the converter. |
| 3         | 5         | VOUT     | Output voltage sense. Use for over voltage protection.                                                                                         |
| 4         | 6         | LX       | Inductor connection pin. The drain of internal MOSFET.                                                                                         |
| 5         | 3         | PGND     | Power Ground pin. The source of internal MOSFET.                                                                                               |
| 6         | 4         | SGND     | Signal Ground. Ground pin for internal control circuitry. Needs to connect to PGND at only one point.                                          |
| 7         | 1         | CS       | Current sense pin. Connect to sensing resistor to set the LED bias current.                                                                    |
| 8         | 2         | VIN      | Power supply for internal control circuitry.                                                                                                   |

# Block Diagram



# **Typical Performance Curves**

All performance curves and waveforms are taken with  $C_1 = 4.7\mu$ F,  $C_2 = 1\mu$ F,  $C_3 = 0.1\mu$ F,  $L = 33\mu$ F,  $V_{IN} = 3.3$ V,  $V_{CNTL} = 1$ V,  $R_1 = 5\Omega$ , 4 LEDs in a series; unless otherwise specified.



FIGURE 1. SWITCHING FREQUENCY vs VIN



**FIGURE 2. QUIESCENT CURRENT** 

All performance curves and waveforms are taken with  $C_1 = 4.7\mu$ F,  $C_2 = 1\mu$ F,  $C_3 = 0.1\mu$ F,  $L = 33\mu$ F,  $V_{IN} = 3.3$ V,  $V_{CNTL} = 1$ V,  $R_1 = 5\Omega$ , 4 LEDs in a series; unless otherwise specified.



FIGURE 3. I<sub>LED</sub> vs V<sub>CNTL</sub>









FIGURE 5B. EFFICIENCY vs IO





FIGURE 5.



All performance curves and waveforms are taken with  $C_1 = 4.7\mu$ F,  $C_2 = 1\mu$ F,  $C_3 = 0.1\mu$ F,  $L = 33\mu$ F,  $V_{IN} = 3.3$ V,  $V_{CNTL} = 1$ V,  $R_1 = 5\Omega$ , 4 LEDs in a series; unless otherwise specified.

FIGURE 7.

FIGURE 8.

FIGURE 9.



#### FIGURE 7A. 4 LEDs IN A SERIES



FIGURE 7B. EFFICIENCY vs IO



FIGURE 8A. 2 LEGS OF 2 LEDs IN A SERIES





FIGURE 8B. EFFICIENCY vs IO



All performance curves and waveforms are taken with  $C_1 = 4.7\mu$ F,  $C_2 = 1\mu$ F,  $C_3 = 0.1\mu$ F,  $L = 33\mu$ F,  $V_{IN} = 3.3$ V,  $V_{CNTL} = 1$ V,  $R_1 = 5\Omega$ , 4 LEDs in a series; unless otherwise specified.

FIGURE 10.

FIGURE 11.



FIGURE 10A. 2 LEGS OF 4 LEDs IN A SERIES



FIGURE 10B. EFFICIENCY vs IO



FIGURE 11A. 3 LEGS OF 2 LEDs IN A SERIES



FIGURE 12A. 3 LEGS OF 3 LEDs IN A SERIES

7

intersil

FIGURE 12.



FIGURE 11B. EFFICIENCY vs IO



All performance curves and waveforms are taken with  $C_1 = 4.7\mu$ F,  $C_2 = 1\mu$ F,  $C_3 = 0.1\mu$ F,  $L = 33\mu$ F,  $V_{IN} = 3.3$ V,  $V_{CNTL} = 1$ V,  $R_1 = 5\Omega$ , 4 LEDs in a series; unless otherwise specified.







## Waveforms

All performance curves and waveforms are taken with  $C_1 = 4.7\mu$ F,  $C_2 = 1\mu$ F,  $C_3 = 0.1\mu$ F,  $L = 33\mu$ F,  $V_{IN} = 3.3$ V,  $V_{CNTL} = 1$ V,  $R_1 = 5\Omega$ , 4 LEDs in a series; unless otherwise specified.

FIGURE 13.



FIGURE 14. START-UP







**FIGURE 16. TRANSIENT RESPONSE** 

8

intersil



#### Waveforms (Continued)

All performance curves and waveforms are taken with  $C_1 = 4.7\mu$ F,  $C_2 = 1\mu$ F,  $C_3 = 0.1\mu$ F,  $L = 33\mu$ F,  $V_{IN} = 3.3$ V,  $V_{CNTL} = 1$ V,  $R_1 = 5\Omega$ , 4 LEDs in a series; unless otherwise specified.



FIGURE 18. DISCONTINUOUS CONDUCTION MODE

# **Detailed Description**

The EL7513 is a constant current boost regulator specially designed for driving white LEDs. It can drive up to 4 LEDs in series or 12 LEDs in parallel/series configuration and achieves efficiency up to 91%.

The brightness of the LEDs is adjusted through a voltage level on the CNTL pin. When the level falls below 0.1V, the chip goes into shut-down mode and consumes less than  $1\mu A$  of current for V<sub>IN</sub> less than 5.5V.

#### Steady-State Operation

EL7513 is operated in constant frequency PWM. The switching is around 1MHz. Depending on the input voltage, the inductance, the type of LEDs driven, and the LED's current, the converter operates at either continuous conduction mode or discontinuous conduction mode (see waveforms). Both are normal.

## **Brightness Control**

LED's current is controlled by the voltage level on CNTL pin  $(V_{CNTL})$ . This voltage can be either a DC or a PWM signal with frequency less than 200Hz (for C<sub>3</sub> = 4700pF). When a higher frequency PWM is used, an RC filter is recommended before the CNTL pin (see Figure 20).



FIGURE 20. PWM BRIGHTNESS CONTROL

9

intersil



FIGURE 19. OVER VOLTAGE PROTECTION (LED DISCONNECTED)

The relationship between the LED current and CNTL voltage level is as follows:

$$I_{LED} = \frac{V_{CNTL}}{13.33 \times R_1}$$
(EQ. 1)

When  $R_1$  is 5 $\Omega$ , 1V of  $V_{CNTL}$  conveniently sets  $I_{LED}$  to 15mA. The range of  $V_{CNTL}$  is 250mV to 5.5V.

## Shut-Down

When  $V_{CNTL}$  is less than 100mV, the converter is in shutdown mode. The max current consumed by the chip is less than 1µA for  $V_{IN}$  less than 5.5V.

## **Over-Voltage Protection**

When an LED string is disconnected from the output,  $V_O$  will continue to rise because of no current feedback. When  $V_O$  reaches 18V (nominal), the chip will shut down. The output voltage will drop. When  $V_O$  drops below 16V (nominal), the chip will boost output voltage again until it reaches 18V. This hiccough continues until LED is applied or converter is shut down.

When designing the converter, caution should be taken to ensure the highest operating LED voltage does not exceed 17V, the minimum shut-down voltage. There is no external component required for this function.

## **Component Selection**

The input and output capacitors are not very important for the converter to operate normally. The input capacitance is normally  $0.22\mu$ F -  $4.7\mu$ F and output capacitance  $0.22\mu$ F -  $1\mu$ F. Higher capacitance is allowed to reduce the voltage/current ripple, but at added cost. Use X5R or X7R type (for its good temperature characteristics) of ceramic capacitors with correct voltage rating and maximum height. When choosing an inductor, make sure the inductor can handle the average and peak currents giving by following formulas (80% efficiency assumed):

$$I_{LAVG} = \frac{I_O \times V_O}{0.8 \times V_{IN}}$$
(EQ. 2)

$$I_{LPK} = I_{LAVG} + \frac{1}{2} \times \Delta I_{L}$$
 (EQ. 3)

$$\Delta I_{L} = \frac{V_{IN} \times (V_{O} - V_{IN})}{L \times V_{O} \times F_{S}}$$
(EQ. 4)

where:

- $\Delta I_{I}$  is the peak-to-peak inductor current ripple in Ampere
- L inductance in µH
- FS switching frequency, typical 1MHz

A wide range of inductance  $(6.8\mu$ H -  $68\mu$ H) can be used for the converter to function correctly. For the same series of inductors, the lower inductance has lower DC resistance (DCR), which has less conducting loss. But the ripple current is bigger, which generates more RMS current loss. Figure 11 shows the efficiency of the demo board under different inductance for a specific series of inductor. For optimal efficiency in an application, it is a good exercise to check several adjacent inductance values of your preferred series of inductors.

For the same inductance, higher overall efficiency can be obtained by using lower DCR inductor.



FIGURE 21. EFFICIENCY OF DIFFERENT INDUCTANCE (4 LEDs IN A SERIES)

The diode should be Schottky type with minimum reverse voltage of 20V. The diode's peak current is the same as inductor's peak current, the average current is  $I_O$ , and RMS current is:

$$I_{DRMS} = \sqrt{I_{LAVG} \times I_O}$$
 (EQ. 5)

Ensure the diode's ratings exceed these current requirements.

#### White LED Connections

One leg of LEDs connected in series will ensure the uniformity of the brightness. 18V maximum voltage enables 4 LEDs can be placed in series.

However, placing LEDs into series/parallel connection can give higher efficiency as shown in the efficiency curves. One of the ways to ensure the brightness uniformity is to prescreen the LEDs.

#### PCB Layout Considerations

The layout is very important for the converter to function properly. Power Ground  $(\downarrow)$  and Signal Ground  $(-\downarrow)$  should be separated to ensure the high pulse current in the power ground does not interference with the sensitive signals connected to Signal Ground. Both grounds should only be connected at one point right at the chip. The heavy current paths (V<sub>IN</sub>-L-L<sub>X</sub> pin-PGND, and V<sub>IN</sub>-L-D-C<sub>2</sub>-PGND) should be as short as possible.

The trace connected to the CS pin is most important. The current sense resister  $R_1$  should be very close to the pin When the trace is long, use a small filter capacitor close to the CS pin.

The heat of the IC is mainly dissipated through the PGND pin. Maximizing the copper area around the plane is preferable. In addition, a solid ground plane is always helpful for the EMI performance.

The demo board is a good example of layout based on the principle. Please refer to the EL7513 Application Brief for the layout.

# **TSOT Package Family**







## MDP0049

TSOT PACKAGE FAMILY

|        | MILLIMETERS |       |       |              |
|--------|-------------|-------|-------|--------------|
| SYMBOL | TSOT5       | TSOT6 | TSOT8 | TOLERANCE    |
| A      | 1.00        | 1.00  | 1.00  | Max          |
| A1     | 0.05        | 0.05  | 0.05  | ±0.05        |
| A2     | 0.87        | 0.87  | 0.87  | ±0.03        |
| b      | 0.38        | 0.38  | 0.29  | ±0.07        |
| С      | 0.127       | 0.127 | 0.127 | +0.07/-0.007 |
| D      | 2.90        | 2.90  | 2.90  | Basic        |
| E      | 2.80        | 2.80  | 2.80  | Basic        |
| E1     | 1.60        | 1.60  | 1.60  | Basic        |
| е      | 0.95        | 0.95  | 0.65  | Basic        |
| e1     | 1.90        | 1.90  | 1.95  | Basic        |
| L      | 0.40        | 0.40  | 0.40  | ±0.10        |
| L1     | 0.60        | 0.60  | 0.60  | Reference    |
| ddd    | 0.20        | 0.20  | 0.13  | -            |
| Ν      | 5           | 6     | 8     | Reference    |
| L      |             | 1     | 1     | Rev. B 2/07  |

#### NOTES:

- 2. Plastic interlead protrusions of 0.15mm maximum per side are not included.
- 3. This dimension is measured at Datum Plane "H".
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 5. Index area Pin #1 I.D. will be located within the indicated zone (TSOT6 AND TSOT8 only).
- 6. TSOT5 version has no center lead (shown as a dashed line).

<sup>1.</sup> Plastic or metal protrusions of 0.15mm maximum per side are not included.

# Mini SO Package Family (MSOP)









# MDP0043

MINI SO PACKAGE FAMILY

|        | MILLIMETERS |        |             |       |
|--------|-------------|--------|-------------|-------|
| SYMBOL | MSOP8       | MSOP10 | TOLERANCE   | NOTES |
| А      | 1.10        | 1.10   | Max.        | -     |
| A1     | 0.10        | 0.10   | ±0.05       | -     |
| A2     | 0.86        | 0.86   | ±0.09       | -     |
| b      | 0.33        | 0.23   | +0.07/-0.08 | -     |
| С      | 0.18        | 0.18   | ±0.05       | -     |
| D      | 3.00        | 3.00   | ±0.10       | 1, 3  |
| E      | 4.90        | 4.90   | ±0.15       | -     |
| E1     | 3.00        | 3.00   | ±0.10       | 2, 3  |
| е      | 0.65        | 0.50   | Basic       | -     |
| L      | 0.55        | 0.55   | ±0.15       | -     |
| L1     | 0.95        | 0.95   | Basic       | -     |
| Ν      | 8           | 10     | Reference   | -     |

NOTES:

- 1. Plastic or metal protrusions of 0.15mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25mm maximum per side are not included.
- 3. Dimensions "D" and "E1" are measured at Datum Plane "H".
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

12 intersil