# **16-Channel Constant Current LED Driver**

### Description

The CAT4016 is a 16 channel constant current driver for LED billboard and other general display applications. LED channel currents are programmed together via an external RSET resistor. Low output voltage operation on the LED channels as low as 0.4 V (for 2 to 100 mA LED current) allows for more power efficient designs.

A high-speed 4-wire serial interface of up to 25 MHz clock frequency controls each individual channel using a shift register and latch configuration. A serial output data pin (SOUT) allows multiple devices to be cascaded and programmed via one serial interface. The device also includes a blanking control pin (BLANK) that can be used to disable all channels independently of the interface.

Thermal shutdown protection is incorporated in the device to disable the LED outputs if the die temperature exceeds a set limit.

The device is available in the 24–lead SOIC, TSSOP, QSOP and the compact TQFN 4 x 4 mm packages.

### Features

- 16 Constant Current-sink Channels
- Serial Interface up to 25 MHz Clock Frequency
- 3 V to 5.5 V Logic Supply
- LED Current Range from 2 mA to 100 mA
- LED Current set by External RSET Resistor
- 300 mV LED Dropout at 30 mA
- Thermal Shutdown Protection
- Available in 24–lead SOIC, TSSOP, QSOP, and 4 x 4 mm TQFN Packages
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

### Applications

- Billboard Display
- Marquee Display
- Instrument Display
- General Purpose Display



### **ON Semiconductor®**

http://onsemi.com



### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 14 of this data sheet.

Downloaded from Elcodis.com electronic components distributor



**Figure 1. Typical Application Circuit** 

#### Table 1. ABSOLUTE MAXIMUM RATINGS

| Parameter                                                 | Rating                           | Units |
|-----------------------------------------------------------|----------------------------------|-------|
| V <sub>DD</sub> Supply Voltage                            | 6                                | V     |
| Logic input/output voltage (SIN, SOUT, CLK, BLANK, LATCH) | –0.3 V to V <sub>DD</sub> +0.3 V | V     |
| LEDn voltage                                              | 6                                | V     |
| DC output current on LED1 to LED16                        | 150                              | mA    |
| Storage Temperature Range                                 | –55 to +160                      | °C    |
| Junction Temperature Range                                | -40 to +150                      | °C    |
| Lead Soldering Temperature (10 sec.)                      | 300                              | °C    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### **Table 2. RECOMMENDED OPERATING CONDITIONS**

| Parameter                        | Range      | Units |
|----------------------------------|------------|-------|
| V <sub>DD</sub>                  | 3.0 to 5.5 | V     |
| Voltage applied to LED1 to LED16 | 0.4 to 5.5 | V     |
| LED current RSET control range   | up to 100  | mA    |
| Ambient Temperature Range        | -40 to +85 | °C    |

Table 3. ELECTRICAL OPERATING CHARACTERISTICS ( $V_{DD}$  = 5.0 V,  $T_{AMB}$  = 25°C, over recommended operating conditions unless specified otherwise.)

| Symbol                             | Name                                                            | Conditions                                                  | Min                    | Тур                 | Max                 | Units |
|------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------|------------------------|---------------------|---------------------|-------|
| DC CHARAC                          | TERISTICS                                                       |                                                             |                        |                     |                     |       |
| I <sub>LED-ACC</sub>               | LED Current (any channel)                                       | $V_{LED}$ = 1 V, $R_{SET}$ = 3 k $\Omega$                   | 18                     | 20                  | 22                  | mA    |
|                                    |                                                                 | $V_{LED}$ = 1 V, $R_{SET}$ = 1.5 k $\Omega$                 | 36                     | 40                  | 44                  |       |
|                                    |                                                                 | $V_{LED}$ = 1 V, $R_{SET}$ = 750 $\Omega$                   |                        | 80                  |                     |       |
| I <sub>LED-MAT</sub>               | LED Current Matching                                            | $V_{LED}$ = 1 V, $R_{SET}$ = 3 k $\Omega$                   |                        | ±1.5                |                     | %     |
|                                    | (I <sub>LED</sub> – I <sub>LEDAVR</sub> ) / I <sub>LEDAVR</sub> | $V_{LED}$ = 1 V, $R_{SET}$ = 1.5 k $\Omega$                 | -6.0                   | ±1.5                | +6.0                |       |
|                                    |                                                                 | $V_{LED}$ = 1 V, $R_{SET}$ = 750 $\Omega$                   |                        | ±2.0                |                     |       |
| $\Delta I_{VDD}$                   | LED current regulation vs. $V_{\text{DD}}$                      | V <sub>DD</sub> within 4.5 V and 5.5 V<br>LED current 30 mA |                        | ±0.1                |                     | % / V |
| $\Delta I_{VLED}$                  | LED current regulation vs. $V_{LED}$                            | V <sub>LED</sub> within 1 V and 3 V<br>LED current 30 mA    |                        | ±0.05               |                     | % / V |
| IDDOFF                             | Supply Current (all outputs off)                                | R <sub>SET</sub> = 3 kΩ                                     |                        | 3                   | 8                   | mA    |
|                                    |                                                                 | R <sub>SET</sub> = 750 Ω                                    |                        | 8.5                 |                     |       |
| I <sub>DDON</sub>                  | Supply Current (all outputs on)                                 | R <sub>SET</sub> = 3 kΩ                                     |                        | 4                   | 9                   | mA    |
|                                    |                                                                 | R <sub>SET</sub> = 750 Ω                                    |                        | 10                  |                     |       |
| I <sub>LKG</sub>                   | LEDn output Leakage                                             | V <sub>LED</sub> = 5 V, outputs off                         | -1                     |                     | 1                   | μA    |
| R <sub>LATCH</sub>                 | LATCH Pull-down Resistance                                      |                                                             | 100                    | 180                 | 300                 | kΩ    |
| R <sub>BLANK</sub>                 | BLANK Pull-up Resistance                                        |                                                             | 100                    | 180                 | 300                 | kΩ    |
| V <sub>IH</sub><br>V <sub>IL</sub> | Logic high input voltage<br>Logic low input voltage             |                                                             | 0.7xV <sub>DD</sub>    |                     | 0.3xV <sub>DD</sub> | V     |
| V <sub>HYS</sub>                   | Logic input hysteresis voltage                                  |                                                             |                        | 0.1xV <sub>DD</sub> |                     | V     |
| IIL                                | Logic Input leakage current<br>(CLK, SIN)                       | V <sub>I</sub> = V <sub>DD</sub> or GND                     | -5                     | 0                   | 5                   | μΑ    |
| V <sub>OH</sub><br>V <sub>OL</sub> | SOUT logic high output voltage<br>SOUT logic low output voltage | I <sub>OH</sub> = -1 mA<br>I <sub>OL</sub> = 1 mA           | V <sub>CC</sub> -0.3 V |                     | 0.3                 | V     |
| V <sub>RSET</sub>                  | RSET Regulated Voltage                                          |                                                             | 1.17                   | 1.20                | 1.23                | V     |
| T <sub>SD</sub>                    | Thermal Shutdown                                                |                                                             |                        | 160                 |                     | °C    |
| T <sub>HYST</sub>                  | Thermal Hysteresis                                              |                                                             |                        | 20                  |                     | °C    |

### **Table 4. TIMING CHARACTERISTICS**

(For 3.0 V  $\leq$  V\_{DD}  $\leq$  5.5 V, T\_{AMB} = 25°C, unless specified otherwise.)

| Symbol           | Name                                | Conditions                              | Min<br>(Note 1) | Typ<br>(Note 2) | Max<br>(Note 1) | Units |  |  |
|------------------|-------------------------------------|-----------------------------------------|-----------------|-----------------|-----------------|-------|--|--|
| CLK              | CLK                                 |                                         |                 |                 |                 |       |  |  |
| f <sub>clk</sub> | CLK Clock Frequency                 |                                         |                 |                 | 25              | MHz   |  |  |
| t <sub>cwh</sub> | CLK Pulse Width High                |                                         | 20              |                 |                 | ns    |  |  |
| t <sub>cwl</sub> | CLK Pulse Width Low                 |                                         | 20              |                 |                 | ns    |  |  |
| SIN              |                                     |                                         |                 |                 |                 |       |  |  |
| t <sub>ssu</sub> | Setup time SIN to CLK               |                                         | 4               |                 |                 | ns    |  |  |
| t <sub>sh</sub>  | Hold time SIN to CLK                |                                         | 4               |                 |                 | ns    |  |  |
| LATCH            |                                     |                                         |                 |                 |                 |       |  |  |
| t <sub>lwh</sub> | LATCH Pulse width                   |                                         | 20              |                 |                 | ns    |  |  |
| T <sub>lh</sub>  | Hold time LATCH to CLK              |                                         | 4               |                 |                 | ns    |  |  |
| T <sub>lsu</sub> | Setup time LATCH to CLK             | Channel Stagger Delay                   | 800             |                 |                 | ns    |  |  |
| LEDn             |                                     |                                         |                 |                 |                 |       |  |  |
| t <sub>ld</sub>  | LED1 Propagation delay              | LATCH to LED1 off/on                    |                 | 40              | 300             | ns    |  |  |
| t <sub>ls</sub>  | LED Propagation delay stagger       | LED(n) to LED(n+1)                      |                 | 17              | 40              | ns    |  |  |
| t <sub>lst</sub> | LED Propagation delay stagger total | LED1 to LED16                           |                 | 250             |                 | ns    |  |  |
| t <sub>bd</sub>  | BLANK Propagation delay             | BLANK to LED(n) off/on                  |                 | 60              | 300             | ns    |  |  |
| t <sub>lr</sub>  | LED rise time (10% to 90%)          | Pull–up resistor = 50 $\Omega$ to 3.0 V |                 | 40              | 200             | ns    |  |  |
| t <sub>lf</sub>  | LED fall time (90% to 10%)          | Pull–up resistor = 50 $\Omega$ to 3.0 V |                 | 30              | 250             | ns    |  |  |
| SOUT             |                                     |                                         |                 |                 |                 |       |  |  |
| t <sub>or</sub>  | SOUT rise time (10% to 90%)         | C <sub>L</sub> = 15 pF                  |                 | 5               |                 | ns    |  |  |
| t <sub>of</sub>  | SOUT fall time (90% to 10%)         | C <sub>L</sub> = 15 pF                  |                 | 5               |                 | ns    |  |  |
| t <sub>od</sub>  | Propagation delay time SOUT         | CLK to SOUT                             | 8               | 15              | 25              | ns    |  |  |

1. All min and max values are guaranteed by design. 2.  $V_{DD} = 5 \text{ V}$ , LED current 30 mA.











Figure 4. LED Output Timing Diagram



(V<sub>DD</sub> = 5.0 V, LED current 30 mA, all LEDs On,  $T_{AMB}$  = 25°C unless otherwise specified.)





#### **TYPICAL PERFORMANCE CHARACTERISTICS**

(f = 10 kHz)

### Table 5. PIN DESCRIPTION

| Name                    | Function                              |  |
|-------------------------|---------------------------------------|--|
| GND                     | Ground                                |  |
| SIN                     | Serial data input pin                 |  |
| CLK                     | Serial clock input pin                |  |
| LATCH                   | Latch serial data to output registers |  |
| LED1-LED16              | LED channel 1 to 16 cathode terminals |  |
| BLANK                   | Enable / disable all channels         |  |
| SOUT                    | Serial data output pin.               |  |
| RSET                    | LED current set pin                   |  |
| VDD                     | Positive supply Voltage               |  |
| TAB (TQFN package only) | Connect to GND on the PCB             |  |

### **Pin Function**

**GND** is the ground reference pin for the device. This pin must be connected to the ground plane on the PCB.

**SIN** is the serial data input. Data is loaded into the internal register on each rising edge of CLK.

**CLK** is the serial clock input. On each rising CLK edge, data is transferred from SIN to the internal 16–bit serial shift register.

**LATCH** is the latch data input. On the rising edge of LATCH, data is loaded from the 16–bit serial shift register into the output register latch. On the falling edge, this data is latched in the output register and isolated from the state of the serial shift register.

**LED1 – LED16** are the LED current sink channels. These pins are connected to the LED cathodes. The current sinks drive the LEDs with a current equal to 50 times RSET pin current. For the LED sink to operate correctly, the voltage on the LED pin must be above 0.4 V.

**BLANK** is the LED channel enable and disable input pin. When low, LEDs are enabled according to the output latch register content. When high, all LEDs are off, while preserving the data in the output latch register.

**SOUT** is the serial data output of the 16-bit serial shift register. This pin is used to cascade several devices on the serial bus. The SOUT pin is then connected to the SIN input of the next device on the serial bus to cascade.

**RSET** is the LED current setting pin. A resistor is connected between this pin and ground. Each LED channel current is set to 50 times the current pulled out of the pin. The RSET pin voltage is regulated to 1.2 V.

**VDD** is the positive supply pin voltage for the entire device. A small 1  $\mu$ F ceramic is recommended close to pin.

### **Block Diagram**



Figure 17. CAT4016 Functional Block Diagram

### **Basic Operation**

The CAT4016 uses 16 tightly matched current sinks to accurately regulate the LED current in each channel. The external resistor,  $R_{SET}$ , is used to set the LED channel current to 50 times the current in  $R_{SET}$ .

LED current = 50 
$$\times \frac{1.2}{R_{SET}}$$

Tight current regulation for all channels is possible over a wide range of input and LED voltages due to independent current sensing circuitry on each channel. The LED channels have a maximum dropout of 0.4 V for most current and supply voltage conditions. This helps improve the heat dissipation and efficiency of the LED driver.

Upon power–up, an under–voltage lockout circuit clears all latches and shift registers and sets all outputs to off. Once the under–voltage lockout threshold has been reached the device can be programmed.

The driver delays the activation of each consecutive LED output channel by 17 ns (typical). Relative to LED1, LED2 is delayed by 17 ns, LED3 by 34 ns and LED16 by 250 ns typical. The delay is introduced when LATCH is activated. The delay minimizes the inrush current on the LED supply by staggering the turn on and off current spikes over a period of time and therefore allowing usage of smaller bypass capacitors.

Pull-up and pull-down resistors are internally provided to set the state of the BLANK and LATCH pins to the off-state when not externally driven.

#### **Serial Interface**

A high-speed serial 4-wire interface is provided to program the state of each LED on or off. The interface contains a 16-bit serial to parallel shift register (S1-S16) and a 16-bit latch (L1-L16). Programming the serial to parallel register is accomplished via SIN and CLK input pins. On each rising edge of the CLK signal, the data from SIN is moved through the shift register serially. Data is also moved out of SOUT which can be connected to a next device if programming more than one device on the same interface.

On the rising edge of LATCH, the data contents of the serial to parallel shift register is reflected in the latches. On the falling edge of LATCH, the state of the serial to parallel register at that particular time is saved in the latches and does not change irrespective of the contents of the serial to parallel register.

BLANK is used to disable all LEDs (turn off) simultaneously while maintaining the same data in the latch register. When low, the LED outputs reflect the data in the latches. When high, all outputs are high impedance (zero current).

### PACKAGE DIMENSIONS

SOIC-24, 300 mils CASE 751BK-01 ISSUE O



TOP VIEW

| SYMBOL | MIN   | NOM      | MAX   |
|--------|-------|----------|-------|
| А      | 2.35  |          | 2.65  |
| A1     | 0.10  |          | 0.30  |
| A2     | 2.05  |          | 2.55  |
| b      | 0.31  |          | 0.51  |
| с      | 0.20  |          | 0.33  |
| D      | 15.20 |          | 15.40 |
| E      | 10.11 |          | 10.51 |
| E1     | 7.34  |          | 7.60  |
| е      |       | 1.27 BSC |       |
| h      | 0.25  |          | 0.75  |
| L      | 0.40  |          | 1.27  |
| θ      | 0°    |          | 8°    |
| θ1     | 5°    |          | 15°   |





SIDE VIEW

END VIEW

### Notes:

(1) All dimensions are in millimeters. Angles in degrees.

(2) Complies with JEDEC MS-013.

### PACKAGE DIMENSIONS

TSSOP24, 4.4x7.8 CASE 948AR-01 ISSUE A



| SYMBOL | MIN      | NOM  | MAX  |
|--------|----------|------|------|
| A      |          |      | 1.20 |
|        |          |      |      |
| A1     | 0.05     |      | 0.15 |
| A2     | 0.80     |      | 1.05 |
| b      | 0.19     |      | 0.30 |
| с      | 0.09     |      | 0.20 |
| D      | 7.70     | 7.80 | 7.90 |
| E      | 6.25     | 6.40 | 6.55 |
| E1     | 4.30     | 4.40 | 4.50 |
| е      | 0.65 BSC |      |      |
| L      | 0.50     | 0.60 | 0.70 |
| L1     | 1.00 REF |      |      |
| θ      | 0°       |      | 8°   |



### Notes:

All dimensions are in millimeters. Angles in degrees.
Complies with JEDEC MO-153.

### PACKAGE DIMENSIONS

QSOP-24, 150 mils CASE 492AB-01 ISSUE O



| SYMBOL | MIN       | NOM | MAX  |
|--------|-----------|-----|------|
| А      | 1.37      |     | 1.73 |
| A1     | 0.10      |     | 0.25 |
| b      | 0.20      |     | 0.30 |
| с      | 0.19      |     | 0.25 |
| D      | 8.56      |     | 8.74 |
| E      | 5.82      |     | 6.19 |
| E1     | 3.81      |     | 3.98 |
| е      | 0.635 BSC |     |      |
| h      | 0.28      |     | 0.48 |
| L      | 0.41      |     | 0.86 |
| L2     | 0.254 BSC |     |      |
| θ1     | 0°        |     | 8°   |
| θ2     | 7º BSC    |     |      |



#### SIDE VIEW

**TOP VIEW** 

END VIEW

### Notes:

(1) All dimensions are in millimeters. Angles in degrees.

(2) Complies with JEDEC MO-137.

### PACKAGE DIMENSIONS

TQFN24, 4x4 AR CASE 510AM-01 ISSUE O



| SYMBOL | MIN      | NOM      | МАХ  |
|--------|----------|----------|------|
| А      | 0.70     | 0.75     | 0.80 |
| A1     | 0.00     | -        | 0.05 |
| A3     |          | 0.20 REF |      |
| b      | 0.20     | 0.25     | 0.30 |
| D      | 4.00 BSC |          |      |
| D2     | 2.40     | -        | 2.90 |
| E      | 4.00 BSC |          |      |
| E2     | 2.40     | -        | 2.90 |
| е      | 0.50 BSC |          |      |
| L      | 0.30     | _        | 0.50 |



DETAIL A



### Notes:

(1) All dimensions are in millimeters.

(2) Complies with JEDEC MO-220.(3) Minimum space between leads and flag cannot be smaller than 0.15 mm.

### Example of Ordering Information (Note 4)



#### **Table 6. ORDERING INFORMATION**

| Part Number    | Package          | Quantity per Reel | Package Marking |
|----------------|------------------|-------------------|-----------------|
| CAT4016W-T1    | SOIC24 (Note 8)  | 1,000             | CAT4016W        |
| CAT4016Y-T2    | TSSOP24 (Note 8) | 2,000             | CAT4016Y        |
| CAT4016VS-T2   | QSOP24 (Note 8)  | 2,000             | 4016VS          |
| CAT4016VSR-T2  | QSOP24 (Note 8)  | 2,000             | 4016VSR         |
| CAT4016HV6-T2  | TQFN24 (Note 8)  | 2,000             | LAAA            |
| CAT4016HV6-GT2 | TQFN24 (Note 9)  | 2,000             | LAAD            |

3. All packages are RoHS-compliant (Lead-free, Halogen-free).

4. The device used in the above example is a CAT4016HV6-GT2 (TQFN, NiPdAu, Tape & Reel, 2,000/Reel).

5. For additional package and temperature options, please contact your nearest ON Semiconductor Sales office.

6. Different pin outs, see page 2.

7. SOIC package availability in 1,000/Reel. All other packages are 2,000/Reel.

8. Matte-Tin Plated Finish (RoHS-compliant).

9. NiPdAu Plated Finish (RoHS-compliant).

10. For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

ON Semiconductor and images are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the BSCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use personal and sensing experts. SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

Phone: 421 33 790 2910

Phone: 81-3-5773-3850

Japan Customer Focus Center

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative